SLAAET6
August 2025
1
Abstract
Trademarks
1
S-Parameter Definition
1.1
Insertion Loss (S21)
1.2
Return Loss (S11)
2
High-Speed Signal Design Example Of FPD-Link™ Serializer Body
2.1
Design Example Overview
2.2
Key Points in High-Speed FPD-Link Layout Design
3
Factors Impacting Return Loss and Optimization Guidelines
3.1
Transmission Line Impedance Impact
3.2
AC Coupling Capacitor Landing Pad Impact And Optimization
3.2.1
Mitigation Strategy: Anti-Pad Implementation
3.2.2
Simulation Results With Ansys® HFSS
3.3
Through-Hole Connector Footprint Impact and Optimization
3.3.1
Through-Hole Connector Via Anti-Pad Impact
3.3.1.1
Simulation Results With Ansys® HFSS
3.3.2
Surrounding Ground Vias Impact
3.3.2.1
Simulation Results (Surrounding Ground Vias Impact)
3.3.3
Non-Functional Pad Impact
3.3.3.1
Simulation Results (Non-Functional Pad Impact)
3.4
Generic Signal Via Impact and Optimization
3.4.1
Simulation Results
3.5
ESD Diode Parasitic Capacitance Impact and Optimization
4
Summary
Application Note
Advanced Layout Optimization Guidelines for High-Speed FPD-Link™ SerDes Coax Channel