SLVSJB2
July 2025
SN74LV8T374
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Noise Characteristics
5.7
Timing Characteristics
5.8
Switching Characteristics
5.9
Typical Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Balanced CMOS 3-State Outputs
7.3.2
Latching Logic with Known Power-Up State
7.3.3
LVxT Enhanced Input Voltage
7.3.3.1
Up Translation
7.3.3.2
Down Translation
7.3.4
Clamp Diode Structure
7.4
Device Functional Modes
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.1.1
Power Considerations
8.2.1.2
Input Considerations
8.2.1.3
Output Considerations
8.2.2
Detailed Design Procedure
8.2.3
Application Curve
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.1.1
Related Documentation
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
DGS|20
MPSS137
PW|20
MPDS362A
RKS|20
MPQF266C
サーマルパッド・メカニカル・データ
RKS|20
QFND312B
発注情報
slvsjb2_oa
slvsjb2_pm
Data Sheet
SN74LV8T374
Translating Octal D-Type Flip-Flops with Clear