SPRUJE4D
August 2024 – June 2025
F29H850TU
,
F29H859TU-Q1
1
Description
Get Started
Features
5
1
Evaluation Module Overview
1.1
Introduction
1.2
Kit Contents
1.3
Specification
1.4
Device Information
2
Hardware
2.1
Quick Start Setup
2.1.1
Configuration 1: Stand-alone Configuration
2.1.2
Configuration 2: C2000 controlCARD Compatibility Configuration Using HSEC180ADAPEVM
2.1.3
Configuration 3: Baseboard Configuration
2.2
Design Details
2.2.1
Power Tree
2.2.2
Clocking
2.2.3
Reset
2.2.4
Board ID EEPROM
2.3
Power Requirements
2.4
Configuration Options
2.4.1
Boot Mode Selection
2.4.2
ADC Voltage Reference Selection
2.4.3
MCAN-A Boot Support
2.4.4
FSI DLT Support
2.4.5
EtherCAT PHY Clock Selection
2.5
Header Information
2.5.1
Baseboard Headers (J1, J2, J3)
2.5.2
XDS Debug Header (J4)
2.5.3
DLT Header (J5)
2.6
Push Buttons
2.7
User LEDs
2.8
Debug Information
2.9
Test Points
2.10
Best Practices
3
Software
3.1
Software Description
3.2
Software Installation
3.2.1
Install SDK
3.2.2
Install Additional Software
3.2.2.1
Install Python
3.2.2.2
Install OpenSSL
3.3
Software Development
3.4
Developing an Application
4
Hardware Design Files
4.1
Schematics
4.2
PCB Layouts
4.3
Bill of Materials (BOM)
5
Additional Information
5.1
Known Hardware or Software Issues
5.1.1
Usage Note Matrix
5.1.2
Advisories Matrix
5.1.3
Usage Notes
5.1.3.1
Parallel I/O Boot Can Cause Watchdog Timer Timeout if No Host Is Connected to EVM
5.1.3.2
Device GPIOs Dedicated to PMIC SPI Bus Should Be Used for SPI Function If Used On Baseboard
5.1.4
Advisories
5.1.4.1
MCU Flash Is Not Supported, All Code Must Execute From RAM
5.1.4.2
Incorrect Package Marking on MCU Package
5.1.4.3
Internal Oscillator (INTOSC2) on MCU Defaults to 6MHz
5.1.4.4
By Default, GPIO4 Configured as ERRORSTS by ROM Code and Driven High
5.1.4.5
MCU Fault State Possible When On-Board 25MHz Clock is Enabled
5.1.4.6
25MHz X1 Clock Is Disabled, INTOSC Must Be Used as MCU Clock Source and EtherCAT Is Not Supported
5.1.4.7
PMIC Monitoring of MCU Reset Signal (XRSN) Is Disabled
5.1.4.8
ADC VREFHIAB and VREFHICDE Incorrectly Shorted Together When S3 and S4 Are Both Set to Internal VREF Mode
5.1.4.9
Incorrect Voltage on VREFHIAB and VREFHICDE Pins When External VREF Mode Is Selected
5.1.4.10
MCU Reset Signal (XRSN) Can Remain Asserted on Power-On
5.1.4.11
FSI Signals on the Data Logging and Trace Connector (J5) May Interfere With Some Advanced Debuggers
5.2
Trademarks
6
References
7
Revision History
EVM User's Guide
F29H85X controlSOM Evaluation Board