• Menu
  • Product
  • Email
  • PDF
  • Order now
  • TPS6521923W-Q1 Technical Reference Manual

    • SLVUCM6A March   2024  – August 2025 TPS65219-Q1

       

  • CONTENTS
  • SEARCH
  • TPS6521923W-Q1 Technical Reference Manual
  1.   1
  2.   Abstract
  3.   Trademarks
  4. 1Introduction
  5. 2PDN and Sequence Diagrams
    1. 2.1 TPS6521923W-Q1 Sequence and Power Block Diagram
  6. 3EEPROM Device Settings
    1. 3.1  Device ID
    2. 3.2  Enable Settings
    3. 3.3  Regulator Voltage Settings
    4. 3.4  Sequence Settings
      1. 3.4.1 Power-Up Sequence
      2. 3.4.2 Power-Down Sequence
    5. 3.5  EN / PB / VSENSE Settings
    6. 3.6  Multi-Function Pin Settings
    7. 3.7  Over-Current Deglitch
    8. 3.8  Mask Settings
    9. 3.9  Discharge Check
    10. 3.10 Multi PMIC Config
  7. 4Revision History
  8. IMPORTANT NOTICE
search No matches found.
  • Full reading width
    • Full reading width
    • Comfortable reading width
    • Expanded reading width
  • Card for each section
  • Card with all content

 

Technical Reference Manual

TPS6521923W-Q1 Technical Reference Manual

Abstract

This Technical Reference Manual (TRM) can be used as a reference for the default register bits after the NVM download. The end user is responsible for validating the NVM settings for proper system use including any safety impact. This TRM does not provide information about the electrical characteristics, external components, package, or the functionality of the device. For this information and the full register map, refer to the device data sheet available on the TPS65219-Q1 product folder at ti.com.

Trademarks

All trademarks are the property of their respective owners.

1 Introduction

The TPS65219-Q1 is a cost and space optimized power management IC (PMIC) that has flexible mapping to support the power requirements from different processors and SoCs. This PMIC contains seven regulators; 3 buck regulators and 4 Low Drop-out Regulators (LDOs). Additionally, it has I2C communication, GPIOs and configurable multi-function pins. TPS65219-Q1 is characterized for -40°C to +125°C ambient temperature. For safety sensitive applications, TPS65219-Q1 is functional safety capable. Therefore the TPS65219-Q1 development process is a TI-quality managed process, also functional safety FIT rate calculation and failure mode distribution (FMD) is available. Whenever entering the INITIALIZE state, the PMIC reads its memory and loads the registers with the content from the EEPROM. The EEPROM loading takes approximately 2.3ms. The power-up sequence can only be executed after the EEPROM-load and all rails are discharged below the SCG threshold. This document describes the default configuration programmed on TPS6521923W-Q1.

Note: The NVM configuration described in this document is ideal for the application described below but can also be used to power other processors or SoCs with equivalent power requirements:

  • Processor: AM62x-Q1 (automotive)
  • CORE voltage: 0.75V (up to 3.5A)
  • Memory: LDDR4
  • Input supply (VSYS, PVIN_Bx): 5V

 

Texas Instruments

© Copyright 1995-2025 Texas Instruments Incorporated. All rights reserved.
Submit documentation feedback | IMPORTANT NOTICE | Trademarks | Privacy policy | Cookie policy | Terms of use | Terms of sale