• Menu
  • Product
  • Email
  • PDF
  • Order now
  • Issues with Jitter, Phase Noise, Lock Time or Spurs? Check the Loop-filter Bandwidth of Your PLL

    • SSZTB85 june   2016 LMX2592 , LMX8410L , TRF370315 , TRF370317 , TRF370333 , TRF370417 , TRF3705 , TRF3710 , TRF371109 , TRF371125 , TRF371135 , TRF372017 , TRF3722 , TRF37T05

       

  • CONTENTS
  • SEARCH
  • Issues with Jitter, Phase Noise, Lock Time or Spurs? Check the Loop-filter Bandwidth of Your PLL
  1.   1
  2.   2
    1.     3
    2.     Additional Resources
  3. IMPORTANT NOTICE
search No matches found.
  • Full reading width
    • Full reading width
    • Comfortable reading width
    • Expanded reading width
  • Card for each section
  • Card with all content
Technical Article

Issues with Jitter, Phase Noise, Lock Time or Spurs? Check the Loop-filter Bandwidth of Your PLL

Dean Banerjee

As one of the most critical design parameters, the choice of loop bandwidth involves trade-offs between jitter, phase noise, lock time and spurs. The loop bandwidth that is optimal for jitter, BWJIT, can often be the best choice for many clocking applications, such as data converter clocking. In cases where BWJIT is not the best choice, starting there is still the first step to finding the optimal loop bandwidth.

In Figure 1, the offset where the phase-locked loop (PLL) and voltage-controlled oscillator (VCO) noise cross, BWJIT (about 140kHz) optimizes jitter by minimizing the area under the curve.

GUID-9952BC5F-47A7-4886-9673-8683C49B81AF-low.png Figure 1 Optimal Jitter Bandwidth

Although this bandwidth, BWJIT, is optimal for jitter, it is not for phase noise, lock time and spurs. Figure 2 gives a relative idea of the impact of loop bandwidth on these performance metrics.

GUID-93F19BB8-6317-49B3-9116-2E0E066E41D4-low.png Figure 2 Impact of Loop Bandwidth on Critical Parameters

To illustrate Figure 2, consider the simulation in Figure 3, which shows the effect of varying the loop bandwidth. The lock time and jitter-normalized metrics are the percentage increase from the lowest value shown in Figure 3. The spur and phase-noise metrics are the decibel increase from the lowest value shown in Figure 3.

GUID-7989F69E-4B8A-47F6-8BFD-F5ED7252A8E7-low.png Figure 3 Impact of Loop Bandwidth on Normalized Performance

As Figure 1 predicted, the optimal jitter is indeed best for a loop bandwidth around 140kHz. Increasing the loop bandwidth beyond this benefits lock time and 10kHz phase noise, but degrades the spur and phase noise at 1MHz offset.

Thus, a good approach to choosing loop bandwidth might be to choose the optimal jitter bandwidth (BWJIT) as a starting point, then increase to improve lock time or close in phase noise, or decrease to improve far-out phase noise or spurs.

Have questions about choosing the correct loop bandwidth? Sign in and leave a comment below.

Additional Resources

  • Start designing now with the PLL loop bandwidth calculator.
  • Download the LMX2592 data sheet.
Texas Instruments

© Copyright 1995-2025 Texas Instruments Incorporated. All rights reserved.
Submit documentation feedback | IMPORTANT NOTICE | Trademarks | Privacy policy | Cookie policy | Terms of use | Terms of sale