SLASFO8
July 2025
AFE53004W
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics, Voltage Output
5.6
Electrical Characteristics, Current Output
5.7
Electrical Characteristics, Comparator Mode
5.8
Electrical Characteristics, ADC Input
5.9
Electrical Characteristics, General
5.10
Timing Requirements, I2C Standard Mode
5.11
Timing Requirements, I2C Fast Mode
5.12
Timing Requirements, I2C Fast Mode Plus
5.13
Timing Requirements, SPI Write Operation
5.14
Timing Requirements, SPI Read and Daisy Chain Operation (FSDO = 0)
5.15
Timing Requirements, SPI Read and Daisy Chain Operation (FSDO = 1)
5.16
Timing Requirements, GPIO
5.17
Timing Diagrams
5.18
Typical Characteristics: Voltage Output
5.19
Typical Characteristics: Current Output
5.20
Typical Characteristics: ADC
5.21
Typical Characteristics: Comparator
5.22
Typical Characteristics: General
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Smart Analog-Front-End Converter (AFE) Architecture
6.3.2
Digital Input/Output
6.3.3
Nonvolatile Memory (NVM)
6.4
Device Functional Modes
6.4.1
Voltage-Output Mode
6.4.1.1
Voltage Reference and DAC Transfer Function
6.4.1.1.1
Internal Reference
6.4.1.1.2
External Reference
6.4.1.1.3
Power-Supply as Reference
6.4.2
Current-Output Mode
6.4.3
Analog-to-Digital Converter (ADC) Mode
6.4.4
Comparator Mode
6.4.4.1
Programmable Hysteresis Comparator
6.4.4.2
Programmable Window Comparator
6.4.5
Programmable Slew-Rate Control
6.4.6
Fault-Dump Mode
6.4.7
High-Impedance Output and PROTECT Input
6.4.8
PMBus Compatibility Mode
6.4.9
Function Generation
6.4.9.1
Triangular Waveform Generation
6.4.9.2
Sawtooth Waveform Generation
6.4.9.3
Sine Waveform Generation
6.4.10
Device Reset and Fault Management
6.4.10.1
Power-On Reset (POR)
6.4.10.2
External Reset
6.4.10.3
Register-Map Lock
6.4.10.4
NVM Cyclic Redundancy Check (CRC)
6.4.10.4.1
NVM-CRC-FAIL-USER Bit
6.4.10.4.2
NVM-CRC-FAIL-INT Bit
6.4.11
Power-Down Mode
6.5
Programming
6.5.1
SPI Programming Mode
6.5.2
I2C Programming Mode
6.5.2.1
F/S Mode Protocol
6.5.2.2
I2C Update Sequence
6.5.2.2.1
Address Byte
6.5.2.2.2
Command Byte
6.5.2.3
I2C Read Sequence
6.5.3
General-Purpose Input/Output (GPIO) Modes
7
Register Map
7.1
NOP Register (address = 00h) [reset = 0000h]
7.2
DAC-X-MARGIN-HIGH Register (address = 01h, 07h, 0Dh, 13h) [reset = 0000h]
7.3
DAC-X-MARGIN-LOW Register (address = 02h, 08h, 0Eh, 14h) [reset = 0000h]
7.4
DAC-X-VOUT-CMP-CONFIG Register (address = 03h, 09h, 0Fh, 15h) [reset = 0000h]
7.5
DAC-X-IOUT-MISC-CONFIG Register (address = 04h, 0Ah, 10h, 16h) [reset = 0000h]
7.6
DAC-X-CMP-MODE-CONFIG Register (address = 05h, 0Bh, 11h, 17h) [reset = 0000h]
7.7
DAC-X-FUNC-CONFIG Register (address = 06h, 0Ch, 12h, 18h) [reset = 0000h]
7.8
DAC-X-DATA Register (address = 19h, 1Ah, 1Bh, 1Ch) [reset = 0000h]
7.9
ADC-CONFIG-TRIG Register (address = 1Dh) [reset = 0000h]
7.10
ADC-DATA Register (address = 1Eh) [reset = 0000h]
7.11
COMMON-CONFIG Register (address = 1Fh) [reset = 0FFFh]
7.12
COMMON-TRIGGER Register (address = 20h) [reset = 0000h]
7.13
COMMON-DAC-TRIG Register (address = 21h) [reset = 0000h]
7.14
GENERAL-STATUS Register (address = 22h) [reset = 00h, DEVICE-ID, VERSION-ID]
7.15
CMP-STATUS Register (address = 23h) [reset = 0000h]
7.16
GPIO-CONFIG Register (address = 24h) [reset = 0000h]
7.17
DEVICE-MODE-CONFIG Register (address = 25h) [reset = 0000h]
7.18
INTERFACE-CONFIG Register (address = 26h) [reset = 0000h]
7.19
SRAM-CONFIG Register (address = 2Bh) [reset = 0000h]
7.20
SRAM-DATA Register (address = 2Ch) [reset = 0000h]
7.21
DAC-X-DATA-8BIT Register (address = 40h, 41h, 42h, 43h) [reset = 0000h]
7.22
BRDCAST-DATA Register (address = 50h) [reset = 0000h]
7.23
PMBUS-PAGE Register [reset = 0300h]
7.24
PMBUS-OP-CMD-X Register [reset = 0000h]
7.25
PMBUS-CML Register [reset = 0000h]
7.26
PMBUS-VERSION Register [reset = 2200h]
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curve
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.1.1
Related Documentation
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
YBH|16
散热焊盘机械数据 (封装 | 引脚)
订购信息
slasfo8_oa
slasfo8_pm
Data Sheet
AFEx3004W
10-Bit, 12-Bit, Quad Voltage and Current Output, 10-Bit ADC, Smart AFEs in DSBGA Package