SPRSPA7C
September 2024 – July 2025
AM2612
,
AM2612-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
3.1
Functional Block Diagram
4
Package Comparison
4.1
Device Identification
4.2
Related Products
5
Terminal Configuration and Functions
5.1
Pin Diagram
5.1.1
AM261x ZCZ Pin Diagram
5.1.2
AM261x ZFG Pin Diagram
5.1.3
AM261x ZEJ Pin Diagram
5.1.4
AM261x ZNC Pin Diagram
5.2
Pin Attributes
16
17
5.3
Signal Descriptions
19
5.3.1
ADC
21
22
23
5.3.1.1
ADC-CMPSS Signal Connections
5.3.2
ADC_CAL
26
5.3.3
ADC VREF
28
5.3.4
CPSW
30
31
32
33
34
35
36
5.3.5
CPTS
38
5.3.6
DAC
40
5.3.7
EPWM
42
43
44
45
46
47
48
49
50
51
5.3.8
EQEP
53
54
5.3.9
FSI
56
57
5.3.10
GPIO
59
5.3.11
GPMC0
61
5.3.12
I2C
63
64
65
5.3.13
LIN
67
68
69
5.3.14
MCAN
71
72
5.3.15
MMC
74
5.3.16
OSPI
76
77
5.3.17
Power Supply
79
5.3.18
PRU-ICSS
81
82
83
84
85
5.3.19
SDFM
87
88
5.3.20
SPI
90
91
92
93
5.3.21
System and Miscellaneous
5.3.21.1
Boot Mode Configuration
96
5.3.21.2
Clocking
98
99
100
5.3.21.3
Emulation and Debug
102
103
5.3.21.4
SYSTEM
105
5.3.21.5
VMON
107
5.3.21.6
Reserved
109
110
111
5.3.22
UART
113
114
115
116
117
118
5.3.23
USB0
120
5.3.24
XBAR
122
123
5.4
Pin Connectivity Requirements
Pin Connectivity Requirements
6
Specifications
6.1
Absolute Maximum Ratings
6.2
Electrostatic Discharge (ESD) Extended Automotive Ratings
6.3
Electrostatic Discharge (ESD) Industrial Ratings
6.4
Power-On Hours (POH) Summary
6.4.1
Automotive Temperature Profile
6.5
Recommended Operating Conditions
6.6
Operating Performance Points
6.7
Power Consumption Summary
6.7.1
Power Consumption - Maximum for R5F at 400MHz
6.7.2
Power Consumption - Maximum for R5F at 500MHz
6.8
Electrical Characteristics
6.8.1
Digital and Analog IO Electrical Characteristics
6.8.2
Analog to Digital Converter Characteristics
6.8.2.1
Analog-to-Digital Converter (ADC)
6.8.2.2
ADC Input Model
6.8.3
Comparator Subsystem A (CMPSSA)
6.8.4
Digital-to-Analog Converter (DAC)
6.8.5
Power Management Unit (PMU)
6.8.6
Safety Comparators
6.9
VPP Specifications for One-Time Programmable (OTP) eFuses
6.9.1
VPP Specifications
6.9.2
Hardware Requirements
6.9.3
Programming Sequence
6.9.4
Impact to Your Hardware Warranty
6.10
Thermal Resistance Characteristics
6.10.1
ZCZ Package Thermal Characteristics
6.10.2
ZFG Package Thermal Characteristics
6.10.3
ZEJ Package Thermal Characteristics
6.10.4
ZNC Package Thermal Characteristics
6.11
Timing and Switching Characteristics
6.11.1
Timing Parameters and Information
6.11.2
Power Supply Sequencing
6.11.2.1
Power-On and Reset Sequencing
6.11.2.1.1
Power Reset Sequence Description
6.11.2.2
Power-Down Sequencing
6.11.3
System Timing
6.11.3.1
System Timing Conditions
6.11.3.2
Reset Timing
6.11.3.2.1
PORz Timing Requirements
166
6.11.3.2.2
WARMRSTn Switching Characteristics
168
6.11.3.2.3
WARMRSTn Timing Requirements
170
6.11.3.3
Safety Signal Timing
6.11.3.3.1
SAFETY_ERRORn Switching Characteristics
173
6.11.4
Clock Specifications
6.11.4.1
Input Clocks / Oscillators
6.11.4.1.1
Crystal Oscillator (XTAL) Parameters
6.11.4.1.2
External Clock Characteristics
6.11.4.2
Clock Timing
6.11.4.2.1
Clock Timing Requirements
180
6.11.4.2.2
Clock Switching Characteristics
182
6.11.5
Peripherals
6.11.5.1
3-port Gigabit Ethernet MAC (CPSW)
6.11.5.1.1
CPSW MDIO Timing
6.11.5.1.1.1
CPSW MDIO Timing Conditions
6.11.5.1.1.2
CPSW MDIO Timing Requirements
6.11.5.1.1.3
CPSW MDIO Switching Characteristics
189
6.11.5.1.2
CPSW RGMII Timing
6.11.5.1.2.1
CPSW RGMII Timing Conditions
6.11.5.1.2.2
CPSW RGMII[x]_RCLK Timing Requirements - RGMII Mode
6.11.5.1.2.3
CPSW RGMII[x]_RD[3:0], and RGMII[x]_RCTL Timing Requirements
194
6.11.5.1.2.4
CPSW RGMII[x]_TCLK Switching Characteristics - RGMII Mode
6.11.5.1.2.5
CPSW RGMII[x]_TD[3:0], and RGMII[x]_TCTL Switching Characteristics - RGMII Mode
197
6.11.5.1.3
CPSW RMII Timing
6.11.5.1.3.1
CPSW RMII Timing Conditions
6.11.5.1.3.2
CPSW RMII[x]_REFCLK Timing Requirements - RMII Mode
201
6.11.5.1.3.3
CPSW RMII[x]_RXD[1:0], RMII[x]_CRS_DV, and RMII[x]_RXER Timing Requirements - RMII Mode
203
6.11.5.1.3.4
CPSW RMII[x]_TXD[1:0], and RMII[x]_TXEN Switching Characteristics - RMII Mode
205
6.11.5.2
Enhanced Capture (eCAP)
6.11.5.2.1
ECAP Timing Conditions
6.11.5.2.2
ECAP Timing Requirements
209
6.11.5.2.3
ECAP Switching Characteristics
211
6.11.5.3
Enhanced Pulse Width Modulation (ePWM)
6.11.5.3.1
EPWM Timing Conditions
6.11.5.3.2
EPWM Timing Requirements
215
6.11.5.3.3
EPWM Switching Characteristics
217
EPWM Characteristics
6.11.5.4
Enhanced Quadrature Encoder Pulse (eQEP)
6.11.5.4.1
EQEP Timing Conditions
6.11.5.4.2
EQEP Timing Requirements
222
6.11.5.4.3
EQEP Switching Characteristics
6.11.5.5
Fast Serial Interface (FSI)
6.11.5.5.1
FSI Timing Conditions
6.11.5.5.2
FSIRX Timing Requirements
227
6.11.5.5.3
FSIRX Switching Characteristics
6.11.5.5.4
FSITX Switching Characteristics
230
6.11.5.5.5
FSITX SPI Signaling Mode Switching Characteristics
232
6.11.5.6
General Purpose Input/Output (GPIO)
6.11.5.6.1
GPIO Timing Conditions
6.11.5.6.2
GPIO Timing Requirements
6.11.5.6.3
GPIO Switching Characteristics
6.11.5.7
General Purpose Memory Controller (GPMC)
6.11.5.7.1
GPMC Timing Conditions
6.11.5.7.2
GPMC/NOR Flash Timing Requirements - Synchronous Mode 100MHz
6.11.5.7.3
GPMC/NOR Flash Switching Characteristics - Synchronous Mode 100MHz
241
6.11.5.7.4
GPMC/NOR Flash Timing Requirements - Asynchronous Mode 100MHz
6.11.5.7.5
GPMC/NOR Flash Switching Characteristics - Asynchronous Mode 100MHz
244
6.11.5.7.6
GPMC/NAND Flash Timing Requirements - Asynchronous Mode 100MHz
6.11.5.7.7
GPMC/NAND Flash Switching Characteristics - Asynchronous Mode 100MHz
247
6.11.5.8
Inter-Integrated Circuit (I2C)
6.11.5.8.1
I2C
6.11.5.9
Local Interconnect Network (LIN)
6.11.5.9.1
LIN Timing Conditions
6.11.5.9.2
LIN Timing Requirements
6.11.5.9.3
LIN Switching Characteristics
6.11.5.10
Modular Controller Area Network (MCAN)
6.11.5.10.1
MCAN Timing Conditions
6.11.5.10.2
MCAN Switching Characteristics
6.11.5.11
Serial Peripheral Interface (SPI)
6.11.5.11.1
SPI Timing Conditions
6.11.5.11.2
SPI Controller Mode Timing Requirements
260
6.11.5.11.3
SPI Controller Mode Switching Characteristics (Clock Phase = 0)
262
6.11.5.11.4
SPI Peripheral Mode Timing Requirements
264
6.11.5.11.5
SPI Peripheral Mode Switching Characteristics
266
6.11.5.12
Multi-Media Card/Secure Digital (MMCSD)
6.11.5.12.1
MMC Timing Conditions
6.11.5.12.2
MMC Timing Requirements - SD Card Default Speed Mode
270
6.11.5.12.3
MMC Switching Characteristics - SD Card Default Speed Mode
272
6.11.5.12.4
MMC Timing Requirements - SD Card High Speed Mode
274
6.11.5.12.5
MMC Switching Characteristics - SD Card High Speed Mode
276
6.11.5.13
Octal Serial Peripheral Interface (OSPI)
6.11.5.13.1
OSPI Timing Conditions
6.11.5.13.2
OSPI PHY Mode
6.11.5.13.2.1
OSPI With PHY Data Training
6.11.5.13.2.1.1
OSPI DLL Delay Mapping for PHY Data Training
6.11.5.13.2.1.2
OSPI Timing Requirements - PHY Data Training
283
6.11.5.13.2.1.3
OSPI Switching Characteristics - PHY Data Training
285
6.11.5.13.2.2
OSPI0 Without Data Training
6.11.5.13.2.2.1
OSPI0 PHY SDR Timing
6.11.5.13.2.2.1.1
OSPI0 DLL Delay Mapping for PHY SDR Timing Modes
6.11.5.13.2.2.1.2
OSPI0 Timing Requirements - PHY SDR Mode
290
6.11.5.13.2.2.1.3
OSPI0 Switching Characteristics - PHY SDR Mode
292
6.11.5.13.2.2.2
OSPI0 PHY DDR Timing
6.11.5.13.2.2.2.1
OSPI0 DLL Delay Mapping for PHY DDR Timing Modes
6.11.5.13.2.2.2.2
OSPI0 Timing Requirements - PHY DDR Mode
296
6.11.5.13.2.2.2.3
OSPI0 Switching Characteristics - PHY DDR Mode
298
6.11.5.13.2.3
OSPI1 Without Data Training
6.11.5.13.2.3.1
OSPI1 PHY SDR Timing
6.11.5.13.2.3.1.1
OSPI1 DLL Delay Mapping for PHY SDR Timing Modes
6.11.5.13.2.3.1.2
OSPI1 Timing Requirements - PHY SDR Mode
303
6.11.5.13.2.3.1.3
OSPI1 Switching Characteristics - PHY SDR Mode
305
6.11.5.13.2.3.2
OSPI1 PHY DDR Timing
6.11.5.13.2.3.2.1
OSPI1 DLL Delay Mapping for PHY DDR Timing Modes
6.11.5.13.2.3.2.2
OSPI1 Timing Requirements - PHY DDR Mode
309
6.11.5.13.2.3.2.3
OSPI1 Switching Characteristics - PHY DDR Mode
311
6.11.5.13.3
OSPI Tap Mode
6.11.5.13.3.1
OSPI Tap SDR Timing
6.11.5.13.3.1.1
OSPI Timing Requirements - Tap SDR Mode
315
6.11.5.13.3.1.2
OSPI Switching Characteristics - Tap SDR Mode
317
6.11.5.13.3.2
OSPI0 Tap DDR Timing
6.11.5.13.3.2.1
OSPI Timing Requirements - Tap DDR Mode
320
6.11.5.13.3.2.2
OSPI Switching Characteristics - Tap DDR Mode
322
6.11.5.14
Programmable Real-Time Unit and Industrial Communication Subsystem (PRU-ICSS)
6.11.5.14.1
PRU-ICSS Programmable Real-Time Unit (PRU)
6.11.5.14.1.1
PRU-ICSS PRU Timing Conditions
6.11.5.14.1.2
PRU-ICSS PRU Switching Characteristics - Direct Output Mode
327
6.11.5.14.1.3
PRU-ICSS PRU Timing Requirements - Parallel Capture Mode
329
6.11.5.14.1.4
PRU-ICSS PRU Timing Requirements - Shift In Mode
331
6.11.5.14.1.5
PRU-ICSS PRU Switching Characteristics - Shift Out Mode
333
6.11.5.14.2
PRU-ICSS PRU Sigma Delta and Peripheral Interface
6.11.5.14.2.1
PRU-ICSS PRU Sigma Delta and Peripheral Interface Timing Conditions
6.11.5.14.2.2
PRU-ICSS PRU Timing Requirements - Sigma Delta Mode
337
6.11.5.14.2.3
PRU-ICSS PRU Timing Requirements - Peripheral Interface Mode
339
6.11.5.14.2.4
PRU-ICSS PRU Switching Characteristics - Peripheral Interface Mode
341
6.11.5.14.3
PRU-ICSS Pulse Width Modulation (PWM)
6.11.5.14.3.1
PRU-ICSS PWM Timing Conditions
6.11.5.14.3.2
PRU-ICSS PWM Switching Characteristics
345
6.11.5.14.4
PRU-ICSS Industrial Ethernet Peripheral (IEP)
6.11.5.14.4.1
PRU-ICSS IEP Timing Conditions
6.11.5.14.4.2
PRU-ICSS IEP Timing Requirements - Input Validated with SYNCx
349
6.11.5.14.4.3
PRU-ICSS IEP Timing Requirements - Digital IOs
351
6.11.5.14.4.4
PRU-ICSS IEP Timing Requirements - LATCHx_IN
353
6.11.5.14.5
PRU-ICSS Universal Asynchronous Receiver Transmitter (UART)
6.11.5.14.5.1
PRU-ICSS UART Timing Conditions
6.11.5.14.5.2
PRU-ICSS UART Timing Requirements
6.11.5.14.5.3
PRU-ICSS UART Switching Characteristics
358
6.11.5.14.6
PRU-ICSS Enhanced Capture Peripheral (ECAP)
6.11.5.14.6.1
PRU-ICSS ECAP Timing Conditions
6.11.5.14.6.2
PRU-ICSS ECAP Timing Requirements
362
6.11.5.14.6.3
PRU-ICSS ECAP Switching Characteristics
364
6.11.5.14.7
PRU-ICSS MDIO and MII
6.11.5.14.7.1
PRU-ICSS MDIO Timing
6.11.5.14.7.1.1
PRU-ICSS MDIO Timing Conditions
6.11.5.14.7.1.2
PRU-ICSS MDIO Timing Requirements
6.11.5.14.7.1.3
PRU-ICSS MDIO Switching Characteristics
370
6.11.5.14.7.2
PRU-ICSS MII Timing
6.11.5.14.7.2.1
PRU-ICSS MII Timing Conditions
6.11.5.14.7.2.2
PRU-ICSS MII Timing Requirements - MII[x]_RX_CLK
374
6.11.5.14.7.2.3
PRU-ICSS MII Timing Requirements - MII[x]_RXD[3:0], MII[x]_RX_DV, and MII[x]_RX_ER
376
6.11.5.14.7.2.4
PRU-ICSS MII Switching Characteristics - MII[x]_TX_CLK
378
6.11.5.14.7.2.5
PRU-ICSS MII Switching Characteristics - MII[x]_TXD[3:0] and MII[x]_TXEN
380
6.11.5.15
Sigma Delta Filter Module (SDFM)
6.11.5.15.1
SDFM Timing Conditions
6.11.5.15.2
SDFM Switching Characteristics
6.11.5.16
Universal Asynchronous Receiver/Transmitter (UART)
6.11.5.16.1
UART Timing Conditions
6.11.5.16.2
UART Timing Requirements
6.11.5.16.3
UART Switching Characteristics
388
6.11.5.17
Universal Serial Bus (USB)
6.11.6
Emulation and Debug
6.11.6.1
JTAG
6.11.6.1.1
JTAG Timing Conditions
6.11.6.1.2
JTAG Timing Requirements
6.11.6.1.3
JTAG Switching Characteristics
395
6.11.6.2
Trace
6.11.6.2.1
Debug Trace Timing Conditions
6.11.6.2.2
Debug Trace Switching Characteristics
399
6.12
Decoupling Capacitor Requirements
6.12.1
Decoupling Capacitor Requirements
7
Detailed Description
7.1
Overview
7.2
Processor Subsystems
7.2.1
Arm Cortex-R5F Subsystem
8
Applications, Implementation, and Layout
8.1
Device Connection and Layout Fundamentals
8.1.1
External Oscillator
8.1.2
JTAG, EMU, and TRACE
8.1.3
Hardware Reference Design and Guidelines
8.1.4
USB 2.0 Operation
8.2
OSPI Reset
9
Device and Documentation Support
9.1
Device Nomenclature
9.1.1
Standard Package Symbolization
9.1.2
Device Naming Convention
9.2
Tools and Software
9.3
Documentation Support
9.4
Support Resources
9.5
Trademarks
9.6
Electrostatic Discharge Caution
9.7
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
封装选项
机械数据 (封装 | 引脚)
ZCZ|324
MPBGA29A
散热焊盘机械数据 (封装 | 引脚)
订购信息
sprspa7c_oa
Data Sheet
AM261x Sitara™ Microcontrollers