# TI Designs: TIDA-01055 # 用于高性能 DAQ 系统的 ADC 电压基准缓冲器优化参考设计 # TEXAS INSTRUMENTS # 说明 该高性能 ADC 系统参考设计优化了 ADC 基准缓冲器,提高了 SNR 性能并借助 TI OPA837 高速运算放大器降低了功耗。该器件适用于复合缓冲器配置,与传统运算放大器相比,其功耗降低了 22%。具有集成缓冲器的电压基准源通常缺少在高通道数系统中实现最佳性能所需的驱动强度。该参考设计能够驱动多个 ADC 并可使用一个 18 位 2MSPS SAR ADC 实现 15.77 位的系统 ENOB。 #### 资源 | TIDA-01055 | 设计文件夹 | |-----------------------------------------|-------| | LM53635-Q1 | 产品文件夹 | | LM5574、LM46001、TPS7A3001 | 产品文件夹 | | TPS7A47、LM7705 | 产品文件夹 | | SN74AHC1G04、SN74AUP1G80 | 产品文件夹 | | LMK61E2、LMK00804B | 产品文件夹 | | OPA827、OPA625、THS4551、<br>OPA837、OPA378 | 产品文件夹 | | REF6041、REF5040 | 产品文件夹 | 咨询我们的 E2E™ 专家 # 特性 - 两级缓冲器设计,用于降低电压基准生成的噪声 - 实现全新的低功耗基准驱动器,具有能够驱动 2MSPS SAR ADC 的压摆率 #### 应用 - 数据采集 (DAQ) - 半导体测试设备 - LCD 测试设备 - 实验室仪表 - 电池测试 Copyright © 2017, Texas Instruments Incorporated System Description www.ti.com.cn 该 TI 参考设计末尾的重要声明表述了授权使用、知识产权问题和其他重要的免责声明和信息。 #### 1 System Description Multi-input systems requiring the simultaneous or parallel sampling of many data channels present many design challenges to engineers developing data acquisition (DAQ) modules and automatic testers for applications such as semiconductor tests, memory tests, LCD tests, and battery tests. In these systems, sometimes hundreds or even thousands of data channels are required and thus maximizing SNR performance while minimizing power, component count, and cost are all key design criteria. One of the critical parts of these systems is the reference voltage circuit for the analog-to-digital converter (ADC). The reference pin of the ADC needs to be adequately driven to a precise voltage as to not add more noise to the system. Advanced buffering circuits are created to do this, but more components consume more power. 图 1. Generic Analog Front End ### 1.1 Key System Specifications #### 表 1. Key System Specifications | PARAMETER | SPECIFICATIONS | MEASURED | |---------------------|--------------------------------------|--------------------------------------| | Number of channels | Dual | Dual | | Input type | Differential | Differential | | Input range | 8-V <sub>PP</sub> fully differential | 8-V <sub>PP</sub> fully differential | | Resolution | 18 bits | 18 bits | | SNR | > 96 dB | 96.70 dB | | THD | < -118 dB | -119.76 dB | | ENOB | > 15 bit | 15.77 bits | | System power | < 2.5 W | 1.94 W | | Form factor (L × W) | V) 120 × 100 mm 112.98 × 99.82 mm | | ### 2 System Overview # 2.1 Block Diagram 图 2. System Block Diagram This reference design focuses on the voltage reference for the ADS9110 ADC. This design has two reference options: the REF6041 and REF5040. The REF5040 requires an external reference buffer whereas the REF6041 has one integrated in the device. With the external buffer, there are two op-amp options: the OPA625 and OPA837. The OPA625 is currently a popular op amp for this application, but the new OPA837 can match the same great performance at a much lower power. The ideal setup for this reference design uses the REF5040 with the dual-stage composite reference buffer containing the OPA837. This composite buffer also includes the OPA378, which is a high-precision op amp that accounts for offset and drift error, which combined with the high-speed OPA837 provides a low-offset, low-drift, wide bandwidth and low-output impedance solution to drive the reference. For more information on the benefits of the composite buffer design, see Section 3.2.2 of the TIPD113 reference guide and Section 3.5 of the TIPD115 reference guide. System Overview www.ti.com.cn # 2.2 System Design Theory #### 2.2.1 Stability Analysis Both the OPA837 and the OPA625 are used in the reference buffer. To make sure that the devices function properly, a loop gain analysis is setup in TINA-TI<sup>TM</sup> to verify stability. 🛭 3 and 🖺 4 show the circuits set up in TINA-TI for both devices. 图 3. OPA625 Stability Circuit 图 4. OPA837 Stability Circuit $\boxtimes$ 3 shows the OPA625 circuit created to test stability. $\boxtimes$ 4 shows the same setup with the OPA837 to test stability. Both devices are pin-to-pin compatible with the exception of the Mode and PD pin. This compatibility makes it easy to swap out each op amp during testing by using a $0-\Omega$ resistor. An AC analysis is performed to verify stability with the results illustrated in $\boxtimes$ 5. 图 5. AC Analysis Results for Both Op Amps The rule of thumb for op-amp stability is to have a phase margin of at least 45 degrees or above. The OPA625 has a phase margin of 46.57 degrees, and the OPA837 has a phase margin of 54.10 degrees. Both op amps are stable in the same configuration, which is important as to not create additional variables for performance comparison. With the stability for each op amp individually verified, the full dual-stage buffer system is created in TINA-TI to test the stability of the overall system. These circuits can be seen in § 6 and § 7. 图 6. OPA625 Full-Loop Stability Circuit 图 7. OPA837 Full-Loop Stability Circuit Both circuits are now simulated with the OPA378 added to the front end. The overall circuit is simulated with a 4.1-V input that emulates the output of the REF5040. Again, an AC analysis is performed for these two circuits to verify the stability. The results are illustrated in 8. 图 8. Full-Loop AC Analysis Results for Both Op Amps Both circuits have identical phase margin of 67.26 degrees, making both op amps stable in the whole buffer system. With circuit stability verified, more simulations are made to observe the noise and power performance of the buffer system. System Overview www.ti.com.cn # 2.2.2 Power and Noise Analysis The main benefit of the OPA837 comes from its lower power consumption compared to the OPA625. A simulation is created in TINA-TI to verify that the overall power consumption of the buffer system implementing the OPA637 is indeed lower than that of the system implementing the OPA625. Two circuits are made in TINA-TI: one containing the OPA625 (see 9) and the other containing the OPA837 (see 10). 图 9. OPA625 Power and Noise Optimization Circuit 图 10. OPA837 Power and Noise Optimization Circuit Both circuits contain current probes to observe the amount of current being drawn from the power source. A DC analysis is performed on both circuits in 图 9 (containing the OPA625) and 图 10 (containing the OPA837). The results are displayed in 图 11 and 图 12, respectively. 图 11. OPA625 DC Analysis Results 图 12. OPA837 DC Analysis Results The current drawn for the OPA837 circuit is 1.37 mA less than that of the OPA625. This equates to a 6.85 mW power improvement. This result is expected by comparing the quiescent current values from the device datasheets. The OPA837 is the better device when it comes to power efficiency, but it is also important to verify that the total noise on the output is comparable to the OPA625. To do this, the same two circuits are used from the power simulations to perform a noise analysis. The results of that analysis are illustrated in 图 13. 图 13. Noise Analysis Results for Both Op Amps The total noise performance is similar with both op amps. The OPA625 has 300 nV less noise than the OPA837. To verify if the noise affects the performance of the ADC, it needs to be compared to the LSB value of the ADC. The value of 1 LSB for an 18-bit ADC with a 4.096-V reference voltage is 15.625 $\mu$ V. The results show that the noise reaches 10.3 $\mu$ V, which is not ideal because it exceeds half an LSB; however, this is done to achieve lowest power. # 2.2.3 Transient Analysis The ADS9110 is a high-performance successive approximation register (SAR) ADC with a sampling rate of 2 MSPS. With that, it takes a fast slew rate to charge the sampling capacitors before each sample occurs. To verify that the slew rates of both op amps are fast enough to recover after each sample of the ADC, a transient simulation is set up in TINA-TI. Both circuits for the OPA625 and OPA837 created in TINA-TI are shown in 24 14 and 4 15, respectively. 图 14. OPA625 Transient Circuit 图 15. OPA837 Transient Circuit System Overview www.ti.com.cn The ADS9110 is simulated to mirror the physical test setup. A 10-µs transient analysis is performed on both circuits, and the results are displayed in 16 and 17. 图 16. OPA625 Transient Analysis Results 图 17. OPA837 Transient Analysis Results The top waveform named "Sample" is the simulated 2 MSPS for the ADS9110. Each sample occurs on the falling edge of the square wave. The waveform named "VREF" is the input of the REF pin of the ADS9110. Markers are placed at the beginning of two samples on the VREF waveform to measure the difference in voltage between them. The OPA625 has a voltage difference between samples of about 7.68 $\mu$ V, which is slightly above the 7.59 $\mu$ V of the OPA837. The transient performance for each op amp is very comparable. #### 2.3 Highlighted Products #### 2.3.1 OPA837 The OPA837 unity-gain stable, voltage feedback op amp provides among the highest MHz/mW of bandwidth versus power. Using only 600 $\mu$ A on a single 5-V supply, this 3.0-mW device delivers 105 MHz of bandwidth at a gain of 1 V/V. The very low-trimmed offset voltage of ±120 $\mu$ V maximum comes with a typical drift of ±0.4 $\mu$ V/°C. The OPA837 provides one of the lowest input noise levels at 4.7 nV for its 3-mW quiescent power. The very high 50-MHz gain bandwidth product provides the low output impedance to high frequencies required to supply the fast charging currents in SAR driver application. This low dynamic output impedance also makes this a great reference buffer as it is used in this reference design. #### 2.3.2 REF5040 The REF5040 is a low-noise, low-drift, very high-precision voltage reference. This reference is capable of both sinking and sourcing current and has excellent line and load regulation. Excellent temperature drift (3 ppm/°C) and high accuracy (0.05%) are achieved using proprietary design techniques. Combined with very low noise, these features make the REF5040 reference ideal for use in high-precision DAQ systems. #### 2.3.3 ADS9110 The ADS9110 is an 18-bit, 2-MSPS, SAR ADC with enhanced performance features. The high throughput enables developers to oversample the input signal to improve dynamic range and accuracy of the measurement. The ADS9120 is a pin-compatible, 16-bit, 2.5-MSPS variant of the ADS9110. The ADS9110 boosts analog performance while maintaining high-resolution data transfer by using TI's enhanced SPI feature. Enhanced SPI enables the ADS9110 to achieve high throughput at lower clock speeds, thereby simplifying board layout and lowering system cost. #### 2.3.4 OPA378 The OPA378 is a unity-gain stable, precision operational amplifier that is free from phase reversal. The use of proprietary Zero-Drift circuitry gives the benefit of low input offset voltage over time and temperature as well as lowering the 1/f noise component. These miniature, high-precision, low quiescent current amplifiers offer high-impedance inputs that have a common-mode range 100 mV beyond the supplies, excellent CMRR, and a rail-to-rail output that swings within 10 mV of the supplies. This design results in superior performance for driving ADCs without degradation of differential linearity. # 3 Hardware, Testing Requirements, and Test Results # 3.1 Required Hardware The ensuing section outlines the information for getting the board up and running as fast as possible. To learn about the PHI board or the onboard clocking and jitter cleaner, see the TIDA-01052 reference design. Take care when moving jumper pins to avoid possible damage to the components. 图 18. TIDA-01055 Hardware # 3.1.1 Jumper Configuration This system has several configurable power options. These options are selectable through the use of three-pin jumpers and two-pin jumpers. 表 2 highlights the purpose of each jumper and will assist in changing the configuration to fit the user's needs. 表 2. Jumper Configuration | JUMPER NAME | SHORT PINS 1 AND 2 | SHORT PINS 2 AND 3 | DEFAULT CONFIGURATION | |-------------|-----------------------------------------------|-------------------------------------------------|-----------------------| | JSI_18V | Power to LM53635 18-V rail | _ | Short | | JTI_18V | Connects LM53635 to TPS7A700 for 18-V rail | Connects LMZ14201 to<br>TPS7A700 for 18-V rail | Short pins 1 and 2 | | JSI_5V | Power to LM53635 5-V rail | _ | Short | | JTI_5V | Connects LM53635 to TPS7A700<br>for 5-V rail | Connects LMZ14203 to<br>TPS7A700 for 5-V rail | Short pins 1 and 2 | | JSI_3.3V | Power to LM53635 3.3-V rail | _ | Short | | JTI_3.3V | Connects LM53635 to TPS7A700 for 3.3-V rail | Connects LMZ14202 to<br>TPS7A700 for 3.3-V rail | Short pins 1 and 2 | | JPRI18V | Power to LM46001 –18-V rail | _ | Short | | JTI_18V | Connects LM46001 to TPS7A3001 for –18-V rail | Connects LM5574 to<br>TPS7A3001 for –18-V rail | Short pins 1 and 2 | | JMTI18V | Power to LM5574 –18-V rail | _ | Open | | JZI_18V | Power to LMZ14201 18-V rail | _ | Open | | JZI_3.3V | Power to LMZ14202 3.3-V rail | _ | Open | | JZI_5V | Power to LMZ14203 5-V rail | _ | Open | | J39 | Connects –0.2-V rail to OPA625<br>and THS4551 | Shorts –0.2-V rail to ground | Short pins 1 and 2 | ### 3.2 Testing and Results An Audio Precision 2700 series signal generator is used as the signal source to test the AFE and ADC performance. The noise and THD of the AP2700 have adequate performance and do not limit measurements or the systems performance. A generic DC power supply generates the 24-V DC input voltage. A PHI controller board is used to connect the TIDA-01055 board to the host PC running the ADS9110 EVM GUI. This software allows for measuring SNR, THD, SFDR, SINAD, and ENOB for the ADC by running a spectral analysis. The AP2700 is set to output a 2-kHz 8-Vpk-pk sinusoid. 2 kHz is chosen because it is the standard frequency when measuring noise and THD, and 8-Vpk-pk grants the full range on the THS4551 or OPA625, thus granting the full range of 0 to VREF for the ADC. #### 3.2.1 OPA625 versus OPA837 Results Both the OPA625 and OPA837 are used in the dual-stage composite buffer to drive the REF pin of the ADS9110. Both op amps are exceptional devices when used as buffers, but the newer OPA837 provides the same great performance with lower power consumption. This test is performed to compare system performance when using the OPA625 and then replacing it with the OPA837. 图 19. OPA625 With Buffer Spectral Analysis 图 20. OPA837 With Buffer Spectral Analysis ☑ 19 shows the performance of the system when using the OPA625. It is very similar to ☑ 20, which is the system performance when the OPA625 is replaced with the OPA837. The system performance of each op amp is comparable, which is expected due to the simulations. The OPA837 provides the same great performance as the commonly used OPA625, and coupled with its improved power efficiency makes this device a better option. Some applications require the DAQ to capture data in bursts. The ADC needs to have sufficient precision for the first few samples when burst sampling. This requirement makes the settling time and voltage droop of the reference critical because it limits the accuracy of the first few samples. These specifications are measured for both of the op amps and the waveforms are combined for comparison. ☑ 21 shows the reference settling analysis for both op amps. From the comparison, the OPA837 outperforms the OPA625 with its smaller voltage droop and quicker settling time. This helps solidify the OPA837 as the better option for the composite buffer. 图 21. Reference Settling Analysis #### 3.2.2 Thick Trace versus Thin Trace Results This design has two different trace options that connect the reference voltage to the REF pin of the ADS9110. This is to illustrate how a non-ideal layout can impact the system performance of a high-performance ADC. One of the traces is thick with a short length, and the other trace is thin with a long length. The long thin trace is not ideal because it has more resistance than the thick trace. 22 and 23 compare the performances of the thick trace and thin trace using the OPA837 in the buffer system. 图 23. Spectral Analysis Using Thin Trace From the comparison, the thin trace causes a large amount of performance degradation compared to the thick trace. Most of that degradation is attributed to the trace length, causing it to function as an antenna and coupling with the EMI from the power supplies. The higher resistance of the thin trace causes variations in the sampling capacitor charging time, which causes distortion adding to the THD. To see how the traces are laid out, see 4.3 节. #### 3.2.3 REF6041 Results The REF6041 is another option for the ADC reference voltage that is included in this reference design. This device is put through the same simulations as the REF5040 and the dual stage composite buffer. In these simulations, the REF6041 performed similar to both op amps used in the buffer. 图 24. REF6041 Noise Analysis Results 图 25. REF6041 DC Analysis The noise performance of the REF6041 is comparable with both op-amps, but the power consumption is quite a bit lower. However, this device falls short in its current driving capability of only 4 mA. This is an important specifications to consider when using multiple ADCs in the system. The REF6041 is tested with the two ADCs in this design, and it is not able to successfully drive both. A TINA-TI simulation is made to verify results obtained from testing. TOTAL CONTROL OF THE PROPERTY 图 26. REF6041 Spectral Analysis 图 27. REF6041 Transient Analysis Results 图 28. REF6041 Time Domain Waveform ☑ 28 displays the results from ☑ 26 in the time domain. The waveforms magnitude begins to gradually increase as more samples are taken and then the waveform starts to clip after around 20,000 samples. The input signal amplitude is not actually increasing, but the REF6041 output voltage is not able to recover back to the 4.096 V as seen in the TINA-TI simulation. Therefore, the ADC samples with a lower reference voltage and the full-scale range is decreasing to a point below the input signal amplitude causing the clipping. The results of all these tests help highlight the benefit of using the dual-stage composite buffer with the OPA837. The system performance is identical to the OPA625 and it accomplishes this at lower power consumption. The REF6041 is a great device for providing a reference voltage for a single 18-bit ADC sampling at 2 MSPS. However, this reference design is meant for end-equipment with a high number of channels containing ADCs. The REF5040 with the composite buffer is able to drive multiple ADCs with great performance. This coupled with the power consumption improvement of the OPA837, makes it the better option over using a REF6041 with each ADC in the system. Lastly, consider the layout of this reference driver as the system performance is greatly impacted by a non-ideal layout. The trace must be thick enough not to add additional resistance and short enough not to act as an antenna for any radiated signals to couple to. 表 3 highlights all of the results taken from each test to help observe the performance differences, including test results for the REF6041 driving only one ADC. # 表 3. Summary of Measured Results | LAYOUT OPTION | BUFFER<br>ARCHITECTURE | REFERENCE<br>DEVICE | SNR (dB) | SINAD (dB) | THD (dB) | SFDR (dB) | ENOB (Bits) | |---------------|------------------------|---------------------|----------|------------|----------|-----------|-------------| | Thick trace | OPA625 | REF5040 | 96.66 | 96.64 | -119.15 | 121.32 | 15.76 | | Thick trace | OPA837 | REF5040 | 96.70 | 96.68 | -119.76 | 121.87 | 15.77 | | Thin trace | OPA625 | REF5040 | 96.50 | 96.39 | -112.40 | 112.82 | 15.72 | | Thin trace | OPA837 | REF5040 | 96.62 | 96.67 | -114.00 | 114.65 | 15.74 | | Thick trace | _ | REF6041 | 96.70 | 96.67 | -117.87 | 118.99 | 15.77 | www.ti.com.cn Design Files ### 4 Design Files #### 4.1 Schematics To download the schematics, see the design files at TIDA-01055. #### 4.2 Bill of Materials To download the bill of materials (BOM), see the design files at TIDA-01055. # 4.3 PCB Layout Recommendations This reference design contains two layout options for the ADC reference voltage circuit. One is an ideal layout where the trace connected to the ADC REF pin is thick and has a short length. The non-ideal layout option has a long, thin trace connected to the ADC REF pin. 图 29 and 图 30 show these two different traces. ACNO VREF VEE VREF VR 图 29. Thick Trace Layout 图 30. Thin Trace Layout The thick trace is labeled VREF and the thin trace is labeled VREF1 though it cannot be seen due to the magnification. The thick trace is routed in a direct manner to the REF pin from the source, and the thin trace is routed to emulate the length of trace in a system with several of these channels. The thin trace is long and is routed by various power supplies making it susceptible to EMI coupling. For more layout recommendations regarding the AFE or the power design, see the TIDA-01050 and TIDA-01054 reference designs. #### 4.3.1 Layout Prints To download the layer plots, see the design files at TIDA-01055. #### 4.4 Altium Project To download the Altium project files, see the design files at TIDA-01055. Design Files www.ti.com.cn #### 4.5 Gerber Files To download the Gerber files, see the design files at TIDA-01055. # 4.6 Assembly Drawings To download the assembly drawings, see the design files at TIDA-01055. #### 5 Software Files To download the software files, see the design files at TIDA-01055. #### 6 Related Documentation - Texas Instruments, TIDA-01052 ADC Driver Reference Design Improving Full-Scale THD Using Negative Supply Design Guide - 2. Texas Instruments, TIDA-01054 Multi-Rail Power Reference Design for Eliminating EMI Effects in High-Performance DAQ Systems Design Guide - 3. Texas Instruments, TIPD113 18-Bit, 1-MSPS Data Acquisition (DAQ) Block Optimized for Lowest Power Design Guide - 4. Texas Instruments, TIPD115 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise Design Guide # 6.1 商标 E2E, TINA-TI are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 7 About the Authors **DYLAN HUBBARD** is a systems engineer at Texas Instruments, where he is responsible for developing reference design solutions for the test and measurement industry. Dylan obtained his bachelor's degree from Texas A&M University in Electronic Systems Engineering Technology (ESET). **TARAS DUDAR** is a systems design engineer and architect at Texas Instruments, where he is responsible for developing reference design solutions for the test and measurement industry. Previously, Taras designed high-speed analog SOC integrated circuits for Gbps data communications. Taras has earned his master of science in electrical engineering (MSEE) degree from the Oregon State University in Corvallis, OR. www.ti.com.cn 修订历史记录 # 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Original (September 2017) to A Revision | | | | |------------------------------------------------------|----------------------------------|---|--| | • | 已添加 OPA378 添加到资源 | 1 | | | • | 已添加 Section 2.3.4: <i>OPA378</i> | 9 | | #### 有关 TI 设计信息和资源的重要通知 德州仪器 (TI) 公司提供的技术、应用或其他设计建议、服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用; 如果您(个人,或如果是代表贵公司,则为贵公司)以任何方式下载、访问或使用了任何特定的 TI 资源,即表示贵方同意仅为该等目标,按照本通知的条款进行使用。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。 TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。 您理解并同意,在设计应用时应自行实施独立的分析、评价和 判断, 且应全权负责并确保 应用的安全性, 以及您的 应用 (包括应用中使用的所有 TI 产品))应符合所有适用的法律法规及其他相关要求。你就您的 应用声明,您具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。您同意,在使用或分发包含 TI 产品的任何 应用前, 您将彻底测试该等 应用 和该等应用所用 TI 产品的 功能而设计。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 您只有在为开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对 TI 资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。 TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为您辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。 对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 您同意向 TI 及其代表全额赔偿因您不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 本通知适用于 TI 资源。另有其他条款适用于某些类型的材料、TI 产品和服务的使用和采购。这些条款包括但不限于适用于 TI 的半导体产品 (http://www.ti.com/sc/docs/stdterms.htm)、评估模块和样品 (http://www.ti.com/sc/docs/sampterms.htm) 的标准条款。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司