# Schematic Design Guidelines and Schematic Review Checklist for AM6442, AM6422, AM6412 and AM2434 (ALV) Processor Families #### **ABSTRACT** The user's guide for AM64x (AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 (ALV)) and AM243x (AM2434, AM2432, AM2431 (ALV)) processor families include custom board, schematic design guidelines, processor peripherals circuit implementation recommendations, and schematic review checklist for custom board designers using processor from any of the processor families. The user's guide includes information related to processor power, external clocks, GPIO configurations, processor peripherals supported and interfacing the processor peripherals to attached (external) devices. Schematic review checklist (included at the end of each section), provides a comprehensive list of review points for the peripheral described in the specific section. The recommendation for custom board designers is to review the custom board schematic design implementation using the provided review checklist (points) and verify the recommendations or guidelines in the checklist have been implemented (followed). Additionally, links (including product page on TI.com) have been provided for processor product pages, processor related collaterals, FAQs related to processor and processor peripherals published on E2E, and commonly referenced documents during custom board design. The recommendation for the custom board designers is to refer to the added links during custom board design to minimize design errors, optimize the design efforts, possibly reduce board build iterations and optimize the project timeline. # **Table of Contents** | 1 Introduction | 3 | |------------------------------------------------------------------------------------------------------------|------------------| | 1.1 User's Guide Usage Guidelines | 3 | | 1.2 Processor Family List of Processors | <mark>5</mark> | | 1.3 Updates to Schematics Design Guidelines and Schematics Review Checklist | <mark>5</mark> | | 2 Related Collateral | <mark>5</mark> | | 2.1 Links to Commonly Referenced Collaterals During Custom Board Schematic Design | <mark>5</mark> | | 2.2 Hardware Design Considerations for Custom Board Design User's Guide | 6 | | 3 Processor-Specific Information | <mark>7</mark> | | 3.1 Selection of Processor OPN (Orderable Part Number) | <mark>7</mark> | | 3.2 Processor-specific Data Sheet Use Case and Version Referenced for User's Guide Edits | <mark>7</mark> | | 3.3 Peripheral Instance Naming Convention - Data Sheet and TRM | | | 3.4 Processor Peripherals and IOs Connection When Not Used (Unused) | 8 | | 3.5 Ordering and Quality Information for AM64x and AM243x Processor Families | | | 3.6 Checklist for Selection of Required Processor GPN (Generic Part Number) and OPN (Ordering Part Number) | 8 | | 4 Processor Power Architecture | | | 4.1 Generating Processor-Specific and Peripherals (Attached Device) Supply Rails | 10 | | 4.2 Processor Power Rails Supply Control, Sequencing and Supply Overload Protection | 17 | | 5 General Recommendations | 18 | | 5.1 Processor Performance Evaluation Module (EVM) or Starter Kit (SK) | 18 | | 5.2 Processor-Specific EVM or SK Versus Data Sheet | 19 | | 5.3 Processor-Specific SDK | 24 | | 5.4 General Design Recommendations (to Know) Before Starting the Custom Board Design | 25 | | 6 Processor-Specific Recommendations for Power, Clock, Reset, Boot and Debug | <mark>30</mark> | | 6.1 Common (Processor Start-Up) Connections | 30 | | 6.2 Custom Board Debug Using JTAG and EMU | <mark>5</mark> 6 | | 7 Processor Peripherals Power, Interface and Connections | 59 | Trademarks www.ti.com | 7.1 Supported Processor Cores and MCU Cores | 59 | |--------------------------------------------------------------------------------------------------------|-----| | 7.2 Supply Connections for IO Supply for IO Groups | | | 7.3 Memory Interface (DDRSS (DDR4/LPDDR4), MMCSD (eMMC/SD Card/SDIO), OSPI/QSPI and GPMC) | 61 | | 7.4 External Communication Interface (Ethernet (CPSW3G0 and PRU_ICSSG), USB2.0, USB3.0 (SERDES0), PCIe | | | (SERDES0), UART and MCAN) | | | 7.5 On-Board Synchronous Communication Interface (MCSPI, FSI and I2C) | | | 7.6 Analog to Digital Converter (ADC) | | | 7.7 GPIO and Hardware Diagnostics | | | 7.8 EVM or SK Specific Circuit Implementation (Reuse) | | | 7.9 Performing Board Level Testing During Custom Board Bring-up | | | 8 Self-Review of Custom Board Schematic Design | | | 9 Custom Board Layout Notes (Added Near to the Schematic Sections) and General Guidelines | | | 9.1 Layout Considerations | | | 10 Custom Board Design Simulation | 132 | | 10.1 DDR-MARGIN-FW | | | 11 Additional References | 133 | | 11.1 FAQ Covering AM64x, AM243x, AM62x, AM62Ax, AM62D-Q1, AM62Px, AM62Lx Processor Families | 133 | | 11.2 FAQs - Processor Product Family Wise and Sitara Processor Families | 133 | | 11.3 Schematics Review (Self) and Schematic Review Request (Suppliers) | 133 | | 11.4 Processor Attached Devices Checklist | 134 | | 12 User's Guide Content and Usage Summary | 135 | | 13 References | 136 | | 13.1 AM64x | 136 | | 13.2 AM243x | 136 | | 13.3 Common References | | | 13.4 Master List of Available FAQs - Processor Family Wise | | | 13.5 Master List of Available FAQs - Sitara Processor Families | | | 13.6 FAQs Including Software Related | 137 | | 13.7 FAQs for Attached Devices | 137 | | A Terminology | 138 | | Revision History | 140 | | List of Tables | | | Table 7-1. IO Power Supply Rail Mapping for Interface Instances | 85 | | Table 7-2. CPSW3G0 MDIO | | | Table 7-3. PRU ICSSG INSTANCE MDIO. | | # **Trademarks** $\label{eq:WEBENCH} WEBENCH^{\textcircled{\tiny{\$}}} \ is \ a \ registered \ trademark \ of \ Texas \ Instruments.$ All trademarks are the property of their respective owners. www.ti.com Introduction # 1 Introduction # 1.1 User's Guide Usage Guidelines The user's guide AM64x (AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 (ALV) and AM243x (AM2434, AM2432, AM2431 (ALV)) processor family specific, *Schematic Design Guidelines and Schematic Review Checklist* includes schematic design guidelines that can be used by custom board designers during the custom board schematic design phase. Schematic review checklist is included at the end of each section and can be used by custom board designers to review the custom board schematic once the design is complete and before start of the layout. # 1.1.1 Custom Board Schematics Design Guidelines - References Used in the User's Guide The user's guide includes schematic design guidelines and schematic review checklist that can be used by custom board designers during custom board schematics design for the selected processor and the peripherals implemented (on-board or carrier (or add-on)) including memory (DDR, flash), power, communication interfaces, IOs and other circuit sections. In the user's guide, reference to *Processor* implies the selected AM64x or AM243x processor OPN and references to the *Attached devices* implies the external (on-board or carrier (or add-on)) peripherals that are interfaced to the processor (based on the target end equipment being designed and the application use case). # 1.1.2 Processor Family (Families) Specific User's Guide The user's guide covers AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 (ALV) and AM2434, AM2432, AM2431 (ALV) processors (GPNs). Each of the processor GPN can have multiple OPNs. The user's guide includes schematic design guidelines and schematic review checklist that can be used during custom board design. Processors families specific user's guide provides processor focused guidelines and checklist and helps custom board designers to use when designing the board for a specific processor families. The user's guide is simpler and is easy to use for the chosen processor and processor family (AM64x and AM243x in this case). #### 1.1.3 Schematic Design Guidelines The user's guide provides schematic design guidelines that can be used during custom board schematic design phase to implement the circuit connections between the processor and peripherals supported by the selected processor. Links to relevant FAQs have been added (as part of the guideline in each section) in addition to the design guidelines. FAQs (links added) provide additional information on a specific peripheral or interface topic including description and details on the implementation/use case and learning from customer interactions. The recommendation is for custom board designers to follow the schematic design guidelines to minimize design errors that can affect board functionality, performance and to optimize the custom board design/build/test efforts. #### 1.1.4 Schematic Review Checklist Schematic review checklist that can be used by custom board designers to review the custom board schematic covering specific peripherals have been added at the end of each section, sub section of the user's guide. The general recommendations, processor power and processor peripherals sections, sub sections described in the user's guide includes the checklist at the end. The schematic review checklist is categorized as *General*, *Schematic Review*, and *Additional*. Custom board designers can use the schematic review checklist to perform self-review of the custom board schematic design. Self-review minimizes possible schematics errors that can result in functional or performance related concerns and also reduced the reviewers efforts during formal reviews (internal or external). Schematic reviews minimizes the efforts required during custom board bring-up or performance testing resulting in increased board design quality and adherence to the planned timeline. For information on available checklists and format, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x (ALV) / AM335x Design Recommendations / Custom board hardware design - Schematics review checklists #### 1.1.4.1 Common Checklist for Use With All Schematic Design Guidelines and Schematics Review Sections - 1. Reviewed above section, including FAQ links and relevant application notes on Tl.com. - 2. Reviewed pin attributes and signal description sections in the processor-specific data sheet. Introduction www.ti.com 3. Reviewed timing and switching characteristics section, and any additional information available in the processor-specific data sheet. #### 1.1.4.1.1 Custom Board Schematic Design Implementation Checklist Sub-Sections Description The schematic implementation review checklist includes 3 sub-sections: #### General: The general section lists (summarizes) the circuit implementations in bullets that are required (expected) to support the functionality for the peripheral section described above the checklist section (design guidelines section). The section also include care abouts to be considered when the section is interfaced or connected to another section to implement the required peripheral or module functionality (may not require (need) circuit implementation). The recommendation is to review and close the list of implementation checks provided before continuing with the schematic review. #### Schematic Review: The schematic review section lists (summarizes) the circuit implementations in bullets that are required (expected) to be added by the custom board designers for the circuit section to support the functionality including the values, connections and other implementations to be followed for implementing the peripheral or module. The recommendation is to compare for the custom board schematic design implementation with the schematic checklist to make sure the implementation follows the design guidelines before the start of the layout. #### Additional: The additional section lists (details) the implementation and use case description in bullets that can be used by custom board designers along with the schematic review section to understand the circuit implementation rationale (need to implement) before considering optimizing the circuit design. # 1.1.5 FAQ Reference for User's Guide Usage During Schematic Self-review The below FAQ includes guidelines for custom board designers to perform a self-review using the available processor-specific collaterals: [FAQ] AM625 / AM623 / AM620-Q1 / AM62A / AM62D-Q1 / AM62P / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design - Custom Board Schematics Self Review www.ti.com Introduction # 1.2 Processor Family List of Processors The user's guide applies to all the processors listed below. All relevant documents for the selected processor are available on the product pages on Tl.com. The recommendation is to follow the product page link listed below to view the relevant product page. # 1.2.1 AM64x [ALV] Processor Family See the Ordering and Quality section for information on the OPNs on the following product pages: - AM6442 - AM6441 - AM6422 - AM6421 - AM6412 - AM6411 # 1.2.2 AM243x [ALV] Processor Family See the Ordering and Quality section for information on the OPNs on the following product pages: - AM2434 - AM2432 - AM2431 # 1.3 Updates to Schematics Design Guidelines and Schematics Review Checklist As part of efforts for continuous improvement of the collaterals, there can be changes or addition of sections to the *Schematics Design Guidelines and Schematics Review Checklist* user's guide with respect to the current revision published on TI.com (based on customer feedback, learnings, addition/enhancement of sections, errors or improvements) that are updated during the next document revision. The below FAQ lists the changes customer board designers are required to follow during custom board schematic design (before the release of the revised user's guide on TI.com): [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Custom board hardware design - Updates to Hardware Design Considerations and Schematic Design Guidelines collaterals The recommendation is to review the FAQ for possible updates frequently during all phases of the custom board design. # 2 Related Collateral #### 2.1 Links to Commonly Referenced Collaterals During Custom Board Schematic Design A number of documents relevant to the selected processor (family) are available on the processor-specific product page on Tl.com. The recommendation for custom board designers is to read the relevant collateral (listed in the below FAQs) before starting the custom board design. The following FAQs summarize some of the key collaterals that can be referred, when starting the custom board design: #### **AM64x Processor Family:** [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design – Collaterals to Get started # AM243x Processor Family: [FAQ] AM2434, AM2432, AM2431 (ALV, ALX packages) Custom board hardware design – Collaterals to Get started Related Collateral www.ti.com # 2.2 Hardware Design Considerations for Custom Board Design User's Guide During the custom board design phase, the recommendation is to read, review and follow the applicable recommendations in the processor-specific Hardware Design Considerations for Custom Board Design user's guide linked below: Hardware Design Considerations for Custom Board Design Using AM6442, AM6422, AM6412 and AM2434 (ALV, ALX) Processor Families # 3 Processor-Specific Information #### Note During the custom board design cycle, the recommendation is to follow *Hardware Design Considerations for Custom Board Design Using AM6442*, *AM6422*, *AM6412 and AM2434*, *AM2432*, *AM2431 (ALV, ALX) Processor Families* user's guide along with *Schematic Design Guidelines and Schematic Review Checklist* user's guide. # 3.1 Selection of Processor OPN (Orderable Part Number) Selection of the processor OPN (based on the required features) is a critical and important phase during custom board design. To get an overview of the processor families (AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 (ALV) and AM2434, AM2432, AM2431 (ALV)) architecture and for selecting the required processor OPN (processor used on the custom board) based on the required functionalities and features, package (ALV (AM64x, AM243x)) and ALX (AM243x)) and speed grade, see the *Functional Block Diagram*, *Device Comparison*, *Device Naming Convention*, *Device Speed Grades* and *Packaging Information* sections of the processor-specific data sheet. The recommendation is to update the schematics with the selected processor OPN. For information on the supported (available) packages for AM64x and AM243x processor families, see the following FAQ: [FAQ] AM64x (AM6442, AM6441, AM6422, AM6421, AM6412, AM6411) and AM234x (AM2434, AM2432, AM2431 - ALV, ALX) Custom board hardware design - Available Device Packages The user's guide includes guidelines for AM64x (ALV) and AM243x (ALV) package. For the AM243x (ALX) package the guidelines can be used in case the peripherals are common. For functional difference between ALV and ALX packages of AM243x processor family, see the following FAQ: [FAQ] AM2434, AM2432, AM2431 Custom board hardware design - Difference in supported peripherals, peripheral instances between ALV and ALX packages #### 3.2 Processor-specific Data Sheet Use Case and Version Referenced for User's Guide Edits Processor-specific data sheet includes: - 1. Pin attributes (ball number, pin to muxed function mapping). - 2. Signal descriptions. - 3. Pin connectivity requirements. - 4. Electrical characteristics, timing and switching characteristics, and timing diagrams for the applicable processor peripherals. - 5. Recommended operating conditions for the processor supply rails. - 6. Sequencing for the processor supply rails (Power-up and Power-down). - 7. Maximum operating conditions and Recommended operating condition. - 8. Detailed Description of the processor internal structure. - 9. Applications, Implementation, and Layout. - 10. Device and Documentation Support including Device Nomenclature (Device Naming Convention), Tools and Software. - 11. Revision History. - 12. Mechanical, Packaging, and Orderable Information. #### Processor-specific data sheets with revision number referenced (during user's guide edits): #### AM64x Processor Family: SPRSP56G – JANUARY 2021 – REVISED APRIL 2024 (AM64x Sitara Processors data sheet (Rev. G)) #### AM243x Processor Family: SPRSP65G – APRIL 2021 – REVISED MAY 2024 (AM243x Sitara Microcontrollers data sheet (Rev. G)) For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Current Data sheet revision, updates, revision backup and usage notes # 3.3 Peripheral Instance Naming Convention - Data Sheet and TRM For naming of peripherals and available number of peripheral instances, the processor-specific TRM tends to be *generic* and the processor-specific data sheet is *specific* (includes the number of supported instances). The recommendation is to always refer to the processor-specific data sheet for the supported peripherals and peripheral instances. A suffix number is assigned to the peripheral name, in the processor-specific data sheet signal naming, even when there is a single peripheral instance. The suffix starts with 0. For the common platform Ethernet switch 3-port gigabit (CPSW3G0) port names, port 0 is the internal (communications port programming interface (CPPI) host) port of the switch. # 3.4 Processor Peripherals and IOs Connection When Not Used (Unused) During the custom board design, some of the processor peripherals are not be used (unused). Processor peripherals (including peripherals that have a dedicated function) have specific connectivity requirements when not used. Refer to the *Pin Connectivity Requirements* section of processor-specific data sheet for connecting the peripherals when not used. The connectivity requirements section includes recommendations for connecting the supply rails and the interface signals. Processor GPIOs (muxed with peripherals, SDIO or LVCMOS buffer type) that support configuration of alternate functions (muxed), can be left unconnected when not used (in case there are no connectivity requirements specified). The pad configurations for the peripherals and IOs can be the reset state. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Data sheet Pin Attributes and Pin connectivity related queries # 3.5 Ordering and Quality Information for AM64x and AM243x Processor Families For information related to ordering and quality for the selected processor, see the links below: # AM64x Processor Family: - AM6442 Ordering and quality - AM6441 Ordering and quality - AM6422 Ordering and quality - AM6421 Ordering and quality - AM6412 Ordering and quality - AM6411 Ordering and quality #### AM243x Processor Family: - · AM2434 Ordering and quality - AM2432 Ordering and quality - AM2431 Ordering and quality # 3.6 Checklist for Selection of Required Processor GPN (Generic Part Number) and OPN (Ordering Part Number) #### General During the custom board schematic design process, review and verify the following collaterals and information: 1. Availability of commonly used memory interfaces, high-speed communication, on-board synchronous and asynchronous communication interfaces, camera and display interfaces. - 2. On-board debug and diagnostics support (JTAG, UART, OBSCLK0 and CLKOUT0). - 3. Number of supply rails required, recommended operating conditions for supply rails, power-up and power-down sequence for core, memory interface, analog and IO supplies. - 4. Electrical characteristics and timing information for the selected peripheral. - 5. Availability of application notes, peripherals interface circuit implementation recommendations or examples, and layout guidelines. - 6. Silicon errata related to processor functioning, boot modes (supported and care abouts, workarounds for the configured boot mode) and the peripherals of interest. - 7. Availability of EVM or SK for evaluation and design files for reference and/or reuse. # 4 Processor Power Architecture #### Note During the custom board design cycle, the recommendation is to follow *Hardware Design Considerations for Custom Board Design Using AM6442*, *AM6422*, *AM6412 and AM2434*, *AM2432*, *AM2431 (ALV, ALX) Processor Families* user's guide along with *Schematic Design Guidelines and Schematic Review Checklist* user's guide. For an overview of TI power management portfolio, see the TI Power management page. WEBENCH® circuit designer tool provides a visual interface that can be used to create customized power architecture. # 4.1 Generating Processor-Specific and Peripherals (Attached Device) Supply Rails The required supply rails for the selected processor and attached devices can be generated using integrated (using PMIC, discrete DC/DCs, discrete LDOs) or discrete (using DC/DCs, discrete LDOs) power architecture. PMIC (integrated power architecture) are designed for a specific processor or processor family. Use of PMIC simplifies power architecture (power supply rails) design. The PMIC generates the commonly required (used) processor and the attached device supplies. The PMIC internally manages power-up sequencing, power-down sequencing, supply slew rate control, optional residual voltage (voltage decay) detection and meets the processor-specific power (PDN) requirements. Additional discrete DC/DCs and discrete LDOs can used to generate the other on-board supplies (based on the use case) required based on the use case. Use of discrete power architecture provides flexibility in selection of power devices and power architecture design. The design efforts can increase since the custom board designers are responsible for selection of discrete DC/DCs and LDOs that sources the required load current, DC/DCs and LDOs that can be adjusted or configured to generate the required supply voltages, DC/DCs and LDOs that can support the required load current transient, controls, supply slew rate and supports configuring the required supply sequencing. Processor power supply rails have slew rate requirements specified. The recommendation is to follow the *Power Supply Slew Rate Requirement* section of processor-specific data sheet for the supply rails (generated or switched). The family of power converters (DC/DCs and LDOs) products and related collaterals that can be used for implementing the on-board supplies using PMIC or discrete power architecture are summarized in the below sections: # 4.1.1 Power Management IC (PMIC) Based Power Architecture The recommended PMIC for integrated power architecture includes TPS65219 or TPS65220. Space, performance, and BOM (bill of materials) optimized power architecture can be designed using PMIC to power the processor and the attached devices. The TPS65219 PMIC family supports x3 (three) buck outputs and x4 (four) LDO outputs (supply rails based on processor core, and memory (DDR) type) configurations (PMIC version, fixed output (NVM programmed), programmable). The recommendation is to choose the required PMIC configuration (version) based on the selected processor configuration and attached devices. To choose the required PMIC OPN, see the TPS65219 or TPS65220 product page. PMIC Schematics and Layout checklist is available for custom board designers to use during the custom board schematics design. For application notes and information on the output voltage configuration for the available OPNs and recommended connections, see the following links: Powering the AM64x with the TPS65220 or TPS65219 PMIC Powering the AM243x With the TPS65219 PMIC See the following FAQ: www.ti.com Processor Power Architecture [FAQ] AM644x / AM642x / AM641x / AM243x (ALV) Design Recommendations / Custom board hardware design – common gueries for PMIC TPS65219 and TPS65220 See the TPS65219 OPN specific technical reference manual (Example: *TPS6521901 Technical Reference Manual*) for information related to the NVM (output voltages and IO) configuration. Depending on the application and custom board design architecture, PMIC OPN can be selected. Each of the OPN has a specific NVM configuration (output voltages). For selected OPN, NVM configuration TRM and the full register map, and PMIC data sheet refer TPS65219 or TPS65220 product page. Additionally, see the following application note: Advantages of Using TPS65219 PMIC to Power AM62 Processor Versus a Discrete Power Design For information related to residual voltage and detection, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design – Queries related to Residual Voltage, Detection and supply decay In case User-programmable power management IC (PMIC) is required, TPS6521905 with three step-down DC/DC converters and four LDOs can be considered. Dynamic scaling of supplies is not allowed for the processor families. #### 4.1.1.1 PMIC Based Power Architecture Checklist for TPS65219 or TPS65220 #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. PMIC selection (OPN) based on the input supply and output voltages (core voltage, IO voltage and DDR voltage configuration) - 3. PMIC checklist for addition of required input and output capacitors including values, feedback connection, and pin connections - 4. Voltage rating of the selected capacitors considering derating - 5. Configuration of the recommended PMIC control and IO signals - 6. Connection of the required control signals for processor IO supply sequencing and slew rate control - 7. Processor I2C instance used to interface to PMIC - 8. Processor to PMIC and PMIC to processor IO interface connections - 9. Naming of the supply rails (indicate configured output voltage level) - 10. Net name matches (same name) for processor and attached devices IO supplies - 11. Connection of interrupt, MODE/RESET, and EN/PB/VSENSE signals and connection of the required pulls for the PMIC IOs #### **Schematic Review** Follow the below list for the custom schematic design: - 1. Configuration of the PMIC output to match the processor and attached devices IO supply operating voltages as per the custom board requirements - 2. The custom board PMIC implementation with the SK schematic implementation for capacitors quantity, size and values, IOs connection - 3. Connection of the PMIC buck output feedback (tie the feedback after the output bulk capacitors) - 4. SD card IO voltage control (VSEL\_SD) pin connection (3.3V during processor start-up or board reset and switched to 1.8V for UHS-I SD card support) - 5. PMIC nRSTOUT0 slew (pullup value) when connected directly to processor MCU\_PORz input (recommend using a discrete push-pull output type buffer) - 6. Connection of the required control signals for processor IO supply sequencing (load switch EN for processor and attached device IO supply voltage and provision for load switch output voltage slew rate control using external capacitor) - 7. Voltage rating of the selected capacitors considering derating (> twice the worst-case applied voltage is a commonly used guideline) - 8. Matching of the PMIC output voltage level with the supply requirements for the processor and attached devices (based on the OPN) - 9. Processor I2C instance used to interface to PMIC (Follow SK or review the required I2C instance based on the use case) - 10. Configuration of discrete DC/DC outputs and LDOs used along with the PMIC to generate additional supply rails - 11. External LDO implementation for generating VPP supply (eFuse programming), LDO output enable (EN) control, addition of bulk and decoupling capacitors considering load current transient and provision for isolation resistor for testing the VPP supply output enable timing #### Additional - 1. In case custom board design power architecture is based on TI PMIC, the recommendation is to obtain a detailed review of the implementation done with the PMIC team (business unit or product line). - 2. A $0\Omega$ resistor or jumper is recommended at the output of the PMIC and discrete DC/DC, LDO for isolation or current measurement for the initial board build. The recommendation is to add TPs for measurement. The recommendation is to follow kelvin current sense connection for connecting TPs to $0\Omega$ resistor or jumper. www.ti.com Processor Power Architecture 3. The recommendation is to connect the feedback for the PMIC buck output after the bulk capacitor. The recommendation is to connect the feedback to make sure the removal of the $0\Omega$ resistor does not affect the PMIC operation (connect on the PMIC side of the resistor). - 4. Since the PMIC performs a warm reset, connecting the RESETSTATz output from the processor to the MODE/RESET input of PMIC can be optional. Adding a $0\Omega$ resistor and marking the resistor as DNI is recommended. PMIC internal pull is enabled. - 5. The recommendation is to show the PMIC input bulk capacitors for buck (DC/DC) inputs and VSYS separately and near to each of the pin for ease of placement and routing. - 6. The recommendation is to review and follow the FAQs related to residual voltage. - 7. In case a non-TI PMIC is used, the recommendation for custom board designers is to review and follow the relevant processor collaterals including the processor-specific data sheet and *Maximum Current Ratings* application note. The recommendation is to review the *Recommended Operating Conditions*, *Supply Slew Rate Requirements*, *MCU\_PORz Timing Requirements*, *Power-Up Sequencing and Power-Down Sequencing* sections of the processor-specific data sheet and confirm the selected PMIC based power architecture supports the above requirements and residual voltage (RV) check. - 8. In case User-programmable power management IC (PMIC) is required, TPS6521905 with three step-down DC/DC converters and four LDOs can be considered. Dynamic scaling of supplies is not allowed for the processor families. #### 4.1.1.2 Additional References For information, see the following section in the processor-specific data sheet. - Device Connection and Layout Fundamentals - Power Supply - · Power Supply Designs For implementation, see the SK-AM64B (AM64B Starter Kit for AM64x Sitara Processors schematic. # 4.1.2 Discrete Power Devices (DC/DC, LDO) Based Power Architecture To generate the processor and the attached devices supply rails a Discrete power architecture can be considered. The power architecture can be based on discrete DC-DC converters and LDOs. For information on the device selection and power architecture implementation, see the *TMDS64EVM (AM64x Evaluation Module for Sitara Processors* schematics. When a custom (TI or Non-TI) discrete power architecture is implemented, take note of the supplies sizing (current rating), supplies sequencing, supplies slew rate control and MCU\_PORz input L->H delay (hold time) (for oscillator start-up and stabilization) requirements after all the supplies ramp. The recommendation is to verify the above listed requirements as per the processor-specific data sheet are followed. During supply rail power-down (power off), the recommendation is for the MCU\_PORz input to reach a valid logic low level before the supplies begin to ramp down. The discrete power architecture is recommended to be designed to be able to turn off all supply rails and monitor the power rails decay to less than 300mV before initiating a new power-up sequence anytime any of the supply rail drops below the minimum value defined in *Recommended Operating Conditions*. MCU\_PORz input is recommended (required) to be held low (active) during power-up until all the processor supplies ramp and are valid (stable) plus minimum delay of 9.5ms (mentioned as 9500000ns in processor-specific data sheet) for internal oscillator to start-up and stabilize (when using external crystal plus internal oscillator, see the processor-specific data sheet) or MCU\_PORz input is held low (active) until all the processor supplies ramp and are valid and external oscillator clock output is stable (when using external LVCMOS digital clock source (oscillator)) plus minimum delay of 1.2µs (mentioned as 1200ns in processor-specific data sheet) (see the processor-specific data sheet). The recommendation is to consider the *Maximum Current Ratings* application note for supply sizing. See the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design — Queries related to Discrete power Architecture #### 4.1.2.1 Discrete DC/DCs The recommendation is to consider discrete DC/DC such as the LM5140-Q1, TPS62823, and TPS62097 or similar switching power devices. For an overview of the available discrete DC/DC (Buck) switching devices, see the AC/DC & DC/DC converters (integrated FET) page. Additionally, refer the following document and video library: Quick Reference Guide To TI Buck Switching DC/DC Application Note Power Supply Design training resources - Video library #### 4.1.2.2 Discrete LDOs The recommendation is to consider discrete LDO devices such as TPS735, TLV70728, and TLV75518 or similar LDOs. For an overview of the available discrete LDOs, see the TI *Linear and low-dropout (LDO) regulators* page. Additionally, refer below application notes: Low Dropout Regulators Quick Reference Guide Linear Regulator Design Guide For LDOs A Topical Index of TI LDO Application Notes #### 4.1.2.3 Discrete Power Devices (DC/DC, LDO) Based Power Architecture Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. The configured output voltage level and the current sizing (rating) for the supply rails. - 3. Output voltage feedback connection and feedback resistor divider tolerance. - 4. Selected discrete DC/DC supports active discharge. - 5. Discrete DC/DC output slew rate meets the processor requirements. - 6. Sequencing of the supply rails as per the processor requirements. - 7. MCU PORz input (DC/DC PG output) slew rate and MCU PORz input L->H after all the supplies ramp. - 8. Voltage rating of the selected capacitors considering derating. - 9. Implementation of SD card interface IO supply supporting UHS-I SD card. - 10. Implementation of VPP (eFuse programming) supply. - 11. Naming of the supply rails. - 12. Matching of the Discrete DC/DC or Discrete LDO voltage levels. - 13. Net name matches (same name) for processor and attached devices IO supplies. #### **Schematic Review** Follow the list below for the custom schematic design: - 1. The resistor divider value including tolerance connected to the feedback to generate the required output supply voltage matches with the calculated value for discrete DC/DC or LDO. - 2. DC/DC or LDO outputs current sizing. - 3. Discrete DC/DC or LDO PG outputs have the required pullup and connects to other DC/DC or LDO EN for supply sequencing. - 4. DC/DC or LDO outputs slew rate matches the processor slew rate requirements. - 5. MCU\_PORz input (DC/DC PG output) slew rate (connect through discrete push-pull output type buffer) and L to H delay (MCU\_PORz input low hold time for clock start-up and stabilization) implementation after all the processor supplies ramp. - 6. MCU\_PORz input low hold time after supplies ramp, in case the DC/DC PG output connects directly to the processor MCU\_PORz input. - 7. Implementation of VPP (eFuse programming) supply including capacitors to support load current transients and output enable (EN). - 8. Implementation of LDO for SD card interface IO supply for supporting UHS-I SD card. - 9. Naming of the supply rails (indicate configured output voltage). - 10. Matching of the Discrete DC/DC or Discrete LDO voltage levels with the supply requirements for the processor and attached devices. - 11. Voltage rating of the selected capacitors considering derating (> twice the worst-case applied voltage is a commonly used guideline). - 12. Discrete power device selection including output supply voltage rails (operating voltage/amplitude) and current rating, active discharge, provision to enable, slew rate control, residual voltage detection (Allow to power-up only when the supply voltages are < 300mV after power-down). # **Additional** - 1. In case custom board design power architecture is based on TI power, the recommendation is to obtain a detailed review of the implementation with the relevant business unit or product line. - 2. A $0\Omega$ resistor or jumper is recommended at the output of the discrete DC/DC, LDO for isolation or current measurement for the initial board build. The recommendation is to add TPs for measurement. The recommendation is to follow kelvin current sense connection for connecting TPs to $0\Omega$ resistor or jumper. - 3. The recommendation is to add a zener at the output of discrete DC/DC or discrete LDO when adjustable output type discrete DC/DC or discrete LDO are used. # INSTRUMENTS # 4.2 Processor Power Rails Supply Control, Sequencing and Supply Overload Protection # 4.2.1 Load Switch (Processor Supply Rail Power Switching) Load switches are used to switch and sequence the processor and attached devices supply rails. Load switches are used to control (turn on and off) power to a specific peripheral or sub-system referenced to (powered by) the same input supply rail, instead of using multiple discrete DC/DCs or LDOs to generate the supply. In some applications, there is a recommended power-up and power-down seguence that is recommended to be followed. Load switches simplifies the implementation of power sequencing to meet the power-up and power-down sequence timing requirements. The load switch enable can controlled by the PMIC or discrete DC/DC PG output to meet the processor power sequencing requirements. Consider load switches such as TPS22919, TPS22918, TPS22945. For an overview of the available load switch families, see the TI load switches page. ## 4.2.1.1 Load Switch (Processor Supply Rail Power Switching) Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - Load switch current rating. - 3. Connection and sequencing of the load switch enable. - 4. Output voltage slew rate control configuration. - 5. Voltage rating of the selected capacitors considering derating. #### Schematic review Follow the below list for the custom schematic design: - 1. Input and output capacitor values, ratio as per the data sheet and capacitor voltage rating. - 2. Output voltage slew rate is configured (capacitor value selection) as per the processor IO supply slew rate requirements. # 4.2.2 eFuse IC (Power Switching and Protection) On the custom board design, an eFuse can be used at the supply input for protection. eFuse power switching and protection ICs are integrated power path protection devices that are used to limit circuit current and voltages to a safe level during fault conditions. eFuses offer a number of benefits to the design and include protection features that are often difficult to implement with discrete components. For an overview of the available eFuse families, see the TI eFuses and hot swap controllers page. General Recommendations TINSTRUMENTS www.ti.com # **5 General Recommendations** #### Note During the custom board design cycle, the recommendation is to follow *Hardware Design Considerations for Custom Board Design Using AM6442*, *AM6422*, *AM6412 and AM2434*, *AM2432*, *AM2431 (ALV, ALX) Processor Families* user's guide along with *Schematic Design Guidelines and Schematic Review Checklist* user's guide. The below sections include general recommendations that are recommended to be followed before the start of the custom design. The section also includes general recommendations while using the EVM or SK collaterals as reference (including schematics) and during design of custom board schematics. See the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Custom board hardware design – Information on processor core, VDD\_CORE, VDDR CORE, VPP and other core supplies # 5.1 Processor Performance Evaluation Module (EVM) or Starter Kit (SK) Processor (hardware) performance evaluation modules and platforms (EVMs or SKs) are not reference designs. The modules and platforms do not represent proper or complete board or end equipment function implementation. In some cases, the EVMs or SKs are partially or completely designed and released for fabrication before the processor design is complete. The time line is such that the hardware platform is available when the first silicon is available. New (additional) processor requirements come up during processor bring-up and bench validation. All the new requirements may not be accounted for in the EVM or SK (hardware evaluation platform). Therefore, TI expects custom board designers to carefully review and follow all requirements defined in the processor-specific data sheet, silicon errata, hardware design considerations user's guide, schematic design guidelines and TRM when designing custom boards. Processor (hardware) performance evaluation platforms are not designed to be comprehensive of any custom board or end equipment specific requirements, such as EMI or EMC (Electro Magnetic Interference, Electro Magnetic Compatibility tests including radiated susceptibility, radiated emissions, ESD), noise susceptibility, thermal management, and so forth. For design update notes that custom board designers can refer along with the EVM or SK schematics, see the following FAQ: [FAQ] AM64x / AM234x Design Recommendations / Commonly Observed Design Errors during Custom board hardware design – EVM or SK Schematics updates for Design Update Note # 5.1.1 Evaluation Module (Starter Kit) Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. EVM or SK being referenced (followed) matches with the selected processor family and OPN. - 3. Processor package on the referenced EVM or SK board matches with the processor selected for custom board design. - 4. The EVM or SK schematic revision referenced includes D-Notes, R-Notes, and CAD Notes. www.ti.com General Recommendations # 5.2 Processor-Specific EVM or SK Versus Data Sheet During the design phase of custom board design, in case any discrepancy is seen between the processor-specific EVM or SK and processor-specific data sheet during processor evaluation or custom board design, the recommendation is to follow the processor-specific data sheet. Despite the best efforts by the EVM or SK designer, the EVM or SK schematic can have errors that still function but are not completely aligned with the processor-specific data sheet specifications. # 5.2.1 Notes About Component Selection #### Note Component values, package size and voltage rating in the EVM or SK schematics are being provided as starting point for the custom board designer and are not always optimized. The recommendation for custom board designer is to validate if the values, size and voltage rating are appropriate for the specific custom board implementation and make the required updates. The recommendation is to review the EVM or SK BOM with respect to the custom board design requirements and optimize the components based on the processor-specific data sheet recommendations, application requirements, custom board design methodology being followed and available (company specific or generic) design or component selection guidelines. The recommendation is to perform design calculations for the circuit implementation, perform board level tests and measurements, conduct internal design reviews before finalizing the components (value, package, voltage ratings and power ratings). #### 5.2.1.1 Series Resistor Provision for a series resistor $(0\Omega)$ on the processor IOs interfaces is recommended based on the use case. The values for the series resistor used in the EVM or SK schematics can be used as a starting point for custom board designs. The recommendation for custom board designers is to verify the values on the custom board and adjust accordingly (step function that occurs on the pin is not near the mid-supply). Simulation as required is recommended to finalize the values. #### 5.2.1.2 Parallel Pull Resistor #### Note There is no firm rule or requirement for external pull unless the pull requirements are defined in an industry standard. Industry standard definition for pulls is the main reason we can make firm recommendations for external pulls on the eMMC and SD card signals. For the other peripherals, the recommendation is for customers to evaluate the function of the attached devices connected to every processor signal on the custom board and apply appropriate technical/engineering judgment to determine the need to have external pulls that prevent any input from floating when attached device input buffer is turned on. The recommendations provided in the design guide are generic and customer is expected to review the design requirements and the availability of pulls internal to the attached device before implementing. Be sure to not provide an external pull in contention with an internal pull. Example: An example is adding an external pull that is in contention with the internal pull (internal to the attached device), such that the contention creates a mid-supply potential on the signal (input). The recommendation is to provide provision for parallel pulls to the processor IOs that has a trace connected and not being driven actively or for the IOs connected to the attached device inputs that can float (to prevent the attached device inputs from floating until the host software configures the IO). Parallel pull polarity and pull value depends on the specific peripheral connectivity recommendations, recommendations for improved processor performance and reliability, and relevant interface or interface standards requirements. The recommendations for pullups are provided. Pull values used in processor-specific EVM or SK can be used as a starting point and custom board designer can select the appropriate pull values based on the recommendations for the processor and attached device, General Recommendations www.ti.com or specific board design requirements. $10k\Omega$ or $47k\Omega$ (choice of pullup allowed to standardize the component selection and BOM) pull value is recommended for IOs or interfaces that do not have specific recommendations. The pull value can be chosen based on the board design to optimize the use of components or reduce current or improve noise performance. When a trace is connected to the processor pins (IO pads) and the IOs are not being actively driven (floating), a parallel pull $47k\Omega$ is recommended. Processor IO buffers are (TX (Output) and RX (Input) are disabled during and after reset and internal pulls (pullup and pulldown)) turned off during reset and after reset. The IOs are in a high impedance state, effectively behaving as an antenna that can pick up noise. Without a parallel pull, the IOs are in high impedance state. High impedance makes noise to couple energy easily on the floating signal trace and develop a potential that can exceed the IO recommended operating conditions. The potential creates an electrical over-stress (EOS) on the IOs. Electrostatic discharge (ESD) protection circuits internal to the processor were designed to only protect the device from ESD during handling before being installed on a PCB. #### 5.2.1.3 Drive Strength Configuration The AM64x and AM243x processor families currently does not support configuring drive strength (any other available configuration) besides the nominal (default) value (Example: drive strength for SDIO or LVCMOS buffers). The nominal ( $40\Omega$ for SDIO and $60\Omega$ for LVCMOS) value is the only configuration at which processor-level STA (Static Timing Analysis) is closed. The AM64x and AM243x processor families implements eMMC (dedicated) hard macro PHY and the nominal impedance is set to $50\Omega$ for the MMC0 IOs. The IBIS model has been currently updated to contain only the drive strengths where the timing has been closed internally. For information related to drive strength configuration support, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design - Drive Strength Configuration for SDIO and LVCMOS I/Os #### 5.2.1.4 Processor-specific Data Sheet Recommendations Custom board designers are responsible for implementing the required or recommended circuits to make sure the custom board design follows the processor-specific data sheet pin connectivity requirements. Example: Requirements for I2C Open-Drain Electrical Characteristics - Input Slew Rate limit requirements when pulled to 3.3V supply. In case processor-specific data sheet recommendations are not available, the recommendation is to follow the schematic design guidelines or to follow the EVM or SK schematic implementation as a starting point. ## 5.2.1.5 Processor IOs Protection - Provision for External ESD Protection Devices An external ESD protection is recommended for the processor IOs that are connected directly to external inputs or connected to external connector. Internal ESD protection were not designed to handle the board level ESD requirements. For an overview of the ESD protection devices, see the TI *ESD protection* page. # 5.2.1.6 Peripheral Clock Outputs Series Resistor Series resistor $(22\Omega)$ on the clock outputs are recommended to be added near to the processor clock output (for MCSPI) pins since the clock is also being used for retiming. The series resistor additionally supports possible reflection control (signal distortion). For MMC0, MMC1, OSPI0, GPMC0 interfaces, an unbonded pad is used (internal) for retiming (loopback). We do not use the same clock that is sent across the PCB to the attached device for our capture clock. We branch the output clock into two paths inside the device, where the clock is sent to two separate IO cells. One IO cell is connected to a package ball, which is used to source a clock to the attached device. The other IO cell is unbounded (not connected to any package ball). The clock used as the receive capture clock is sent out through the unbonded IO cell and looped back into the device before being used as the capture clock. We do this so the clock has the same delay that is inserted on the clock going out to the attached device and the same delay that is inserted on the data coming back in from the attached device. The unbonded IO cell pad never experiences the voltage step that is produced on the source end of a PCB signal trace. A low value series resistor ( $0\Omega$ to start) is recommended (provisioned) to control possible signal reflections (signal integrity purpose). ww.ti.com General Recommendations #### 5.2.1.7 Peripheral Clock Outputs Pulldown Resistor A pulldown is recommended on peripherals clock outputs (eMMC, SDIO, SD card, OSPI0, MCSPI, GPMC0) connected to the attached device near to the clock input of the attached device. Optionally capacitor (8 to10pF) can be provisioned and configured as no populate. The capacitor can be mounted in case issues related to board level signal integrity is observed. The recommendation is to connect the capacitor to the attached device clock input with shortest stub. #### 5.2.1.8 Component Selection Checklist #### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Selection of resistors value, tolerance, size and wattage. - 3. Some specific resistors have ±1% tolerance requirements (refer to the processor or attached device data sheet, SK schematics, or EVMs). - 4. Standard tolerance resistors can be used for other use cases, Example: pullup, pulldown, LED current limit, attached device address configuration or series resistor. - 5. The recommendation is to compare the pull values implementation on the custom board with the EVM or SK schematic. - 6. Voltage rating of the capacitors used includes derating (for non-polarized capacitors, > x2 the worst case applied voltage is a commonly used guideline). - 7. DC bias effect considered while choosing the voltage rating of capacitors (to be within the recommended value) for CAP VDDSn. - 8. Package selection (application and use case dependent, consider voltage and temperature range). - 9. Selection of compatible attached devices (DDR and flash memory, EPHYs). - 10. Selection of required memory size (DDR) and providing provision for expanding the memory as required. - 11. Reviewed the FAQs related to passive components value, tolerance and voltage rating. As a starting point for information on key components used on the EVMs and SKs, component values and tolerances, see the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x Design Recommendations / Custom board hardware design - Starter kit / EVM variants (versions) and Key devices (components) list [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to passive components values, tolerance, voltage rating #### 5.2.2 Additional Information Regarding EVM or SK Design (Schematic, Board) and Reuse # 5.2.2.1 Updated EVM or SK Schematic With Design, Review and CAD Notes Added During custom board design, as part of the custom board design process, the custom board designers can (tend to) reuse the EVM or SK design (CAD files) and make the required edits. Alternatively, custom board designers can reuse the common circuit implementations (sections), including processor, memory, power and high-speed communication interfaces. Since the EVM or SK design is expected to have additional functions, custom board designers tend to optimize the EVM or SK schematic design as per the custom board requirements. While optimizing the EVM or SK schematics, errors can be introduced into the custom board design that can affect functionality, performance or reliability of the custom board. When optimizing the EVM or SK schematics, custom board designers can have queries related to the EVM or SK circuit implementation. Common design and optimization errors across multiple custom board designs were observed during the schematics review and during custom board debugs. Based on the customer queries, customer inputs, internal suggestions, and data sheet pin connectivity recommendations, comprehensive Design Notes (D-Note), Review Notes (R-Note) and CAD Notes (CAD-Note) have been added near each section of the EVM or SK schematic for custom board designers to review and follow (implement the recommendations to minimize board design errors). The available downloadable design documents are listed in the below product overview documents: TMDS64EVM Design Package Folder and Files List SK-AM64B Design Package Folder and Files List General Recommendations www.ti.com General Recommendations #### 5.2.2.2 EVM or SK Design Files Reuse for Custom Board Design Based on the design approach being followed during the custom board design and project timeline, the EVM or SK design files can be used as a starting point to make the required updates (changes as per the custom board requirements). The recommendation is to review the EVM or SK schematic design before implementation. The recommendation is to review the component selection for size, tolerance and voltage rating as per the custom board functional and performance requirements. The following FAQ includes the PDF schematic and additional information related to EVM or SK: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design - Reusing TI SK (EVM) design files # 5.2.2.2.1 EVM or SK Design Files Reuse for Custom board Design - Checklist #### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - Latest version of the selected or required EVM or SK design files (collaterals) are being referenced. - 3. D-Notes and R-Notes added close to the schematic sections have been reviewed and considered. - Resetting of circuit components mounting option configuration (DNI configuration is reset, all components are shown as populate) when saved as a different project or the schematic pages or circuit sections are rearranged. - 5. Changes in circuit connections (connection missing) including off-page connections when the schematics design is translated to an alternate CAD tool. # 5.2.3 EVM or SK Schematic Pages Sequencing (Based on Functions, Reuse) and EVM or SK Board Layout For the EVM or SK schematics revisions that are currently being released or in works (to be released in the future), we are arranging (sequencing) the schematics pages in a modular format for ease of reuse. The schematic pages flow starts with required pages including processor power supplies generation, processor supplies and peripheral connections, attached devices circuit implementation. Optional debug and monitoring sections are added after the required pages. The arrangement makes it simpler for the custom board designer to delete the schematic sections that are not used during the custom board design. The EVM or SK board design implementation is a flat architecture with the processor and the attached devices integrated on the same board. Custom board designers can follow the EVM or SK implementation when designing flat architecture custom board. In case the customer board architecture is SOM (System on Module) and Carrier board, the board layout approach (signal routing requirements), recommendations can change. The recommendation is for customer to verify the below guidelines and also follow general SOM design and layout guidelines to address board level signal integrity concerns: - 1. Signal connections (high speed, differential signals) between the SOM and the Carrier board (including polarity) - 2. Selection of high speed connector (lower contact resistance and inductance) that does not affect the board functionality or performance when high speed signals transition between the boards - Provision for adequate number of ground pads between signals on the connectors are provided to shield the signals to optimize board performance (minimize issues related to signal integrity) - 4. The recommended or required terminations for memory and other high speed or low speed peripherals have been provided - 5. Fail-safe operation requirements between SOM and the Carrier board signals have been addressed - 6. Completeness of the circuit implementation connected across SOM and Carrier board - 7. IO level compatibility between the SOM and Carrier board signals - 8. Any of the processor IOs or attached device IOs interfaced to the processor that can float has provision for parallel pull and the polarity has been verified - 9. The required simulations have been performed before start of board build (SOM and Carrier) For additional input on high-speed design including SOM based design, refer below FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Board Layout – Links to documents for General High Speed Layout Guidelines # 5.3 Processor-Specific SDK In case the custom board design is for a new platform or updates being made for a platform, the recommendation is to use the latest Version/ Revision of the software development tools on Tl.com. #### AM64x Processor Family: Refer below link to download the required SDK version: PROCESSOR-SDK-AM64X PROCESSOR-SDK-LINUX-AM64X: Processor SDK Linux for AM64x PROCESSOR-SDK-LINUX-AM64X-HS: Processor SDK Linux for AM64 HS MCU-PLUS-SDK-AM64X: MCU+ SDK for AM64x - RTOS, No-RTOS Refer to AM64x Software Build Sheet (Build Sheet of supported features for AM64x processor family). In case an older Version/Revision is being used, the recommendation is to verify the compatibility using the release notes or reach out to TI (through E2E). # AM243x Processor Family: Refer below link to download the required SDK version: MCU-PLUS-SDK-AM243X MCU-PLUS-SDK-AM243X: MCU+ SDK for AM243x - RTOS, No-RTOS www.ti.com General Recommendations # 5.4 General Design Recommendations (to Know) Before Starting the Custom Board Design #### 5.4.1 Processor Documentation During the custom board design phase, the recommendation is to refer/use the latest version of the collaterals/ documentation, examples include the processor-specific data sheet, silicon errata, TRM, and other commonly referenced board design collaterals. Review the processor-specific product page on TI.com at frequent interval and look for latest available document revision or addition of new documents. **Tips for documentation search:** Search the documentation for words such as: *recommended*, *require*, *do not*, *note*, *pin connectivity*, and so forth. Important criteria for the processor typically contain one or more words. **Tips to get updated information:** On a Tl.com processor product page, there is a **Notifications button**. Registering at the button enables automatic notification of processor documentation changes. The latest revision of the processor-specific data sheet or other collaterals are available on Tl.com. The recommendation is to archive the older revision internally for future use. # 5.4.2 Processor Pin Attributes (Pinout) Verification Verify the following attributes for the processor pins used in the custom board design: - Processor pin number labeling and naming (pin number associated with the processor symbol section) corresponds to the correct pin numbers listed in the *Pin Attributes* section of the processor-specific data sheet. The recommendation is to maintain the processor-specific data sheet names internal to the symbol and change the function (net) names as per the application use case. - Supply voltages that are connected to the processor power pins follow the *Recommended Operating Conditions*. - All processor pins (grouped into functions and having separate symbol block) including reserved pins are included in the schematics to minimize tool related and functional errors. - A number of processor IOs TX (Output) and RX (Input) buffers are disabled and internal pulls (pullup and pulldown) are turned off during reset and after reset. External pulls (10kΩ or 47kΩ) are recommended to hold any attached device in a valid state until software initializes the IOs trace is connected and IOs are not being actively driven. When a TP is connected to the processor IO, a parallel pull 47kΩ is recommended. When adding pull is not feasible, the recommendation is to route the traces away from high frequency signals. - For improved custom board performance, consider provisioning for external measurement of processor supply rails (voltage), current draw for the supply rails and on-board temperature measurement at hot spots. For queries related to processor-specific data sheet pin attributes, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to SOC data sheet Pin Attributes Excel format #### 5.4.3 Device Comparison, IOSET and Voltage Conflict Availability of features listed in the comparison table are a function of shared IO pins, where IO signals associated with a number of the features are multiplexed to a limited number of pins. The recommendation is to use SysConfig-PinMux tool to assign signal functions to pins. The SysConfig-PinMux tool provides a better understanding of limitations associated with pin multiplexing. Processor peripherals are timing closed using the IOs grouped as IOSETs. IOSETs are grouping of signals specific to an interface that are timing closed as a set. Any interface that has IOSETs is recommended to select all interface signals from the same IOSET. Some interface signals can be shared over multiple IOSETs. The valid combinations of pins for an IOSET supporting a specific peripheral are detailed in the SysConfig-PinMux tool. # Voltage Conflict: Signals are grouped by functional /IO domain, not by power domain. It is therefore possible to encounter voltage conflict warnings with some peripheral IO configuration. The warning is to highlight difference between the preferred voltage and the configured voltage for IOs so custom board designer can take necessary action in case there is a real voltage conflict. The warning is most useful when grouping GPIO signals from different voltage domains since the current tool configuration only allows one preferred voltage per peripheral. Any General Recommendations www.ti.com peripheral that includes IOs (pins) with different voltages levels, a warning is shown. The warning is shown because the preferred voltage is a different level than the IO (pin) voltage (Example: Preferred voltage is 3.3V while the pin voltage is 1.8V). The warning can be suppressed as long as 1.8V is the intended voltage for selected IOs (pins). The indication of conflict is not a hardware issue or a tool bug, it is a notification that the preferred voltage is different than IO (pin) voltage configured. The warning are there simply to highlight the conflict between preferred operating voltage and selected (configured) operating voltage. A long as you understand the reason for the conflict, the warnings can be suppressed. For information on voltage conflict and IOSET, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to SysConfig-PinMux IOSET and Voltage Conflict # 5.4.4 RSVD Reserved Pins (Signals) Pins named RSVD are Reserved. The recommendation is to leave the RSVD pins unconnected (no test points (TPs)) as recommended in the processor-specific data sheet. The recommendation is to leave the RSVD pins unconnected (do not connect any PCB trace or test point). For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP: Custom board hardware design – Connection recommendations for RSVD pins The FAQ is generic and can also be used for AM64x and AM243x processor families. # 5.4.5 Note on PADCONFIG Registers A number of the processor IOs (LVCMOS or SDIO buffer type) support multiplexing of multiple (different) functions on the same pin. The required IO function can be chosen from the supported multiple functions. The list of functions available for each IO (pad) is listed in the *SIGNAL NAME* column in the *Pin Attributes* table of the processor-specific data sheet. The required function is configured using the MUXMODE field of the relevant (associated) pad configuration register. The PADCFG\_CTRL0\_CFG0\_PADCONFIG0 to PADCFG\_CTRL0\_CFG0\_PADCONFIG171 registers support (can be used) the signal multiplexing of the IOs in the processor MAIN domain and MCU\_PADCFG\_CTRL0\_CFG0\_PADCONFIG0 to MCU\_PADCFG\_CTRL0\_CFG0\_PADCONFIG32 registers support (can be used) the signal multiplexing of the IOs in the processor MCU domain. The Description in the Pad Configuration Register Bits table in Pad Configuration Register Functional Description subsection of the Pad Configuration Registers section of the processor-specific TRM summarizes the Bit Field description, supported configurations and the Reset Values for the PADCONFIG registers. The recommendation is to review and follow the notes listed at the end of the table while configuring the PADCONFIG registers. The recommendation is to not (never) set the RXACTIVE bit without a valid logic input being sourced to the pin that is associated with the respective PADCONFIG register. A floating input can damage the processor IO or affect the reliability of the processor. ST\_EN bit is set by default. The recommendation is to verify the ST\_EN bit and set the bit to 1 in case the bit value has been reset to 0. The recommendation is to not modify the default value of the bit. A summary of all the PADCONFIG registers default configuration is listed in the Pad Configuration Ball Names subsection of Pad Configuration Registers section of the processor-specific TRM. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Custom board hardware design – Information on PADCONFIG bits and PADCONFIG registers default values summary # 5.4.6 Processor IO (Signal) Isolation for Fail-Safe Operation The recommendation is to power the processor IO supply for IO group and the attached device (or FPGA or MCU or Processor) IO supply to the same power source to make sure there are no violations related to fail-safe www.ti.com General Recommendations operation. In case the processor and the attached devices or an additional processor are connected to (powered by) different power sources, signal isolation is recommended since many of the processor IOs are not fail-safe. The recommendation is to connect the signals through a FET bus switch circuit designed to isolate the two devices anytime the IO power is not valid for the device connected as input. The FET bus switch and control logic are recommended to be powered from an always-on power supply and only enabled by an AND function of power good signals from multiple (different) power sources. # 5.4.7 Pin Connectivity Requirements and Reference to Processor-Specific EVM or SK The Signal Description and Pin Connectivity Requirements sections of processor-specific data sheet includes connection recommendations for peripherals, IOs and pins (functions) specific to processor families. The processor-specific EVM or SK can be referenced when the processor-specific data sheet does not include specific connection requirements. # 5.4.8 Custom Board High-Speed Interface Design Guidelines For recommendations on USB2.0, USB3.0 and PCle signals connection and routing, see the *High-Speed Interface Layout Guidelines*. The recommendation is to include appropriate constraints or notes related to the routing requirements to be followed during the custom board design. For USB interface, adding common-mode is an option to improve the custom board USB interface noise immunity performance when the custom board is expected to operate in harsh industrial environments. Adding common-mode choke can reduce the signal amplitude and degrade USB interface performance (speed, data throughput, communication errors). The recommendation is to add provision to bypass the common-mode choke using $0\Omega$ resistors. The recommendation is to add provision for external ESD protection for the USB interface and USB supply based on the application requirement. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Board Layout – Links to documents for General High Speed Layout Guidelines General Recommendations www.ti.com # 5.4.9 Recommendation for LVCMOS (GPIO) Output Current Source or Current Sink The DC current outputs sourced by the processor IO configured as output needs to remain less than the maximum $I_{OH}$ and $I_{OL}$ values defined to achieve the $V_{OL}$ maximum and $V_{OH}$ minimum values defined in the *Electrical Characteristics* table. The output currents defined in the processor-specific data sheet shall not be used as limits for steady-state currents. The data sheet output current limits are only expected to be reached when charging or discharging signal capacitance to transition a signal from low to high or from high to low. Once the signal reaches a valid logic state, the steady-state current is expected to be much lower than the data sheet current limit values. The outputs can tolerate some level of steady-state current as required to over-drive typical pull resistors, but we do not expect large steady-state current like what is needed to drive an LED or similar load continuously. The recommendation is to use an external FET or transistor switch controlled by processor IO to drive LEDs or similar loads that can draw continuous current. # 5.4.10 Connection of Slow Ramp Signal (Input) or Capacitor Load (Output) to Processor IOs LVCMOS (SDIO) inputs have slew rate requirements specified (as part of the electrical specifications). Connecting slow ramp input (signal) directly to the LVCMOS (SDIO) inputs is not recommended. There can be long-term reliability issues (concerns) associate with the input buffer if the applied input (signal) spends more time in the voltage region between $V_{IHSS}$ and $V_{ILSS}$ . The transition time allowed (recommended) is <1000ns. The slew rate has frequency dependency. A maximum slew of 1000ns is recommended when the signals toggle rate is not high (non-frequency dependent limit). When IO is operating at 1.8V (as an example), the non-frequency dependent limit of 1.8E+6V/s becomes the larger value when the signal toggle rate is < 100kHz. The frequency dependent limit of 18fV/s (f = toggle frequency of the input signal in Hz) becomes the larger value when the signal toggle rates is >100kHz. When a slow ramp input is applied (when the input is at mid-supply), shoot-through current can flow from VDD through the partially turned on P-channel transistor and the partially turned on N-channel transistor to VSS. Accumulated exposure to slow ramp input results in IO performance, board performance or processor reliability concerns. Connecting a large capacitor directly at the LVCMOS (SDIO) outputs is not recommended. LVCMOS (SDIO) output buffers are not designed to drive large capacitive loads. When LVCMOS (SDIO) type IOs are configured as output and a capacitor is connected at the output, the recommendation is to follow the processor-specific data sheet recommendations for the allowed capacitor value or add series resistor to limit the IO current draw. The recommendation is to perform simulations to finalize the capacitor value. # 5.4.11 Processor and Processor Peripherals Design Related Queries During Custom Board Design During the custom board design, there can be questions (queries) related to processor and processor peripherals. The recommendation is to start an E2E query for queries related to processor and processor peripherals, for the device experts to support. The recommendation is to include queries related to a specific section of the design or peripheral or specific topic in an E2E query to minimize assignment and response delay. #### 5.4.12 General Design Recommendations (to Know) Before Starting the Custom Board Design Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Latest version of the selected EVM or SK design is referenced. - 3. Refer to the relevant collaterals on Tl.com to minimize design errors (design efforts). - 4. Processor schematics symbol used on custom board schematic follows the ball name, pin numbers and IOSET grouping recommendations for specific peripherals as per the processor-specific data sheet *Pin Attributes* section. - 5. The required IO functions and required PADCONFIG configurations are considered. - 6. Buffering of the processor IOs (outputs, based on the use case) to drive higher load. - 7. Fail-safe operation and output capacitor load requirements for processor IOs are considered. - 8. The recommendation is to frequently check the product page on TI.com for the latest documents revision (for the documents of interest). - 9. The recommendation is to use E2E (to seek clarification rather than making assumptions). www.ti.com General Recommendations #### 5.4.13 Attached Devices Recommendations TI does not make attached devices recommendations for custom board design. The recommendation is to refer the *DDR Electrical Characteristics* section of the processor-specific data sheet for selection of DDR4 or LPDDR4 memory. The MMCSD host controller and PHY associated with the MMC0 are designed to be compliant with the standard, as described in the processor-specific data sheet (and TRM). The recommendation is to refer the *MMC0 - eMMC Interface* section of the processor-specific data sheet when selecting the eMMC. During the custom board design, as a starting point for information on key devices (components) used on the EVMs and SKs, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design - Starter kit / EVM variants (versions) and Key devices (components) list # 6 Processor-Specific Recommendations for Power, Clock, Reset, Boot and Debug #### Note During the custom board design cycle, the recommendation is to follow *Hardware Design Considerations for Custom Board Design Using AM6442*, *AM6422*, *AM6412 and AM2434*, *AM2432*, *AM2431 (ALV, ALX) Processor Families* user's guide along with *Schematic Design Guidelines and Schematic Review Checklist* user's guide. # 6.1 Common (Processor Start-Up) Connections # 6.1.1 Power Supply When selecting or designing the processor power architecture, the recommendation is to consider the below listed guidelines: - The current (power) requirement for each of the supply rail varies based on the interfaces used and the operating environment. - The current draw of processor supply rails is estimated using the *Power Estimation Tool (PET)* for a specific use case. - If the supply rail powers the other on-board attached (peripheral) devices, include the maximum current draw of the attached devices for sizing the supply rail. - For power supply sizing and information on the maximum current rating for processor supply rails, see the *AM64x Maximum Current Ratings*. The recommendation is to frequently check the relevant processor product page for availability of updated document. - The recommendation is to verify the output current ratings of the selected power architecture (including PMIC, discrete DC/DCs and discrete LDOs) meet the maximum current ratings of the selected processor and attached devices. The recommendation is to add additional margins for design or manufacturing variances. - The recommendation is to verify if the power supply sequence (power-up and power-down) and supplies slew rate follows the processor-specific data sheet. For the recommended power sequencing requirements, refer to the *Power Supply Sequencing* section of processor-specific data sheet. For more information about processor Recommended Operating Conditions (ROC), see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design – SOC ROC Recommended Operating Condition Below are some guidelines to consider when selecting or designing the processor power architecture: - 1. Supply rails are configured to the required operating voltage level and the supply outputs are within the processor ROC. - 2. Power architecture follows the power-up and power-down sequence as specified in the processor-specific data sheet. - 3. Power architecture meets the slew rate requirements specified for the supply rails in the processor-specific data sheet. - 4. All the power supplies ramp-up and are stable before the MCU PORz input is released (deasserted). - 5. The delay between the processor power supplies ramp up and the MCU\_PORz input high follows the processor-specific data sheet recommendations (9.5ms min). - 6. The recommendation is to make sure the supplies are enabled only when the supply voltages ramp-down below 300mV (no residual voltage) during cold reset. - 7. All the supply rails decay below 300mV (There is no time or decay voltage tolerance associated with the requirement) before any of the power rail is allowed to ramp up after a power cycle. - 8. MCU\_PORz input slew is minimum to avoid internal reset circuit glitch (the recommendation is to connect the MCU\_PORz input through discrete push-pull output type buffer with minimum slew). For information on residual voltage and detection, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design — Queries related to Residual Voltage, Detection and supply decay # Note Read the note at the start of *Pin Connectivity Requirements* section of the processor-specific data sheet for connecting the supply rails and processor signals named RSVD. #### 6.1.1.1 Core and Peripherals Supplies For proper operation, the recommendation is to connect all power supply pins (balls) with the supply voltages recommended in the *Recommended Operating Conditions* section of the processor-specific data sheet. Power supply pins that have specific connectivity requirements are listed in the *Pin Connectivity Requirements* section of the processor-specific data sheet. #### **Note** Powering MCU domain and MAIN domain independently is not a supported option. The processor families do not support (implement) separate MCU and MAIN power supply domains. All power supply pins (rails) are required to be powered and are recommended to follow the supply sequence as defined in the processor-specific data sheet. The concept of MCU and MAIN applies to internal functions and processor domains. For the AM64x processor family, VDD\_CORE (core supply) is specified to operate at 0.75V or 0.85V (specified nominal operating voltage as per the *Recommended Operating Conditions* (ROC) table). For the AM243x processor family, VDD\_CORE (core supply) is specified to operate at 0.85V (specified nominal operating voltage as per the ROC table). For AM64x and AM243x processor families VDDR\_CORE is specified to operate at 0.85V (specified nominal operating voltage as per the ROC table). For AM64x, when VDD\_CORE is operating at 0.75V, the recommendation is to ramp 0.75V supply before 0.85V supply. When VDD\_CORE is operating at 0.85V, the recommendation is to ramp VDD\_CORE and VDDR\_CORE together (powered from the same source). Peripheral core supplies VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C, and VDDA\_0P85\_USB0 are specified to operate at 0.85V. The recommendation is to always connect VDDS\_OSC and VDDA\_MCU supplies. Peripheral core supplies VDD\_MMC0 and VDD\_DLL\_MMC0 are specified to operate at 0.85V when MMC0 interface (eMMC) is used. The recommendation is to connect VDD\_MMC0 and VDD\_DLL\_MMC0 to the same power source as VDD\_CORE when MMC0 interface is not used. The processor families support multiple analog supply pins that provides power supply to sensitive analog circuitry like VDDA\_MCU, VDDA\_PLLx [x = 0-2], VDDA\_1P8\_SERDES0, VDDA\_1P8\_USB0 and VDDA\_ADC0. Filtered (ferrite) power supplies are recommended. Connecting VDDA\_3P3\_USB to a 3.3V analog supply for supporting USB2.0 interface is recommended. For more information, see the *Recommended Operating Conditions* and *Power Supply Sequencing* sections of the processor-specific data sheet. # 6.1.1.1.1 Power Supply Ramp (Slew Rate) Requirement and Dynamic Voltage Scaling The recommendation for all processor power supplies is to allow for controlled supply ramp (follow supply slew requirements). For more information, see the *Power Supply Slew Rate Requirements* section of the processor-specific data sheet. The processor (family) does not support dynamic voltage scaling (change) for processor core, peripherals core and peripheral analog supplies. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design – Dynamic Voltage Scaling for SOC core (VDD\_CORE), Peripheral Core and Analog supplies # 6.1.1.1.2 Additional Information For information on processor power-sequencing requirements, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP : Custom board hardware design – Processor power-sequencing requirements for power-up and power-down The FAQ is generic and can also be used for AM64x and AM243x processor families. For information on processor power supply rails filtering using ferrite, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP Custom board hardware design – Ferrite (power supply filter) recommendations for SoC supply rails The FAQ is generic and can also be used for AM64x and AM243x processor families. #### 6.1.1.1.3 Processor Core and Peripheral Core Power Supply Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Connection of processor core VDD\_CORE and peripheral core VDDA\_CORE\_USB supply rail. - 3. ROC, slew rate and voltage sequence requirements for processor core and peripheral core supply rails. - 4. Connection of VDD\_CORE and VDDR\_CORE when VDD\_CORE supply is 0.75V or 0.85V. - 5. Peripheral core supply filters. - 6. Connection of core supply when specific peripherals are not used. - 7. Connection of SERDES0 core supply (VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C) when peripheral is not used but the boundary scan function is required - 8. Connection of VDD MMC0, VDD DLL MMC0 when eMMC is used or when eMMC is not used #### **Schematics Review** Follow the below list for the custom schematic design: - 1. The recommendation is to compare the implementation of the bulk and decoupling capacitors for the supply rails with EVM or SK schematic implementation or refer PDN application note. - 2. The supply rail operating voltage connected to processor core supplies follows the ROC. - 3. Recommended supply voltage 0.75V or 0.85V is applied to the processor core VDD\_CORE and peripheral core VDDA\_CORE\_USB supply rail operating voltage. - 4. Processor core and peripheral core supply rails connected to the relevant supply pins follow the recommended voltage sequence. Refer *Power-Up Sequencing Supply / Signal Assignments* section of the processor-specific data sheet for sequencing the core supplies when, partial IO low power mode is used and when partial IO low power mode is not used. - 5. Slew rate of the supply rail follows the data sheet requirements. - 6. The potential applied to VDDR\_CORE never exceeds the potential applied to VDD\_CORE +0.18V during power-up or power-down. The sequencing requires VDD\_CORE to ramp up before VDDR\_CORE and ramp down after VDDR\_CORE when VDD\_CORE is operating at 0.75V. - 7. The recommendation is to power VDD\_CORE and VDDR\_CORE from the same source when the VDD\_CORE is operating at 0.85V. - 8. Ferrite filters are provided for peripheral core supplies (SERDES0, USB) as per the EVM or SK schematic implementation. - 9. Connection of core supply when specific peripherals are not used as per pin connectivity requirements. - 10. Connection of core supply (VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C for SERDES0), when peripheral is not used but the boundary scan function is required, follow data sheet pin connectivity requirements. Ferrites and bulk capacitors are optional for peripheral core supplies. - 11. Peripheral core supplies VDD\_MMC0 and VDD\_DLL\_MMC0 are specified to operate at 0.85V when MMC0 interface (eMMC) is used. The recommendation is to connect VDD\_MMC0 and VDD\_DLL\_MMC0 to the same power source as VDD\_CORE when MMC0 interface is not used. # **Additional** - The recommendation is to add a 0Ω resistor or jumper for isolation or current measurement at the PMIC DC/DC or LDO output for the core supply. The recommendation is to add TPs for measurement. The recommendation is to follow kelvin current sense connection to connect the TPs. Choose the resistor package based on the supply rail current and the resistor current carrying capacity. - 2. Dynamic voltage scaling (DVS) of core supplies is not supported (not recommended or allowed). - 3. Changing the core voltage is not allowed after the device is released from reset. If the core supply is turned off, the recommendation is to ramp down all the power rails as per the power-down sequence and wait until all supply rails decay below 300mV before turning on power. - 4. When USB driver is not initialized and the USB calibration procedure does not happen, connecting the supplies and leaving all of the USB pins for USB0 is acceptable. Grounding the USB supplies as per pin connectivity requirements when both USB interfaces are not used reduces power when low power is a critical requirement. #### 6.1.1.1.4 Peripheral Analog Power Supply Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Supply connection for peripheral analog power supply rails (VDDS\_MMC0, VDDA\_MCU, VDDS\_OSC, VDDA\_PLL0, VDDA\_PLL1, VDDA\_PLL2, VDDA\_ADC0, VDDA\_1P8\_SERDES0, VDDA\_1P8\_USB, VDDA\_TEMP0, VDDA\_TEMP1, VMON\_1P8\_SOC, VMON\_1P8\_MCU) - 3. Connection of VDDA\_3P3\_USB and VDDA\_3P3\_SDIO supplies, and VMON\_3P3\_SOC and VMON\_3P3\_MCU voltage monitor inputs - 4. ROC, slew rate and voltage sequence requirements for peripheral analog supply rails. - 5. Peripheral analog supply filters. - 6. Connection of peripheral analog supply when specific peripherals is not used. - 7. Connection of peripheral analog supply (for SERDES0), when specific peripherals is not used but boundary scan function is required. #### **Schematics Review** Follow the below list for the custom schematic design: - 1. The recommendation is to compare the implementation of bulk and decoupling capacitor for the supply rails with EVM or SK schematic implementation. - 2. The supply rail operating voltage connected to peripheral supplies follows the ROC. - 3. Recommended supply voltage 1.8V is connected to the peripheral analog power supply rails VDDS\_MMC0, VDDA\_MCU, VDDS\_OSC, VDDA\_PLL0, VDDA\_PLL1, VDDA\_PLL2, VDDA\_ADC0, VDDA\_1P8\_SERDES0, VDDA\_1P8\_USB, VDDA\_TEMP0, VDDA\_TEMP1, VMON\_1P8\_SOC, VMON\_1P8\_MCU - 4. The recommendation is to connect supply rail VDDA\_3P3\_USB to a 3.3V analog supply for supporting USB2.0 interface. The recommendation is to connect 3.3V to VDDA\_3P3\_SDIO (switched, same as output of SD card power control power switch) as internal LDO input, and for voltage monitors VMON\_3P3\_SOC and VMON\_3P3\_MCU. - 5. Processor analog supply rails connected to the relevant supply pins follow the recommended voltage sequence. Refer *Power-Up Sequencing Supply / Signal Assignments* section of the processor-specific data sheet for sequencing the analog supplies. - 6. Slew rate of the analog supply rails follows the data sheet requirements. - 7. Filters (ferrite) are provided for peripheral analog supplies (PLL, USB (1.8V), MCU\_OSC0), as per the EVM or SK schematic implementation. - 8. Connection of peripheral analog supply when specific peripherals are not used as per pin connectivity requirements. - 9. Connection of peripheral analog supply (VDDA\_1P8\_SERDES0 for SERDES0), when specific peripherals is not used but boundary scan function is required as per pin connectivity requirements. Ferrites and bulk capacitors are optional. #### Additional - 1. The recommendation is to add a $0\Omega$ resistor or jumper for isolation or current measurement at the PMIC DC/DC or LDO output for the analog supply. The recommendation is to add TPs for measurement. The recommendation is to follow kelvin current sense connection to connect the TPs. Choose the resistor package based on the supply rail current and the resistor current carrying capacity. - 2. Dynamic voltage scaling (DVS) of analog supplies is not supported (not recommended or allowed). - 3. When USB driver is not initialized and the USB calibration procedure does not happen, connecting the supplies and leaving all of the USB pins for USB0 is acceptable. Grounding the USB supplies per pin connectivity requirements when both USB interfaces are not used saves power. ### 6.1.1.2 IO Supply for IO Groups The below FAQ includes recommendations on CAP\_VDDSn capacitor value, and the effect of the capacitor assembly (mounted or shorted): [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x Design Recommendations / Custom board hardware design — Queries related to CAP\_VDDSx CAP\_VDDS The processor families support x7 (seven) dual-voltage IO supply for IO groups (VDDSHVx [x = 0-5]) and IO supply for IO group MCU (VDDSHV\_MCU). Each IO supply for IO group is connected (referenced) to a fixed set of IOs. Each IO supply for IO group can be connected to fixed (VDDSHV5 supports dynamic supply switching) 3.3V or 1.8V supply independently. The IO supply for IO group defines a common operating voltage for the entire set (fixed set) of IOs. Processor pads (pins) designated as CAP\_VDDSn [n = 0-5] and CAP\_VDDS\_MCU connects the external capacitor to the internal IO supply for IO group regulator when the IO supply for IO groups connect to 3.3V supply (optional when IO supply for IO groups supplies connect to 1.8V). A 1µF (connected between the pins and VSS, see the processor-specific data sheet) capacitor is recommended. See the processor-specific data sheet for the recommended capacitor voltage rating and allowed capacitance range. When IO supply for IO groups are connected to 3.3V, the steady state DC output VDDSHVx/2, is the voltage to be considered for choosing the capacitor voltage rating considering the DC bias effect. A $3.3\mu F$ (recommended tolerance is $\pm~20\%$ ) capacitor is recommended to be connected between the pin CAP\_VDDSHV\_MMC1 and VSS. To minimize PCB loop inductance, place the capacitors on the back side of the PCB in the array of the BGA. The choice of capacitor voltage rating influences capacitor package (size) selection. The recommendation is to select capacitor with ESR < $1\Omega$ , keep the trace loop inductance < 2.5nH. A number of processor IOs are not fail-safe. For information on available fail-safe IOs, see the processor-specific data sheet. The recommendation is to connect the IO supply of attached devices to the same power source connected to the respective processor dual-voltage IO supply for IO group (VDDSHVx) to make sure the custom board design never applies potential to any of the processor IOs that is not powered. Applying external input to the IOs that are not fail-safe when IO supply for IO groups supply is not available can affect the processor functionality, performance and reliability. For more information on power-sequencing requirements between the processor and attached devices including signal isolation for fail-safe operation, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP : Custom board hardware design – Power sequencing between SOC (Processor) and the Attached devices (Fail-safe) The FAQ is generic and can also be used for AM64x and AM243x processor families. # Note The recommendation is to verify that a valid supply voltage for the VDDSHVx is present before applying input to the associated processor IOs or peripherals. The recommendation is to connect the VDDSHVx supplies and associated CAP\_VDDSn (when IO supply connected is 3.3V, optional for 1.8V) capacitor irrespective of the usage of the processor IOs or peripherals. # 6.1.1.2.1 IO Supply for IO Groups Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Connection of IO supply for IO groups. - 3. ROC, voltage sequence and slew rate requirements for processor IO supply for IO groups. - Connection of recommended external capacitor for IO groups internal LDO capacitor connection pins (across pins CAP\_VDDSn and VSS, CAP\_VDDSHV\_MMC1 and VSS). Selection of CAP\_VDDSn capacitor voltage rating. - 5. Connection of VDDSHV5 supply to support SD card interface with different speed options ### **Schematics Review** Follow the below list for the custom schematic design: - 1. The recommendation is to compare the implementation of bulk and decoupling capacitor for the supply rails with EVM or SK schematic implementation. - 2. A valid fixed 1.8V/3.3V supply source is connected to (VDDSHV\_MCU, VDDSHV0, VDDSHV1, VDDSHV1, VDDSHV3, VDDSHV4) all the IO supply for IO groups as per the ROC. - 3. A valid supply 1.8V/3.3V (that can be dynamically switched) source is connected to VDDSHV5 and follow the ROC. The recommendation is to connect to CAP\_VDDSHV\_MMC1. When SD card interface is used and UHS-I SD card support is required. The recommendation is to connect to a valid supply 3.3V when SD card interface is used with legacy speed. When SD card interface is not used, the recommendation is to connect to a valid IO supply. - 4. All IO supply for IO groups VDDSHVx have a valid supply connected irrespective of the use of IOs referenced to the IO supply for IO group. - 5. Supply rails connected to the IO supply for IO group VDDSHVx follow the ROC. - 6. Slew rate requirements followed for processor IO supply for IO group supply. Refer processor-specific data sheet. - 7. Connection of the recommended capacitor to CAP\_VDDSn pin and VSS. Each CAP\_VDDSn pin requires a separate 1μF capacitor connected with respect to VSS (ground) (for internal LDO, across CAP\_VDDSn pin and VSS) and 3.3μF for CAP\_VDDSHV\_MMC1. - 8. CAP\_VDDSn capacitor package (recommend using the smallest possible (0201 or package size closest to 0201) package to minimize loop inductance). - 9. Voltage rating of the CAP\_VDDSn capacitor selected for the capacitance value to be in the range $0.8\mu F$ to $1.5\mu F$ and $3.3\mu F$ +/- 20% for CAP\_VDDSHV\_MMC1 including aging, temperature and effect of DC bias. Use 10V or above. - 10. Select CAP\_VDDSn capacitor with $< 1\Omega$ ESR, keep the trace loop inductance < 2.5nH. - 11. CAP\_VDDSHV\_MMC1 Number of caps used (use 1 or 2 in parallel) to minimize loop inductance - 12. IO supply voltage sequence follow the power-up and power-down sequence as per processor-specific data sheet. - The recommendation is to add a 0Ω resistor or jumper for isolation or current measurement at the PMIC DC/DC or LDO output for the IO supply rails. The recommendation is to add TPs for measurement. The recommendation is to follow kelvin current sense connection to connect the TPs. Choose the resistor package based on the supply rail current and the resistor current carrying capacity. - 2. In use case where the VDDSHVx IO supply rails are sourced from the 3.3V supply, all IOs referenced to (powered by) the VDDSHVx are required to operate at 3.3V IO level. If a VDDSHVx power rail is sourced from a 1.8V supply, all IOs referenced to (powered by) the VDDSHVx are required to operate at 1.8V IO level. - 3. Some interfaces span multiple VDDSHVx, for example GPMC0. When using any of the interface, all VDDSHVx domains supporting a specific interface (peripheral) needs to be powered from the same power source. - 4. A number of processor IOs are not fail-safe. Applying input voltage to the IOs while the corresponding VDDSHVx supply is off is not recommended or allowed. - 5. The recommendation is to verify all IO pins on each VDDSHVx (or VDDSHV\_MCU) connects to a single voltage level. - 6. Leaving VDDSHVx rails unconnected is not recommended. The recommendation is to connect IO supply for IO group pins to either 1.8V or 3.3V, depending on the use case. ### 6.1.1.3 Supply for VPP (eFuse ROM Programming) VPP (eFuse ROM programming) supply used for programming the processor eFuse is recommended to be sourced (powered) from a separate LDO that support the required (refer processor-specific data sheet) load current, load current transient and active (quick) output discharge. The LDO is recommended to be enabled only during eFuse programming. VPP operating voltage is required to be within the ROC range during eFuse programming. An LDO powered from a higher input voltage (2.5V or 3.3V) is recommended to compensate for the voltage drop through the series pass transistor and maintain the correct operating voltage during high load current transients. Local bulk capacitors are recommended near the processor VPP pin to support the LDO transient response. Powering VPP supply rail from a supply rail with a variation outside the ROC (±5%), or using a Load switch or FET based switch can be a concern due to high load current transients and the requirement for the VPP supply rail be within the processor supply ROC. Load switch or FET based switch topology does not account for the voltage drop going through the load switch. The load switch can be an option if the custom board designer uses power source with smaller variation (compared to ROC), such that the supply variation combined with the voltage drop through the load switch never exceeds the VPP recommended operating range. As an alternate approach, an external supply for programming the eFuse can be used. The supply requirements are similar to the on-board LDO and the recommendation is to time the external supply EN (enable) using one of the processor IO. When external VPP supply is used, the recommendation is to provision for the bulk and decoupling capacitor on the processor board near to VPP supply pin. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP: Custom board hardware design – Queries regarding VPP eFuse programming power supply selection and application The FAQ is generic and can also be used for AM64x and AM243x processor families. # 6.1.1.3.1 Supply for VPP Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Implementation approach of VPP supply and isolation of supply. - 3. Recommended operating conditions for OTP eFuse programming. - 4. Control of VPP supply (LDO EN). - 5. Recommended bulk and filter capacitors. - 6. Connection recommendations for external supply. - 7. External VPP supply timing control. - 8. VPP supply sequence. - 9. Connecting the VPP supply to a continuous 1.8V supply rail is not recommended or allowed or supported option. #### Schematic Review Follow the list below for the custom schematic design: - 1. Recommended bulk and filter capacitors are provided (follow EVM or SK schematic implementation). - 2. Processor supply rail connected to the VPP supply (for eFuse programming) follows the processor ROC. - 3. Implementation of on-board supply or provision to connect external supply with the bulk and decoupling capacitors added on the processor board. - 4. A fixed output LDO or PMIC output (maximum current of 400mA) is recommended (use of FET based switch or Load switch is not recommended or allowed). - 5. Choose on-board LDO that with nominal voltage of 1.8V and supports a minimum current of 400mA, has good load current transient response, and quick output discharge (active discharge) capability. Follow the LDO specs used on the EVM or SK schematics. - 6. When an adjustable LDO is used, the recommendation is to verify the output voltage configuration, output voltage accuracy, output voltage slew and use of output over voltage protection (zener). - 7. Processor IO is used to control the EN of the LDO and the recommended pull is provided. - 8. The recommendation is to verify if EN pull holds the LDO in off-state during and after power cycling. - 9. When external supply is connected, the recommendation is to add bulk and decoupling capacitor provision on the processor board near to the processor VPP pin and provided a TP to connect the external supply. - 10. External VPP supply (when used) follows the recommended power sequence and slew rate requirements as per the processor-specific data sheet. - 1. The recommendation is to always provide provision on the processor board to connect VPP supply (on-board or external supply). - 2. The recommendation is to connect LDO output to the processor VPP pin with a low loop inductance path to source the high load current transients, where the supply on the VPP pin never drops below the minimum operating voltage. - 3. Series resistor or jumper is provided to isolate the processor VPP supply from the LDO output for testing the timing or LDO output. The resistor package is expected to be rated for current > 400mA. - 4. When an adjustable output LDO is used, consider adding an external zener based over voltage protection at the LDO output and provide provision to isolate the LDO output connected VPP supply pin to test the LDO output. - 5. Due to the load current transient requirement during eFuse programming, using load switch or FET based switch is not recommended. A load switch or FET based switch is likely to have higher voltage drop that is not compensated. - 6. If the use case requires use of load switch or FET based switch, the recommendation is to characterize the board performance by measuring the voltage on the processor VPP pin during programming and verify that VPP supply never drops below the ROC minimum value. Several variables in the path of VPP supply can cause the supply to be out of the ROC and are required to be characterized before implementing. Check if the load switch or FET based switch violates the maximum VPP supply slew rate requirement defined in the processor-specific data sheet. 7. The recommendation is to leave the processor VPP supply pin floating (Hi-Z) or grounded during power-up sequences, power-down sequences, and normal device operation. #### 6.1.1.4 Additional Information Placement of $0\Omega$ resistor (shunt) or a jumper in line with the core supply and other supply rails are recommended for initial board builds. $0\Omega$ resistor (shunt) or jumper can be used during board bring-up and debug to isolate the supply or for current measurement. The recommendation is to add TPs for measurement. The recommendation is to follow kelvin current sense connections for connecting the TP to the resistor or jumper. Shunt resistor connected to INA (instrumentation amplifier) following kelvin sense connection are used to measure the supply rails current in EVM or SK. The recommendation is to verify the effect of adding $0\Omega$ resistor (shunt) provision on the custom board performance (voltage drop in cases shunt (resistor) value in milliohm (m $\Omega$ ) is used for measurement). # 6.1.2 Capacitors for Supply Rails The recommendation is to verify that the required number of decoupling and bulk capacitors including value are provided for all power supply rails, including dual-voltage IO supply for IO group supply rails. The recommendation is to place the decoupling capacitors close to the processor supply pins. Larger bulk capacitors can be placed further away. The recommendation is to use Low-ESL capacitors and the recommendation is to connect the capacitors with the shortest possible traces to keep the loop inductance minimal. For more information, see the *Sitara Processor Power Distribution Networks: Implementation and Analysis* application note. As a starting point the recommendation is to follow the EVM or SK schematic implementation, for bulk and decoupling capacitors. Performing simulation (PDN analysis) is recommended to optimize the use of capacitors. For filtered (ferrite) power supplies implementation, follow the processor-specific EVM or SK. Additionally, follow the *Sitara Processor Power Distribution Networks: Implementation and Analysis* application note. The recommendation is to use feedthrough (3-terminal) capacitors (used on the starter kit SK-AM64B) to optimize the number of capacitors used. Use of 3-terminal capacitors minimizes the loop inductance and can be used to optimize processor performance, mainly the DDR performance. # 6.1.2.1 Additional Information When any of the processor peripheral instances (Analog-to-Digital Converter (ADC0), DDR Subsystem (DDRSS0), MMC0, SERDES0 and USB0) are not used, the supplies (peripheral core, analog) associated with the peripherals have specific connectivity requirements. For more information, see the *Pin Connectivity Requirements* section of the processor-specific data sheet. Power supply filter (ferrite) and capacitors (bulk) are optional. # 6.1.2.2 Capacitors for Supply Rails Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Use of bulk and high frequency capacitors. - 3. Number of capacitors used, package and value. - 4. Voltage rating of the capacitors used. # **Schematic Review** Follow the below list for the custom schematic design: www.ti.com - 1. All processor power rails use bulk and high frequency decoupling capacitors. The critical power domains that require the focused attentions are the low voltage, high current domains (VDD\_CORE, VDDR\_CORE). - 2. As a starting point, the recommendation is to follow the validated EVM or SK, or PDN application note. When there is difference between the EVM or SK and PDN, the recommendation is to follow the PDN. When information is not available in the PDN, follow the EVM or SK implementation. - 3. The recommendation is to use Low-ESL capacitors connected with short traces to minimize the PCB trace loop inductance. - 4. The recommendation is to verify each of the power rail pins has a decoupling capacitor and each of the supply rail group has a bulk capacitor. - 5. Voltage rating of the capacitors used (> twice the worst-case applied voltage is a commonly used guideline). - 1. In case difference is observed between the EVM or SK and the PDN application note on the capacitor number recommendation and value, the recommendation is to consider the recommendations in the PDN application note - 2. While optimizing the capacitors, the recommendation is to perform static and dynamic PDN analysis to verify that the Reff, Cap LL, and Impedance targets are met - 3. In some situations, the SK uses 3-terminal capacitors, due to low inductance packaging. Make sure the 3-terminal capacitors connections are not implemented as an in-line or filter component - 4. The recommendation is to show the connections of the capacitor near to the relevant pin for ease of placement and routing # 6.1.3 Processor Clocks (Inputs / Outputs) # 6.1.3.1 Clock Inputs # 6.1.3.1.1 MCU\_OSC0 (High Frequency) Clock (Internal Oscillator) or LVCMOS Digital Clock (External Oscillator) MCU\_OSC0 25MHz (mandatory) reference clock is required for the processor to operate. The clock is used internally to generate a number of clocks that are required for the processor to operate. The other clock inputs depends on specific end equipment or board functionality implemented. Clocking option supported includes external crystal + internal oscillator or external 1.8V LVCMOS square-wave digital clock source. In case 25MHz external crystal connected to the internal high frequency oscillator (MCU\_HFOSC0) is the clock source for the internal processor operation, the recommendation is to place the discrete load capacitors used to implement the oscillator circuit close to the MCU\_OSC0\_XI and MCU\_OSC0\_XO pins. When crystal based oscillator is implemented, the recommendation is to follow the MCU\_OSC0 Crystal Circuit Requirements table of the processor-specific data sheet for choosing the load capacitors. The load capacitor capacitance value includes the PCB capacitance. The recommendation is to refer to Clock Routing Guidelines, Oscillator Routing section of the processor-specific data sheet for placement and routing of the crystal and load capacitors. A 1.8V LVCMOS clock source can be used as processor clock source. When clock output from the external oscillator is connected to the XI input (through a series resistor), the recommendation is to ground XO as per the recommendations in the processor-specific data sheet. The inverter shown in the (figure 1.8V LVCMOS-Compatible Clock Input in the processor-specific data sheet) was meant to represent an LVCMOS output, where the LVCMOS output can be the oscillator output buffer, or the LVCMOS output from some clock distribution device. There is no requirement to invert the clock source. For more information on LVCMOS clock source including specifications, see the following FAQ: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – Queries regarding MCU OSC0 LVCMOS Digital Clock Source Internal AC coupling capacitors have been implemented on both XI and XO signal paths that connect to an internal comparator that creates a square wave. A DC steady-state condition on the XI pin relative to the XO pin allows the comparator to generate glitches on the internal clock tree of the device and cause the clock circuit to do unpredictable operations. Connecting a DC input to XI is not recommended or allowed. For information on clock selection and clock specifications, see the following FAQ: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – Queries regarding Crystal selection and clock specifications For information on crystal (MCU\_OSC0) Start-up Time, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP Custom board hardware design – Queries regarding crystal (MCU OSC0) Start-up Time The FAQ is generic and can also be used for AM64x and AM243x processor families. ### Note 25MHz is the only crystal frequency currently supported. See the processor-specific data sheet for information on the supported crystal frequency and recommended crystal parameters. Refer MCU\_OSC0 LVCMOS Digital Clock Source, MCU\_OSC0 LVCMOS Digital Clock Source Requirements section of the processor-specific data sheet. When an external clock (LVCMOS) oscillator is used as the clock source for the processor and the EPHYs (EPHYs, EPHy), a single oscillator can be used or separate (individual) oscillators can be used. When a single oscillator is used, the clock output is recommended to be buffered before connecting to processor and EPHYs. Single output buffer (individual ICs) for processor and EPHYs or dual or multiple output buffer (single IC) with a single input for processor and EPHYs, can be used to connect the clock output from the oscillator to the processor and the EPHYs. For specific use case (requirement for some of the industrial applications using Time Sensitive Networking (TSN)), two or more output (based on number of EPHYs used) buffer with a single input is recommended for the processor and the EPHYs. # 6.1.3.1.2 EXT\_REFCLK1 (External Clock Input to MAIN Domain) EXT\_REFCLK1 input is routed to clock multiplexers as a selectable clock source to the Timer modules (DMTIMER/WDT), DMTIMER in Security Subsystem (SMS), MCAN, and CPTS (Time Stamping Module). The EXT\_REFCLK1 is an option when an end equipment/ application requires a specific clock frequency to be fed to the timer modules. An example application is time synchronization. When EXT\_REFCLK1 is used as a clock source, depending on the availability of external clock, a pulldown ( $10k\Omega$ ) is recommended near to the processor clock input pin. # 6.1.3.1.3 Clock Input Checklist - MCU OSCO ### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Configuration of processor clock input source, crystal + internal oscillator or external oscillator. - 3. Selection of crystal, crystal frequency and crystal load capacitor. - 4. Selection of MCU OSC0 external crystal load capacitor. - 5. Connection recommendations when crystal + internal oscillator or external oscillator is used. - 6. Connection of XO when external oscillator output is connected to XI. #### Schematic Review Follow the below list for the custom schematic design: - 1. Connection of 25MHz MCU OSC0 clock is mandatory. - 2. Selection of External crystal or External clock oscillator as per the data sheet requirements. - 3. Verify the crystal, crystal frequency and crystal load capacitor selected follows processor-specific data sheet recommendations. - 4. 25MHz is the clock input frequency currently supported. Refer processor-specific data sheet for supported clock input frequencies. - 5. Direct connection of crystal (without series or parallel resistor) and connection of the crystal load capacitance circuit (MCU\_OSC0) as per processor-specific data sheet. - 6. External crystal load capacitor is recommended to be x2 of the crystal load, including PCB capacitance (~4pF). - 7. The recommendation is to select crystal load value such that a standard value capacitor can be selected for the load capacitor. - 8. The recommendation is to retain the HFOSC0 registers in the default state. - 9. When external oscillator is used, the recommendation is to add decoupling capacitor and a bulk capacitor near to the oscillator supply pin and series resistor on the clock output pin. - 10. The recommendation is to connect XO to VSS when external oscillator (LVCMOS clock) output is connected to XI. - 11. Addition of series resistor (22 $\Omega$ ) on the clock output pin close to the oscillator. - 1. Refer to the *Applications, Implementation, and Layout* section of the processor-specific data sheet for clock routing guidelines. - 2. The recommendation is to connect the 25MHz (performance has been validated only with 25MHz frequency) crystal directly to the processor XI and XO pins, no series or parallel resistors are recommended. The internal oscillator implements Automatic Gain Control (AGC) for amplitude control. - 3. Processor-specific data sheet shows that MCU\_OSC0 does not start until the core voltage ramps because there are some cases where the oscillator does not start until VDD\_CORE ramps. In most of the use cases, the oscillator starts when VDDS\_OSC supply ramps (although the oscillator starting when VDDS\_OSC ramps is not always the case). The oscillator start-up diagram in the processor-specific data sheet shows the maximum start-up time, which includes the case where the delay is based on VDD\_CORE being valid. - A DC steady-state condition is not allowed on MCU\_OSC0\_XI because MCU\_OSC0\_XI is internally AC coupled to a comparator that can enter an unknown state. - 5. The LVCMOS clock sourcing the MCU\_OSC0\_XI input is required to have monotonic transitions and shall be connected to MCU\_OSC0\_XI with a point-to-point connection, via a series resistor placed near the clock source. The series termination resistor value shall match the clock source output impedance to the transmission line impedance. For example, a $20\Omega$ is used when clock source has $30\Omega$ output impedance and the PCB signal trace has $50\Omega$ characteristic impedance. This allows the reflection that returns from the far end of the unterminated transmission line to be completely absorbed to not introduce any non-monotonic events. - 6. The recommendation is to minimize the PCB trace length connecting the external clock source to MCU\_OSC0\_XI. This reduces capacitive loading and minimizes probability of external noise sources coupling to the clock signal. Reduced capacitive loading improves rise/fall times of the clock signal which reduces the probability of jitter being introduced (to the clock source or the custom board). - 7. The recommendation is to verify the crystal selection with the crystal supplies or manufacturer. ### 6.1.3.2 Clock Output IO pin named CLKOUT0 can be configured as clock output. The clock output can be used as clock source for the attached devices (External peripherals - Example: EPHY). PADCONFIG53 and PADCONFIG157 can be configured for MUX MODE 5 at the same time, which will source CLKOUT0 to pins U13 and A19 at the same time. Each AM64x pin has its own IO buffer and the signal multiplexing is done on the processor side of the IO buffer. Therefore, the clock output configuration is not expected to encounter any signal integrity issues due to sourcing CLKOUT0 to both pins. The CLKOUT0 clock output performance is not defined in the processor-specific data sheet since there are a number of boards or end equipment specific dependencies that can impact the clock performance. The recommendation is to check the performance on the actual board (clock output meets board or end equipment specific requirements). ### 6.1.3.2.1 Clock Output Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Configuration of CLKOUT0 clock output ### **Schematic Review** Follow the list below for the custom schematic design: - 1. Series resistor $0\Omega$ provision is provided to control possible signal reflection. - 2. Connection of clock output to single or multiple loads. When connected to multiple loads (inputs), each of attached device inputs are recommended to be connected to a buffered output. - 3. Pulls are provided near to the attached device clock input that can float (to prevent the attached device inputs from floating until host software configures the clock output). - EXT\_REFCLK1 can be configured as CLKOUT0. The recommendation is to connect clock signal as point-to-point, without any branches. When connecting CLKOUT0 to multiple clock inputs, use a buffer (with one input and multiple outputs or individual buffers (based on the application use case)). - 2. The CLKOUT0 clock output performance is not defined in the processor-specific data sheet since there are a number of boards or end equipment specific dependencies that can impact the clock performance. #### 6.1.4 Processor Reset Processor reset module includes cold, warm reset inputs, and cold, warm reset status outputs. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV, ALX) Design Recommendations / Custom board hardware design - Processor Reset inputs, Reset Status Outputs and Connection Recommendations ### 6.1.4.1 External Reset Inputs The processor families support x3 (three) external reset inputs (pins) including MCU and MAIN domain cold reset input (MCU\_PORz), MCU and MAIN domain warm reset request input (MCU\_RESETz) and MAIN domain warm reset request input (RESET\_REQz). MCU\_PORz is the external MCU and MAIN domain cold reset input. The recommendation is to hold the MCU\_PORz input low during the supply ramp and crystal/oscillator start-up and clock stabilization. Follow the recommended MCU\_PORz input timing in the *Power-Up Sequencing* diagram of the processor-specific data sheet. MCU\_PORz input is 3.3V tolerant, fail-safe input type IO. Although 3.3V input can be applied, the input threshold follow the 1.8V IO level and is referenced to VDDS OSC. When PMIC based power architecture is used, the recommendation is to connect the open-drain output type reset signal (nRSTOUT0) from PMIC to the processor through push-pull output type logic gate or discrete buffer (with fast rise time) as MCU\_PORz input (rather than connecting a slow rising open-drain output that can glitch the internal reset circuit). In case nRSTOUT0 is directly used, the recommendation is to adjust the pullup to minimize the slew (<100ns). The recommendation is to provide provision to connect a 22pF glitch filter at the MCU\_PORz input. The recommendation is to always connect a valid input to MCU\_PORz. Not connecting a valid input to MCU\_PORz input is not an allowed use case. In case MCU\_PORz input is not connected the processor does not complete the reset sequence during power-up and can cause unpredictable or random behavior. When the processor internal circuit does not go through a valid reset, internal circuits can be in random (undefined) states. The recommendation is to provide provision to connect a filter (glitch) capacitor at the MCU\_PORz input. The capacitor value and mounting of the capacitor is use-case dependent. The recommendation is to choose the capacitor value such that the capacitor used does not cause the LVCMOS input to violate the slew rate requirements or cause reset to glitch internally. External warm reset inputs MCU\_RESETz and RESET\_REQz can be used to perform external warm reset. An external push button or a reset circuit can be implemented to perform a warm reset of the processor. Some of the registers retain the state (Example: Boot mode inputs capture register Devstat) during warm reset. Refer to the processor-specific TRM for information related to the resets and their functionality. For connecting the warm reset inputs, follow the *Pin Connectivity Requirements* section of the processor-specific data sheet. Cold reset input (LVCMOS IO) has slew rate requirements specified. Connecting a slow ramp input to the MCU\_PORz reset input is not allowed or recommended. Slow ramp input can cause internal reset circuit to glitch. The recommendation is to use a fast rise time discrete push-pull output type buffer output as MCU\_PORz input. Warm reset inputs (LVCMOS IOs) have input slew rate requirements specified. Connecting a capacitor (slow ramp) directly at the input is not recommended. A schmitt trigger-based debouncing logic (circuit) is recommended. For implementing the debouncing logic, follow the processor-specific EVM or SK schematic. When push-button is connected to control RESET\_REQz or MCU\_RESETz warm reset inputs, the recommendation is to add provision for external ESD protection. See the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP: MCU\_PORz input slew rate The FAQ is generic and can also be used for AM64x and AM243x processor families. [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV, ALX) Design Recommendations / Custom board hardware design - Processor Reset inputs, Reset Status Outputs and Connection Recommendations # 6.1.4.2 Reset Status Outputs The processor families support x3 (three) reset status outputs (pins) including MAIN domain POR (cold reset) status (PORz\_OUT) output, MCU domain warm reset status (MCU\_RESETSTATz) output and MAIN domain warm reset status (RESETSTATz) output. When reset status outputs PORz\_OUT, MCU\_RESETSTATz and RESETSTATz are used to drive attached device reset inputs (/reset), a pulldown $(10k\Omega)$ is recommended for the processor reset status outputs to assert the reset (hold the attached devices in reset) of the attached devices during power-up and processor reset. #### Note An external pulldown connected at the output of reset status output holds the attached devices reset input low, in use cases where none of the attached devices have internal pullups. In case where any of the attached device has an internal pullup enabled, the reset signal is pulled to a mid-supply. The recommendation is to verify specific use-case before connecting the reset status outputs. MAIN domain warm reset status output RESETSTATz can be used to reset on-board memories or peripherals that support external reset input functionality (eMMC, OSPI, or EPHY) or SD card power switch EN. The PORz\_OUT can be used to latch the hardware strap configurations during reset (Example: latching the Ethernet PHY strap configurations or the boot mode configurations). In case the reset status outputs are not used, the recommendation is to connect the reset status outputs to a test point for testing or future enhancements. Optionally a pulldown ( $10k\Omega$ ) can be provided and can be populated when used. # 6.1.4.3 Additional Information The BOOTMODE[15:00] inputs that are used to configure the processor boot mode is recommended to be held in a known state to select the appropriate boot mode configuration as defined in the processor-specific TRM, until the boot mode configuration is latched during the rising edge of the PORz\_OUT. ### 6.1.4.4 Processor Reset Inputs Checklist # General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. MCU PORz input connection, L->H delay after supply ramps. - 3. MCU PORz input IO level and fail-safe capability. - 4. MCU PORz input state during processor supplies ramp. - 5. Reset inputs follow the slew rate requirements (FS RESET, LVCMOS) as per the processor-specific data sheet - 6. Slew rate when open-drain output type reset signal (nRSTOUT0) from PMIC or discrete DC/DC or discrete LDO is connected to MCU PORz input. - 7. RESET REQz input and MCU RESETz input voltage level and connection. - 8. Connection of warm reset inputs when not used. # **Schematic Review** Follow the below list for the custom schematic design: 1. MCU PORz input is held low during power supply ramp-up or ramp-down. - 2. Cold reset input (MCU\_PORz) deassertion hold time (9.5ms (9500000ns) minimum) after all supplies ramps is provided as per the processor-specific data sheet requirement. - 3. Cold and warm reset inputs slew rate requirements have been considered and required buffers are added. Slow slew rate can glitch the reset internally. - 4. Slew rate when open-drain output type reset signal (nRSTOUT0) from PMIC or discrete DC/DC or discrete LDO is connected directly to the reset input. Lesser slew is better (<100ns). The recommendation is to connect through fast rise time discrete push-pull output type buffer. - 5. MCU\_PORz (POR) input is 3.3V tolerant and fail-safe. The threshold follows the 1.8V IO level (VDDS\_OSC). - 6. Provision for a glitch filter (capacitor) is provided at the MCU\_PORz reset input (add 22pF (place holder) capacitor provision). - 7. IO levels of MCU and MAIN domain warm reset input RESET\_REQz follows the VDDSHV0 supply (1.8V or 3.3V) and MCU domain reset input MCU RESETz follows the VDDSHV MCU supply (1.8V or 3.3V). - 8. Connection of push button warm reset inputs through debouncing circuit (Schmitt trigger buffer output). - 9. The recommendation is to connect the warm reset inputs when not used as per pin connectivity requirements (a pullup is recommended). - 1. MCU\_PORz input has slew rate requirement specified. When connecting PMIC\_POWERGOOD (open-drain output type signal) to MCU\_PORz input is the only available option, adjust the pullup to optimize the rise time (~ 100ns). - 2. The processor is required to restart (release reset) only after the voltages ramp down below 300mV during power-down (There is no time or tolerance associated with the ramp down requirement. Each power rail is recommended to decay below 300mV before any power rail is allowed to ramp up). - 3. Not connecting a valid MCU\_PORz input causes unpredictable and random behavior, since processor does not get a valid reset input and the internal circuits are in random states. Slow ramp reset input causes internal processor reset circuit to glitch. - 4. LVCMOS inputs have slew rate requirements specified. A schmitt trigger based debouncing circuit is recommended for the slow ramp push button output signal connected to the processor warm reset inputs. Schmitt trigger based debouncing circuit is recommended when using a push button or an RC as reset input. - 5. Provision for external ESD protection for manual (push button) reset input added near to the reset signal. - 6. Fail-safe operation (MCU\_RESETz input and RESET\_REQz input) when connected to external reset inputs. Applying an external input signal to the processor reset inputs before the processor supply ramps can cause voltage feed and affects the board performance. - 7. The recommendation is to follow the reset requirements including slew rate and MCU\_PORz input hold time after supplies ramp when a non-TI power architecture is considered. ### 6.1.4.5 Processor Reset Status Outputs Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Connection (termination) of PORz\_OUT, RESETSTATz and MCU\_RESETSTATz status outputs. - 3. IO level compatibility between the processor reset status output and attached device reset input. - 4. Capacitor load connection at the output of reset status output. - 5. Reset status output when not used. - 6. External ESD protection for the reset status outputs when connected to carrier board or external connector. # **Schematic Review** Follow the below list for the custom schematic design: - 1. PORz\_OUT is used as input to latch the processor boot mode configuration or attached device strap configuration during processor cold reset. - 2. RESETSTATz, MCU\_RESETSTATz is used to reset the attached devices when the processor undergoes any type of global reset (cold or warm). - 3. PORz\_OUT, MCU\_RESETSTATz and RESETSTATz have pulldown added to hold the attached devices in reset during supply ramp and processor reset near to the processor pin. - 4. Connection of capacitor directly on the reset output near to the reset input of the attached device (capacitor > 22pF). Perform simulation. - 5. IO level compatibility between the processor reset status output and attached device reset input (can cause residual voltage affecting custom board performance). - 6. Provision for TP provided when any of the reset status outputs are not used. - 7. Processor reset output IO level and the attached device input IO levels are recommended to be matched to avoid voltage leakage. # 6.1.5 Configuration of Boot Modes (for Processor) The processor families support x16 boot mode input pins that can configured by custom board designers to boot from the required (designed) memory interface or peripheral. For supported boot mode configurations, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM64x / AM243x / AM62Ax / AM62Px / AM62D-Q1 / AM62L - Supported bootmode configurations Internal pulls (pullup or pulldown) are not enabled for the processor boot mode inputs during cold reset. The recommendation is to connect external pulls $(10k\Omega \text{ or } 47k\Omega)$ (pullup or pulldown) to configure the required boot mode. The recommendation is to not leave any of the boot mode inputs unconnected including reserved pins. In use case where dip switches are used to configure the required boot modes, the recommendation is to use resistor divider value of $1k\Omega$ (pullup) and $47k\Omega$ (pulldown) for improved noise performance. When the boot mode is configured using only resistors (without using dip switches), a standard resistor (same value can be used for pullup and pulldown) value can be used. As an example a $10k\Omega$ or $47k\Omega$ can be used since either pullup or pulldown is populated. The recommendation is to provide provision to connect pullup or pulldown to all boot mode pins including pins that are reserved or not used. Currently BOOTMODE14 and BOOTMODE15 pins are Reserved. The recommendation is to add provision for pullup and pulldown for the boot mode inputs (pins) that have configuration capability for testing/debug (including provision for USB0 DFU, UART0 boot mode configuration), design flexibility, and future enhancement. The recommendation is to populate either pullup or pulldown for each boot mode pins. Connecting boot mode pins directly to ground or IO supply rail is not recommended or allowed since IOs have alternate function that can be configured after boot and can be unintentionally configured as output by the software. Boot mode inputs (pins) are not fail-safe. The recommendation is to not apply any external inputs before the processor IO supply ramps. When connecting boot mode using pullups/pulldowns without the use of boot mode buffer the recommendation is to connect the IO supply that is connected to the IO supply for IO group referenced by the processor IOs. When using boot mode buffers the recommendation is to connect the IO supply that connects the processor IOs to the B-port supply pin of buffers (processor side). When external inputs from carrier board are connected to configure the boot mode inputs, the inputs are recommended to be driven after the processor supply ramps and are required to be stable before the MCU PORz input is pulled high. Based on the application requirement, a buffer that is driven only when reset status output (PORz\_OUT or optionally RESETSTATz is low) can be used to drive the boot configuration inputs to the processor. A series resistor $(1k\Omega)$ is recommended at the output of the buffer (to limit the output current in case the boot mode pins are configured as an output before the buffer OE is deasserted). For more information, see the processor-specific EVM or SK for implementation. # 6.1.5.1 Processor Boot Mode Inputs Isolation Buffers Use Case and Optimization In the EVM or SK, the boot mode inputs BOOTMODE[15:00] are configured using x2 buffers (for isolation). The buffers make sure that the SYSBOOT pulls (pullup and/or pulldown) (boot mode configuration resistors) control the IO level of the signals when the boot mode inputs are latched (during PORz\_OUT rising edge). The boot mode configuration resistors are isolated from other connected peripherals (since boot mode input pins have alternate functions) so that the other connected peripherals do not conflict with the intended boot mode configuration (IO levels). The buffers are enabled when PORz\_OUT is low. Once PORz\_OUT is deasserted (goes high), the buffer outputs are in Hi-Z state. For optimizing the custom board design (including BOM), the boot mode buffers can be optimized or deleted (use case dependent, custom board designer to verify). The recommendation is to select the pull resistors value, so that the resistors do not affect the operation of the attach devices. ### 6.1.5.2 Boot Mode Configuration For configuring the required processor boot mode, refer to the *ROM Code Boot Modes* table in the *Initialization* chapter of the processor-specific TRM. ### 6.1.5.2.1 Notes for USB Boot Mode USB0 interface supports DFU (Device Firmware Upgrade) boot. When the USB0 is configured for DFU boot, permanent 3.3V supply (direct or using divider) is not recommended to be connected to the USB0\_VBUS input. Connecting a permanent supply equivalent to the USB0\_VBUS divider input is not allowed. Connecting supply without the USB VBUS Detect Voltage Divider / Clamp Circuit violates fail-safe operation. A 5V supply from the host (switched) connected through the USB interface connector is recommended to be connected to USB0\_VBUS input through resistor divider, as per the processor-specific data sheet recommendations. Zener diode can be removed and the two resistors (16.5k $\Omega$ and 3.48k $\Omega$ ) can be combined into a single 20k $\Omega$ resistor for the USB VBUS Detect Voltage Divider / Clamp Circuit if the custom board design does not apply a VBUS potential > 5.5V, and on-board supply is connected. # 6.1.5.3 Boot Mode Implementation Approaches For implementing the boot mode, see the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM64x / AM243x / AM62A / AM62P / AM62D-Q1 / AM62L - Bootmode implementation with isolation buffers used [FAQ] AM625 / AM623 / AM620-Q1 / AM64x / AM243x / AM62A / AM62P / AM62D-Q1 / AM62L - Bootmode implementation without isolation buffers #### 6.1.5.4 Additional Information When external inputs are connected to configure the boot mode inputs, the boot mode configuration inputs are recommended to be stable before the processor MCU PORz (cold reset) is released (L->H). When using Ethernet boot and Reduced Gigabit Media Independent Interface (RGMII) interface, the recommendation is to use an EPHY that supports RGMII\_ID on the EPHY RDx data path and disables RGMII\_ID on the TDx data path (processor implements fixed RGMII\_ID on the TDx outputs). Processor ROM does not enable or disable RGMII\_ID mode for the attached EPHY. RGMII\_ID is set using pin strapping for the EPHY. The recommendation is to select an EPHY, with capability to set the RGMII\_ID through pin strap. Refer the processor-specific EVM or SK for implementation using TI EPHY. For more information, see the advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS)* of the processor-specific silicon errata. # 6.1.5.5 Configuration of Boot Modes (for Processor) Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - Connection of processor boot mode inputs. - 3. Boot mode configuration (using dip switches and resistor divider or resistors). - 4. Recommended boot mode inputs status during latching. - 5. Boot mode inputs connection recommendation to alternate functions. - 6. Fail-safe capability of boot mode inputs. ### Schematic Review Follow the below list for the custom schematic design: - 1. Boot mode configuration inputs are connected to the processor using resistor, switch + resistor divider, and buffers as per the EVM or SK implementation. - 2. The recommendation is to verify the boot mode input configuration setting follows the processor-specific TRM recommendations for PLL clock input, primary boot and secondary boot. - 3. Boot mode inputs IO compatibility (1.8V or 3.3V referenced to (powered by) VDDSHV3). - 4. The recommendation is to use $1k\Omega$ and $47k\Omega$ value resistors when dip switches are used to configure the boot - 5. When dip switches are not used a standard 10kΩ resistor can be used for pullup and pulldown to configure the boot mode. The recommendation is to populate either pullup or pulldown to configure the required boot mode. Resistor divider is optional when dip switches are not used. - 6. All boot mode configuration input pins have external pulls or a circuit to drive the required boot mode input during processor cold reset (do not leave any of the boot mode configuration input pins unconnected). - 7. External boot mode inputs applied are recommended to be stable before the processor cold reset input (MCU PORz) is released (0->1). - 8. Series resistor $1k\Omega$ is used at the output of the buffer when boot mode is implemented with buffers or driven by external control signals. - 9. The recommendation is to connect boot mode input signals to alternate functions through $0\Omega$ for isolation or testing of the boot mode functionality. - 10. Boot mode inputs are not fail-safe (no external boot mode input is recommended to be applied before the processor supplies ramp). ### Additional - 1. Processor BOOTMODE input pins do not have internal pullup or pulldown enabled during reset (when the boot mode input configuration is being latched). - 2. For initial (early or first prototype) designs, the recommendation is to connect external PU/PD resistors for the boot mode inputs (pins). See processor-specific TRM for information on the boot modes supported. - 3. Boot mode inputs are latched when PORz\_OUT goes high. If the boot mode inputs are reconfigured for alternate function during operation, boot mode inputs are required to be released/set back to the required configuration to select the boot mode whenever the processor is reset (cold reset). Boot mode configuration is a concern if signal is driven from external peripheral. - 4. Connecting the boot mode inputs directly to IO supply or VSS is not recommended. Shorting of multiple boot mode inputs together and connecting to a common resistor is not recommended. (Custom board designs can have firmware configuration issues, where the LVCMOS IOs that are intended to be inputs are unexpectedly configured as outputs, driving a logic high signal instead of remaining in high-impedance state). - 5. The recommendation is to add external ESD protection for boot mode inputs, in case the boot mode switches are configured in an uncontrolled environment. - 6. Boot mode inputs are not fail-safe. Applying external inputs before the processor IO supplies ramp is not recommended or allowed. Applying external input signal to the processor boot mode inputs before processor supply ramps can cause voltage feed and can affect the custom board functionality. - 7. Boot mode input buffers are optional and are provided on the EVM or SK to support test automation. - 8. When using buffers or logic gates to configure the boot mode inputs, the recommendation is to verify the device used supports OE (output enable capability). # 6.2 Custom Board Debug Using JTAG and EMU # 6.2.1 JTAG Interface and EMU Signals When Used When JTAG interface is implemented, the recommendation is to use the TI recommended, defined and supported 20-pin connector (rather then the 10-pin ARM connector). The 10-pin JTAG connector does not include the TRSTn signal or the EMU0, EMU1 signals. The recommendation is to connect the JTAG (TDI, TCK, TMS and TRSTn) and EMU (EMU0 and EMU1) signals as per the *Pin Connectivity Requirements* section of the processor-specific data sheet. The recommendation is to place the pullups and pulldown ( $10k\Omega$ ) near to the processor JTAG interface pins. The recommendation is to add external ESD protection for all JTAG interface and EMU0 and EMU1 signals close to the external interface connector. EMU0 and EMU1 signals support boot sequence and debug after cold reset (MCU\_PORz input high). Pullup for TDO is optional and depends on the selected debugger. Optionally, the recommendation is to connect a series resistor ( $0\Omega$ ) on the TDO (close to processor) signal for matching JTAG tool buffer impedance. For additional information, refer to the On-Chip Debug chapter of the processor-specific TRM. For more information, see the below FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP / AM62L / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV, ALX) Custom board hardware design — JTAG [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP Custom board hardware design – JTAG Pulldown/Pullup The FAQ is generic and can also be used for AM64x and AM243x processor families. # 6.2.2 JTAG Interface and EMU Signals When Not Used For connecting the JTAG interface signals and EMU signals when JTAG interface is not used, refer to the *Pin Connectivity Requirements* section of the processor-specific data sheet. During custom board design, the recommendation is to provision for a minimal JTAG interface signals including EMU0, EMU1 connected to test points or a header footprint to support debugging early prototype. JTAG interface related components can be a DNI in the production version of the board. The recommendation is to provide provision to populate recommended pulls as per the *Pin Connectivity Requirements* section, and provide provision for external ESD protection near to the JTAG connector or TPs. # 6.2.3 Additional Information Buffering of clock and JTAG interface signals are recommended whenever the JTAG interface connects to more than one attached device. Buffering of clock is recommended even for single device implementations. For implementation, see the processor-specific EVM or SK . When trace interface is used, the recommendation is to connect TRC\_DATAn signals to the emulation connector. All TRC\_DATAn signals are pin-MUXed with other signals. The recommendation is to use either trace functionality or a GPMC interface. Short and skew matched connections (board trace) for TRC\_DATAn signals are used for trace functionality. The trace signals are referenced to (powered by) VDDSHV3, and can be at a different supply voltage from the other JTAG signals. For additional recommendations on TRC/EMU design and layout, see the *Emulation and Trace Headers Technical Reference Manual*. A summary is available in the XDS Target Connection Guide. When boundary scan is used, the recommendation is to connect EMU0 and EMU1 pins to the JTAG connector. For implementation of the JTAG interface, see the Emulation and Trace Headers Technical Reference Manual. # 6.2.4 Custom Board Debug Using JTAG and EMU Checklist # General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Connection of JTAG interface signals. - 3. Connection of the required pulls. - 4. JTAG interface signals IO compatibility. - 5. Fail-safe operation of the JTAG interface signals. #### Schematic Review Follow the below list for the custom schematic design: - 1. Connection of JTAG interface signals and EMU0, EMU1 signals to the JTAG interface connector. - 2. Connection of supply voltage to the JTAG connector including filter capacitor (the recommendation is to connect the voltage source that connects to VDDSHV MCU). - 3. Connection of the recommended pullup and pulldown as per the pin connectivity requirements near to the processor JTAG interface pins. - 4. Pullup and pulldown values used (recommend value is $10k\Omega$ ). - 5. JTAG interface signals IO compatibility (IO supply referenced to (powered by) VDDSHV MCU). - 6. Fail-safe operation of the JTAG interface signals. No JTAG inputs are available when the processor supplies are off. - The recommendation is to include (implement) at least a minimal JTAG signals on the custom board designs, connected to test points or header for debugging early prototypes. The minimum recommended JTAG signals are TCK, TMS, TDI, TDO, TRSTn and EMU0, EMU1. If required, the recommendation is to delete JTAG routes and component footprints (except the pulldown on TRSTn and the pullups on TMS and TCK) in the production version of the board. - 2. When trace is implemented, the TRC\_DATAn signals are recommended to be connected to the emulation connector. All TRC\_DATAn signals are pin-muxed with other signals. If the trace connections are implemented, the recommendation is to not use other muxed functions. The recommendation is to use short and slew matched traces (routes) for TRC\_DATAn signals. Trace signals are referenced to (powered by) a different power domain and can be operating at a different voltage compared to JTAG signals. - 3. The recommendation is to add provision for external ESD protection. The external ESD protection can be populated when JTAG interface is used. - 4. The recommendation is to verify fail-safe operation when using JTAG interface. Applying an external input signal to the processor JTAG inputs before processor supply ramps can cause voltage feed and can affect the custom board functions. # 7 Processor Peripherals Power, Interface and Connections ### **Note** During the custom board design cycle, the recommendation is to follow *Hardware Design*Considerations for Custom Board Design Using AM6442, AM6422, AM6412 and AM2434, AM2432, AM2431 (ALV, ALX) Processor Families user's guide along with Schematic Design Guidelines and Schematic Review Checklist user's guide. ### Note There is no firm rule or requirement for external pull unless the pull requirements are defined in an industry standard. Industry standard definition for pulls is the main reason we can make firm recommendations for external pulls on the eMMC and SD card signals. For the other peripherals, the recommendation is for customers to evaluate the function of the attached devices connected to every processor signal on the custom board and apply the appropriate technical/engineering judgment to determine the need to have external pulls that prevent any input from floating when attached device inputs buffer is turned on. The recommendations provided in the design guide are generic and customer is expected to review the design requirements and the availability of pulls internal to the attached device before implementing. Be sure to not provide an external pull in contention with an internal pull. Example: An example is adding an external pull that is in contention with the internal pull (internal to the attached device), such that the contention creates a mid-supply potential on the signal (input). # 7.1 Supported Processor Cores and MCU Cores The recommendation is to refer to *Features* section of the processor-specific data sheet for the supported Processor Cores. The *Device Comparison* section of the processor-specific data sheet can be referenced for the selection of the Arm Cortex-A53 Microprocessor Subsystem cores. The *Operating Performance Points OPP* section of the processor-specific data sheet can be reference for definition of the required device grade and device operating performance points. Refer below FAQ for additional details: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Custom board hardware design – Information on processor core, PLL, VDD\_CORE, VDDR\_CORE, VPP and other core supplies # 7.2 Supply Connections for IO Supply for IO Groups Processor families support IO supply for IO group VDDSHVx [x = 0-5] and VDDSHV\_MCU. IO supply for IO groups support connecting dual-voltage (3.3V or 1.8V, fixed or dynamically switched) supply. Each dual-voltage IO supply for IO group provides power supply to a fixed set of IOs (or peripherals). Either 3.3V or 1.8V supply voltage can be connected to any of the dual-voltage IO supply for IO group. The IO supply requirements depends on the IO buffer type (LVCMOS, SDIO or open-drain I2C) and the peripherals being connected. VDDSHV5 IO supply for IO group referenced to MMC1 signal group has been designed to support power-up, power-down, or dynamic supply voltage change (switching) without dependency on other processor supply rails. The dynamic voltage switching capability allows UHS-I SD card support. A valid supply is recommended to be connected to the IO supply for IO groups irrespective of the IO usage. Based on the selected memory type (DDR4 or LPDDR4), the recommendation is to connect DDR PHY IO supply and DDR clock IO supply as per the ROC. # 7.2.1 Supply Connections for IO Supply for IO Groups Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Standards referenced in the electrical characteristics including recommended operating conditions and any additional information available. - 3. IO buffer type and the allowed supply configuration. - 4. Connection of supply to all the IO supply for IO groups (VDDSHVx [x = 0-5] and VDDSHV\_MCU). - 5. Sequencing of the processor IO supplies. - 6. Connection of processor DDRSS IO supply. - 7. IOs pullup supply voltage reference. ### **Schematic Review** Follow the list below for the custom schematic design: - 1. IO groups supported included LVCMOS, SDIO and I2C OD type IO buffers. - 2. IO buffer type LVCMOS supports fixed (1.8V or 3.3V) or SDIO type dynamic voltage switching (1.8V or 3.3V). - 3. Connection of valid supply (fixed, 1.8V or 3.3V) to IO supply for IO groups (VDDSHVx [x = 0-4], VDDSHV\_MCU) and dynamically switched (1.8V or 3.3V) supply to IO supply for IO group (VDDSHV5). - 4. IO supply for IO groups referenced by the signals interfaced to the attached device and the attached device IO supply are connected to the same supply source. - 5. Pullups are connected to the same supply rail or voltage level that is connected to the processor VDDSHVx and the attached device. - 6. IO supply source used follows the ROC as per processor-specific data sheet. - 7. Connection of the IO supply and supply sequencing follows the processor-specific data sheet. - 8. Connection of processor DDRSS IO supply (PHY IO and Clock IO, VDDS\_DDR and VDDS\_DDR\_C shall be sourced from the same power source) based on the selected memory type (DDR4 or LPDDR4). - 1. The recommendation is to follow the power sequencing requirements as per the processor-specific data sheet based on the IO supply for IO groups voltage level (3.3V or 1.8V) used. - 2. Dynamic voltage switching is supported by specific IO supply for IO group (VDDSHV5). - 3. Dynamic voltage switching for the IO supply for IO group referenced by (connected to) LVCMOS IO buffers is not recommended or allowed (VDDSHV0-3, VDDSHV\_MCU). - 4. Connecting 3.3V input supply (non sequenced, permanently ON, 3.3V supply connected to the PMIC input) directly to the IO supply for IO groups VDDSHVx is not recommended, since the IO supply is available for an undefined time in case the PMIC does not start-up and generate the other processor supply rails. The recommendation is to refer the updated power sequence diagrams in the processor-specific data sheet. # 7.3 Memory Interface (DDRSS (DDR4/LPDDR4), MMCSD (eMMC/SD Card/SDIO), OSPI/QSPI and GPMC) # 7.3.1 DDR Subsystem (DDRSS) The processor families support x1 instance of DDR sub system DDRSS0 and supports interfacing to 16-bit SDRAM. The DDRSS interface supports DDR4 or LPDDR4 memory interface. Choice of DDR4 or LPDDR4 memory is application or customer dependent as there are differences in latency and burst lengths in each of the memory type. For additional information, refer below application note: # Sitara AM64x /AM243x Benchmarks Refer *DDR Electrical Characteristics* section of the processor-specific data sheet for information related to DDRSS compatibility with JEDEC standards. Refer note below from the processor-specific data sheet: ### Note The DDRSS interface is compatible with DDR4 devices that are JESD79-4B standard-compliant, and LPDDR4 devices that are JESD209-4B standard-compliant. # See the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV) Design Recommendations / Commonly Observed Errors during Custom board hardware design – DDRSS: DDR4 / LPDDR4 MEMORY Interface [FAQ] AM625: DDR4/ LPDDR4 performance difference [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to passive components values, tolerance, voltage rating ### 7.3.1.1 DDR4 SDRAM (Double Data Rate 4 Synchronous Dynamic Random-Access Memory) For implementation guidelines and routing topology, see the *AM64x\AM243x DDR Board Design and Layout Guidelines*. For updated information including board design simulations, see the *AM62x, AM62Lx DDR Board Design and Layout Guidelines*. The DDRSS implementation is similar to AM62x and the design guide can be referenced. # 7.3.1.1.1 Memory Interface Configuration The allowed memory configurations are x1 (single), 16-bit or x2 (two), 8-bit. x1 (single), 8-bit memory configuration is not an allowed or valid configuration. The recommendation is to verify the connection of DDRSS signals Bank Groups (DDR0\_BG0, DDR0\_BG1) based on the selected memory size, and Chip Selects (DDR0\_CS0\_n, DDR0\_CS1\_n) based on memory selection (Single-Rank or Dual-Rank). Refer AM64x\AM243x DDR Board Design and Layout Guidelines. # 7.3.1.1.2 Routing Topology and Connection of Memory Terminations When x1 (single) memory (DDR4) device (x1 (single), 16-bit) is used, the recommendation is to follow point-to-point topology (connections). Summary of point-to-point topology implementation: - For differential clock DDR0\_CK0, DDR0\_CK0\_n, AC termination x2 R in series (value = Zo Single-ended impedance) and a filter capacitor 0.01µF or value recommended by the memory manufacturer connected to the center of two resistors and DDR PHY IO supply VDDS DDR is recommended. - VREFCA (VDDS\_DDR/2) is the reference voltage used for control, command, and address inputs to the memory (DDR4) devices. When VTT terminations and VTT termination LDO is not used, VREFCA is derived from VDDS\_DDR using a resistor divider (two resistors ( $1k\Omega$ , $\pm 1\%$ , recommended value) connected across VDDS\_DDR and VSS) with a filter capacitor ( $0.1\mu F$ , recommended value) connected in parallel to the resistors. An additional decoupling capacitor is recommended near to the VREFCA pin (close to memory (DDR4) device). • External VTT terminations for address and control signals are optional. When VTT terminations are used for the address and control signals when x1 DDR4 is used, the recommendation is to use a Sink or Source DDR Termination Regulator (LDO) to generate the required VTT supply. When x2 (two) memory (DDR4) devices (x2 (two), 8-bit) are used, the recommendation is to follow Fly-by topology (connections). Summary of Fly-by topology implementation: - External VTT terminations for address, control, and clock signals are recommended. - Sink or Source DDR Termination Regulator (LDO) is recommended to generate the VTT supply. - The Sink or Source DDR Termination Regulator (LDO) is used to generate the reference voltage VREFCA (VDDS\_DDR/2). - The recommendation is to add decoupling capacitors for the reference voltage. ### 7.3.1.1.3 Resistors for DDRSS Control and Calibration A pulldown ( $10k\Omega$ ) is recommended for DDR0\_RESET0\_n (DDR\_RESET#) close to memory (DDR4) device. Adding a filter capacitor (47pF or similar) across the pulldown resistor is optional. The recommendation is to connect the recommended (follow processor-specific data sheet or EVM schematics) resistors for DDR0\_CAL0 (IO Pad Calibration Resistor, close to processor cal pin) and ZQn (Memory Device Calibration reference resistor, n = 0-1, close to memory (DDR4) device). The recommendation is to connect pulldown for TEN (test enabled). The recommendation is to add an optional pulldown provision DDR0\_CKE0 signal (DDR\_CKE net) and mark as DNI (no populate). The recommendation is to add pullup for DDR0\_ALERT\_n (DDR\_ALERTn) close to the memory (DDR4) device. For connection and resistor value, see the processor-specific EVM. ### 7.3.1.1.4 Capacitors for the Power Supply Rails The recommendation is to verify adequate bulk and decoupling capacitors have been provided for the processor DDRSS supply rails and memory (DDR4) device supply rails. The recommendation is to follow the processor-specific EVM implementation when recommendations are not available. ### 7.3.1.1.5 Data Bit or Byte Swapping During custom board design, in case bit swapping is required, bit swaps within a data byte, and swapping across bytes is allowed with some restrictions. Address and control bit swapping is not supported. Do not swap the DM and DQS bits with any other signals. For more information, see the *Bit Swapping* section in the *DDR4 Board Design and Layout Guidance* chapter of the *AM64x\AM243x DDR Board Design and Layout Guidelines*. The recommendation is to update the schematics with the bit swapping changes including notes for future reference or reuse. # 7.3.1.1.6 DDR4 Implementation Checklist ### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Number of attached devices supported. - 3. Connection of address, clock, control and data signals. - 4. Connection and routing topology followed based on number of memory devices connected. - 5. Connection of signals based on the selected memory size. - 6. Differential clock termination. - 7. DDR reference voltage resistor divider. - 8. Value of the VTT resistors and filter capacitors used for differential clock. - 9. VTT Termination for address and control signals when x2 memory devices are used. - 10. Connection of DDRSS RESETn signal to DDR RESETn memory reset input. - 11. Connection of ODT signal from DDRSS to memory device (external pull is optional). - 12. Connection of Alert, TEN, ZQn and DDR0\_CAL0 pins. - 13. Swapping of Data bits and data groups. # **Schematic Review** Follow the below list for the custom schematic design: - 1. x1 16-bit and x2 8-bit are the supported memory configuration. - 2. The recommendation is to compare the bulk and decoupling capacitors used and values with EVM schematic implementation. - 3. Supply rails connected to the processor DDRSS peripheral supply rail and the attached memory device IO follow the processor and attached memory device ROC. - 4. Connection of address, clock, control and data signals, as per the AM64x\AM243x DDR Board Design and Layout Guidelines. - 5. Routing topology followed based on number of memory devices connected ((data bus topology is always point-to-point), (x1 16-bit, point-to-point and x2 8-bit, daisy for address and control)). - 6. Connection of signals based on the selected memory size (CS0, CS1, BG0, BG1, refer AM64x\AM243x DDR Board Design and Layout Guidelines). - 7. Differential clock termination using x2 resistors and filter capacitor. Value of the VTT resistors and filter capacitors used. (Refer EVM schematics). - 8. DDR reference voltage resistor divider value and tolerance. Resistor divider connection ( $1k\Omega$ , $\pm 1\%$ ) for DDR reference DDR\_VREFCA generation. The recommendation is to place a decoupling capacitor $0.1\mu F$ across the resistors and near to the memory pin. - VTT Termination for address and control signals when x2 memory devices are used (optional for x1 memory device) and VTT termination supply (LDO) implementation. VTT LDO implementation. VTT resistors and capacitors (1 capacitor for every 2 VTT resistors) quantity and value (The recommendation is to follow TMDS64EVM). - 10. Connection of DDRSS RESETn signal to DDR\_RESETn memory reset input (to hold the signal low during power-on initialization). The recommendation is to add a pulldown ( $10k\Omega$ ) for DDRSS RESETn signal and placed near the memory device reset input pin. - 11. Connection of Alert ( $10k\Omega$ pullup) and TEN ( $1k\Omega$ pulldown) signals. - 12. ZQ0, ZQ1, Memory device IO calibration resistor (240Ω, ±1%) connection across ZQ and VSS. - 13. DDR0 CAL0, DDRSS IO pad calibration resistor (240Ω, ±1%) connected across DDR0 CAL0 and VSS. - 14. Connection of ODT signal from DDRSS to memory device (external pull is optional). - 15. Follow AM64x\AM243x DDR Board Design and Layout Guidelines when data bits and data groups are swapped. ### Additional 1. The recommendation is to refer TMDS64EVM for implementing VTT terminations for DDR4 address and control signals and VTT supply (LDO). - 2. The recommendation is to add layout notes on the schematic (the recommendation is to follow the *AM64x\AM243x DDR Board Design and Layout Guidelines*). - 3. The recommendation is to follow the *Pin Connectivity Requirements* section of the processor-specific data sheet for connecting unused DDRSS interface signals. - 4. Connection of required DDRSS signals to the memory device for expansion. # 7.3.1.1.7 DDR4 VTT Termination Implementation Schematic Reference When x2 (two) memory (DDR4) devices (x2 8-bit) are used, each device is connected to each data byte of the DDRSS. The address signals or control signals are connected in Fly-by topology with VTT terminations connected near to the memory device placed far from the processor DDRSS. For implementing VTT terminations, follow TMDS64EVM (AM64x evaluation module for Sitara processors). The recommendation is to perform board-level simulations as part of the design. ### 7.3.1.2 LPDDR4 SDRAM (Low-Power Double Data Rate 4 Synchronous Dynamic Random-Access Memory) For implementation guidelines and routing topology, see the *AM64x\AM243x DDR Board Design and Layout Guidelines*. The controller supports both DDR4 and LPDDR4. The LPDDR4 address bus is 6-bit wide and connected to the first 6-bits of the processor DDR\_A port and the other signals are left unconnected. When using LPDDR4, the extra address signals (used for DDR4) are not used and can be left unconnected. Refer to the AM64x\AM243x DDR Board Design and Layout Guidelines when designing the DDR portion of custom board. For updated information including board design simulations, see the *AM62x, AM62Lx DDR Board Design and Layout Guidelines*. The DDRSS implementation is similar to AM62x and the design guide can be referenced. ### 7.3.1.2.1 Memory Interface Configuration The allowed memory configuration is x1 (single), 16-bit. # 7.3.1.2.2 Routing Topology and Connection of Memory Terminations The recommendation is to follow point-to-point topology for clock (CK), address, control (ADDR\_CTRL) and data signals. **VTT termination does not apply for LPDDR4 memory type**. Memory terminations that are required for address and control signals are supported (handled) internally (on-die). ### 7.3.1.2.3 Resistors for DDRSS Control and Calibration A pulldown ( $10k\Omega$ ) is recommended for DDR0\_RESET0\_n (LPDDR4\_RESET\_N) close to memory (LPDDR4) device. Adding a filter capacitor (47pF or similar) across the pulldown resistor is optional. The recommendation is to connect the recommended (follow processor-specific data sheet or SK schematics) resistors for DDR0\_CAL0 (IO Pad Calibration Resistor, close to processor cal pin), ODT\_CA\_A ( $2.2k\Omega$ used on SK, DDRSS On-Die Termination for Chip Select, close to memory (LPDDR4) device) and ZQ (Memory Device Calibration reference resistor, close to memory (LPDDR4) device). # 7.3.1.2.4 Capacitors for the Power Supply Rails The recommendation is to verify adequate bulk and decoupling capacitors have been provided for the processor DDRSS supply rails and memory (LPDDR4) device supply rails. The recommendation is to follow the processor-specific SK implementation when recommendations are not available. # 7.3.1.2.5 Data Bit or Byte Swapping During custom board design, in case bit swapping is required, bit swaps within a data byte, and swapping across bytes is not supported. Address and control bit swapping is not supported. For more information, see the Channel, Byte, and Bit Swapping section of AM64x\AM243x DDR Board Design and Layout Guidelines. The recommendation is to update the schematics with the bit swapping changes including notes for future reference or reuse. ### 7.3.1.2.6 LPDDR4 Implementation Checklist ### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Memory selected confirms to the JEDEC (JESD209-4B) standard. - 3. Supported memory configuration. - 4. The recommendation is to add layout notes on the schematic (the recommendation is to follow the AM64x\AM243x DDR Board Design and Layout Guidelines). - 5. Supply rails connected to the processor DDRSS peripheral supply rail and the attached memory device IO. - 6. Connection of address, clock, control and data signals. - 7. Connection of DDRSS RESETn signal to LPDDR4 RESET N memory reset input. - 8. Connection of chip select CSn0, CSn1 to the attached memory device. - 9. ODT pullup connection, DDR CAL0 and Memory ZQn resistor connections. - 10. Swapping of Data Bit or Data Byte. #### Schematic Review Follow the below list for the custom schematic design: - 1. 1x1 6-bit is the only supported memory configuration. - 2. The recommendation is to compare the bulk and decoupling capacitors used and values with relevant EVM schematic implementation. - 3. Supply rails connected to the processor DDRSS peripheral supply and the attached memory device IO follow the processor and attached memory device ROC. - 4. Connection of address, clock, control and data signals. For LPDDR4 memory interface, x16 is the only supported data bus width. For connecting the DDRSS to 16-bit memory device refer AM64x\AM243x DDR Board Design and Layout Guidelines. - 5. Connection of DDRSS RESETn signal directly to LPDDR4\_RESET\_N memory reset input (to hold the signal low during power-on initialization). The recommendation is to add a pulldown ( $10k\Omega$ ) for DDRSS RESETn signal and place close to the memory device reset input pin. - 6. Connection of chip select CSn0, CSn1 to the attached memory device. Follow *AM64x\AM243x DDR Board Design and Layout Guidelines* based on selected memory - 7. Memory device ODT pulled up through a resistor ( $2.2k\Omega$ used on EVM, the recommendation is to not connect DDRSS signals and follow the EVM schematics). - 8. DDR0 CAL0, DDRSS IO pad calibration resistor (240Ω, ±1%) connected across DDR0 CAL0 and VSS. - 9. ZQ0 Memory device IO calibration resistor (240Ω, ±1%) connected across ZQ and VDD LPDDR4. - 10. Data Bit or Byte Swapping. Follow AM64x\AM243x DDR Board Design and Layout Guidelines. # 7.3.2 Multi-Media Card and Secure Digital (MMCSD) The processor families support x2 (two) Multi-Media Card/Secure Digital (MMC/SD/SDIO) (8b + 4b). # 7.3.2.1 MMC0 - eMMC (Embedded Multimedia Card) Interface The processor families support x1 peripheral instances MMC0. MMC0 supports 8-bit eMMC (MMC0 interface is compliant with the JEDEC eMMC electrical standard v5.1 (JESD84-B51)) interface. eMMC interface implemented internal to the processor is a dedicated hard macro PHY. The MUX MODE, DSIS, and MUX MODE AFTER RESET columns in the *Pin Attributes (ALV Package)* table of the AM64x data sheet and *Pin Attributes (ALV, ALX Packages)* table of the AM243x data sheet is blank since the pins (interface) are implemented with a hard macro PHY (does not support pin multiplexing). For more information on eMMC memory interface, see the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Commonly Observed Errors during Custom board hardware design – eMMC MEMORY Interface [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to passive components values, tolerance, voltage rating For more information, see the MMC0 - eMMC Interface section of the processor-specific data sheet. ### 7.3.2.1.1 MMC0 Interface Used # 7.3.2.1.1.1 IO Power Supply The MMC0 IO interface of the processor is referenced to (powered by) VDDS MMC0 (1.8V) supply. The recommendation is to connect VDDS\_MMC0, VDD\_DLL\_MMC0 and IO supply rail of the attached device to the same supply source. VDD (CORE voltage) of the attached device can be powered from (by) an independent (different power supply source) supply source. # 7.3.2.1.1.2 eMMC Interface Signals Connection The recommendation is to make the following connections: - The recommendation is to add a series resistor $(0\Omega)$ for MMC0\_CLK signal (close to processor clock output pin to control reflections) - The recommendation is to connect a resistor between MMC0\_CALPAD (close to processor CALPAD pin) and VSS. Refer to the processor-specific data sheet for recommended resistor value and tolerance. ### Note No external pulls are recommended to be added (required) for MMC0 eMMC PHY since the hard macro eMMC PHY implements the required pulls internally. Pullups for DAT[7:0] and CMD are internally enabled by the eMMC hard macro PHY during and after reset. Pulldown is enabled for the DS and the clock output (CLK) is driven low after reset by the SS. There are no PADCONFIG registers associated with the MMC0 pins. The internal pulls associated with the MMC0 pins are dynamically controlled by the MMC0 host (and PHY). ### 7.3.2.1.1.3 eMMC (Attached Device) Reset The recommendation is to implement the attached device reset using a 2-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup $(10k\Omega \text{ or }47k\Omega)$ (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). In case the processor MAIN domain warm reset status output (RESETSTATz) is directly used (without ANDing logic) to reset the attached device, the recommendation is to match the IO voltage level of RESETSTATz with the attached device. A level translator is recommended to match the IO levels. A resistor divider can be used alternatively for level shifting, provided optimum value of the resistor divider is selected. If too high the rise/fall time of the eMMC reset input can be slow and introduce too much delay. Use of too low value resistors as divider causes the processor to source too much steady-state current during normal operation. # 7.3.2.1.1.4 Capacitors for the Power Supply Rails The recommendation is to verify (use recommended capacitors when recommendations are available or follow the relevant EVM implementation) bulk and decoupling capacitors have been provided for MMC0 supply rails and the attached device (core and IO supplies). The recommendation is to follow the processor-specific EVM implementation when recommendations are not available. ### 7.3.2.1.2 MMC0 Interface Not Used MMC0 interface signals do not support alternate function. When MMC0 is not used, the interface signals and the MMC0 supplies have specific connectivity requirements. For connecting the unused MMC0 interface signals and MMC0 supply rails, see the *Pin Connectivity Requirements* section of the processor-specific data sheet. ### 7.3.2.1.3 MMC0 (eMMC) Checklist ### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - 2. MMC0 interface is compliant with the JEDEC eMMC electrical standard v5.1 (JESD84-B51) and implements a dedicated hard macro PHY for eMMC interface. MMC0 has specific connection requirements. Refer pin connectivity requirements for connecting the eMMC interface signals when eMMC interface is not used. - 3. Connection of pulls for data and control signals. - 4. Series resistor provision for MMC0\_CLK and placement. - 5. Processor IO supply for IO group (VDDS\_MMC0) and the attached eMMC device IO supply power source. - Implementation of attached device reset logic to support boot mode configuration and when not used for boot. - 7. Implementation of attached device reset logic to support boot mode configuration. - 8. Implementation of attached device reset logic in case boot from the attached device is not required. - 9. Reset signal IO level compatibility between processor and attached device. - 10. Addition of required capacitors and value. - 11. Here is a quick checklist in case eMMC interface issues are observed: - Has the custom board been designed to be compliant to the PCB trace delay requirements defined in the MMC0 timing conditions table found in the processor-specific data sheet? - Which data transfer mode are being used when the issue is seen? - Has the interface been tested by reducing the operating speed and does that work? # **Schematic Review** Follow the below list for the custom schematic design: - 1. Required bulk and decoupling capacitors are provided for processor and attached device supply rails. The recommendation is to compare with the SK schematic (SK-AM62P-LP) implementation as a starting point. - 2. VDDS\_MMC0 MMC0 PHY IO supply (1.8V) and the attached eMMC device IO supply is powered from the same power source and follow the ROC. - 3. Required pulls for data, CMD, and clock (state) are enabled (internally) by the eMMC hard macro PHY and controlled by the processor software (eMMC device pullups are disabled). - 4. The recommendation is to provision for a series resistor (0Ω) on MMC0\_CLK and placed close to the processor clock output pin. The series resistor has been provisioned to control possible signal reflections, which can cause false clock transitions. - 5. In case eMMC boot mode configuration is required, 2-input ANDing logic can be used for implementing eMMC attached device reset. Processor GPIO is connected as one of the inputs to the AND gate with provision for pullup $(10k\Omega \text{ or } 47k\Omega)$ near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). - 6. Alternatively, warm reset status output RESETSTATz can be connected directly to reset the attached device. In case RESETSTATz is used, the recommendation is to match IO level between the processor reset status output and the attached device reset input. Verify IO level matching implementation (level shifter or resistor) follow the design recommendations. - 7. In case eMMC memory is not used for boot, the attached eMMC device reset input can be controlled by using processor GPIO only. The recommendation is to pulldown the reset input of the eMMC memory device. - ANDing logic additionally performs IO level translation. The recommendation is to verify the reset input IO level compatibility while optimizing the reset ANDing logic. IO level mismatch can cause supply leakage and affect board performance. - 2. The PHY implemented for the AM64x or AM243x MMC0 port supports only eMMC interface and implements internal pulls (does not require external pulls to hold the attached device in a known state until the interface is initialized). There are no PADCONFIG registers associated with the MMC0 pins. The internal pulls associated with the MMC0 pins are controlled by the MMC0 host (and PHY). - 3. The MMC0 CLK pin is driven low after reset. An external pulldown is not required. - 4. The MMC0\_DAT[7:0] pins have internal pullups enabled during reset. The MMC0\_CMD pin is driven high during reset. So, an external pullup is not required. - 5. The MMC0\_DS pin has the internal pulldown enabled during reset. - 6. In summary, pull resistors for MMC0 (eMMC) signals are enabled internally during and after reset and there is no requirement to add external pulls. - 7. The recommendation is to verify eMMC memory device reset eMMC\_RSTn is enabled (eMMC non-volatile configuration space) for the external reset logic to be functional. The GPIO reset option is used to reset the attached eMMC device without resetting entire processor if there is a case where the peripheral becomes unresponsive. Only warm reset status output can be used to reset the attached eMMC device. Software forces a warm reset when the peripheral becomes unresponsive. However, using warm reset status output resets the entire processor, rather than trying to recover the specific peripheral without resetting the entire processor. When RESETSTATz is used to reset the attached device, the recommendation is to verify the IO level of RESETSTATz matches the attached device IO levels. - 8. A level translator is recommended to match the reset IO level. A resistor divider can be used alternatively for level shifting, provided optimum value of the resistor divider is selected. If too high the rise/fall time of the eMMC reset input can be slow and introduce too much delay. If too low it causes the processor to source too much steady-state current during normal operation. - 9. Adding a capacitor at the reset input of eMMC attached device is not recommended when RESETSTATz or processor IO is connected directly. A stand-alone reset connection using RC to reset the eMMC memory device is not recommended. ### 7.3.2.1.4 Additional Information on eMMC PHY The recommendation is to refer to the notes in the *Signal Descriptions* section, *MMC, MAIN Domain* sub-section of the processor-specific data sheet. ### Note There are implementation difference in the eMMC Controller and eMMC PHY IPs used in different processor families. The recommendation is to follow the processor-specific recommendations for the eMMC interface including recommended terminations when migrating to a different processor family. The recommendation is to review the processor-specific data sheet, TRM, and following the connection recommendations for the processor and attached device. Processor-specific EVM implementation can be followed as a starting point reference. # 7.3.2.1.5 MMC0 - SD (Secure Digital) Card Interface The CD (Card Detect) and WP (Write Protect) pins are not available on MMC0 interface. MMC0 can be used to interface with fixed SDIO device (on-board). Interfacing SD card to MMC0 port is not recommended. The recommendation is to configure MMC1 port for SD card interface. # 7.3.2.2 MMC1 - SD (Secure Digital) Card Interface The processor families support x1 peripheral instances MMC1 that can be configured for SD card interface. MMC1 is recommended for implementing SD card interface since MMC1 supports SD card boot mode. MMC1 CLK, CMD, and DAT[3:0] signal functions are implemented with SDIO buffers on pins powered from (referenced to) VDDSHV5, which can be operated at 3.3V or 1.8V (dynamically switched) and MMC1 SDCD and SDWP signal functions are implemented with LVCMOS buffers on pins powered from (referenced to) VDDSHV0, which can be operated at 1.8V or 3.3V. The logic state of the MMC1\_SDCD and MMC1\_SDWP inputs to the host is not recommended to be changed when IO operating voltage for SD card changes to support UHS-I SD card. For more information, refer to the MMC1 - SD/SDIO Interface section of the processor-specific data sheet. # 7.3.2.2.1 IO Power Supply MMC1 (CMD, CLK and Data) interface IOs are referenced to (powered by) VDDSHV5 supply rail (IO supply for IO group 5). VDDSHV5 is designed to support power-up, power-down, or dynamic voltage switching independently of other power rails, allowing the operating voltage to change from 3.3V to 1.8V as the transfer speed is increased. VDDSHV5 supply is recommended to start with 3.3V and allow changing to 1.8V when software is expected (required) to change the IO supply voltage (to support UHS-I SD card). The recommendation is to use separate supply sources (discrete LDO or PMIC) that can be switched independently for VDDSHV5 supply rail when configured for SD card interface. The processor includes an integrated SDIO\_LDO to power VDDSHV5 supply when configured for SD Card interface. The output of the SD card power control power switch described in the reset section below is connects as input to the SDIO\_LDO (VDDA\_3P3\_SDIO). The output of SDIO\_LDO is 3.3V during reset and allows changing to 1.8V when software is ready to change the supply voltage. The output of the SDIO\_LDO is controlled by the V1P8 SIGNAL ENA bit and defaults to 3.3V output. Make sure the recommended capacitor is provided at the output of SDIO LDO pin (CAP VDDSHV MMC1). MMC1 SD Card Detect (CD) and Write Protect (WP) signals are referenced to (powered by) VDDSHV0 supply rail (IO supply for IO group 0). The recommendation is to connect the pullups $(10k\Omega \text{ or }47k\Omega)$ for MMC1\_SDCD, MMC1\_SDWP to the same supply rail connected to VDDSHV0 (fixed supply). #### Note When SDIO\_LDO is not used to power VDDSHV5, see the *Pin Connectivity Requirements* section of the processor-specific data sheet to terminate the VDDA\_3P3\_SDIO and CAP\_VDDSHV\_MMC1 pins. # 7.3.2.2.2 Signals Connection The recommendation is to make the following connections: - The recommendation is to add a series resistor (0Ω) for MMC1\_CLK (close to processor clock output pin to control possible signal reflections). A pulldown (10kΩ) is recommended for MMC1\_CLK near to the attached device input to hold the clock in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state) until the host configures the signal as clock. - The recommendations is to add external pullups (47kΩ) for the SD card data signals (MMC1\_DAT[3:0]) and CMD signal (MMC1\_CMD) to prevent the attached device inputs from floating until the host software drives the interface signals. The recommendation is to connect the SD card interface signals pullup to dual-voltage IO supply for IO group (MMC1 = VDDSHV5) supply rail. - The recommendation is to add external pullups (10kΩ or 47kΩ) for the MMC1\_SDCD and MMC1\_SDWP signals connected to the VDDSHV0 supply rail (close to attached device (SD card socket)). - SD Card Detect (SDCD) input to the processor connects directly to ground when the SD card is inserted. A series resistor (100Ω) to limit the current in case the IO is programmed as output unexpectedly is recommended. # See the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Commonly Observed Errors during Custom board hardware design –SD card Interface [FAQ] AM62A7 / AM62A3 / AM62A1-Q1 / AM62D-Q1: Why is MMC1 powered by two different voltage supplies, VDDSHV0 and VDDSHV5? [FAQ] AM62A7-Q1: how to connect the pin net VDDSHV4, VDDSHV5, and VDDSHV6 if SD card is not used [FAQ] AM6442: AM6442 MMC1 FAQ] AM625: MMC interface The FAQs are generic and can also be used for the AM64x and AM243x processor families. ## 7.3.2.2.3 SD Card Power Supply Switch EN Reset Logic The recommendation is to provide provision for a software-enabled (controlled) power switch (load switch) that sources the power supply (VDD) to the SD card. A fixed 3.3V supply (processor IO supply) is connected as the input to the power switch. Use of power switch allows power cycling of the SD card supply (since resetting the power switch is the only way to reset the SD card) and resetting the SD card to the default state when UHS-I SD card is used. The recommendation is to implement the SD card power switch enable and reset logic using a 3-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup $(10k\Omega \text{ or } 47k\Omega)$ (to support SD card boot) near to the ANDing logic AND gate and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other two inputs to the AND gate are the MAIN domain POR (cold reset) status output (PORz OUT) and MAIN domain warm reset status output (RESETSTATz). The external power switch sourcing the SD card power supply is recommended to default to ON (powered state) to support SD card boot. For implementation, see the processor-specific EVM or SK. # 7.3.2.2.4 External ESD Protection for the SD Card Interface Signals External ESD protection is recommended for the SD card interface signals (data, clock, and control signals). Internal ESD protection is not designed to handle the board or end equipment level ESD requirements. # 7.3.2.2.5 Capacitors for the IO Supply for IO Groups Supply Rails The recommendation is to verify (use recommended capacitors when recommendations are available or follow the relevant EVM or SK implementation) bulk and decoupling capacitors have been provided for VDDSHV0 and VDDSHV5 supply rails and attached devices. The recommendation is to follow the processor-specific EVM or SK implementation when recommendations are not available. #### Note The recommendation is to follow the processor-specific connection recommendations for data and control signals. The recommendation is to place the series resistor for the clock close to processor clock output pin to control possible signal reflections. # 7.3.2.2.6 SD Card Interface (MMC1) Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Verify the MMC port used for SD card interface. The recommendation is to use MMC1 for SD card interface. - 3. Implementation of series resistor and pulldown for MMC1\_CLK - 4. MMC1 CMD and DAT[3:0] signals interface - 5. IO supply for IO group supply connection - 6. Pull values used for the data, command and clock signals - 7. Implementation of MMC1 SDCD and SDWP signals connection - 8. Circuit implementation to support UHS-I card - 9. Supply rail connected to the SD card power switch input - 10. Implementation of SD Card Power Supply Switch EN Reset logic - 11. ESD protection provision for the SD interface signals #### **Schematic Review** Follow the below list for the custom schematic design: - 1. Required bulk and decoupling capacitors are provided for the supply rails. The recommendation is to follow the processor-specific EVM or SK implementation for bulk and decoupling capacitors when recommendations are not available. - Supply rails connected to processor IO supply for IO groups VDDSHVx (VDDSHV5 and VDDSHV0) follow the ROC. - 3. The MMC1 CLK, CMD, and DAT[3:0] signals interfaces are implemented using SDIO buffers referenced to (powered by) IO supply for IO group VDDSHV5 (SDIO buffer type IOs support dynamic voltage switching 3.3V or 1.8V to support UHS-I SD card). - 4. $47k\Omega$ pullup is recommended for data and command signals to meet the SD card specification (in case internal pullups are unexpectedly enabled the resulting pullup ( $47k\Omega$ parallel to the internal pullup) value is still within the specified range). - 5. Series resistor $(0\Omega)$ for MMC1\_CLK is placed close to processor clock output pin to control possible signal reflections (which can cause false clock transitions). A pulldown $(10K\Omega)$ is placed near to the attached device clock input. - 6. MMC1 SDCD and SDWP signals are implemented using LVCMOS buffers referenced to (powered by) IO supply for IO group VDDSHV0, which operate at fixed 1.8V or 3.3V. - 7. The recommendation is to add a series resistor $100\Omega$ on the SDCD pin since the processor IO connects directly to the ground when the SD card is inserted. - 8. Verify the internal LDO configuration and connection. - 9. To support UHS-I SD card, while the IO voltage for SD card interface can be 1.8V or 3.3V, the SD card VDD supply is a fixed 3.3V supply (3.3V\_SYS, IO supply for IO group 3.3V supply). - 10. The recommendation is to provide provision for a software-enabled (controlled) power switch (load switch) that sources the power supply (VDD) to the SD card. A fixed 3.3V supply (processor IO supply) is connected as the input to the power switch. The output of the power switch is connected toVDDA\_3P3\_SDIO (SDIO 3.3V analog supply, input to the internal SDIO LDO). - 11. The recommendation is to implement the SD card power switch enable and reset logic using a 3-input ANDing logic. Processor GPIO is connected as one of the inputs to the AND gate with provision for pullup $(10k\Omega \text{ or }47k\Omega)$ (to support SD card boot) near to the ANDing logic AND gate and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other two inputs to the AND gate is the MAIN domain POR (cold reset) status output (PORz\_OUT) and MAIN domain warm reset status output (RESETSTATz). The external power switch sourcing the SD card power supply is recommended to default to ON (powered state) to support SD card boot. # **Additional** - 1. The logic state of the MMC1\_SDCD and MMC1\_SDWP inputs to the host must not change when a UHS-I SD card changes the IO operating voltage. Maintaining a valid logic state is not possible if the signals propagate through an input buffer of a dual-voltage SDIO cell that changes voltage. The signal functions are assigned to IOs that do not change voltage dynamically. Signals only connect to switches in the SD card connector, so there is no reason for the signals to change voltage when the SD card signals change operating voltage. The MMC1\_SDCD and MMC1\_SDWP signals are required to connect to the SD card connector switches and pull high with external pull resistors connected to the VDDSHV0. The other MMC1 SD card signals with pullups are required to have pulls powered by the VDDSHV5 source that dynamically changes voltage - 2. An SD card power switch (with the power switch supply EN pin reset logic) and the host IO power supply circuit is required to support UHS-I SD cards which begins communication using 3.3V IO level and later change to 1.8V IO level when changing to one of the faster data transfer speeds. Cycling power to the SD card is the only way to cycle back into 3.3V mode since SD cards do not have a reset pin. The host IO power supply must power off and on and change voltage at the same time as the SD card. The circuits and the software driver operating the signals sourcing the circuits verifies that both devices are off, or on and operating at the same IO voltage at the same time. - 3. UHS-I implementation and internal LDO use case: There is no requirement for VDDA\_3P3\_SDIO power rail to ramp along with the other 3.3V power rails. There is no issue with VDDA\_3P3\_SDIO being off until after reset is released. This is updated in the next revision of the AM64x data sheet. The SDIO\_LDO only controls the operating voltage of the AM64x VDDSHV5 IOs it does not control the operating voltage of the SD card. The SD card features a SDIO\_LDO equivalent circuit that changes its IO operating voltage from 3.3V to 1.8V via a command, but the only way to change the SD card IO operating voltage back to 3.3V is to cycle power (reset). The AND gate and load switch applies power to the AM64x SDIO\_LDO and the SD card (after reset) and the ROM code provides enough delay to verify the SD card is ready. - 4. To optimize the ANDing logic, use a dual input AND gate with RESETSTATz and the processor IO as inputs. - 5. Add a $100\Omega$ series resistor to the SDCD pin since processor IO connects directly to the ground when the SD card is inserted. ## 7.3.2.3 Additional Information The recommendation is to refer to the notes in the *Signal Descriptions, MMC, MAIN Domain* section of the processor-specific data sheet. # 7.3.3 Octal Serial Peripheral Interface (OSPI) or Quad Serial Peripheral Interface (QSPI) #### Note Refer the linked section for implementing series resistors and parallel pulls: *Processor-Specific EVM or SK Versus Data Sheet*. The processor families support x1 Octal Serial Peripheral Interface (OSPI0) instance that can be configured for OSPI0 or QSPI0 interface. OSPI0 is a Serial Peripheral Interface (SPI) module which allows single, dual, quad or octal read and write access to external flash devices. The OSPI0 instance supports OSPI/QSPI interface with DDR/SDR support. OSPI0 supports Serial NAND and Serial NOR flash memory devices. The OSPI0 peripheral has a memory mapped register interface, which provides a direct memory interface for accessing data from external flash devices, simplifying software requirements. The OSPI0 peripheral is used to transfer data, either in a memory mapped direct mode (for example a processor wishing to execute code directly from external flash memory), or in an indirect mode where the module is set-up to silently perform some requested operation, signaling the completion via interrupts or status registers. For indirect operations, data is transferred between system memory and external flash memory via an internal SRAM which is loaded for writes and unloaded for reads by a device controller at low latency system speeds. Interrupts or status registers are used to identify the specific times at which this SRAM to be accessed using user programmable configuration registers. For more information, see the OSPI/QSPI/SPI Board Design and Layout Guidelines section of the processor-specific data sheet. For more information on OSPI or QSPI memory interface, see the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Commonly Observed Errors during Custom board hardware design – OSPI/QSPI MEMORY Interface # [FAQ] OSPI FAQ for Sitara/Jacinto devices The FAQ is generic and can also be used for AM64x and AM243x processor families. # 7.3.3.1 IO Power Supply The processor IOs used for the OSPI0 (OSPI or QSPI) interface are referenced to (powered by) VDDSHV4 supply rail (IO supply for IO group 4). The recommendation is to connect VDDSHV4 and the IO supply rail of the attached device to the same supply source. VDD (CORE voltage) of the attached device can be powered from (by) an independent (different power supply source) supply source. # 7.3.3.2 Signals Connection The recommendation is to make the following connections: - The recommendation is to connect a series resistor (0Ω) for OSPI0\_CLK (close to processor clock output pin to control possible signal reflections) and external pulldown (10kΩ) for OSPI0\_CLK (close to attached device clock input pin) to hold the attached device in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state). - The recommendation is to provide provision for a series resistor (0Ω) for OSPI0\_LBCLKO (close to processor clock output pin to be able to connect or disconnect the LBCLKO). - The recommendation is to add provision for external pullup (10kΩ) for CS signal close to attached device input. - The recommendation is to add provision for external pullup (10kΩ) for INT# output near to the processor IO input configured as interrupt input. - The recommendation is to provide provision for external pullups (10kΩ or 47kΩ) for the data lines (DAT0:7) connected to the attached device inputs (signals) to prevent the attached device inputs from floating until driven by the host. The recommendation is to connect the pullup resistors to the same power supply that is used to source the VDDSHV4 supply rail. #### 7.3.3.3 OSPI/QSPI Device Reset The recommendation is to implement the attached device (OSPI/QSPI memory) reset using a 2-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). In case the processor MAIN domain warm reset status output (RESETSTATz) is directly used (without ANDing logic) to reset the attached device, the recommendation is to match the IO voltage level of RESETSTATz with the attached device. A level translator is recommended to match the IO level. A resistor divider can be used alternatively for level shifting, provided optimum value of the resistor divider is selected. If too high the rise/fall time of the OSPI/QSPI reset input can be slow and introduce too much delay. Use of too low value resistors as divider causes the processor to source too much steady-state current during normal operation. The recommendation is to choose memory device that supports external reset input pin in addition to the data, clock, and chip select inputs. # 7.3.3.4 Loopback Clock Refer OSPI/QSPI/SPI Board Design and Layout Guidelines section of the processor-specific data sheet. The section provides the PCB routing guidelines that is recommended to be followed when connecting OSPI, QSPI, or SPI memory devices. The recommendation is to verify the loopback clock configuration. Different clock loopback configurations can be implemented using OSPI0\_LBCLKO (OSPI0 Loopback Clock Output) and OSPI0\_DQS (OSPI0 Data Strobe or Loopback Clock Input) signals. Refer the below diagrams in the OSPI/QSPI/SPI Board Design and Layout Guidelines section of processor-specific data sheet for information related to supported loopback configurations: - OSPI Connectivity Schematic for No Loopback, Internal PHY Loopback, and Internal Pad Loopback - OSPI Connectivity Schematic for External Board Loopback - · OSPI Connectivity Schematic for DQS # External Board Level Loopback Processor DQS (or Loopback Clock input) is used along with the DS data strobe output of the attached memory device The recommendation is to connect the DS (in case DS (Read Data Strobe) pin is available on the attached device) pin of the attached device to the OSPI0\_DQS pin of the processor. The recommendation is to leave the OSPI0\_LBCLKO pin unconnected when not used. The recommendation is to configure the external loopback in case DS pin is not available on the attached device (Example: QSPI). The recommendation is to connect the OSPI0\_LBCLKO output pin of the processor to the OSPI0\_DQS input pin of the processor (take note of the length matching requirements). When External Loopback is not used, the recommendation is to leave the OSPI0\_LBCLKO and OSPI0\_DQS pins unconnected. # Note D0 and D1 pins of the processor OSPI0 interface is recommended to be connected to D0 and D1 pins of the OSPI/QSPI memory device to support legacy x1 commands. Swapping of the data bits is not allowed. #### 7.3.3.5 Interface to Multiple (Attached) Devices Connecting OSPI0 peripheral (memory interface) to multiple memory devices is currently not supported. The recommendation is to connect the OSPI0 interface (processor) to x1 memory device. When OSPI0 is interfaced to multiple memory devices, the interface creates a split data bus which can degrade signal integrity at higher speeds. For accessing memory device using OSPI0 at higher speeds, a point-to-point connection of the OSPI0 interface signals is recommended. # 7.3.3.6 Capacitors for the Power Supply Rails The recommendation is to verify (use recommended capacitors when recommendations are available or follow the relevant EVM or SK implementation) bulk and decoupling capacitors have been provided for VDDSHV4 supply rail and the attached device (CORE and IO supplies). The recommendation is to follow the processor-specific EVM or SK implementation when recommendations are not available. # 7.3.3.7 OSPI0 or QSPI0 Peripheral Interface Implementation Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Required memory interface configuration and recommended connections. - 3. IO level compatibility between processor and attached device. Connection of attached device IO supply and the IO supply for IO group referenced to (powered by) the OSPI0 interface signals. - 4. Provision for series resistor and pulldown for OSPI0\_CLK. - 5. Provision for pullups for data and control signals. - 6. IO level compatibility between processor and attached device. - 7. Implementation of reset logic and connection of attached device reset input. - 8. Clock loop back configuration based on the memory device and interface selected (OSPI/QSPI). - 9. Connection of DQS input from memory (QSPI) or LBCLKO from processor (QSPI). #### **Schematic Review** Follow the below list for the custom schematic design: - 1. The recommendation is to compare the OSPI0 or QSPI0 memory interface with EVM or SK schematic implementation for provisioning of parallel pulls, series resistors, and the resistor values. - 2. The recommendation is to compare implementation of attached device reset logic with the EVM or SK schematic implementation. - 3. Series resistor $(0\Omega)$ provision for OSPI0\_CLK (close to processor clock output pin to control possible signal reflections) and external pulldown $(10k\Omega)$ for OSPI0\_CLK (close to attached device clock input pin) to hold the attached device in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state). - 4. Provision for pullups $(10k\Omega \text{ or } 47k\Omega)$ are provided for data and control signals that can float (to prevent the attached device inputs from floating until driven by the host). The recommendation is to verify the supply source connected to the pullups. - 5. Connecting the OSPI0 interface to multiple attached devices (more than x1 attached device) is not recommended or allowed. - 6. IO level compatibility between processor and attached device. The attached device IO supply and the IO supply for IO group VDDSHV4 referenced to (powered by) the OSPI0 interface signals are connected to the same supply source. - 7. Supply rail connected to the IO supply for IO group VDDSHV4 referenced to (powered by) OSPI0 peripheral and attached device IO supply follows the ROC. - 8. Implementation of external loopback (based on the use case). - 9. Connection of DQS from OSPI memory device and pulldown added for DQS input near to processor. - 10. Connection of OSPI0 LBCLKO for QSPI memory device through $0\Omega$ . - 11. Pulling up the reset input to a high state during reset or supply ramp (is not recommended). - 12. Implementation of reset logic when used for boot. The recommendation is to implement the attached device (OSPI/QSPI memory) reset using a 2-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). - 13. When OSPI0 interface is not used for boot, the reset logic can be implemented using a processor IO. A pulldown is recommended near to the reset input. # **Additional** - 1. The recommendation is to verify that the OSPI/QSPI/SPI Board Design and Layout Guidelines section of the processor-specific data sheet is followed. - 2. In case OSPI/QSPI boot mode is implemented, the recommendation is to verify the silicon errata, selected memory meets the boot criteria described in the processor-specific TRM (or verify with TI, recommend using E2E). # 7.3.4 General-Purpose Memory Controller (GPMC) The processor families (ALV package) support x1 General-Purpose Memory Controller (GPMC) interface. GPMC interface supports interfacing to different types of memories and memory interface configurations. Refer to the *Memory Interfaces* chapter, *General-Purpose Memory Controller (GPMC)* section of the processor-specific TRM for supported, GPMC features, various access types and wide range of external devices GPMC interface can communicate with. For the supported signals refer *GPMC I/O Signals* section of the processor-specific TRM, *Signal Descriptions*, *GPMC MAIN Domain GPMC0 Signal Descriptions* section of the processor-specific data sheet. # 7.3.4.1 IO Power Supply The processor IOs used for GPMC interface are referenced to (powered by) VDDSHV3 supply rail (IO supply for IO group 3). The recommendation is to connect VDDSHV3 and the IO supply rail of the attached device to the same supply source. VDD (CORE voltage) of the attached device can be powered from (by) an independent (different power supply source) supply source. #### 7.3.4.2 GPMC Interface The recommendation is to verify the memory interface configuration used and number of attached devices connected to the GPMC interface. The recommendation is to connect the GPMC interface to x1 (single) device when configured in synchronous mode. Using multiple attached devices (CSn) requires splitting the GPMC clock (and other interface signals) on-board, which can cause signal integrity concerns affecting performance. A detailed timing analysis is recommended when interfacing multiple devices in asynchronous mode. When interfacing multiple devices in asynchronous mode, the control signals are required to be routed to multiple devices. The split routing and loading (trace length and number of devices) custom board performance. ## 7.3.4.3 Signals Connection The recommendation is to connect a series resistor $(0\Omega)$ for GPMC0\_CLK (close to processor clock output pin to control possible signal reflections) and external pulldown $(10k\Omega)$ for GPMC0\_CLK (close to attached device clock input pin) to hold the attached device in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state). The recommendation is to provision for external pullups ( $10k\Omega$ ) on GPMC0\_CSn0-3 (depending on the configuration) to prevent the attached device inputs from floating until driven by the host. The recommendation is to provision for external pulls ( $10k\Omega$ ) for the GPMC address and data interface signals to prevent the attached device inputs from floating until driven by the host. # 7.3.4.3.1 GPMC NAND Active high ready and active low busy (R/B#) output from the NAND flash are open-drain output type signals and are connected to the GPMC0\_WAIT0 and GPMC0\_WAIT1 signals (depending on the configuration). The recommendation is to add pullup (commonly used value $10k\Omega$ ) close to the attached device. # 7.3.4.4 Memory (Attached Device) Reset When using NAND flash or NOR flash using GPMC interface, availability of reset input depends on the selected memory device. In case the reset pin is supported, the recommendation is to review the required reset configuration and connect the relevant external reset input signal to the memory reset input pin including implementing 2-input ANDing logic. Adding a pullup on the reset pin enables the memory during supply ramp and this is not recommended. # 7.3.4.5 Capacitors for the Power Supply Rails The recommendation is to verify (use recommended capacitors when recommendations are available or follow the relevant EVM or SK implementation) bulk and decoupling capacitors have been provided for VDDSHV3 supply rail and the attached device (CORE and IO supplies). The recommendation is to follow the processor-specific EVM or SK implementation when recommendations are not available. #### 7.3.4.6 GPMC Interface Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. GPMC interface configuration and recommended connections. - 3. Connection of series resistor and pulldown for GPMC0 clock. - 4. IO level compatibility between processor and attached device. - 5. Connection of required pulls for IOs. - 6. Supported address and data range. - 7. Connection of open-drain output type signal active high ready and active low busy (R/B#) outputs from the NAND flash. - 8. Boot mode inputs configured for alternate function (GPMC interface). - 9. GPMC interface timing required versus calculated and effect of layout on the timing. Timing and IO load calculation performed when connecting to multiple devices in Async mode. ## **Schematic Review** Follow the below list for the custom schematic design: - GPMC interface configuration and recommended connections. Connection of GPMC memory NAND/ NOR, address and data signals - multiplexed or non-multiplexed, synchronous or asynchronous, data bit width as per the processor-specific TRM. - 2. Supported address and data range (IOs pinned out for the processor as mentioned in the processor-specific data sheet). - 3. IO level compatibility between processor and attached device. The attached device IO supply and IO supply for IO group VDDSHV3 referenced to (powered by) the GPMC interface signals are connected to the same supply source. - 4. The recommended pulls $(47k\Omega)$ are provided for the interface signals that can float (to prevent the attached device inputs from floating until driven by the host). - 5. The recommendation is to provision for external pullups on GPMC0\_CSn0-3 (depending on the configuration) to prevent the attached device inputs from floating until driven by the host. - 6. Series resistor $(0\Omega)$ provision for GPMC0\_CLK (close to processor clock output pin to control possible signal reflections) and external pulldown $(10k\Omega)$ for GPMC0\_CLK (close to attached device clock input pin) to hold the attached device in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state). - 7. Supply rails connected to the IO supply for IO group VDDSHV3 referenced to (powered by) GPMC0 peripheral and attached device IO supply are sourced from the same source and follow the ROC. - 8. Open-drain output type signal active high ready and active low busy (R/B#) outputs from the NAND flash are connected to the GPMC0\_WAIT0 and GPMC0\_WAIT1 signals (depending on the configuration). The recommendation is to provide the pullup (commonly used value 10kΩ) close to the attached device. - 9. Boot mode inputs configured for alternate function (GPMC interface) through a $0\Omega$ to be able to isolate to check boot mode functionality. - 10. Implementation of reset logic when used for boot. The recommendation is to implement the attached device (memory) reset using a 2-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). # 7.4 External Communication Interface (Ethernet (CPSW3G0 and PRU\_ICSSG), USB2.0, USB3.0 (SERDES0), PCIe (SERDES0), UART and MCAN) # **Note** Refer the linked section for implementing series resistors and parallel pulls: *Processor-Specific EVM or SK Versus Data Sheet*. #### 7.4.1 Ethernet Interface The processor families support up to x5 (five) concurrent external Ethernet ports. Pinmuxing overlaps for one of the CPSW3G0 and PRU1 ICSSG instances. For more information, refer the application note Five-Ethernet-Port Enablement on AM64x and AM243x. The processor families provide three MDIO interfaces and the recommendation is to connect CPSW3G0 MDIO to CPSW3G0 Ethernet ports, PRG0 MDIO port to ICSSG0 Ethernet ports, and the PRG1 MDIO port to ICSSG1 Ethernet ports. Before using the Ethernet ports and configuring the MDIO interface (for boot and normal operation), refer to advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS)* in the *AM64x/AM243x Processor Silicon Revision 1.0, 2.0*. For more information on the Ethernet interface, see the following FAQs: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design - Ethernet [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to RGMII interface and RGMII TI EPHY [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to RMII interface and RMII TI EPHY [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP: Ethernet PHY RGMII synchronous clock The FAQ is generic and can also be used for AM64x and AM243x processor families. ## 7.4.1.1 IO Power Supply Table 7-1 shows that the IO of the processor supporting media independent interfaces are referenced to (powered by) the dual-voltage IO supply for IO group rails. Table 7-1. IO Power Supply Rail Mapping for Interface Instances | Peripheral Instance | Media Independent Interface Type | Interface Instance | Dual-Voltage IO Supply for IO<br>Group | |---------------------|----------------------------------|--------------------|----------------------------------------| | CPSW3G0 | RGMII | RGMII1 | VDDSHV1 and VDDSHV2 | | | | RGMII2 | VDDSHV2 | | | RMII | RMII1 with IOSET1 | VDDSHV2 | | | | RMII1 with IOSET2 | VDDSHV1 | | | | RMII2 | VDDSHV1 | | PRU_ICSSG0 | RGMII | RGMII1 | VDDSHV1 | | | | RGMII2 | VDDSHV1 | | | MII | MII1 | VDDSHV1 | | | | MII2 | VDDSHV1 | | PRU_ICSSG1 | RGMII | RGMII1 | VDDSHV2 | | | | RGMII2 | VDDSHV2 | | | MII | MII1 | VDDSHV2 | | | | MII2 | VDDSHV2 | The recommendation is to connect the same supply rail to VDDSHV1 and VDDSHV2 supplies and IO supply rail of the attached device. VDD (CORE voltage) of the attached device (EPHYs) can be powered from (by) an independent (different power supply source) supply source. # 7.4.1.2 Media Independent Interface (MAC side) # 7.4.1.2.1 Common Platform Ethernet Switch 3-Port Gigabit (CPSW3G0) For pin mapping information related to RGMII interface, refer *Signal Descriptions, CPSW3G, MAIN Domain, RGMII1 Signal Descriptions and RGMII2 Signal Descriptions* sections of the processor-specific data sheet. For pin mapping information related to RMII interface, refer *Signal Descriptions*, *CPSW3G*, *MAIN Domain*, *RMII1* and *RMII2 Signal Descriptions* section of the processor-specific data sheet. #### Note CPSW3G0 MDIO0, CPSW3G0 RMII1, CPSW3G0 RMII2, and CPSW3G0 RGMII1 have one or more signals which can be multiplexed to more than one pin. Timing requirements and switching characteristics defined are only valid for specific pin combinations known as IOSETs. Valid pin combinations or IOSETs for these interfaces can be found in the tables of the *CPSW3G IOSETs* section of processor-specific data sheet. Based on the interface required, for information on valid IOSETs, valid pin combinations of each CPSW3G0 MDIO0 IOSET, CPSW3G0 RMII1 and RMII2 IOSET, and CPSW3G0 RGMII1 IOSET, see the *Timing and Switching Characteristics, Peripherals, CPSW3G IOSETs* section of the processor-specific data sheet. RMII\_REF\_CLK is common to both RMII1 and RMII2. For proper operation, all pin multiplexed signal assignments must use the same IOSET. Both RMII ports share a single RMII\_REF\_CLK. RMII\_REF\_CLK clock can be the input to PRG1\_PRU0\_GPO10 pin for IOSET1 or the input to PRG1\_PRU0\_GPO10 pin for IOSET2. All RMII signals must be configured to pins associated with IOSET1 or IOSET2. Splitting the clock assignment between IOSETs is not allowed (connecting clock to one of the IOSET and interface signals to the other IOSET). The clock path for each IOSET is timing closed relative to the signals associated with the respective IOSET. The delay difference between the two clock paths are not relative. # 7.4.1.2.2 Programmable Real-Time Unit and Industrial Communication Subsystem - Gigabit (PRU\_ICSSG) The processor families support x2 (two) instances of PRU\_ICSSG subsystems and each PRU\_ICSSG supports x2 Ethernet ports (MII (10/100) or RGMII (10/100/1000)). See the processor-specific TRM for information on support for SGMII mode. PRU\_ICSSG supports industrial protocols and the supported protocols depends on processor selection. For pin mapping information related to RGMII interface, refer *Signal Descriptions*, *PRU\_ICSSG*, *MAIN Domain* section of the processor-specific data sheet. For selecting the processor with PRU\_ICSSG functionality, see the following FAQ: [FAQ] AM6442: What PRU ICSSG functionality is on each AM64x device? For pin mapping information related to MII interface (alternate function), use *SysConfig-PinMux* tool or processor-specific TRM. Pin mapping information for the processor pins provided in the processor-specific data sheet for the available primary functions. In case configurable alternate functions are available for any of these pins, the relevant information can be derived using the *SysConfig-PinMux* tool or by referring to the processor-specific TRM. For more information, see the *Programmable Real-Time Unit and Industrial Communication Subsystem - Gigabit (PRU ICSSG)* section in the *Processors and Accelerators* chapter of the processor-specific TRM. #### 7.4.1.2.3 Additional Information PRU\_ICSSG pins can be multiplexed at the processor level using the PADCONFIGx registers and also at the PRU\_ICSSG IP level. Take care of the schematic connections for the required interface, in particular review the differences between the RGMII connections and the MII connections for the transmit pins including the clock. Some industrial protocols require the use of 10/100Mbit EPHY using the MII interface. Verify with the EPHY manufacturer (as required) to determine if the MII interface required by the industrial protocol is supported. #### Note The PRU\_ICSSG contains a second layer of multiplexing to enable additional functionality on the PRU GPO and GPI signals. Internal wrapper multiplexing is described in the *PRU\_ICSSG* chapter in the processor-specific TRM. # 7.4.1.3 Usage of SysConfig-PinMux Tool To configure the required Ethernet interfaces, the recommendation is to use the SysConfig-PinMux tool. SysConfig-PinMux tool provides details of possible IO configurations and IO conflicts. ## 7.4.1.4 MAC (Data, Control and Clock) Interface Signals Connection Provisioning for series resistors is recommended for the Ethernet MAC interface signals (For TDx signals the recommendation is to place near to the processor MAC interface pins). The recommendation is to use the smallest possible package (0402 or smaller) and place series resistors close to source. To start with place series resistor (0 $\Omega$ ) for the TDx signals near to the processor pins. For the RDx signals internal impedance control option provided by EPHYs can be used. The recommendation is to provide provision for external series resistors (0 $\Omega$ ) on the RDx signals in case space is not a constraint. The interrupt output of the EPHYs can be connected to the processor EXTINTn (interrupt) pin. The recommendation is to connect a pullup for the EXTINTn close to processor. #### **7.4.1.5 EPHY Reset** A 3-input ANDing logic can be used to implement the attached device (EPHY) reset. Processor GPIO (used to locally reset the EPHY) is connected as one of the input to the ANDing logic AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other two inputs to the AND gate are the MAIN domain POR (cold reset) status output (PORz\_OUT) and MAIN domain warm reset status output (RESETSTATz). In case a dual input ANDing logic is considered PORz\_OUT (pin strapping on power-up) or RESETSTATz can be connected as one of the input with the processor GPIO input connected as the other (second) input. When more than one (x2) EPHYs are used, the recommendation is to provide provision to reset the EPHYs individually. A pullup or pulldown ( $10k\Omega$ ) at the output of the ANDing logic can be used based on the EPHY reset input polarity. The EPHY is required to be held in reset for a specified minimum time after the clock is valid. In case the processor MAIN domain warm reset status output (RESETSTATz) is directly used to reset the EPHY (attached device), the recommendation is to match the IO voltage level of RESETSTATz with the attached device. A level translator is recommended to match the IO level. A resistor divider can be used alternatively for level shifting, provided optimum value of the resistor divider is selected. If too high the rise/fall time of the EPHY reset input can be slow and introduce too much delay. Use of too low value resistors as divider causes the processor to source too much steady-state current during normal operation. #### 7.4.1.6 Ethernet PHY (and MAC) Operation and Media Independent Interface (MII) Clock Verify the clock input option used for Ethernet PHY and MAC based on the interface. #### 7.4.1.6.1 Crystal Used as Clock Source for Processor and EPHYs In case a crystal is used as the clock source for the EPHYs, the recommendation is to match crystal (clock) specifications with the processor clock specifications. #### 7.4.1.6.2 External Oscillator Used as Clock Source An external (LVCMOS) oscillator can be used as the clock source for the processor (and the EPHYs). A x1 (single) oscillator or multiple oscillators (separate oscillator for each of the EPHYs and processor) can be used. When using x1 (single) oscillator, the recommendation is to buffer the oscillator clock output (use individual buffer for each attached device clock input) before connecting to the processor and EPHYs. A single channel (with single input and single output) buffers, or single input with dual or multiple output buffer can be used to connect the clock output of the oscillator to the processor and EPHYs. For a specific use case (requirement for some of the industrial applications using a Time Sensitive Networking (TSN)), single input and two or more output (based on number of EPHYs used) buffer is recommended for the processor and the EPHYs. The recommendation is to verify that the XO of the EPHY is connected according to the recommended guidelines. # 7.4.1.6.3 Processor Clock Output (CLKOUT0) For optimizing the custom board design, the processor clock output (CLKOUT0) can be used as clock source (input) to the EPHYs. CLKOUT0 is buffered internally and is intended to be connected in a point-to-point clock topology. Buffering of the CKLOUT0 (individually) is recommended before connecting to the clock input of the attached devices (EPHYs). A series resistor ( $0\Omega$ , adjust after testing) is recommended at the source end of the CLKOUT0 to control possible signal reflections. EPHY using RGMII interface requires a 25MHz clock input that is not synchronous to any other signals. 25MHz clock does not have any timing requirements, but is important the EPHYs does not receive any non-monotonic transitions on the clock input. When EPHY is configured for RMII interface, clocking option depends on the EPHY configuration. When EPHY is configured as a controller, many of the RMII EPHYs use a 25MHz input clock that is not synchronous to any other signals, the 25MHz clock signal does not have any timing requirements, but is important to make sure the EPHY does not receive any non-monotonic transitions on the clock input. The RMII EPHY provides the 50MHz clock output to the MAC. For RMII use case, the 50MHz data transfer clock is delayed (hardware delay) to the MAC relative to the EPHY. The delay shifts clock to data timing relationship which can erode the timing margin. Eroded timing margin can be a concern for some designs if the delay is large. When EPHY is configured as a device, the MAC and the EPHY uses a 50MHz common clock that is synchronous to both transmit and receive data. The 50MHz clock is defined in the RMII specification as a common data transfer clock signal that is used by both the MAC and the EPHY, where transitions are expected to arrive simultaneously at the MAC and EPHY device pins. The common clock provides better timing margin for both transmit and receive data transfers. Important requirement is that the MAC and EPHY do not receive any non-monotonic transitions on the clock inputs. To control the clock signal integrity, the recommendation is to route the common clock signal through a single input, two-output phase aligned buffer. The recommendation is to use equal length signal traces that are half the length of the data signals for connecting the clock buffer outputs, where one clock output connects to the MAC and the other connects to the EPHY. For RMII interface, the recommended configuration *RMII Interface Typical Application (External Clock Source)* is explained in the processor-specific TRM. When the *RMII Interface Typical Application (Internal Clock Source)* configuration is used, the recommendation is to validate performance on a board level. The recommendation is to provision for connecting an external clock for initial performance testing and comparison with internal clock. The Ethernet performance (RGMII) is validated on the processor and the EPHY (used on the EVM or SK board) with 25MHz clock frequency. The CLKOUT0 can be used to source a 25MHz or a 50MHz clock to processor (MAC) and EPHY. The CLKOUT0 output is available after the software configures the clock output. The CLKOUT0 configuration is not recommended when support for Ethernet boot is required. CLKOUT0 connected as EPHY clock input is likely to glitch after the configuration is changed. The EPHYs are required to be held in reset for a specified minimum reset hold time after the respective clocks are valid. Processor clock outputs performance is not defined in the processor-specific data sheet since the clock performance can be influenced by a number of variables unique to each custom board design. The recommendation for custom board designer is to validate timing of all peripherals by using the actual PCB delays, minimum or maximum output delay characteristics, and minimum setup and hold requirements of each device to confirm there is enough timing margin. # 7.4.1.7 Ethernet PHY Pin Strapping Some of the TI EPHYs configure the outputs as inputs during reset and latch the EPHY configuration (pin strapping done through resistors) when the EPHY reset is released. Applying appropriate pullup or pulldown (as per EPHY recommendations) on strap inputs (IOs) is recommended (strap inputs also connects to processor IOs). TI EPHY used on the processor-specific EVM or SK use a combination of pullup and pulldown allowing multiple configuration modes to be configured with each pin. During processor reset, the IO buffers and internal pullup or pulldown are disabled, and minimizes any concern of a mid-supply voltage being applied to the processor input buffer by the EPHY. The EPHY is required to be configured to normal state from reset state to drive a valid logic state before enabling any of the associated processor input buffers. ## 7.4.1.8 External Interrupt (EXTINTn) EXTINTn is an open-drain output type fail-safe IO buffer. The recommendation is to connect external pullup $(10k\Omega \text{ or }47k\Omega)$ when a PCB trace is connected and an external input is not being actively driven. Open-drain output type IO buffer has slew rate requirements specified when pulled up to 3.3V. An RC (delay) is recommended to limit the input slew rate. The capacitor is recommended to be placed near to the processor pin. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP / AM62L / AM62A7 / AM62A3 / AM62A1-Q1 / AM62D-Q1 / AM62P / AM62P-Q1 Custom board hardware design – EXTINTn pin pullup connection The FAQ is generic and can also be used for AM64x and AM243x processor families. # 7.4.1.8.1 External Interrupt (EXTINTn) Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Electrical characteristics (fail-safe and slew rate requirements when pulled to 3.3V). - 3. Connection of pullup for EXTINTn IO. - 4. Connection of pullup for EXTINTn IO when pulled to 3.3V. #### **Schematic Review** Follow the below list for the custom schematic design: - 1. Pullup value used. The recommendation is to compare with the EVM or SK schematic implementation as a starting point. - 2. Pullup referenced to (powered by) the processor VDDSHV0 (pullup connected to correct IO voltage level). - 3. EXTINTn is an open-drain output type fail-safe IO buffer. An external pullup is recommended when a trace or external input is connected. - 4. Open-drain output type IO buffer, EXTINTn has slew rate requirements specified when pulled to 3.3V supply. The recommendation is to add an RC at the input to limit the input slew rate. Refer TMDS64EVM. - 5. RC value used for slew rate control. Refer TMDS64EVM. The recommendation is to connect capacitor near to the processor pin. #### 7.4.1.9 MAC (Media Access Controller) to MAC Interface When implementing EPHY-less (MAC-to-MAC) connection between x2 processors, RGMII interface is recommended (check with TI if the MAC-to-MAC interface is officially supported on the selected processor family) since the clocks are source synchronous. When MAC-to-MAC interface between x2 processors is implemented, the recommendation is to verify fail-safe operation, matching of clock specifications, and IO level compatibility. # 7.4.1.10 MDIO (Management Data Input/Output) Interface If CPSW3G0, PRU ICSSG0 and PRU ICSSG1 are used in the design, see the MDIO interface configuration. # Table 7-2. CPSW3G0 MDIO | IOSET | Signal Name | Ball Name | Dual-Voltage IO Supply for IO<br>Group | |--------|-------------|-----------------|----------------------------------------| | IOSET1 | MDIO0_MDIO | PRG0_PRU1_GPO18 | VDDSHV1 | | | MDIO0_MDC | PRG0_PRU1_GPO19 | VDDSHV1 | | IOSET2 | MDIO0_MDIO | PRG1_MDIO0_MDIO | VDDSHV2 | | | MDIO0_MDC | PRG1_MDIO0_MDC | VDDSHV2 | # Table 7-3. PRU ICSSG INSTANCE MDIO | Peripheral Instance | Ball Name/Signal Name | Dual-Voltage IO Supply for IO Group | |---------------------|-----------------------|-------------------------------------| | PRU_ICSSG0 | PRG0_MDIO0_MDIO | VDDSHV1 | | | PRG0_MDIO0_MDC | VDDSHV1 | | PRU_ICSSG1 | PRG1_MDIO0_MDIO | VDDSHV2 | | | PRG1_MDIO0_MDC | VDDSHV2 | Using the same (single) MDIO to interface to Ethernet PHYs connected on both CPSW3G and PRU\_ICSSG is NOT currently recommended or supported. CPSW3G0, PRU-ICSSG0 and PRU-ICSSG1 instances include dedicated MDIO interface that can be interfaced to the EPHYs. The recommendation is to connect an external pullup ( $2.2k\Omega$ (Follow EPHY recommendations), close to the EPHY) for the MDIO0\_MDIO (MDIO data) signal. For the MDIO\_MDC, the recommendation is to verify if the EPHY supports internal pull (pulldown). Before configuring the MDIO interface, see the advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS*) of the processor-specific silicon errata. # 7.4.1.10.1 MDIO Interface Mode Before using the MDIO interface, see the advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU ICSS*) of the processor-specific silicon errata. If the selected processor and the silicon revision being used is affected by the silicon errata, there is a work around implemented by the driver. The driver reads the device JTAG ID and configures the MDIO to use manual (bit bang) mode. Refer section *Peripherals, High-speed Serial Interfaces, Gigabit Ethernet Switch (CPSW3G), CPSW0 Functional Description, MDIO Interrupts* for information related to MDIO modes and *Introduction, Device Identification* for JTAG ID of the processor-specific TRM #### 7.4.1.11 Ethernet MDI (Medium Dependent Interface) Including Magnetics In case the EPHY and MDI (copper or fiber) interface including the magnetics and the RJ45 connector are implemented on the processor board, the recommendation is to follow the EVM or SK implementation for MDI interface connections, recommended magnetics (recommending using the magnetic used on the EVM or SK or similar) and connection of RJ45 connector shield to circuit ground. Provision for external ESD protection is recommended. ## 7.4.1.12 Capacitors for the Power Supply Rails The recommendation is to verify (use recommended capacitors when recommendations are available or follow the relevant EVM or SK implementation) bulk and decoupling capacitors have been provided for VDDSHV1 and VDDSHV2 supply rails and the attached device (CORE, ANALOG and IO supplies). The recommendation is to follow the processor-specific EVM or SK implementation when recommendations are not available. #### 7.4.1.13 Ethernet Interface Checklist #### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - MAC interface configuration for CPSW3G0 and PRU-ICSSG0, PRU-ICSSG1 - 3. Series resistors on the TDx signals and EPHY RDx signals - 4. IO level compatibility between processor MAC interface signals and EPHY (attached device). - 5. MAC-to-MAC interface connections - 6. Matching of processor and EPHY clock specifications. - 7. Clocking of EPHY and processor MAC for RMII interface. - 8. MDIO interface and EPHY address configuration. - 9. Implementation of EPHY reset logic. - 10. Implementation of x2 EPHYs reset logic. - 11. Ethernet interface IOSET combination - 12. Pullup on the MDIO interface MDC (clock signal) can be optional (EPHY can have internal pulldown; the recommendation is to verify the availability of pull in the EPHY data sheet). #### **Schematic Review** Follow the below list for the custom schematic design: - 1. The recommendation is to compare the bulk and decoupling capacitors used for process and the EPHy supply rails with EVM or SK schematic implementation (when TI EPHY is used). - 2. Supply rails connected follow the ROC - 3. CPSW3G0 supports RGMII and RMII configuration. PRU-ICSSG, PRU-ICSSG1 supports RGMII and MII - 4. Provision for series resistor for the processor MAC transmit signals TDx close to the processor MAC TDx output pins have been provided and initial value $(0\Omega)$ is used. Optional $0\Omega$ series resistors close to the attached device for the RDx signals can be implemented. - 5. IO level compatibility between processor MAC and EPHY (attached device). The attached device IO supply and the IO supply for IO group VDDSHV1 or VDDSHV2 referenced by the interface signals are recommended to be connected to the same supply source. - Compare the bulk and decoupling capacitors used for all the EPHY supply rails with EVM or SK schematics when TI EPHY is used - 7. When MAC-to-MAC interface is used, the recommendation is to verify IO level compatibility, fail-safe operation (when x2 processor MACs are referenced to (powered by) different power sources) and matching of clock specifications. - 8. A crystal with internal oscillator or an external oscillator for each EPHy or a common external oscillator with buffers (outputs are use case dependent) can be used. - 9. The recommendation is to match the EPHy and the processor clock specifications. - 10. Clocking of EPHy and processor MAC for RMII interface including addition of buffers (based on the EPHY configuration) and clock architecture (use of common Oscillator and Buffer with multiple outputs). In case processor clock output is connected to more than one input, each of the clock input is recommended to be the buffered output of the clock. - 11. Connection of the RMII clock when 2 x interface is used (clock pin is common) - 12. MDIO interface connection including pullup (2.2kΩ (Follow EPHY recommendations)) for MDIO data signal added near to the EPHY. MDIO connection to multiple x2 devices and the addition of pullup near each EPHY. When more than x1 EPHY are used, configuration of EPHY address for MDIO interface. CPSW3G0, - PRU-ICSSG0 and PRU-ICSSG1 instances include dedicated MDIO interface. Make sure the Ethernet interface MDIO connection maps to the right MDIO interface. - 13. The recommendation is to verify the EPHY reset implementation including ANDing logic, AND gate input pullup and EPHY reset input pull with the EVM or SK implementation when TI EPHY is used. A 3-input ANDing logic can be used to implement the attached device (EPHY) reset. Processor GPIO (used to locally reset the EPHY) is connected as one of the input to the ANDing logic AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other two inputs to the AND gate are the MAIN domain POR (cold reset) status output (PORz\_OUT) and MAIN domain warm reset status output (RESETSTATz). - 14. When more than one (x2) EPHy are used, the recommendation is to provide provision to reset the EPHy individually. - 15. RMII interface includes IOSET combination. When the RMII interface is configured, the recommendation is to follow the IOSET including the common RMII clock when 2 x RMII interfaces are connected. The Ethernet interface timing is closed for IOSETS. Mixing of signals between IOSETS is not recommended. #### Additional - 1. The recommendation is to follow the steps below recommended when TI EPHY is used: - · Obtain a review of the implementation done with the EPHY business unit or product line. - The recommendation is to verify recommended bulk and decoupling capacitors are added and the power sequence requirements are followed. - The recommendation is to verify RBIAS resistor value & tolerance, selection of the RJ45 connector, external ESD protection provision for MDI signals and connection of RJ45 connector shield to circuit ground - 2. The recommendation is to use a single output, individual buffer device, or dual or multiple output buffer to connect the clock output of the oscillator to the processor and EPHYs. For specific use case (requirement for some of the industrial applications using a Time Sensitive Networking (TSN)) input and two or more output (based on number of EPHYs used) buffer is recommended for the processor and the EPHYs. - 3. When EPHY is configured as an RMII slave (peripheral), a two-output phase aligned buffer with a common input is recommended - 4. If space is not a constraint, consider adding $0\Omega$ series resistors on the RX signals close to the EPHY - ANDing logic additionally performs IO level translation. Verify the reset IO level compatibility before optimizing the reset ANDing logic. IO level mismatch can cause supply leakage and affect processor operation. - 6. To simplify the ANDing logic, use a dual input AND gate with RESETSTATz and the processor GPIO as inputs. - 7. Verify recommendations as per the data sheet or EVM implementation are considered for the attached device, including terminations and external ESD protection. - 8. Interchanging the MDIO interface for the CPSW3G0, PRU-ICSSG0 and PRU-ICSSG1 Ethernet interfaces is currently not supported. - 9. In case Ethernet boot is considered, the recommendation is to review the silicon errata, verify the supported EPHY interface configurations, MAC interface port used versus recommended, and the recommended clock and interface connection. # 7.4.2 Universal Serial Bus (USB2.0) The processor families support x1 instance of USB 2.0 interface port. The USB interface (USB0 port) can be configured as host or device or Dual-Role Device (DRD). USB0\_VBUS is recommended to be connected as per the *USB Design Guidelines* section of the processor-specific data sheet. The supply voltage range for the USB0\_VBUS pins is defined in the *Recommended Operating Conditions* section of the processor-specific data sheet. The nominal input voltage applied is equal to the resistor divider output when VBUS supply voltage level is 5V. #### Note USB0\_VBUS are fail-safe inputs. The fail-safe input is valid only if the VBUS supply is connected through the recommended *USB VBUS Detect Voltage Divider / Clamp Circuit*. #### 7.4.2.1 USB0 Interface When Used The recommendation is to connect the USB supplies VDDA\_0P85\_USB0 (USB0 core supply), VDDA\_1P8\_USB0 (USB0 1.8V analog supply), and VDDA\_3P3\_USB0 (USB0 3.3V analog supply) to the recommended power supply rails as per the processor-specific data sheet. The recommendation is to connect USB0\_DM and USB0\_DP signals directly (without any series resistor or filter capacitor). The recommendation is to route USB0 signals with traces that does not include any stubs or test points. The recommendation is to connect a calibration resistor between USB0\_RCALIB pin (close to processor RCALIB pin) and VSS. Refer to the processor-specific data sheet for recommended resistor value and tolerance. # 7.4.2.1.1 USB Interface Configured as Host The recommendation is to implement a USB power switch to control the VBUS supply to externally connected USB device. The power switch protects the on-board supply from overload (excess current draw). The power switch output connects to the USB type A connector. The recommendation is to connect a capacitor (minimum value of 120µF) on the VBUS supply close to the connector. The USB0\_DRVVBUS signal (internal pulldown enabled during and after reset) can be used to enable the VBUS power switch. An external pullup near to the power switch enable (EN) pin is not recommended. External pulldown ( $10k\Omega$ ) is optional. The recommendation is to use a USB power switch with OC (over current) indication, add a pullup ( $10k\Omega$ or $47k\Omega$ ) and connect to the processor IO (input) to detect VBUS overload. Connection of USB0\_VBUS (VBUS supply input including Voltage Divider, Clamp) input is optional (not a requirement). The recommendation is to connect USB0 ID pin to VSS through a $0\Omega$ resistor. #### 7.4.2.1.2 USB Interface Configured as Device The VBUS power supply is sourced from an external host. USB standard recommends connecting < $10\mu$ F capacitor to the VBUS close to the USB Type-B connector. The recommendation is to follow the *USB VBUS Design Guidelines* section of the processor-specific data sheet to divide the USB VBUS voltage (supply near the USB interface connector using resistor divider and zener diode protection) before connecting to USB0 VBUS input. The zener diode protection (recommended) can be considered to be optional if custom board designer is absolutely sure that the board never sees a VBUS voltage > 5.5V (sourced on-board). Connecting an on-board supply that is not switched (permanent) or connecting a permanent 3.3V supply with equivalent divider or connecting a permanent 1.65V directly to USB0\_VBUS is not recommended or allowed. A switched supply that can be disconnected at the end of the session and switched back during the start of the next session is recommended. The recommendation is to leave the USB0\_ID pin floating. # 7.4.2.1.3 USB Interface Configured as Dual-Role-Device The recommendation is to connect USB0\_ID pin directly to the corresponding ID pin on a USB Micro-AB connector. Depending on the cable attached, the USB0\_ID pin is terminated and the processor can be configured as host or device. # Note Full compliant USB On-The-Go (OTG) feature is not supported. # 7.4.2.1.4 USB Type-C If the custom board design uses a USB Type-C connector, the USB0\_ID signal connection is not a requirement. The DRD mode switching is controlled by the USB Type-C companion device. DRP (Dual Role Port) requires a controller, primarily to switch power based on the negotiated role. In a Device Mode only, USB2.0 only, USB Type-C implementations where the device is not powered by the USB Type-C connector, no USB Type-C controller is required. - The CC pins at the connector are required to be independently grounded via 5.1kΩ resistors. - The USB DP and USB DM connector pins are shorted on the PCB (DM=B7:A7, DP=B6:A6). Shorting allows for USB2.0 connectivity regardless of cable orientation. The recommendation is to keep the resulting stubs short. Refer to the *USB VBUS Design Guidelines* section of the processor-specific data sheet for more information on USB0\_VBUS input scaling recommendations. The AM62x SK USB0 interface design can be a reference for implementation of the USB Type-C interface. See the following FAQ: [FAQ] SK-AM62A-LP: Is USB OTG possible without PD controller? The FAQ is generic and can also be used for AM64x and AM243x processor families. #### 7.4.2.2 USB0 Interface When Not Used When USB0 interface is not used in the custom board design, the interface signals and the supplies have specific connectivity requirements. For connecting the USB0, interface signals and supply pins, see the *Pin Connectivity Requirements* section of the processor-specific data sheet. The recommendation is to connect the USB supplies (VDDA\_0P85\_USB0, VDDA\_1P8\_USB0 and VDDA\_3P3\_USB0) to VSS through separate $0\Omega$ resistors. In case USB0 is planned to be used for future expansion, the recommendation is to connect the signals (USB0\_DM, USB0\_DP, USB0\_RCALIB and USB0\_VBUS) to a USB connector following the USB interface routing guidelines. The recommendation is to provide provision to connect the required supplies. # 7.4.2.3 Additional Information The recommendation is to connect USB0\_DM and USB0\_DP signals directly from the processor to the USB hub upstream port. The hub then distributes USB0 signals to the downstream ports. Ground the connector ID to enable host mode. As each hub has different implementation requirements, the recommendation is to follow the hub manufacturer recommendations. For more information on USB2.0 interface, see the following FAQs: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – USB2.0 interface [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to passive components values, tolerance, voltage rating #### 7.4.2.4 USB Interface Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Required USB interface configuration (Host or Device) and recommended connections. - 3. Connection of USB0\_VBUS. USB VBUS design guidelines based on the USB interface configuration. - 4. Connection of USB supplies including filtering. - 5. Connection of USB interface signals from processor to connector. - 6. Connection of recommended calibration resistor. - 7. Implementation of USB VBUS supply control power switch when USB interface is configured as host. - 8. Implementation of pull for USB0 DRVVBUS. - 9. USB power switch, EN using USB0\_DRVVBUS and connection of power switch OC output to processor IO. - 10. Provision for recommended capacitors on the USB VBUS pin near to the USB connector. - 11. Provision for external ESD protections for the USB interface. - 12. In case USB boot is implemented, the recommendation is to verify the silicon errata, supported interface configuration, USB port and the connections. - 13. Fail-safe operation of USB0 VBUS and USB interface signals. #### **Schematic Review** Follow the list below for the custom schematic design: - 1. The USB interface can be configured for Host (refer relevant EVM or SK schematics) or device or DRD. - 2. Direct connection of the USB signals from the processor to the USB connector. USB interface connection matches the required USB interface configuration (Host or Device). Compare the implementation with EVM or SK schematic. - 3. Any of the processor GPIO can be used to support DRD. - 4. USB0 VBUS connection is optional for USB Host configuration. - 5. The recommendation is to follow the processor-specific data sheet recommendations for VBUS voltage divider values and tolerance (±1%). Use of multiple resistors is allowed provided the total resistance value, tolerance and divider ratio is maintained over temperature and voltage. VBUS supply input protection (Zener protection and value) and VBUS capacitor values follow USB standards (refer EVM or SK). - 6. USB0\_DRVVBUS has an internal pulldown enabled during and after reset. Connecting pullup drives the attached device to mid-supply. - 7. Power switch enable connection (in case processor USB0\_DRVVBUS is used, pullup is not recommended or allowed since the USB0\_DRVVBUS has an internal pulldown enabled during reset and after reset). - 8. Connection of power switch OC output to the processor IO and IO level compatibility (pullup connection). - 9. Connection of power supplies (core, peripheral and IO). A filtered supply (ferrite and capacitors) is used for VDDA\_CORE\_USB and VDDA\_1P8\_USB. VDDA\_3P3\_USB can be connected to the 3V3\_SYS voltage. Refer to specific and latest EVM or SK for implementation as filters are being continuously optimized. - 10. Processor USB peripheral supply rails connected follow the ROC. - 11. Connection of $499\Omega \pm 1\%$ resistor to USB0 RCALIB pin. - 12. Connecting 5V supply from the USB connector directly to the USB0\_VBUS pin is not recommended or allowed. Changing the processor-specific data sheet recommended VBUS divider and zener value is not recommended or allowed. Fail-safe capability support for VBUS input is valid only when the recommended divider values as per processor-specific data sheet is implemented. - 13. Connection of the recommended capacitor based on the USB configuration. Refer EVM or SK schematics for implementation. For USB host, the recommendation is to connect a capacitor (minimum value of $120\mu F$ ) on the VBUS supply close to the connector. For USB device, the VBUS power supply is sourced from an external host. USB standard recommends connecting < $10\mu F$ capacitor to the VBUS close to the USB Type-B connector. - 14. The recommendation is to follow the pin connectivity requirements for connecting the USB core and peripheral when USB0 is not used. - 15. USB0\_VBUS capability is supported when the VBUS configuration as per the processor-specific data sheet is implemented. - 16. USB interface signals are not fail-safe. No interface signals are recommended to be applied before the supplies ramp. #### Additional - 1. In case Type-C USB interface is implemented using TI devices, the recommendation is to obtain a review of the implementation with the relevant business unit or product line. - 2. The recommendation is to verify fail-safe operation of USB interfaces. Applying an external interface signal before processor supply ramps can cause voltage feed and can affect the custom board functions. - 3. Common-mode chokes (CMC) can be used on the USB interface signals for EMI control. CMC can reduce the signal amplitude and degrade USB interface performance (speed, data throughput, communication errors). Provision to bypass the CMC using 0Ω resistors is recommended. When a CMC is used on the USB interface signals, the recommendation is to verify the connections including the polarity. Reversing the CMC connection polarity can short the USB interface data signals. - 4. DNI external pullup and pulldown connected to USB0\_DRVVBUS pin to implement wakeup from deep sleep functionality. - 5. The recommendation is to consider marking of differential signals and the differential impedance value. # 7.4.3 Serializer and Deserializer (SERDES0) USB3.0 or PCIe interface (data transaction) are implemented through the SERDES0 pins. The USB3.0 subsystem or PCIe subsystem does not have any direct external interface pins. #### **Note** Use of USB3.0 and PCIe interface are mutually exclusive (USB3.0 or PCIe). USB3.0 and PCIe cannot be used at the same time. For more information, see the following FAQ: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, and AM2434, AM2432, AM2431 (ALV) Custom board hardware design - SERDES0 interface #### 7.4.3.1 SERDES0 Checklist #### General Review and verify the following for the custom schematic design: - Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Supported interface are PCle 1x Single Lane Gen 2 or 1x USB 3.1 DRD - HCSL clocking is required when SERDES0 clock is operating in clock-input mode - 4. Processor can source the 100MHz PCIe bus clock. The note applies to processor silicon PG2.0. Refer to the silicon errata for more details - 5. Supported Interfaces: USB SuperSpeed and PCle share a common SerDes PHY. Therefore, USB is limited to non-SuperSpeed modes when using the SerDes PHY for PCle - 6. When PCIe or USB3.0 interface is used, the recommendation is to connect the analog and IO supplies VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C and VDDA\_1P8\_SERDES0 to the recommended power supply rails as per the processor-specific data sheet. - 7. The recommendation is to use the same analog filters used in latest EVM design, as these have been validated - 8. When SERDES0 is used, the recommendation is to connect a resistor (pulldown) for SERDES0\_REXT (close to processor pin). Refer processor-specific data sheet for resistor value and tolerance. When SERDES0 is not used and boundary scan is required (SERDES0 supplies connected as per processor ROC) connecting SERDES0\_REXT is recommended, Ferrites and bulk capacitors are optional for the supplies. When SERDES0 is not used and boundary scan is not required (SERDES0 supplies connected as per pin connectivity requirements (connected to VSS)) SERDES0\_REXT pin can be left unconnected. - 9. AC-coupling capacitors are recommended for SERDES0 transmit and receive pairs # **Schematic Review** Follow the below list for the custom schematic design: - 1. The recommendation is to refer below: - USB3SS0 USB3.0 Super Speed Interface Configuration - Peripheral Component Interconnect Express (PCIe) Interface Configuration # Additional - 1. The use of USB3.0 and PCle interface are mutually exclusive (USB3.0 or PCle). USB3.0 and PCle cannot be used at the same time - 2. SERDES0 inputs are not fail-safe - 3. If clock or data inputs are available before the processor supply ramps, VDDR\_CORE rail can be affected causing booting issues based on the power architecture implementation - 4. The recommendation is to implement the SERDES0 interface as-intended and as-tested. Example, PCle or SuperSpeed USB. Anything other custom interface use case or configuration is not supported - 5. SERDES0 when not used has specific connection requirements for interface signals and power supplies. For connecting the interface signals, analog and IO supplies, see the *Pin Connectivity Requirements* section of the processor-specific data sheet - 6. When the boundary scan function is used, decoupling capacitors are recommended for the analog and IO supply pins. Bulk capacitors and ferrites are optional - 7. When the pin connectivity requirement includes connecting processor analog and IO supply pins (boundary scan not used) to VSS. The recommendation is to connect to VSS through separate $0\Omega$ resistors - 8. When boundary scan function is not used and SERDES0 supplies are connected to VSS, decoupling capacitors, bulk capacitors and ferrites can be deleted. SERDES0\_REXT provision can also be deleted #### 7.4.3.2 SERDES0 When Used The recommendation is to connect the analog and IO supplies VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C and VDDA\_1P8\_SERDES0 to the recommended power supply rails in the processor-specific data sheet. The recommendation is to provide resistor (pulldown) for SERDES0\_REXT (close to processor pin). The recommendation is to refer processor-specific data sheet for resistor value and tolerance. #### 7.4.3.2.1 USB3SS0 - USB3.0 Super Speed Interface Configuration USB3.0 interface includes SuperSpeed (SS) USB 3.0 Dual-Role Device (DRD) subsystem with on-chip SS (USB3.0) PHY and HS/FS/LS (USB2.0) PHY. SERDES0 PHY Differential Transmit Data (TX0) and Differential Receive Data (RX0) signals are configured for USB3.0 functionality. SERDES0\_TX0\_P and SERDES0\_TX0\_N are configured as USB0\_SSTXP and USB0\_SSTXN. SERDES0\_RX0\_P and SERDES0\_RX0\_N are configured as USB0\_SSRXP and USB0\_SSRXN. # 7.4.3.2.1.1 Signal Interface #### 7.4.3.2.1.1.1 USB3.0 Super Speed Interface AC-coupling capacitors are recommended for USB3.0 transmit and receive signals. The recommendation is to place the capacitors closer to the transmitter. If an on-board USB3.0 connector is used, the recommendation is to connect the receive signals from the processor directly to the connector. The AC-coupling capacitors for the receive signals are expected to be available on the device connected to the USB3.0 connector. # 7.4.3.2.1.1.1.1 USB3.0 Super Speed Interface Operating Mode Configuration The processor USB0\_ID pin is not USB2.0 specific. The same pin is used to determine the operating mode for USB3.0. The USB0\_ID pin is connected directly to VSS through a $0\Omega$ resistor if operating as a host (Type-A connector used) and open-circuit when operating as a device (Type-B connector used). The recommendation is to route the USB0\_ID signal from the processor to the Micro USB Type-AB connector, for Dual-Role configuration. # 7.4.3.2.1.2 Unused SERDES0 Clock Connection For connecting the unused SERDES0\_REFCLK0P and SERDES0\_REFCLK0N pins, see the *Pin Connectivity Requirements* table recommendations of the processor-specific data sheet. Optionally, place $50\Omega$ (49.9 $\Omega$ ) resistor at the clock output terminals (P and N) with respect to ground near to the processor and provision for a test point for internal board level testing. # 7.4.3.2.1.3 Additional Information USB3.0 interface includes signals related to USB3.0 and USB2.0 signals for backward compatibility. The recommendation is to refer above section Universal Serial Bus (USB2.0) for information related to USB2.0 signals and connection. Connect the USB3.0 signals (differential transmit and receive) and USB2.0 signals (USB0\_DP and USB0\_DM) to the USB3.0 (same) connector. Splitting USB3.0 and USB2.0 signals to different connectors is not allowed (permitted) in the USB3.0 specification. A common mode filter can be provisioned for the USB2.0 and USB3.0 differential signals as shown in the EVM schematics. Adding provision to bypass the CMC is recommended. Custom board designer is responsible for selection of the CMC that does not affect the performance. # 7.4.3.2.1.4 USB3SS0 - USB3.0 Super Speed Interface Checklist # General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Connection of the USB3.0 interface signals - 3. Connection of the USB2.0 interface signals - 4. Connection of SERDES0\_REXT resistor including value and tolerance - 5. Connection of the required filters and decoupling capacitors - 6. Clock termination and connections - 7. Provision for AC coupling capacitors as per recommendation #### **Schematic Review** Follow the below list for the custom schematic design: - 1. Connection of the Transmit and Receive signals as per the USB3.0 requirements - 2. Connection of the core and analog supplies including filters and decoupling capacitors - 3. Connection of the required filters and decoupling capacitors (the recommendation is to follow the EVM implementation) - 4. USB3.0 interfaces include both the Super Speed (SS) signals and USB2.0 connections for backward compatibility with older USB devices - 5. SERDES0 PHY Differential Transmit Data (TX0) and Differential Receive Data (RX0) signals are configured for USB3.0 functionality. SERDES0\_TX0\_P and SERDES0\_TX0\_N are configured as USB0\_SSTXP and USB0\_SSTXN. SERDES0\_RX0\_P and SERDES0\_RX0\_N are configured as USB0\_SSRXP and USB0\_SSRXN. The recommendation is to connect a resistor (pulldown) for SERDES0\_REXT (close to processor pin). Refer processor-specific data sheet for resistor value and tolerance. - 6. AC-coupling capacitors are recommended for USB3.0 transmit and receive signals. The recommendation is to place the capacitors closer to the transmitter. - 7. If an on-board USB3.0 connector is used, the recommendation is to connect the receive signals from the processor directly to the connector. The AC-coupling capacitors for the receive signals are expected to be available on the device connected to the USB3.0 connector. # **Additional** - Implementation reference for USB3.0 SK-AM64B, AM64B starter kit for AM64x Sitara processors. - 2. Can an A53 core-controlled USB interface be only a USB 3.0 host, not a USB 3.0 device at the 5Gbps rate? USB3.0 in device mode is not support, only USB2.0 in device mode is support. - 3. The recommendation is to connect the USB3.0 signals (differential transmit and receive) and USB2.0 signals (USB0\_DP and USB0\_DM) to the USB3.0 (same) connector. Splitting USB3.0 and USB2.0 signals to different connectors is not allowed (permitted) in the USB3.0 specification. - 4. The processor USB0\_ID pin is not USB2.0 specific. The same pin is used to determine the operating mode for USB3.0. The USB0\_ID pin is connected directly to VSS through a 0Ω resistor if operating as a host (Type-A connector used) and open-circuit when operating as a device (Type-B connector used). Recommendation is to route the USB0\_ID signal from the processor to the Micro USB Type-AB connector, for Dual-Role configuration. - 5. USB3.0 and USB2.0 interface signals are not fail-safe. # 7.4.3.2.2 Peripheral Component Interconnect Express (PCIe) Interface Configuration SERDES0 PHY Differential Transmit Data (TX0) and Differential Receive Data (RX0) signals are configured for PCIe functionality. SERDES0\_TX0\_P and SERDES0\_TX0\_N signals are configured as PCIE0\_TX0\_P and PCIE0\_TX0\_N. SERDES0\_RX0\_P and SERDES0\_RX0\_N signals are configured as PCIE0\_RX0\_P and PCIE0\_RX0\_N. ## 7.4.3.2.2.1 Clock Configuration for PCIe Operating Modes PCIe interface implements a common clock architecture. The clock can be sourced by the processor or the add-on card based on the configured functionality. A common external clock can be used as alternate clocking option. ## 7.4.3.2.2.2 Signal Interface Termination AC-coupling capacitors are recommended for PCle transmit and receive signals. The recommendation is to place the capacitors closer to the transmitter. If an on-board PCIe connector is used, the recommendation is to connect the receive signals from the processor directly to the connector. The AC-coupling capacitors for the receive signals are expected to be available on the device connected to the PCIe connector. #### 7.4.3.2.2.3 PCIe Clock (REFCLK) Source The following clocking options can be considered for sourcing the PCIe interface (common clocking architecture) clock # Clock generator The clock generator outputs can be connected to the processor and the add-on card (on-board PCIe connector) as a common clock. The recommendation is to follow the clock generator recommendations for terminating the clock outputs. # Clock output from the processor The processor clock output can be connected as the clock input to the add-on card. Place $50\Omega$ (49.9 $\Omega$ ) resistor at the clock output terminals (P and N) with respect to ground closer to the processor. # Note For allowed clock output configuration, see advisory i2236 in the processor-specific silicon errata. # • External clock input to the processor (Clock output from an add-on card) The external clock from the add-on card is connected as the clock input to the processor. If the clock from the add-on card is in no Re-biasing mode place a $0\Omega$ series resistors and if the clock from the add-on card is in Re-biasing mode place a $0.1\mu$ F capacitor (AC-coupling) 0402 package. The recommendation is to place the capacitors closer to the receiver. # 7.4.3.2.2.4 Hardware Reset (Cold or Fundamental Reset) The following options are available to reset the PCIe card. # · Resetting the add-on card The recommendation is to implement the reset for the attached PCIe device (add-on card) using an AND gate logic. One of the AND gate input is the processor general purpose input/output (GPIO) pin and has provision for pulldown. The other input of the AND gate is the processor Main Domain warm reset status output (RESETSTATz) signal. The recommendation is to implement the attached PCIe device (add-on card) reset using a 2-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). # · Resetting the processor The recommendation is to connect the reset output from the add-on card (PCle connector) as one of the input to the ANDing logic used to generate the processor MCU Domain cold reset (MCU PORz). For implementation, refer the processor-specific EVM. # 7.4.3.2.2.5 PCIe Clock Request (PCIE0 CLKREQn) Signal Connection of the PCIE0\_CLKREQn (Clock Power Down signal) pin between the processor and the PCIe (add-on card) connector is optional and application dependent. PCIE0\_CLKREQn connection is required to enable low power mode. The PCIE0\_CLKREQn functionality has not been currently implemented on the processor-specific EVM. Adding PCIE0\_CLKREQn support needs further analysis and addition of glue logic. # 7.4.3.2.2.6 Connecting PCIe Interface Signals Refer processor-specific EVM for connecting and configuring the other applicable PCIe signals for implementing different operating modes of PCIe interface. #### 7.4.3.2.2.7 PCIe Interface Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Connection of the PCIe interface signals - 3. Connection of the required filters and decoupling capacitors (Follow the EVM implementation) - 4. Clock termination and connections - 5. Connection of recommended terminations - 6. Provisioning for AC-coupling capacitors as per recommendation - 7. ANDing logic is used for implementing the processor or attached device reset - 8. Connection of other PCIe interface signals - 9. Connection of SERDES0 REXT resistor including value and tolerance - 10. Resetting the PCIe add-on card reset #### **Schematic Review** Follow the below list for the custom schematic design: - 1. Connection of the transmit, receive and clock signals as per the required PCle configuration - In case the design uses external clock, the clock can be connect to a PCIe compliant 100MHz differential clock - 3. In case the internal processor clock is being used as output, $50\Omega$ (49.9 $\Omega$ ) to GND resistors are recommended to be placed near processor for both CLKP/CLKN signals - 4. Check latest documentation to determine if output clock is PCIe compliant - 5. SERDESO\_TX0\_P and SERDESO\_TX0\_N signals are configured as PCIE0\_TX0\_P and PCIE0\_TX0\_N. SERDESO\_RX0\_P and SERDESO\_RX0\_N signals are configured as PCIE0\_RX0\_P and PCIE0\_RX0\_N. The recommendation is to connect a resistor (pulldown) for SERDESO\_REXT (close to processor pin). Refer processor-specific data sheet for resistor value and tolerance. - 6. AC-coupling capacitors are recommended for PCle transmit and receive pairs. The capacitors are recommended to be placed close to the PCle transmitter. - 7. In case a PCIe connector is used in the design (off board), the recommendation is to connect the receive pair directly to the connector (no DC-blocking capacitors). The DC-blocking capacitors for the receive pair is (expected to be) present on the far-end PCIe device. - 8. Implementation of processor or attached device reset through PCIe interface connector. The recommendation is to implement the attached PCIe device (add-on card) reset using a 2-input ANDing logic. Processor GPIO is connected as one of the input to the AND gate with provision for pullup ( $10k\Omega$ or $47k\Omega$ ) (to support boot) near to the ANDing logic AND gate input and provision for $0\Omega$ to isolate the GPIO output for testing or debug. The other input to the AND gate is the MAIN domain warm reset status output (RESETSTATz). # **Additional** - 1. With processor silicon PG2.0, AM64x can source the PCIE ref clock but it does not support SSC when sourcing the PCIE ref clock. Validation was performed using common clock topology (i.e, Root-complex and End-point using the same clock). So both ends using the same clock as sourced from AM64x PCIE ref clock but NO SSC = OK. Both ends using same clock as sourced from external source both Yes or No SSC = OK. Using independent clock sources for Root-complex and End-point = not validated topology - 2. PCIe interface signals are not fail-safe. - 3. There is no support for PCle swing tuning. - 4. See the TMDS64EVM and AM64x evaluation module for Sitara processors for PCIe implementation reference - 5. See the *Jacinto7/Sitara High-Speed Interface Layout Guidelines* (available on TI.com) for detailed recommendations for proper PCIe SERDES signal connections and routing. The recommendation is to add appropriate constraints or routing requirements to your schematic #### 7.4.3.3 SERDES0 Not Used SERDES0 when not used has specific connection requirements for interface signals and power supplies. For connecting the interface signals, analog and IO supplies, see the *Pin Connectivity Requirements* section of the processor-specific data sheet. When the boundary scan function is used, decoupling capacitors are recommended for the analog and IO supply pins. Bulk capacitors and ferrites are optional. When the pin connectivity requirement includes connecting processor analog and IO supply pins (boundary scan not used) to VSS, the recommendation is to connect the supplies to VSS through separate $0\Omega$ resistors. When boundary scan function is not used and SERDES0 supplies are connected to VSS, decoupling capacitors, bulk capacitors and ferrites can be deleted. # 7.4.4 Universal Asynchronous Receiver/Transmitter (UART) #### Nota The processor peripherals (UART, MCAN, MCSPI, I2C) implements IOSET. The recommendation is to verify and use the correct IOSET in the custom board design. Timing closure for the interface is based the IOSETs. The processor families support x9 (nine) (x7 MAIN domain, x2 MCU domain) instances of UART interface. Supported UART functions include data transfer (TXD, RXD), Modem control functions (CTS, RTS) and extended modem control signals (DCD, RI, DTR, DSR - supported by MAIN domain UART0). For the number of UART instances supported, see the processor-specific data sheet. The recommendation is to refer the *Signal Descriptions* section of the processor-specific data sheet for the supported functionalities for each of the UART instances. The recommendation is to verify the application requirements for UART interfaces (external communication interface or debug) and functions (configuration, 2-wire or 4-wire with flow control). When an external RS232 transceiver is used, the recommendation is to match the external interface signal IO level and the dual-voltage IO supply for IO group operating voltage level. The recommendation is to power the IO supply of the external transceiver and the processor IO supply for IO group VDDSHVx from the same source. The recommendation is to verify fail-safe operation of the UART inputs and the voltage level connected to the external pull resistor. The recommendation is to provision for series resistors $(0\Omega)$ on the interface signals, close to source, for isolation (debug) or control possible signal reflections. Processor IO buffers are (TX (Output) and RX (Input) and internal pulls (pullup and pulldown)) turned off during reset and after reset. A pullup ( $10k\Omega$ or $47k\Omega$ ) is recommended on the processor UART receive inputs (UARTn\_RXD [n = 0-6], MCU\_UARTn\_RXD (n = 0-1)) in case the processor IOs can float (to prevent the attached device inputs from floating until driven by the host). The recommendation is to verify the availability of pulls on the external interface signal and populate the pulls accordingly. A pullup ( $10k\Omega$ or $47k\Omega$ ) is recommended on the processor UART transmit signals (UARTn\_TXD [n = 0-6], MCU\_UARTn\_TXD (n = 0-1)) in case the processor or the attached device outputs can float. One of the common error observed when UART interface is used is UART interface signals polarity being reversed. The recommendation is to connect the signals as below: - TX to RX - RX to TX The recommendation is to verify the connections, IO level and matching of polarity when additional UART interface flow control signals are used. When external UART interface signals are connected directly to the processor UART interface, the recommendation is to verify IO level compatibility and fail-safe operation. The recommendation is to provide provision for external ESD protection. The recommendation is to provision for connecting UART boot (UART0) for early board builds for board bring-up and debug. # 7.4.4.1 UART Interface When Not Used When UART interfaces are not implemented on the custom board design, the recommendation is to provide provision for connecting external UART interface signals for debug. The recommendation is to follow the below priority for provisioning the UART interface signals: - UART0 - MCU UART0 The recommendation is to add TPs on the processor board for connecting external inputs. The recommendation is to provide parallel pulls $(10k\Omega \text{ or }47k\Omega)$ for the IOs that can float (to prevent the attached device inputs from floating until driven by the host). Provision for adding external ESD protection is recommended and can be populated when the UART interface is used. The UART interface signals are not fail-safe. No external inputs (UART interface signals) is recommended to be applied before the processor supplies ramp. # 7.4.4.2 Universal Asynchronous Receiver/Transmitter (UART) Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Provision for series resistors for interface signals near to the source. - 3. Parallel pull provision added for the processor or attached device IOs. - 4. Interface signals (data, direction control) connections. - 5. Required communication speed (Baud rate) versus supported baud rates. - 6. Required communication errors (%) versus calculated communication errors (%) due to internal clock divider mismatch. - 7. Processor IO supply for IO group and the attached device IO supply connection. - 8. Fail-safe operation of UART interface signals. - 9. External ESD protection when the interface signals are connected directly to external inputs. # **Schematic Review** Follow the below list for the custom schematic design: - 1. Provision for series resistors $(22\Omega)$ near to source added for the interface signals to control possible signal reflections or isolate for testing. - 2. Parallel pull ( $10k\Omega$ or $47k\Omega$ ) provided for the interface signals that can float (to prevent the attached device inputs from floating until driven by the host). - 3. Pullup referenced to (powered by) the processor VDDSHVx for corresponding UART instance and signals matches. - 4. Interface signals (data, direction control) connections including signal polarity matching. - 5. Supply rails connected to the IO supply for IO group VDDSHVx referenced to (powered by) UART peripherals and attached devices IO supply are connected to the same power source and follow the ROC. - 6. Provision for parallel pull added for any of the processor or attached device IOs that can float. - 7. UART interface signals are not fail-safe. The recommendation is to apply the inputs only after the processor supply ramps. #### Additional - 1. The recommendation is to verify fail-safe operation when external interface signals are connected directly and are sourced from a different supply with respect to the processor IO supply for IO group. - 2. Applying an external input signal to the processor UART inputs before processor supply ramps can cause voltage feed and can affect the custom board functions. - 3. The recommendation is to provision for external ESD protection for the interface signals when external inputs are connected directly. - 4. In case UART interfaces are not used, the recommendation is to provide provision for connecting the UART0 or MCU\_UART0 for debug. # 7.4.5 Modular Controller Area Network (MCAN) with Full CAN-FD Support #### Note The processor peripherals (UART, MCAN, MCSPI, I2C) implements IOSET. The recommendation is to verify and use the correct IOSET in the custom board design. Timing closure for the interface is based the IOSETs. The processor families support x2 (two) (x2 MAIN domain) instances of Modular Controller Area Network (MCAN) with or without Full CAN-FD support. The MCAN module supports both classic CAN and CAN-FD (CAN with Flexible Data-Rate) specifications. The MCAN interface, interfaces to the attached device supporting MCAN interface through external MCAN transceiver. In case an external transceiver is used, the recommendation is to match the external interface signal IO levels with the dual-voltage IO supply for IO group voltage level. The recommendation is to power the IO supply of the transceiver and the processor IO supply rail from the same source. The recommendation is to provision for series resistors $(0\Omega)$ on the interface signals, close to source, for isolation (debug) or control possible signal reflections. Processor IO buffers are (TX (Output) and RX (Input) and internal pulls (pullup and pulldown)) turned off during reset and after reset. A pullup $(10k\Omega \text{ or }47k\Omega)$ is recommended on the processor MCAN transmit (receive) signals in case the processor or the attached device outputs can float. The recommendation is to provide the recommended terminations for the MCAN transceiver external interface inputs. #### 7.4.5.1 Modular Controller Area Network Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Provision for series resistors added for all the interface signals near to the source. - 3. Provision for parallel pull added for the processor or attached device interface IOs. - 4. Connection of IO supply for IO group and attached device IO supply. - 5. Fail-safe operation of MCAN interface signals. # **Schematic Review** Follow the below list for the custom schematic design: - 1. Series resistor value used $(22\Omega)$ and the placement (near to source). - 2. Parallel pull value ( $10k\Omega$ or $47k\Omega$ ) added for any of the processor or attached device IOs that can float (to prevent the attached device inputs from floating until driven by the host). - 3. Pullup referenced to (powered by) the processor VDDSHVx for corresponding MCAN instance and pins matches - 4. Supply rails connected to the IO supply for IO group VDDSHVx referenced to (powered by) MCAN peripherals and attached devices IO supply are connected to the same power source and follow the ROC. - 5. Provision for parallel pull added for any of the processor or attached device IOs that can float. - MCAN interface signals are not fail-safe. The recommendation is to apply the inputs only after the processor supply ramps. ## **Additional** Processor IOs are not fail-safe. No external input is recommended to be applied before the processor supply ramps. The recommendation is to verify fail-safe operation when connected to external interface signals. Applying an external input signal to the processor MCAN inputs before processor supply ramps can cause voltage feed and can affect the custom board functions. External ESD protection when the interface signals are connected directly to external inputs. ## 7.5 On-Board Synchronous Communication Interface (MCSPI, FSI and I2C) ## 7.5.1 Multichannel Serial Peripheral Interface (MCSPI) #### Note The processor peripherals (UART, MCAN, MCSPI, I2C) implements IOSET. The recommendation is to verify and use the correct IOSET in the custom board design. Timing closure for the interface is based the IOSETs. ## Multichannel Serial Peripheral Interface (MCSPI): The processor families support x7 (seven) (x5 MAIN domain, x2 MCU domain) instances of MCSPI. The MCSPI module is a multichannel transmit/receive, synchronous serial bus and can operate in controller mode or peripheral mode. In controller mode, the processor SPI interface sources the clock to the attached device. In peripheral mode, the attached device is required to source the SPI clock to processor. A series resistor $22\Omega$ is recommended (as a starting point) for the MCSPI clock output signals. The resistor is recommended to be placed near to the processor clock output pin (used for retiming). A pulldown ( $10k\Omega$ ) is recommended close to the attached device clock input pin. A pullup ( $10k\Omega$ ) is recommended for the chip select (CS) pin close to the attached device. The MCSPI peripheral does not support boot. The OSPI0 interface supports SPI boot. For the MCSPI interface SPIx\_D0 and SPIx\_D1 are the data lines. The data lines support programming the signals either to transmit data (transmission, output) or receive data (reception, input). Processor IO buffers are (TX (Output) and RX (Input) and internal pulls (pullup and pulldown)) turned off during reset and after reset. A parallel pull ( $10k\Omega$ or $47k\Omega$ ) is recommended for the processor or attached device data lines that can float (to prevent the attached device inputs from floating until driven by the host). The recommendation is to connect the SPI interface to x1 (single) memory device. When connecting to multiple memory devices, the recommendation is to follow high-speed design practices and perform simulations to make sure the layout is not going to generate non-monotonic clock transitions when the single clock source is connected to multiple SPI attached devices. See the following FAQs: [FAQ] SK-AM64B: MCSPI Integration Guide [FAQ] AM6412: AM64x SPI D0 and D1 - MISO/MOSI The FAQ is generic and can also be used for AM243x processor family. ## 7.5.1.1 Connection of MCSPI Interface Signals For the MCSPI interface, the recommendation is to provide series resistors (22Ω) for SPI clock output signals SPI0..4\_CLK (MCSPI 0..4) and MCU\_SPI0..1\_CLK (MCU\_MCSPI 0..1) close to processors clock output pin (processor MCSPI is configured as controller) since the clock output is used for retiming. The recommendation is to add a pulldown ( $10k\Omega$ ) (close to attached device clock input pin) to hold the attached device in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state) for all IOs configured for MCSPI interface. For a number of processor IOs (LVCMOS or SDIO), the IO buffers TX (Output) and RX (Input) are disabled and internal pulls (pullup and pulldown) are turned off during reset and after reset. The recommendation is to verify if external pullups ( $10k\Omega$ or $47k\Omega$ ) are provided for SPI Chip Select SPI0..4\_CS0..3 (MCSPI 0..2) and MCU\_SPI0..1\_CS0..3 (MCU MCSPI 0..1) (close to attached device). The recommendation is to add pulls ( $10k\Omega$ or $47k\Omega$ ) to the processor and the attached device signals (data interface - data in, data out) that can float (to prevent the attached device inputs from floating until driven by the host). #### 7.5.1.2 MCSPI Interface Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Interface configuration and connections - 3. Series resistor provision for clock output and placement - 4. Series resistors provision for the interface signals near to the source - 5. Connection of parallel pulls for clock, data and chip select - 6. External SPI Chip Selects connection - 7. Connection of IO supply for IO group and attached device IO supply. - 8. Interface performance and signal integrity - 9. Configuration of SPI data signals - 10. Fail-safe operation of interface signals #### Schematic Review Follow the below list for the custom schematic design: - 1. Interface configuration and recommended connections (including IOSET). - 2. Series resistor $22\Omega$ added to the clock output signal near to processor clock output pin (used for retiming). - 3. Provision for series resistors added (optional) for the interface signals (to isolate for testing or to control possible signal reflections). - 4. Pullup referenced to (powered by) the processor VDDSHVx for corresponding MCSPI instance and signals. - 5. Processor VDDSHVx and the attached device IO supply are sourced from the same supply. - 6. Supply rails connected to the IO supply for IO group VDDSHVx referenced to (powered by) MCSPI peripherals and attached devices IO supply follow the ROC. - 7. Pulldown $(10k\Omega)$ provision for MCSPI clock (close to attached device clock input pin) to hold the attached device in low state (there are cases where the clock is stopped or paused in a low logic state and the pulldown option is consistent with this logic state) for all IOs configured for MCSPI interfaces. - 8. Provide provision for external pullups for SPI Chip Select SPI0..4\_CS0..3 (MCSPI 0..4) and MCU\_SPI0..1\_CS0..3 (MCU MCSPI 0..1) (close to attached device). The recommendation is to add pulls to the processor and the attached device signals (data interface data in, data out) that can float (to prevent the attached device inputs from floating until driven by the host). Pullup values used (10kΩ or 47kΩ). - 9. Configuration of processor SPIx data bits D0 and D1 bits (data direction) matches the attached device and required pulls are added for signals that can float. - 10. Parallel pull added for the processor or attached IOs that can float. - 11. Interface performance (speed, data throughput, communication errors) and signal integrity related concerns have been analyzed (simulated) when connecting to multiple attached devices. - 12. MCSPI interface signals are not fail-safe. The recommendation is to apply the inputs only after the processor supply ramps. #### **Additional** - The recommendation is to verify fail-safe operation when processor IOs are directly connected to external interface signals or connector (through carrier board or add-on board). Applying an external input signal to the processor MCSPI inputs before processor supply ramps can cause voltage feed and can affect the custom board functions. - 2. External ESD protection when the interface signals are connected directly to external inputs. ## 7.5.2 FSI (Fast Serial Interface) The processor families support x6 (six) (x6 MAIN domain) instances of Fast Serial Interface Receiver (FSI\_RX) cores and x2 (two) (x2 MAIN domain) instances of Fast Serial Interface Transmitter (FSI\_TX) cores. Fast Serial Interface (FSI) is the TI proprietary communication peripheral which enables high-speed, reliable, serial communication across devices having isolation between them. Fast Serial Interface (FSI) is a 2 or 3 line simplex serial data transmit or receive. Designed to meet both the high speed (100Mbps) as well as the variable latency introduced when crossing an isolation boundary. The FSI physical interface consists of three wires, a clock and two data signals, where one of the data signals is optional. Data is transferred on both the rising and falling edge which permits a 50MHz maximum FSI clock frequency to transfer data at 100Mbps with two wires (CLK and D0) and 200Mbps with three wires (CLK, D0, and D1). The high through-put along with defined data packets (frames) that contain limited header and footer allows data to be transferred between devices with little latency. The FSI module consists of independent transmitter and receiver cores which allow for simultaneous full speed communications in both directions with no concept of a master or slave. For more information, see the following FAQ: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design - FSI Fast Serial Interface #### 7.5.2.1 FSI0 Checklist ## General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Connection of the FSI0 transmitter and receiver signals - 3. Add (optional) series resistor at the source for EMI control - 4. Add pullups for processor or the attached input IOs that can float #### **Schematic Review** Follow the below list for the custom schematic design: - 1. The Fast Serial Interface (FSI) is a high-speed serial port supporting up to 200Mbps in each direction in three-wire mode, or 100Mbps each in two-wire mode - 2. FSI is meant for use in a chip-to-chip configuration or daisy-chain multiple devices together - 3. The FSI module consists of independent transmitter and receiver cores which allow for simultaneous full speed communications in both directions with no concept of a master or slave - 4. A ring topology can be created by connecting multiple devices with FSI communication in a daisy-chain fashion. The advantages of a ring topology are that each device only needs one FSI transmitter and receiver and also the simplicity from a physical connection perspective. - 5. The FSI support digital communication across a high-speed digital isolators (including reinforced isolation) when your requirements include low latency, high bandwidth and low cost - 6. Available FSI instances and supported configuration #### Additional FSI supports Full-duplex communication, No fixed master and slave structure, and Flexible topologies. ## 7.5.3 Inter-Integrated Circuit (I2C) #### Note The processor peripherals (UART, MCAN, MCSPI, I2C) implements IOSET. The recommendation is to verify and use the correct IOSET in the custom board design. Timing closure for the interface is based the IOSETs. The processor families support x6 (six) (x2 (two) I2C compliant, fail-safe open-drain output type IO buffer and x4 (four) LVCMOS buffer type emulated open-drain output type IO) instances of I2C interfaces. The supported I2C interfaces include x4 MAIN domain (1x I2C compliant open-drain output type IO buffer and x3 LVCMOS IO buffers are used to emulate open-drain output type IO), x2 MCU domain (1x I2C compliant open-drain output type IO buffer and x1 LVCMOS IO buffers are used to emulate open-drain output type IO) I2C interfaces. The I2C0 and MCU\_I2C0 interfaces are fail-safe, true open-drain output type IO buffers, and are fully compliant to the I2C specifications (Refer to the Philips I2C-bus specification version 2.1 for timing details). The processor families include multi controller Inter-Integrated Circuit (I2C) controllers, each of which provides an interface between a local host (LH, AM64x or AM243x processor) and any I2C-bus-compatible device that connects via the I2C bus. Each I2C instance can be configured to be an I2C-compatible target or controller device. I2C interface can be implemented with dedicated, I2C compliant, open-drain output type IO buffers, or with standard LVCMOS IO buffers. The I2C instances associated with open-drain IO buffers support HS-mode (up to 3.4Mbps when the IO buffers are operating at 1.8V and support up to 400Kbps when the IO buffers are operating at 3.3V). The I2C instances associated with LVCMOS IO buffers support Fast-mode (up to 400Kbps). ## 7.5.3.1 I2C Interface Signals Connection ## Note For I2C interfaces with open-drain output type IO buffers (I2C0 and MCU\_I2C0), a pullup (4.7k $\Omega$ ) is recommended irrespective of IO configuration. An external pullup is recommended even when the I2C interface (peripheral) is not used for alternate functions and is expected to be left unconnected. Refer to the *Pin Connectivity Requirements* section of the processor-specific data sheet. A pullup $(4.7k\Omega)$ , adjust after testing) is recommended for the I2C interfaces. I2C interfaces support clock stretching. The clock output frequency (relative to the set frequency) has bus loading dependency. When difference is observed between the set frequency and the measured clock frequency, adjust the pullup (reduce) and measure the clock frequency. Open-drain output type IO buffer I2C interface when pulled to 3.3V supply, have slew rate requirements specified. An RC (capacitor placed near to the processor I2C interface pins) is recommended to limit the slew rate. For RC implementation, see the AM64x EVM schematic and see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62A / AM62P / AM62D-Q1 / AM62L Design Recommendations / Commonly Observed Errors during Custom board hardware design – SK Schematics updates for Design Update Note For more information, see the Connection of Supply Rails to External Pullups section. In applications where a number of I2C interfaces are required I2C1, I2C2, I2C3 and MCU\_I2C1 interfaces can be considered. I2C1, I2C2, I2C3 and MCU\_I2C1 interfaces use LVCMOS type IO buffer to emulate an open-drain output type IO and are not fully compliant with the I2C specification, in particular falling edges are fast (< 2ns). Review the exceptions (for I2C1, I2C2, I2C3 and MCU\_I2C1 interface) in the processor-specific data sheet. A series resistor $(47\Omega, \text{ adjust after testing})$ is recommended to be placed near to the processor for the interface signals to control the fall time. The series resistor value is recommended to be finalized during testing. Pullups (4.7k $\Omega$ , adjust after testing) are recommended for LVCMOS IOs when the IOs are configured for I2C functionality. The recommendation is to connect the pullups with the shortest stub. For more information, see the following FAQs: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – I2C interface [FAQ] AM62A7 / AM62A7-Q1 / AM62A3 / AM62A3-Q1 / AM62A1-Q1 and AM62D-Q1: Internal pull configuration registers for MCU\_I2C0 and WKUP\_I2C0 The FAQ is generic and can also be used for AM64x and AM243x processor families. In case the plan is to use TI provided software, connect the recommended processor I2C interface to the PMIC, as I2C0 is the interface used for PMIC control. #### Note The recommendation is to verify the *Exceptions* sub-section in the *Timing and Switching Characteristics, I2C* section of the processor-specific data sheet during the custom board design. Take note of the exceptions for the emulated open-drain output type IOs I2C interface. **The recommendation is to add a series resistor to control the fall time.** #### 7.5.3.2 I2C (Open-drain Output Type IO Buffer) Interface Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Timing and switching characteristics, and any additional information available. - 3. I2C interface configuration, recommended connections and I2C interface pullup. - 4. Slew rate requirements and connections for slew rate control. - 5. Open-drain output I2C interface connections when interface is not used. - 6. I2C instances and connection to multiple attached devices. - 7. Terminations for attached device address inputs. #### **Schematic Review** Follow the below list for the custom schematic design: - 1. I2C0 and MCU\_I2C0 I2C interfaces (controllers) are complaint open-drain output type IO buffers. - 2. During processor cold reset and after reset, RX buffers are enabled, a pullup $(4.7k\Omega)$ is recommended irrespective of IO configuration. - 3. During processor cold reset and after reset, RX buffers are enabled, a pullup is recommended irrespective of IO usage (including use case where I2C interface signals are planned to be left as NC). - 4. The recommendation is to verify the pullup values used for the I2C interfaces with the EVM or SK schematic implementation or calculate the pullup value based on the load. A pullup (4.7kΩ, adjust after testing) is recommended for the I2C interfaces. - 5. The I2C pullup supply voltage connected follows the steady-state maximum voltage specified for fail-safe IOs. The supply threshold depends on the supply voltage connected to IO supply for IO group. - 6. RC for open-drain output type IO buffer for limiting the input slew rate when interface operates (pulled) at 3.3V. Capacitor connected near to the processor I2C interface pins when RC for input slew rate control is implemented. Verify the effect of RC on the I2C interface speed and adjust the RC as required. - 7. Supply rails connected to the IO supply for IO group VDDSHVx referenced to (powered by) I2C peripherals and attached devices IO supply are sourced from the same supply and follow ROC. - 8. Attached device address inputs connected to IO supply through a resistor (> $1k\Omega$ ). - 9. Processor supports multiple I2C instances. The recommendation is to verify that there are no I2C address conflicts on any of the I2C interface. In case additional I2C interfaces are required, an I2C switch can be used. #### **Additional** - 1. The recommendation is to review the *Timing and switching characteristics*, *I2C Exceptions* section of the processor-specific data sheet during the design stage and include the required circuit. - 2. The I2C bus can only be operated as fast as the slowest peripheral on the bus. If faster operation is required, move the slow devices to another I2C port. - 3. The recommendation is to not place more than one set of pullup resistors on the I2C bus, the pullups can result in excessive loading and potential incorrect operation. Adjust the pullup value based on the bus speed configured. - 4. The recommendation is to make sure IO supply for IO group powering the processor I2C IOs matches the supply voltage used for the pullup and the attached I2C devices IO supply. Connecting the pullups to proper supply level can prevent incorrect I2C interface operation. 5. I2C interfaces support clock stretching. The recommendation is to adjust the pullup in case the measured clock frequency does not match the configured frequency due to the bus loading or signal slew rate. #### 7.5.3.3 I2C (Emulated Open-drain Output Type IO) Interface Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Timing and switching characteristics, and any additional information available. - 3. I2C interface configuration, I2C interface pullup requirements and connections. - 4. I2C pullup when interface is not used. - 5. I2C instances and connection to multiple attached devices. - 6. Terminations for attached device address inputs. - 7. Emulated open-drain output type I2C interface exceptions and connection requirements. #### **Schematic Review** Follow the below list for the custom schematic design: - I2C1, I2C2, I2C3 and MCU\_I2C1 I2C interfaces are LVCMOS buffer type emulated open-drain output type IO. - 2. I2C interface configuration and recommended connections (including grouping of the interface signals as per IOSET) - 3. A pullup $(4.7k\Omega)$ is recommended when IO is configured as I2C interface. - 4. The recommendation is to verify the pullup values used for the I2C interfaces with the EVM or SK schematic implementation or calculate the pullup value based on the load. A pullup (4.7kΩ, adjust after testing) is recommended for the I2C interfaces. - 5. Pullup referenced to (powered by) the processor VDDSHVx (I2C pullup connected to correct voltage). - 6. When I2C interface is not used, these IOs can be configured for alternate functions and the pulls are dependent on the IO function. - 7. Supply rails connected to the IO supply for IO group VDDSHVx referenced to (powered by) I2C peripherals and attached devices IO supply are sourced from the same supply and follow the ROC. - 8. Processor supports multiple I2C instances. The recommendation is to verify that there are no I2C address conflicts on any of the I2C interface. In case additional I2C interfaces are required, an I2C switch can be used. - 9. Attached device address pin connected to IO supply through a resistor (> $1k\Omega$ ). - 10. Note the I2C exceptions in the *Timing and Switching Characteristics* section of the processor-specific data sheet for emulated open-drain output type I2C interface. Series resistor ( $47\Omega$ , Adjust after testing) is recommended near to the processor I2C interface signals to control fall time. ## **Additional** - 1. I2C1, I2C2, I2C3 and MCU\_I2C1 interfaces use LVCMOS type IO buffer to emulate an open-drain output type IO and are not fully compliant with the I2C specification, in particular falling edges are fast (< 2ns). - 2. The recommendation is to review the *Timing and switching characteristics*, *I2C Exceptions* section of the processor-specific data sheet during the design stage. - 3. The I2C bus can only be operated as fast as the slowest peripheral on the bus. If faster operation is required, move the slow devices to another I2C port. - 4. The recommendation is to not place more than one set of pullup resistors on the I2C bus, the pullups can result in excessive loading and potential incorrect operation. Adjust the pullup value based on the bus speed configured. - 5. The recommendation is to make sure IO supply for IO group powering the processor I2C IOs matches the supply voltage used for the pullup and the attached I2C devices IO supply. Connecting the pullups to proper supply level can prevent incorrect I2C interface operation. - 6. I2C interfaces support clock stretching. The recommendation is to adjust the pullup in case the measured clock frequency does not match the configured frequency due to the bus loading or signal slew rate. 7. Fail-safe interface support (emulated open-drain output type IOs are not fail-safe, no external input is recommended to be applied recommended to be applied before the processor IO supply ramps). The recommendation is to verify fail-safe operation when connected to external interface signals. Applying an external input signal to the processor I2C inputs before processor supply ramps can cause voltage feed and can affect the custom board functions. # 7.6 Analog to Digital Converter (ADC) The processor families support 1x 12-bit ADC for ALV package, 1x 10-bit ADC for ALX package, Up to 4MSPS, x8 (eight) multiplexed analog inputs. For the allowed ADC0 input range and electrical characteristics, see the *ADC12B Electrical Characteristics* section of processor-specific data sheet. The recommendation is to see the processor-specific silicon errata (advisory i2287) for guidance on using SR2.0 processor on existing board or recommendations for a new custom board design. #### 7.6.1 ADC0 When Used The recommendation is to connect the ADC0 analog supply VDDA\_ADC0 to the recommended power supply rails in the processor-specific data sheet. The recommendation is to follow the notes added at the end of the *Signal Descriptions*, *ADC*, *MAIN Domain* table of the processor-specific data sheet before using ADC0. Refer section Peripherals, Analog-to-Digital Converter (ADC), Change Summary of AM64x / AM243x SR2.0 ADC Errata of Hardware Design Considerations for Custom Board Design Using AM6442, AM6422, AM6412 and AM2434, AM2432, AM2431 (ALV, ALX) Processor Families user's guide. #### Note ADC0 inputs are not fail-safe. Applying a voltage to any of the ADC0 inputs before powering the processor is not recommended or allowed. The input applied (based on the input level) can cause residual voltage on the processor supply rail and can result in board start-up issues. Refer *Absolute Maximum Rating* table of processor-specific data sheet. In case supply rails that are available before the processor supply ramps are required to be monitored, the recommendation is to connected these inputs to the ADC0 through a switch. The switch can be controlled by processor GPIO or power good signal from any of the supply source including PMIC. ## 7.6.2 ADC0 When Not Used When entire ADC0 is not used, there are specific termination requirements for the inputs and supply rail. When any of the ADC0 inputs are not used, there are specific termination requirements for the unused inputs. For connecting the ADC0 inputs, analog supply pin, see the *Pin Connectivity Requirements* section of the processor-specific data sheet. The recommendation is to connect ADC0 inputs and processor analog supply pin to VSS through separate $0\Omega$ resistors. The provision is for future expansion or enhancement and is optional. ## 7.6.3 ADC0 Configured as Inputs ADC0\_DIG\_TEST[0-7] The ADC0 inputs are connected to the AM64x GPIO1 module when configured to operate as general-purpose inputs (GPI). The assignment of each ADC0 pin to the GPIO1 module is defined in the ADC0 *Signal Description* table found in the data sheet. The inputs are able to perform the same input function as any other GPIO1 input. Please read the *GPIO* sections in the processor-specific TRM to understand the capabilities of these inputs. For more information, see the following FAQ: [FAQ] AM6442: ADC0\_DIG\_TEST[0-7]. when a digital inputs, can these eight be considered as MAIN GPIO and/or interrupt inputs at 1.8V logic #### 7.6.4 ADC0 Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Selection of processor - 3. Connection of ADC0 analog supply - 4. Connection of ADC0\_REFP and ADC0\_REFN reference inputs and range - 5. ADC input configuration - 6. Connection of the analog inputs and input range - 7. Filtering and decoupling capacitors for analog inputs and ADC0 supplies - 8. Connection of ADC0 inputs when partial or complete ADC0 is not used #### **Schematic Review** Follow the below list for the custom schematic design: - 1. Review selection of processor part number that support ADC0 functionality - 2. Connection of ADC0 analog supply and reference input as per processor-specific data sheet and follows the ROC - 3. Connection of ADC0\_REFP and ADC0\_REFN reference inputs as per processor-specific data sheet including the allowed reference input level - 4. ADC0 inputs configuration for measurement of analog inputs or digital input - 5. The applied analog input range is within the data sheet input range specification - 6. Connection of the required filters and decoupling capacitors (The recommendation is to follow the EVM implementation) for ADC supply, ADC reference and Analog inputs - 7. Refer to the pin connectivity requirements for connecting the inputs when partial or complete ADC0 is not used. #### Additional - 1. Review the ADC0 related errata. - ADC0 inputs are not fail-safe. The recommendation is to not apply any input before the ADC0 supply ramps. When ADC0 inputs are available before the ADC0 supply ramps, connect the ADC0 inputs through a switch that is controlled by the processor supply or processor IO to verify fail-safe operation. # 7.7 GPIO and Hardware Diagnostics ## 7.7.1 General Purpose Input/Output (GPIO) #### Note Read the note at the end of *Pin Connectivity Requirements* section of processor-specific data sheet for connecting processor IOs. The processor families support x2 GPIO module instances (GPIO0 and GPIO1) in the MAIN domain and x1 GPIO module instance MCU\_GPIO0) in MCU domain. The general-purpose input/output (GPIO) peripheral supports signals (pins) that can be configured as either inputs or outputs. When configured as an output, software can write to internal registers to control the state driven on the output pins. When configured as an input, software can read the state of the input by reading the internal registers. In addition, the GPIO peripheral can generate host CPU interrupts and DMA synchronization events in different interrupt/event generation modes. The *Pin Attributes* and *Signal Descriptions* sections of the processor-specific data sheet provides information on the processor pins that can be configured as GPIOs (push-pull type) supporting LVCMOS and SDIO buffer types. Other type of IOs supported by the processor are also described in the *Pin Attributes* section. #### Refer below FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62Px / AM62D-Q1 / AM62L / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to GPIO [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x Design Recommendations / Commonly Observed Errors during Custom board hardware design — Queries related to LVCMOS input Hysteresis [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Data sheet Pin Attributes and Pin connectivity related queries ## 7.7.1.1 GPIO Connection and Addition of External Buffer The recommendation is to add a series resistor (with a value that is use case dependent and limits the current as per the processor-specific data sheet). When loads that draw (require) higher currents (above the processor-specific data sheet values) are connected to the processor GPIO, the recommendation is to buffer the processor IO before connecting to the load. Common processor LVCMOS IO interface guidelines: - 1. A number of processor IOs are not fail-safe. No external input is recommended to be applied before processor supplies ramp. - 2. Processor LVCMOS IOs have slew rate requirements (LVCMOS input slew is <1000ns), specified, applying a slow ramp input or connecting a capacitor directly at the input is not recommended. - 3. Connecting a capacitor load > 22pF at the output is not recommended. DNI capacitor or perform simulations (based on the use case). - 4. Processor IO buffers are (TX (Output) and RX (Input) and internal pulls (pullup and pulldown)) turned off during reset and after reset. A pull is recommended near to the attached device being driven by the processor IO that can float (to prevent the attached device inputs from floating until driven by the host). - 5. A parallel pull (47kΩ) is recommended for any processor IO (pad) that has a trace connected but not being driven actively. When adding parallel pull is not feasible, the recommendation is to route the traces away from noisy signals. - 6. The recommendation is to verify IO level compatibility, and fail-safe operation between the processor IOs and attached devices. ## 7.7.1.2 GPIO Multiplexed With MMC Interface In case the IO with MMC function are required to be used for GPIO function, the MMC entries in the device tree can be removed for the IOs to function as GPIOs. Alternatively, iomux\_enable bit can be set to 1. #### 7.7.1.3 Additional Information Pins (or Pads) of unused IOs can be left unconnected, unless otherwise stated. A number of IOs have a *Pad Configuration Register* that provides configuration control over the capabilities of the IO (RXENABLE field in each conf\_<module>\_<pin> register). For more information, refer to the *Control Module* chapter of the processor-specific TRM. Software can disable the IO receive buffers (that is, RXENABLE=0) that are not used in the design, as part of early initialization. The recommendation is for the software to not unexpectedly enable the receiver of an IO (by setting the RXENABLE bit) when the associated pin is floating. #### Note For guidance on configuring unused pins (or peripherals), the recommendation is to refer to the *Pin Connectivity Requirements* section of the processor-specific data sheet. #### Note ## PADCONFIG register bit configuration - ST EN: The recommendation is to keep the ST\_EN bit enabled in case the PADCONFIG register is modified by the software. The minimum *Input Slew Rate* parameter defined in each *Electrical Characteristics* table is associated with long-term reliability. The parameters are not a function of the ST\_EN bit. The schmitt trigger function implemented in the input buffer only changes the output results of the input buffer, by filtering noise pulses that do not exceed the hysteresis. The schmitt trigger function does not change how the input buffer operates when a application applies a slew rate to the IO input that is slower than defined in the processor-specific data sheet. #### Note For guidance on configuring the IOs, refer to the *Pad Configuration Registers* section of the processor-specific TRM. #### Note Specific peripherals and GPIOs support debounce functionality. The recommendation is to look for notes related to debounce functionality for peripherals or GPIOs in the *Signal Descriptions* section of processor-specific data sheet. For more information on connection of unused processor peripherals and IOs, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62D-Q1 / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – SOC peripherals and IOs connection when not used For information on connecting (used/unused) processor pins, and peripherals, see the following FAQ: [FAQ] AM62x, AM62Ax, AM62D-Q1, AM62L, AM62Px, AM64x, AM243x, Custom board hardware design – How to handle Used / Unused Pins / Peripherals and add pullup or pulldown? (e.g. GPIOs, SERDES, USB, CSI, MMC (eMMC, SD-card), CSI, OLDI, DSI, CAP\_VDDSx, .....) Refer to the note at the end of *Connectivity Requirements* section of the processor-specific data sheet while using the processor GPIOs. #### 7.7.1.4 GPIO Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Connection of the supplies to IO supply for IO groups (All IO pins referenced to (powered by) VDDSHVx or VDDSHV MCU to same voltage level). - 3. IO level compatibility for the externally applied inputs. - 4. Connection of processor IOs to IO supply or VSS. - 5. LVCMOS (SDIO) input slew rate, connection of capacitor at the input or at the output of the processor IO. - 6. Fail-safe operation of LVCMOS (SDIO) IOs and connection of multiple IOs together. - 7. IO current sink or source follows the processor-specific data sheet recommendations. One of the common use case for the IO interface is driving LEDs for indication. The recommendation for custom board designer is to review the LED source or sink current, effect on the processor IO voltage level, and adjust the current. If continuous current draw is expected, the recommendation is to drive the LEDs using an external FET or Transistor based switch. - 8. Relevant PADCONFIG register configuration based on the required IO functionality. ## **Schematic Review** Follow the below list for the custom schematic design: - 1. Each IO has an associated supply voltage used to power the IO cell (VDDSHVx or VDDSHV\_MCU). In case VDDSHVx or VDDSHV\_MCU is sourced from 3.3V (1.8V) supply, all IO referenced to (powered by) VDDSHVx or VDDSHV MCU rails are recommended to be connected (operate) at 3.3V (1.8V) level. - 2. The supply voltage for all pullups that are connected to processor IOs matches the voltage applied to the corresponding IO supply for IO group (VDDSHVx or VDDSHV\_MCU). Pulling a signal to a different IO voltage can cause voltage leakage (residual voltage). - 3. Supply rail connected to the GPIO group referenced to (powered by) the IO supply for IO group VDDSHVx or VDDSHV\_MCU and the external inputs or GPIO pullup voltage level follow the ROC. - 4. Directly connecting processor IOs to supply or VSS is not recommended or allowed, (including boot mode inputs). The custom board designer can have errors with the firmware and miss-configure the LVCMOS GPIOs that are intended as inputs, to be outputs driving logic high instead. - 5. IO level compatibility for externally applied inputs from add-on or carrier board or external input is directly connected to the IOs through an external connector (provision for external ESD protection added). - 6. External pulls are added for any of the processor (or attached device) IOs that can float (to prevent the attached device inputs from floating until driven by the host). - Input signal applied to the processor LVCMOS inputs follow the slew rate requirements as per processorspecific data sheet. Connecting a capacitor directly at the input can increase the signal slew and is not recommended. - 8. Connection of capacitor load directly to the processor output for control or enabling of attached device is not allowed. Recommend simulation when capacitor load > 22pF (place holder) is used at the output of GPIO. - 9. A number of processor IOs are not fail-safe. No external input voltage is allowed to be applied to the processor IOs before the IO supply for IO groups supply VDDSHVx or VDDSHV\_MCU ramps (excluding fail-safe IOs). - 10. Shorting of multiple IOs together directly is not recommended. Connecting the IOs to supply or ground directly is not recommended. #### Additional - 1. Provision for external ESD protection for external input directly connected to the IOs. - Common processor LVCMOS IO interface guidelines, refer to GPIO Connection and External Buffering of user's guide. A number of processor IOs (LVCMOS, SDIO) are not fail-safe. No external input is recommended to be applied before the processor supply ramps. - 3. Processor IOs have slew rate requirements specified. Applying a slow ramp input or connecting a capacitor directly at the input is not recommended. - 4. Connecting a capacitor load > 22pF (place holder) at the output is not recommended. DNI capacitor or perform simulations (based on the use case). - 5. Processor IO buffers are (TX (Output) and RX (Input) and internal pulls (pullup and pulldown)) turned off during reset and after reset. A pull is recommended for the attached device being driven by the processor IO that can float (to prevent the attached device inputs from floating until driven by the host). - 6. A parallel pull (47kΩ) is recommended for any processor IO (pad) that has a trace connected and not being actively being driven. When adding a pull is not feasible, the recommendation is to route the traces away from noisy signals (Processor IO buffers are (TX (Output) and RX (Input) and internal pulls (pullup and pulldown)) turned off during reset and after reset. A pullup (47kΩ) is recommended near to the attached device, to hold the attached device inputs that can float in a known state). - 7. Fail-safe operation when connected to external signals. Applying an external input signal to the processor GPIO inputs before processor supply ramps can causes voltage feed and affects the board performance. - 8. External ESD protection provision is recommended when the IOs are connected directly to external interface signals. - 9. Fail-safe IOs include MCU\_PORz, I2C0\_SCL, I2C0\_SDA, MCU\_I2C0\_SCL, MCU\_I2C0\_SDA, EXTINTn, and USB0\_VBUS, (when the recommended VBUS voltage divider as per the processor-specific data sheet is used). ## 7.7.2 On-Board Hardware Diagnostics ## 7.7.2.1 Monitoring of On-board Supply Voltages Using Processor Voltage Monitors Processor supply voltage monitors can be used to monitor on-board supplies generated using PMIC based or alternate power architecture, and input supply to the custom board connected from an external connector or carrier board. For voltage monitor VMON\_VSYS detection to be effective, a 5V or higher (12V or 24V) DC voltage is divided using a resistor divider (0.45V is the monitor input) and connected to VMON\_VSYS monitor input. The recommendation is to provide over voltage protection provision (parallel resistor or zener diode) when higher DC voltages are being monitored. On-board 1.8V or 3.3V supplies are recommended to be connected directly to VMON\_1P8\_SOC, VMON\_1P8\_MCU and VMON\_3P3\_SOC, VMON\_3P3\_MCU. #### 7.7.2.1.1 Voltage Monitor Inputs Connection When Used For the voltage monitor pin VMON\_VSYS the recommendation is to always provision for external resistors (voltage divider) for early detection (indication) of supply failure irrespective of the software implementation. The recommendation is to connect 5V or above for the detection to be effective. For connecting the on-board voltage (main supply voltage such as 5V or 12V or 24V) through an external resistor voltage divider, see the *System Power Supply Monitor Design Guidelines* section of the processor-specific data sheet. The recommendation is to implement a noise filter (capacitor) at (across) the resistor output connected to the VMON\_VSYS input since VMON\_VSYS has minimum hysteresis and a high-bandwidth response to transients. The recommendation is to connect VMON\_1P8\_SOC, VMON\_1P8\_MCU, VMON\_3P3\_SOC and VMON\_3P3\_MCU pins directly to the respective supplies (without any external filter capacitor added). See the *Recommended Operating Conditions* section of the processor-specific data sheet for the allowed supply voltage range. #### Note For VMON\_VSYS, fail-safe condition is valid when the recommendations in section *System Power Supply Monitor Design Guidelines* of processor-specific data sheet are followed. For VMON\_1P8\_SOC, VMON\_1P8\_MCU, VMON\_3P3\_SOC and VMON\_3P3\_MCU pins, fail-safe condition is valid when the supply voltage connected is within the *Recommended Operating Conditions* section of processor-specific data sheet. For more information, see the following FAQs: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV) Design Recommendations / Custom board hardware design – POK VMON Voltage Monitor [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV, ALX) Design Recommendations / Custom board hardware design – Power OK (POK) Module Voltages Monitored and Connection recommendations [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to passive components values, tolerance, voltage rating #### 7.7.2.1.1.1 Voltage Monitor Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Voltage level monitored by VMON\_VSYS - 3. Connection of voltage to be monitored by processor VMON\_VSYS input - 4. Voltage divider including filter capacitor - 5. Connection of VMON 1P8 SOC, VMON 1P8 MCU and VMON 3P3 SOC, VMON 3P3 MCU #### Schematic Review Follow the below list for the custom schematic design: - 1. For voltage monitor VMON\_VSYS detection to be effective, the recommendation is to connect a DC voltage of 5V or higher (12V or 24V) using resistor divider - Voltage divider follow the processor-specific recommendations including addition of filter capacitor across the VMON\_VSYS divider connected to the processor monitor input. Refer processor-specific data sheet section System Power Supply Monitor Design Guidelines. The value of the capacitor is determined by the custom board designer based on the trip time requirement. - 3. Resistors with ±1% tolerance are used for the VMON voltage divider resistors - 4. Connection of 1.8V to VMON\_1P8\_SOC, VMON\_1P8\_MCU and 3.3V to VMON\_3P3\_SOC, VMON\_3P3\_MCU pins directly without any external filter capacitors #### Additional 1. The recommendation is to always implement (provision on the board) the voltage monitoring functionality using VMON\_VSYS for early detection of input supply failure. Voltage monitor VMON\_VSYS is meant to be a power-fail indicator for the main input (higher) voltage rail that enters the PCB. For example: 5V, 12V, or 24V. The error associated with the VMON\_VSYS voltage monitor requires you to set the threshold significantly lower than the nominal operating range to avoid false trigger and hence the recommendation to monitor input voltage rather than the processor rails. Refer System Power Supply Monitor Design Guidelines section of the processor-specific data sheet. #### 7.7.2.1.2 Voltage Monitor Inputs Connection When Not Used The recommendation is to always connect (use) voltage monitor VMON\_VSYS for early input supply failure detection (indication). When VMON\_SYS is not used, the recommendation is to connect VMON\_VSYS pin to VSS through a $0\Omega$ resistors and add a test point for future expansion (follow pin connectivity requirements). For connecting voltage monitor inputs VMON\_3P3\_SOC, VMON\_3P3\_MCU and VMON\_1P8\_SOC, VMON 1P8 MCU when not used, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62Ax / AM62D-Q1 / AM62Px / AM64x / AM243x (ALV, ALX) Design Recommendations / Custom board hardware design – Power OK (POK) Module Voltages Monitored and Connection recommendations #### 7.7.2.2 Internal Temperature Monitoring The Voltage and Thermal Manager (VTM) module on the processor supports voltage and thermal management of the processor by providing control of on-chip temperature sensors. Independent temperature sensors are located at designated hotspots on the processor. The recommendation is to read the on-die temperature sensors in Linux and perform thermal management. See the *E2E thread*. The processor supports one VTM module, VTM0, which is located in the MAIN domain. For more information, see the following FAQ: $[FAQ] \ AM625 \ / \ AM623 \ / \ AM620-Q1 \ / \ AM62D-Q1 \ / \ AM62Px \ / \ AM62L \ / \ AM64x \ / \ AM243x \ (ALV, \ ALX) \\ Custom \ board \ hardware \ design - \ Voltage \ and \ Thermal \ Manager \ (VTM)$ ## 7.7.2.2.1 Internal Temperature Monitoring Checklist #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide. - 2. Connection of the recommended supply to the temperature sensor supply pins. - 3. Addition of filter capacitors for the TEMPn (n = 0-1) sensor analog supply pins. #### 7.7.2.3 Connection of Error Signal Output (MCU SAFETY ERRORn) The recommendation is to connect the MCU\_SAFETY\_ERRORn signal as per the *Pin Connectivity* Requirements section of the processor-specific data sheet for testing or when using the signal for other board level functions. ## 7.7.2.4 High Frequency Oscillator (MCU\_OSC0) Clock Loss Detection The processor families support HFOSC0 clock loss detection circuitry to detect HFOSC0\_CLK malfunction (stops). Dedicated hardware logic monitors HFOSC0 clock using CLK\_12M\_RC clock. When HFOSC0\_CLK stops toggling for 9 CLK\_12M\_RC clock periods, a HFOSC0 clock stop loss condition is detected. If CTRLMMR\_MCU\_PLL\_CLKSEL [8] CLKLOSS\_SWTCH\_EN is set, the reference clock is switched from HFOSC0\_CLKOUT to CLK\_12M\_RC to allow the processor to operate with a slower clock. During clock-loss condition, the processor reports the error to the external device through MCU\_SAFETY\_ERRORn pin by driving the pin low. The recovery mechanism is up to the external device (such as a PMIC to take action). Example, doing a full board power cycle for the board to recover. If the board does not recover then the processor has to indicate custom board designer to take alternate actions or perform board level tests such as checking on-board system clocks, external crystal or supply rails. See the following FAQ: [FAQ] AM6422: How to Switch Back to External Clock After Clock Loss Detection The FAQ is generic and can also be used for AM243x processor family. #### 7.7.2.4.1 Crystal or External Oscillator Mal-function During cold reset (power-on reset), in case the crystal or the external oscillator does not generate the clock, the processor is likely to not start-up. ## 7.8 EVM or SK Specific Circuit Implementation (Reuse) In case some of the EVM or SK implementation listed below are reused: - FT4232 UART TO USB BRIDGE - XDS110 DEBUGGER - CPSW3G and PRU-ICSSG RGMII EPHY - CURRENT MONITORING DEVICES - USB TYPE-C implementation The recommendation is to follow the below FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Design Recommendations / Custom board hardware design — Guidelines for reuse of SK specific implementations listed below on custom board design ## 7.9 Performing Board Level Testing During Custom Board Bring-up ## 7.9.1 Processor Pin Configuration Using Pinmux Tool The recommendation is to verify the processor peripheral and IO configuration using the TI SysConfig-PinMux tool to take care valid IOSETs have been configured. For more information, see the PinmuxConfigSummary.csv file provided by the SysConfig-PinMux tool. ## 7.9.2 Schematics Configurations The recommendation is to verify the circuit options provided for alternate functionality or testing that are required to be DNI during normal functioning of the board (populating the components can affect or influence custom board performance) are marked as DNI in the custom board design and are not populated on the board before powering the board. ## 7.9.3 Connection of Supply Rails to External Pullups Connecting processor IO pullup to a different IO supply rail/operating voltage (does not match the voltage level of IO supply for IO group referenced by the IO group) can cause voltage leakage on the IO rail and affect the custom board performance or processor reliability. Each signal has an associated IO supply for IO group (Example: VDDSHVx [x = 0-5]). For more information, see the *Pin Attributes* table in the processor-specific data sheet. For example, to pullup SPI0\_CS1 signal in GPIO MUX mode (GPIO1\_43), connect the external pullup to supply rail connected to IO supply for IO group VDDSHV0. ## 7.9.4 Peripheral (Subsystem) Clock Outputs For any of the processor peripheral that includes a clock output, the recommendation is to configure the RXACTIVE bit of the appropriate CTRLMMR\_MCU\_PADCONFIGx, CTRLMMR\_PADCONFIGy registers. The bit configuration is required for the clock output to work properly. ## 7.9.5 General Board Bring-up and Debug Board bring-up tips before starting the board bring-up, includes verifying the following: - The processor, attached devices and other components assembled matches the design (custom board schematics and the custom board design requirements) - Assembled boards have been inspected for mounting of components as per BOM (including DNI (Do Not Install) components). The assembled board has been inspected for assembly (soldering of the components and soldering workmanship) - No external inputs are connected to the processor inputs before the custom board supply is applied and the processor supplies ramps See the following FAQ: [FAQ] Board bring up tips for Sitara devices (AM64x, AM243x, AM62L, AM62L, AM62Ax, AM62D-Q1, AM62Px) #### 7.9.5.1 Clock Output for Board Bring-Up, Test or Debug The following clock outputs are available on the processor for test and debug purposes only: # MCU\_SYSCLKOUT0 MCU\_PLL0\_HSDIV0\_CLKOUT (MCU\_SYSCLKOUT0) is divided by 4 and connected to specific pins named MCU\_SYSCLKOUT0. The clock output is provided for test or debug purposes only. ## SYSCLKOUT0 MAIN\_PLL0\_HSDIV0\_CLKOUT (SYSCLKOUT0) is divided by 4 and connected to specific pins named SYSCLKOUT0. The clock output is provided for test or debug purposes only. ## OBSCLKO, MCU OBSCLKO Observation clock (OBSCLK0 and MCU\_OBSCLK0) outputs are recommended to be used for test or debug purpose only. Observation clocks can be used to select one of the several internal clocks as output. The observation clock is not expected to be used as a clock source for any external device. As stated in the processor-specific data sheet, OBSCLK0 and MCU\_OBSCLK0 signals are provided for test or debug purpose only. The recommendation is to provide TPs and parallel pulls ( $10k\Omega$ or $47k\Omega$ ) when feasible for the processor pins designated MCU\_SYSCLKOUT0, SYSCLKOUT0, OBSCLK0 and MCU\_OBSCLK0. In case the clock output pins are configured for alternate functions, the recommendation is to insert a TP on the trace and provide provision to isolated the signals from the attached device for test or debug. #### 7.9.5.2 Additional Information The recommendation is to provide test points for MCU\_RESETSTATz, RESETSTATz and PORz\_OUT for testing or debug when not used. For on-board attached devices (discrete DC/DC or LDO or Temperature sensor or Voltage monitors) that have an alert output, over-current indication output or PG (power good) output, the recommendation is to provide a pullup $(10k\Omega)$ and test point for testing or future enhancements (when not used). ## 7.9.5.3 General Board Bring-up and Debug Checklist #### General Review and verify the following for the custom board schematic design: - 1. Provision for isolating the circuit sections. - 2. Provision to external debug interface. #### **Schematic Review** Follow the below list for the custom schematic design: - 1. The recommendation is to add provision to isolate the IOs that can be used for debug from alternate function. - 2. Provision to connect the debug UART has been provided (UART0, MCU\_UART0). The recommendation is to add provision for connecting UART interfaces for debug during initial board build. - 3. The recommendation is to add provision for JTAG connector or Test points for JTAG interface signals. The recommendation is to place the pulls as per pin connectivity requirements near to the processor JTAG interface pins. - 4. The required pullup and series resistors are provided for the UART interface signals. - 5. External ESD protection provision added when external interface signals are directly connected to the processor UART signals. The recommendation is to add provision for external ESD protection for the JTAG interface signals. #### Additional - 1. A number of processor IOs including UART are not fail-safe. The recommendation is to connect external inputs only after the processor supplies ramps. - 2. The recommendation is to disconnect the external interface signals in case the processor board is powered off. Refer below FAQ: [FAQ] SK-AM62: Purpose Of Different UARTs The FAQ is generic and can also be used for AM64x and AM243x processor families. # 8 Self-Review of Custom Board Schematic Design ## **Note** During the custom board design cycle, the recommendation is to follow *Hardware Design Considerations for Custom Board Design Using AM6442*, *AM6422*, *AM6412 and AM2434*, *AM2432*, *AM2431 (ALV, ALX) Processor Families* user's guide along with *Schematic Design Guidelines and Schematic Review Checklist* user's guide. The next phase of the custom board design once the required schematics updates are complete (following the user's guide, referring to the EVM or SK schematic implementation, hardware design considerations user's guide and other collaterals on TI.com), is to perform a self-review following the review checklist provided at the end of each section of the schematic design guidelines. Schematic review checklist in excel format can be used alternatively to perform the review and the schematics in excel format can be used to track the completion of schematic review section wise. Example of review checklist sections for self-review: - Processor Core and Peripheral Core Power Supply Checklist - General Board Bring-up and Debug Checklist The below FAQ lists the available collaterals and review steps that can be followed by custom board designer while performing a self-review of custom board schematics: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, and AM2434, AM2432, AM2431 (ALV) Design Recommendations / Custom board hardware design - Custom board schematics self-review The below FAQ lists common errors observed (based on review of multiple customer schematics and reference to multiple collaterals). The recommendation is to read the list of errors and make the required updates to the custom board schematics: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - List of errors observed during customer schematics review # 9 Custom Board Layout Notes (Added Near to the Schematic Sections) and General Guidelines The recommendation is to consider adding the required or applicable design notes for the processor, attached devices and other on-board devices to reduce errors during custom board design. The recommendation is to add the required design notes for the processor memory (Example: USB2.0 interface, Ethernet interface, PCle interfaces including eMMC, OSPI, SD card, SDIO and other used processor peripherals including USB, MCSPI). The recommendation is to include notes to include custom board boot mode configurations, placement of series and parallel resistors, placement of decoupling and bulk capacitors. The recommendation is to mark all differential signals, critical signals that can affect performance and specify the target impedance (as required). See the following examples: - The differential impedance for the USB2.0 data lines is expected to be within the specified tolerance for a nominal value of $90\Omega$ . - The differential impedance of SuperSpeed, PCI-Express (PCIe) signal lines (TX and RX) is expected to be within the specified tolerance for a nominal value of 95Ω. - The differential impedance of Ethernet MDI signals is expected to be within the specified tolerance for a nominal value of 100Ω. See the following FAQs that includes board layout guideline to follow: [FAQ] AM625: PCB Pattern Recommendations for Specific Peripherals [FAQ] AM625: MMC0 PCB Connectivity Requirements AM6442: PCB layout guidelines for MMCSD0(eMMC) and MMCSD1(SD card) The FAQs are generic and can also be used for AM64x and AM243x processor families. For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Board Layout – Links to documents for General High Speed Layout Guidelines # 9.1 Layout Considerations #### General Review and verify the following for the custom schematic design: - 1. Reviewed above "Common checklist for all sections" section of the user's guide - 2. Is the custom board designed to be compliant to the PCB trace delay requirements defined in the *Timing Conditions* table found in the *Timing and Switching Characteristics* section of the processor-specific data sheet - 3. Applications, Implementation, and Layout section of the processor-specific data sheet and followed the relevant sections - 4. General high-speed guidelines have been followed For more information, see the following FAQ: [FAQ] AM625 / AM623 / AM620-Q1 / AM62L / AM64x/ AM243x (ALV) / AM62Ax / AM62D-Q1 / AM62Px Board Layout – Links to documents for General High Speed Layout Guideline # 10 Custom Board Design Simulation The baseline drive impedance and ODT settings for attached memory (DDR4 or LPDDR4) are derived from the signal integrity (SI) simulations performed on the EVM or SK. The recommendation is to perform simulation on the custom board design to finalize the values as the configuration values can be different compared to the EVM or SK schematic implementation. The below FAQs can be referenced when simulations are performed: [FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP / AM62A7 / AM62A3 / AM62A1-Q1 / AM62D-Q1 / AM62L / AM62P / AM62P-Q1 / AM64x / AM243x Custom board hardware design — S-parameter and IBIS model of IO-buffer [FAQ] Using DDR IBIS Models for AM64x, AM243x (ALV), AM62x, AM62L, AM62Ax, AM62D-Q1, AM62Px To get an overview of the board extraction, board simulation, and analysis methodologies for high speed LPDDR4 interfaces, see the *LPDDR4 Board Design Simulations* chapter of the *AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines* application note. The drive strength can be adjusted using the DDR Register Configuration Tool on SysConfig. For more information on configuring the DDRSS registers, see the following FAQ: [FAQ] AM62A7 / AM62A3 / AM62A1-Q1 / AM62D-Q1 Custom board hardware design – Processor DDR Subsystem and Device Register configuration The FAQ is generic and can also be used for AM64x and AM243x processor families. For queries related to PDN power SI simulations, see the following FAQ: [FAQ] AM62A3-Q1: AM62A3-Q1 PDN Power SI SIMULATION Questions The FAQ is generic and can also be used for AM64x and AM243x processor families. ## 10.1 DDR-MARGIN-FW The DDR margin firmware and supporting scripts allow visualization and measurement of custom board margin in the DDR interface on board. The tools enable probe-less measurement of critical data signals to understand if the custom board design follows the recommended design guidelines of the interface. ## AM64x Processor Family DDR-MARGIN-FW - Firmware and scripts to measure system DDR margin ## AM243x Processor Family Look for DDR-MARGIN-FW - Firmware and scripts to measure system DDR margin For more information, see the following FAQ: [FAQ] PROCESSOR-SDK-AM62X: Question about AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP DDR MARGIN TEST Tool The FAQ is generic and can also be used for AM64x and AM243x processor families. www.ti.com Additional References ## 11 Additional References Additional references include FAQs and the *Hardware Design Considerations for Custom Board Design* document for the specific processor. Schematics for attached devices include PMIC and EPHY. # 11.1 FAQ Covering AM64x, AM243x, AM62x, AM62Ax, AM62D-Q1, AM62Px, AM62Lx Processor Families The below FAQ summarizes key collaterals that can be referenced during custom board schematic design and custom board schematic review: [FAQ] AM64x, AM243x (ALV, ALX), AM62x, AM62Ax, AM62Px, AM62D-Q1, AM62L Custom board hardware design - Collaterals for Reference during Schematic design and Schematics Review #### Note While using the EVM or SK PDF schematics with D-Notes and R-Notes for custom board schematics review, the recommendation is to view the FAQ links added on the schematics for additional information. ## 11.2 FAQs - Processor Product Family Wise and Sitara Processor Families Based on TI sitara processor applications and systems team interactions with multiple custom board designers, queries from custom board designers and learnings from queries received from custom board designers and review of internal collaterals, FAQs have been created (related to (detailed explanation and example illustrations added) processor functioning, processor power and IO connections, processor peripherals and interfaces, processor evaluation EVM or SK, common errors observed during customer board design reviews, data sheet and pin attributes and commonly asked E2E queries) to support custom board designers during the custom board design phase. Refer the following list of FAQs is recommended during custom board design along with other available design collaterals including *Hardware Design Considerations for Custom Board Design* and *Schematic Design Guidelines and Schematic Review Checklist* on TI.com: ## AM64x and AM243x Processor Families: [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, AM2434, AM2432, AM2431 Custom board hardware design - FAQs related to Processor collaterals, functioning, peripherals, interface and EVM/Starter kit #### **Sitara Processor Families:** [FAQ] Custom board hardware design - Master (Complete) list of FAQs for all Sitara processor (AM62x, AM62Ax, AM62D-Q1, AM62Px, AM64x, AM243x, AM335x) families See the following FAQ that provides list of all the available FAQs including software related FAQs for sitara processor families: [FAQ] AM6x: Latest FAQs on AM62x, AM62Ax, AM62D-Q1, AM62Px, AM62L, AM64x, AM24x, AM3x, AM4x Sitara devices #### **Note** The FAQs are being updated frequently. The recommendation is to review the FAQs of interest and the FAQ master list at regular intervals for availability of updated information. ## 11.3 Schematics Review (Self) and Schematic Review Request (Suppliers) As per of the custom board design cycle, the recommendation is to perform self review, team review and as required external review with the suppliers. In case a schematics review request is required to be submitted to TI, the recommendation is to follow the below FAQ: [FAQ] Sitara MPU Hardware Applications Support - Schematics review request Additional References The FAQ is generic and can also be used for AM64x and AM243x processor families. ## 11.4 Processor Attached Devices Checklist TPS65219 Schematic, Layout Checklist Ethernet PHY PCB Design Layout Checklist ## Note The recommendation is to verify availability of device-specific schematic review checklist on Tl.com for the attached devices and verify the custom board schematic implementation using the available checklist. # 12 User's Guide Content and Usage Summary The user's guide includes schematic design guidelines and schematic review checklist for use by custom board designers during the custom board schematic design and custom board schematics review. The recommendations provided in user's guide can be used by custom board designers to optimize the custom board design, reduce schematic design errors, reduce custom board bring-up time, reduce custom board debug time and can possibly minimize future board re-spins. References www.ti.com ## 13 References ## 13.1 AM64x - Texas Instruments, AM64x Sitara Processors Data Sheet, data sheet. - Texas Instruments, SK-AM64B (AM64B starter kit for AM64x Sitara processors), product page. - Texas Instruments, TMDS64EVM (AM64x evaluation module for Sitara processors), product page. - Texas Instruments, TMDS64DC01EVM (AM64x IO-link and high-speed breakout card), product page. - Texas Instruments, Powering the AM64x with the TPS65220 or TPS65219 PMIC, application note. - Texas Instruments, Powering the AM64xx with the LP8733xx PMIC, application brief. - Texas Instruments, TMDS64EVM Design Package Folder and Files List, product overview. - Texas Instruments, SK-AM64B Design Package Folder and Files List, product overview. ## 13.2 AM243x - Texas Instruments, AM243x Sitara Microcontrollers Data Sheet, data sheet, - Texas Instruments, TMDS243EVM (AM243x evaluation module for Arm Cortex-R5F-based MCUs), product - Texas Instruments, LP-AM243 (AM243x general purpose LaunchPad™ development kit for Arm®-based MCU), product page. - Texas Instruments, TMDS243DC01EVM (AM243x and AM64x evaluation module breakout board for highspeed expansion), product page. - Texas Instruments, *Powering the AM243x With the TPS65219 PMIC*, application note. - Texas Instruments, AM243x OSPI, QSPI Flash Selection Guide, product overview. #### 13.3 Common References - Texas Instruments, AM64x / AM243x Sitara Processors Technical Reference Manual, technical reference - Texas Instruments, AM64x / AM243x Processor Silicon Errata, errata. - Texas Instruments, AM64x / AM243x Power Estimation Tool, application note. - Texas Instruments, Hardware Design Considerations for Custom Board Design Using AM6442, AM6422, AM6412 and AM2434, AM2432, AM2431 (ALV, ALX) Processor Families, user's guide. - Texas Instruments, AM64x and AM243x BGA Escape Routing, user's guide. - Texas Instruments, AM64x / AM243x DDR Board Design and Layout Guidelines, application note. - Texas Instruments, AM62x, AM62Lx DDR Board Design and Layout Guidelines, application note. - Texas Instruments, AM62A3 / AM62A7 DDR Board Design and Layout Guidelines, application note. - Texas Instruments, Thermal Design Guide for DSP and Arm Application Processors Application Report, application note. - Texas Instruments, *PRU-ICSS Feature Comparison*, application note. - Texas Instruments, Industrial Communication Protocols Supported on Sitara™ Processors and MCUs, application note. - Texas Instruments, Sitara Processor Power Distribution Networks: Implementation and Analysis, application - Texas Instruments, High-Speed Interface Layout Guidelines, application note. - Texas Instruments, Jacinto7 AM6x, TDA4x, and DRA8x High-Speed Interface Design Guidelines, application - Texas Instruments, Emulation and Trace Headers Technical Reference Manual, technical reference manual. - Texas Instruments. XDS Target Connection Guide, development tool - Texas Instruments, *Jacinto™ 7 DDRSS Register Configuration Tool*, application note. - Texas Instruments, Using IBIS Models for Timing Analysis, application note. - Texas Instruments, Sitara MCU Thermal Design, application note. - Texas Instruments, Functional Safety Support for Arm®-based Microcontrollers and Processors, technical white paper. - Texas Instruments, AM64x/AM243x Extended Power-On Hours, application note. - Texas Instruments, AM64x, AM243x IEC61508 TUV SUD Functional Safety Certificate, certificate. - Texas Instruments, Driving Multiple Loads With a Single LVCMOS Oscillator, application note. www.ti.com References ## 13.4 Master List of Available FAQs - Processor Family Wise [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, AM2434, AM2432, AM2431 Custom board hardware design - FAQs related to Processor collaterals, functioning, peripherals, interface and EVM/Starter kit ## 13.5 Master List of Available FAQs - Sitara Processor Families [FAQ] Custom board hardware design - Master (Complete) list of FAQs for all Sitara processor (AM62x, AM62Ax, AM62D-Q1, AM62Px, AM62L, AM64x, AM243x, AM335x) families ## 13.6 FAQs Including Software Related [FAQ] AM6x: Latest FAQs on AM62x, AM62Ax, AM62D-Q1, AM62Px, AM62L, AM64x, AM24x, AM3x, AM4x Sitara devices ## 13.7 FAQs for Attached Devices [FAQ] TPS65219: Benefits of a PMIC vs discrete solution to power Sitara AM62x MPU [FAQ] DP83869-EP: Ethernet compliance Testing failure Terminology Www.ti.com # **A Terminology** ADC Analog-to-Digital Converter BOM Bill of Materials BU Business Unit CAN Controller Area Network **CKE** Clock Enable **CPPI** Communications Port Programming Interface **CPSW3G** Common Platform Ethernet Switch 3-port Gigabit DFU IO Pad Calibration Resistor DFU Device Firmware Upgrade DNI Do Not InstallDRD Dual-Role DeviceDRP Dual-Role Port ECC Error-Correcting Code EMC Electromagnetic Compatibility EMI Electromagnetic Interference eMMC embedded Multimedia Card EMU Emulation Control EOS Electrical Over-Stress ESD Electrostatic discharge ESL Effective Series Inductance ESR Effective Series Resistance FAQ Frequently Asked Question FET Field-Effect Transistor **GPIO** General Purpose Input/Output **GPMC** General-Purpose Memory Controller Inter-Integrated Circuit IBIS Input/Output Buffer Information Specification JTAG Joint Test Action Group **LDO** Low Dropout **LVCMOS** Low Voltage Complementary Metal Oxide Semiconductor MAC Media Access Controller MCSPI Multichannel Serial Peripheral Interface MCU Micro Controller Unit MDI Medium Dependent InterfaceMDIO Management Data Input/OutputMII Media Independent Interface MMC Multimedia Card MMCSD Multimedia Card-Secure Digital ODT On-die Termination OPN Orderable Part Number www.ti.com Terminology OSPI Octal Serial Peripheral Interface **OTP** One-Time-Programmable PCB Printed Circuit Board PCIe Peripheral Component Interconnect Express PDN Power Distribution Network PET Power Estimation Tool PL Product Line **PMIC** Power Management Integrated Circuit POR Power-on Reset PRU\_ICSSG Programmable Real-Time Unit and Industrial Communication Subsystem - Gigabit **QSPI** Quad Serial Peripheral Interface RGMII Reduced Gigabit Media Independent Interface RMII Reduced Media Independent Interface ROC Recommended Operating Condition **SD** Secure Digital SDIO Secure Digital Input Output SPI Serial Peripheral Interface TCK Test Clock Input TDI Test Data Input TDO Test Data Output **TEN** Test Enable TMS Test Mode Select Input TRC\_DATAn Trace Data n **TRM** Technical Reference Manual TRSTn Reset **UART** Universal Asynchronous Receiver-Transmitter **USB** Universal Serial Bus **XDS** eXtended Development System **ZQ** Memory Device Calibration reference resistor # **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | | nanges from January 30, 2025 to October 31, 2025 (from Revision D (January 2025) to evision E (October 2025)) | Page | |---|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | • | Added section Common Checklist for Use With All Schematic Design Guidelines and Schematics Review | | | | | 3 | | • | Added section Custom Board Schematic Design Implementation Checklist Sub-Sections Description | 4 | | • | (Processor-Specific Information): Added Note | | | • | (Processor Power Architecture): Added Note | 10 | | • | (Discrete Power Devices (DC/DC, LDO) Based Power Architecture): Added Queries related to Discrete | | | | power Architecture FAQ and added more information about the MCU_PORz input | 14 | | • | (General Recommendations): Added Note | | | • | (Notes About Component Selection): Added Note | 19 | | • | Added Note | 19 | | • | (Peripheral Clock Outputs Series Resistor): Added more information | 20 | | • | Added section Peripheral Clock Outputs Pulldown Resistor | 21 | | • | Added section EVM or SK Schematic Pages Sequencing (Based on Functions, Reuse) and EVM or SK Board Layout | 23 | | • | Added section Processor-Specific SDK | | | • | (Device Comparison, IOSET and Voltage Conflict): Added information about voltage conflict | | | • | (Note on PADCONFIG Registers): Added Information on PADCONFIG bits and PADCONFIG registers d | | | | values summary FAQ | 26 | | • | (Custom Board High-Speed Interface Design Guidelines): Added Links to documents for General High S | peed | | | Layout Guidelines FAQ | <mark>27</mark> | | • | (Processor-Specific Recommendations for Power, Clock, Reset, Boot and Debug): Added Note | 30 | | • | (MCU_OSC0 (High Frequency) Clock (Internal Oscillator) or LVCMOS Digital Clock (External Oscillator) | ): | | | | 45 | | • | (Processor Reset): Added Processor Reset inputs, Reset Status Outputs and Connection Recommenda FAQ | | | • | (External Reset Inputs): Added Processor Reset inputs, Reset Status Outputs and Connection Recommendations FAQ | 50 | | • | (Configuration of Boot Modes (for Processor)): Added Supported bootmode configurations FAQ | 54 | | • | (Processor Peripherals Power, Interface and Connections): Added Note | 59 | | • | (DDR Subsystem (DDRSS)): Added DDR4/ LPDDR4 performance difference and Queries related to pas | sive | | | components values, tolerance, voltage rating FAQs. Added more information about DDRSS | 61 | | • | Added Queries related to passive components values, tolerance, voltage rating FAQ and more information | | | | about MMC0 interface | 68 | | • | (MMC1 – SD (Secure Digital) Card Interface): Added more information about MMC1 SD (Secure Digital) | | | | Interface | | | • | (Octal Serial Peripheral Interface (OSPI) or Quad Serial Peripheral Interface (QSPI)): Added Note and minformation about OSPI or QSPI interface | | | | (General-Purpose Memory Controller (GPMC)): Added more information about GPMC interface | 77 | | | (External Communication Interface (Ethernet (CPSW3G0 and PRU_ICSSG), USB2.0, USB3.0 (SERDES | | | | PCIe (SERDES0), UART and MCAN)): Added Note | | | | (USB Type-C): Added Is USB OTG possible without PD controller? FAQ | 95 | | | (Additional Information): Added Queries related to passive components values, tolerance, voltage rating | | | | FAQ | | | | (Universal Asynchronous Receiver/Transmitter (UART)): Added Note and more information about UART | | | | interface | | | | Added section UART Interface When Not Used | | | | (Modular Controller Area Network (MCAN) with Full CAN-FD Support): Added Note and more information | | | | about MCAN interface | | www.ti.com \_\_\_\_\_ Revision History | • | (Multichannel Serial Peripheral Interface (MCSPI)): Added Note, more information about MCSPI interface | | |---|--------------------------------------------------------------------------------------------------------|-------| | | and referenced required FAQs | | | • | Added section Connection of MCSPI Interface Signals | 110 | | • | (Inter-Integrated Circuit (I2C)): Added Note and more information about I2C interface | 112 | | • | Added section I2C Interface Signals Connection | | | • | (General Purpose Input/Output (GPIO)): Added Note, more information about processor IOs, Queries rela | | | | to GPIO and Queries related to LVCMOS input Hysteresis FAQs | 119 | | • | (Voltage Monitor Inputs Connection When Used): Added Power OK (POK) Module Voltages Monitored ar | nd | | | Connection recommendations and Queries related to passive components values, tolerance, voltage ratio | ng | | | FAQs | 123 | | • | (Voltage Monitor Inputs Connection When Not Used): Added Power OK (POK) Module Voltages Monitore | ∍d | | | and Connection recommendations FAQ | 124 | | • | (High Frequency Oscillator (MCU OSC0) Clock Loss Detection): Added How to Switch Back to External | | | | Clock After Clock Loss Detection FAQ | 126 | | • | Added section Crystal or External Oscillator Mal-function | | | • | Added section EVM or SK Specific Circuit Implementation (Reuse) | 126 | | • | (Self-Review of Custom Board Schematic Design): Added Note | 130 | | • | (Custom Board Layout Notes (Added Near to the Schematic Sections) and General Guidelines): Links to | | | | documents for General High Speed Layout Guidelines FAQ | | | | Added section DDR-MARGIN-FW | | | | Added section Schematics Review (Self) and Schematic Review Request (Suppliers) | | | | ` , , , , , , , , , , , , , , , , , , , | | | • | (References): Updated references to all sections | . 130 | ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated