

# Board and System Design Considerations for the TMS320VC5503/5506/5507/5509A DSPs

Naser Salameh

## **ABSTRACT**

An effective system-level board design requires termination of specific pins and taking advantage of idle and power-down modes on these VC5503/5506/5507/5509A digital signal processors (DSPs). This can be achieved by controlling unused pins and dynamically turning off all peripherals and internal functional units when not in use. The benefit is that the DSP and application consume only as much power as needed, which also helps reduce heat, component density, and the cost of the product. This document also provides pointers to valuable information about how to terminate some of the VC5503/5506/5507/5509A peripherals' and core DSPs unused pins.

#### **Contents** 1 2 3 4 5 Considerations of Pull-up Resistors 3 6 7 8 9 References 12 **List of Tables** Suggested Guidelines for Terminating Emulation and Unused Pins on the 1

# 1 Introduction

If an input is left floating every time the floating pin logic state toggles, additional input/output (I/O) current consumption will be the result. Controlling unused and floating pins can save power and maintain optimum functionality of the DSP and system level design. Idling or correctly configuring unused DSP peripherals, such as the real-time clock (RTC), analog-to-digital converter (ADC), multichannel buffered serial port (McBSP), host port interface (HPI), external memory interface (EMIF), IEEE Standard 1149.1-1990, IEEE Standard Test Access Port and Boundary-Scan Architecture (JTAG), MultiMedia Card/secure Data (MMC/SD), and universal serial bus (USB) pins, can save developer power for critical power-sensitive applications.

Even if the RTC or USB module is not used, both modules must be powered up. For the RTC and USB modules, the  $RDV_{DD}$ ,  $RCV_{DD}$ , and  $USBV_{DD}$  pins must be connected to their corresponding power supplies

C55x is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



RTC www.ti.com

and ground pins. Note that TMS320VC5503 does not have the USB module. For more information regarding the required connections, see the *TMS320VC5503 Fixed-Point Digital Signal Processor Data Manual* (SPRS245), *TMS320VC5506 Fixed-Point Digital Signal Processor Data Manual* (SPRS375), *TMS320VC5507 Fixed-Point Digital Signal Processor Data Manual* (SPRS244), and the *TMS320VC5509A Fixed-Point Digital Signal Processor Data Manual* (SPRS205).

### 2 RTC

The RTC power supply must be powered even if the RTC peripheral is not being used. The RTC module does not have a power-down mode, nor does idling of other peripherals/modules on VC5503/5506/5507/5509A affect the RTC.

The RTC is the only module that is completely isolated from the rest of the DSP. This module can be powered without any of the VC5503/5506/5507/5509A chip being powered. However, to keep the RTC power dissipation to a minimum while the RTC module is not being used, the RTC module should be powered up.

### 3 USB

If the USB module is not used on the VC5506/5507/5509A DSP, you must still connect its supply and ground pins to the supply and ground specified in the data sheet. You could also leave those pin unconnected if you make sure that the DP and DN pins are not subject to major noise.

As a general guideline, however, if you do not plan to use the USB:

- DP should be pulled high
- DN should be pulled low
- · PU can be left floating

Finally, for power down and power consumption purposes, it is recommended that you pull the USB pin, PU, high with a 10 K $\Omega$  resistor. This ensures that the DP pin does not get toggled due to noise and wake up the on-chip oscillator from the idle mode.

# 4 Proper Termination of Unused Device Pins

In most systems, the main consideration for proper termination of unused device pins is to ensure that inputs are not left floating, to minimize device power dissipation; floating inputs can cause excessive power dissipation. This section discusses the proper termination of unused device pins.

A secondary consideration for proper termination of unused device pins is the logical connection of pins for various interfaces on the device when the interfaces are, or are not, being used.

As can be seen from the pin type designations in the device-specific documentation, device pins are classified in a variety of categories, such as I/O, O/Z, I/O/Z, etc. However, from the standpoint of proper termination of unused device pins, there are only three key device pin category types into which all of the other pin type categories can be classified.

The following paragraphs describe the three main pin type categories and the rules for terminating each of them.

- Inputs (pins that cannot become outputs). This type of pins include the designations I and I/Z. If the particular interface in question is totally unused and the pin has bus keepers, use the bus keepers to pull the pin up. If the pin has no bus keepers and the particular interface in question is totally unused, ground the pin. If implemented, use the bus keepers If the pin must be tied high, or a pull-up resistor.
- Outputs (pins that are never inputs). This type of pins include the designations O and O/Z. Leave unconnected.
- I/O (pins that can be inputs or outputs). This type of pins include the designations I/O and I/O/Z. If possible, configure them as an output and leave unconnected. Otherwise, if the pin has bus keepers, use the bus keepers to pull the pin up. If the pin has no bus keepers, use a pull-up resistor.



# 5 Considerations of Pull-up Resistors

Device inputs should not be connected directly to a power supply. Any unused inputs that must be tied high should be connected to the appropriate power supply using a pull-up resistor. A pull-up resistor of 10  $K\Omega$  can be used for a single input; however, it is possible to use a single resistor to pull up several inputs with two considerations:

- None of the inputs can ever be allowed to be driven low by any means. Accordingly, common pull-up resistors should not be used on I/O or I/O/Z pins.
- The value of the resistor must be reduced inversely proportionate to the number of inputs being pulled high so that, according to ohms law, you still ultimately have a strong enough pull-up to pull high all of the inputs. The concern here is that the inputs draw a leakage current that will tend to reduce the voltage as more inputs are pulled up; therefore, a smaller resistor is required as more inputs are pulled up by a single resistor.

# 6 Special Considerations for JTAG Pins

If the EMU pins are not pulled high, the device can come up in test mode and may not function as desired. First, check to see if the device has internal pull-ups on EMU0/1 and a pull-down on TRST; this pin is also critical.

If the device does not have internal pullups, serious problems can result without external pullups/downs. Devices can go into test modes and unpredictable behavior can result.

Next, check to see if the device is used in a noisy system environment, e.g., motors. If the device is used in a noisy environment, even the internal pullups/downs may not be enough and you need strong external pullups/downs.

For the VC5503/5506/5507/5509A devices that also have internal pullups/downs, it is recommend that you always put strong external pullups on EMU0 and EMU1 and also a strong pulldown on TRST. In some extreme situations, it has been found that adding a small capacitor across EMU0/1 significantly improved noise immunity.

It is also a good idea to make sure that TCK/TMS and TDI are pulled up, just for extra safety.

In the past 99.9% of <u>cases</u> where issues have arisen with erratic or unreliable board behavior, this was due to EMU0/1 and TRST not being properly connected.

It is usually okay to leave pins with internal pullups/downs unconnected if the pin on the package is not connected to anything. However, pins that run out on a trace on the board should probably have external pullups/downs because the trace can act like an antenna in electrically noisy conditions and the internal pulls are usually quite weak. For the JTAG pins, it's probably fine not to include any external pulldown if these signals are not connected on the board. If the JTAG signals run across the board to a connector that is normally left unconnected, there is the risk of that conducting noise into the DSP. It is usually not a good idea to tie input buffers directly to power or ground; connecting through a pullup/down is recommended.

## 7 HPI Pins Consideration

If the parallel bus cannot be configured in EMIF mode and the device is configured in HPI mode but the HPI bus is not used, then for power consumption reasons you can tie this and all HPI pins to ground.



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs

| Terminal<br>Name          | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                        | How to Control if Pins are Not Used                                                                                                                | Reason                         | BK <sup>(2)</sup> | Reset<br>Condition                                                        |
|---------------------------|----------------------------|----------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------|---------------------------------------------------------------------------|
|                           |                            |                      |                                                                                                 | Parallel Bus                                                                                                                                       |                                |                   |                                                                           |
| A[13:0]                   |                            | I/O/Z                | Parallel address bus<br>A13-A0 of the C55x <sup>™</sup><br>DSP core bonded to<br>external pins. |                                                                                                                                                    |                                | ВК                | GPIO0 = 1: Output,<br>EMIF.A[13:0]<br>GPIO0 = 0: Input,<br>HPI.HA[13:0]   |
|                           | HPI.HA[13:0]               | I                    | HPI address bus.<br>HPI.HA[13:0]                                                                | Use the on-chip bus<br>keepers. Or if HPI is not<br>used, the parallel bus can<br>be configured for EMIF<br>mode or pins can be tied to<br>ground. | To minimize power consumption  |                   |                                                                           |
|                           | EMIF.A[13:0]               | O/Z                  | EMIF address bus.<br>EMIF.A[13:0]                                                               | Output pins. Leave unconnected                                                                                                                     | None                           | BK                | GPIO0 = 1: Output,<br>EMIF.A[13:0]                                        |
|                           | GPIO.A[13:0]               | I/O/Z                | General-purpose I/O<br>address bus.<br>GPIO.A[13:0]                                             | Unused GPIOs can be left floating if configured as outputs or can be pulled high with 10 K $\Omega$ resistors.                                     | To minimize power consumption  | _                 | GPIO0 = 0: Input,<br>HPI.HA[13:0]                                         |
| A'[0]<br>(BGA<br>only)    | EMIF.A'[0]                 | O/Z                  | EMIF address bus A'[0].                                                                         | Output pin. Leave unconnected                                                                                                                      | None                           |                   | Output                                                                    |
| A[15:14]<br>(BGA<br>only) |                            | I/O/Z                | A subset of the parallel address bus A15-A14 of the C55x DSP core bonded to external pins.      |                                                                                                                                                    |                                | ВК                | GPIO0 = 1: Output,<br>EMIF.A[15:14]<br>GPIO0 = 0: Input,<br>GPIO.A[15:14] |
|                           | EMIF.A[15:14]              | O/Z                  | EMIF address bus.<br>EMIF.A[15:14]                                                              | Output pins. Leave unconnected                                                                                                                     | None                           |                   |                                                                           |
|                           | GPIO.A[15:14]              | I/O/Z                | General-purpose I/O addresses bus. GPIO.A[15:14]                                                | Unused GPIOs can be left floating if configured as outputs or can be pulled high with 10 $K\Omega$ resistors.                                      | To minimize power consumption. |                   |                                                                           |
| A[20:16]<br>(BGA only)    | EMIF.A[20:16]              | O/Z                  | EMIF address bus                                                                                | Output pins. Leave unconnected                                                                                                                     | None                           |                   | Output                                                                    |
| D[15:0]                   |                            | I/O/Z                | A subset of the<br>parallel bidirectional<br>data bus D31-D0 of<br>the C55x DSP core            |                                                                                                                                                    |                                | ВК                | GPIO0 = 1: Input,<br>EMIF.D[15:0]<br>GPIO0 = 0: Input,<br>HPI.HD[15:0]    |
|                           | EMIF.D[15:0]               | I/O/Z                | EMIF data bus.<br>EMIF.D[15:0]                                                                  | Use the on-chip Bus<br>Keepers                                                                                                                     | To minimize power consumption  |                   |                                                                           |
|                           | HPI.HD[15:0]               | I/O/Z                | HPI data bus.<br>HPI.HD[15:0]                                                                   | Use the on-chip bus<br>keepers. Or if HPI is not<br>used, pins can tied to<br>ground or the parallel bus<br>can be configured for EMIF<br>mode.    | To minimize power consumption  |                   |                                                                           |
| C0                        |                            | I/O/Z                | EMIF asynchronous<br>memory read enable<br>or general-purpose<br>IO8                            |                                                                                                                                                    |                                | BK                | GPIO0 = 1: Output,<br>EMIF.ARE<br>GPIO0 = 0: Input,<br>GPIO8              |
|                           | EMIF.ARE                   | O/Z                  | Active-low EMIF asynchronous memory read enable                                                 | Output pin. Leave unconnected                                                                                                                      | None                           | _                 |                                                                           |
|                           | GPIO8                      | I/O/Z                | General-purpose IO8.<br>GPIO8                                                                   | Configure pin as an output. Then it can be left unconnected or can be pulled high with 10 $K\Omega$ resistor.                                      | To minimize power consumption  |                   |                                                                           |

<sup>(1)</sup> I = Input, O = Output, S = Supply, Hi–Z = High-impedance

BK = Bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = Pullup, PD = Pulldown, H = hysteresis input buffer, FS = Fail–safe buffer



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                | How to Control if Pins are Not Used                                                                                                                             | Reason                                           | BK <sup>(2)</sup> | Reset<br>Condition                                               |
|------------------|----------------------------|----------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------|------------------------------------------------------------------|
| C1               |                            | O/Z                  | EMIF asynchronous<br>memory output<br>enable or HPI<br>interrupt output |                                                                                                                                                                 |                                                  |                   | GPIO0 = 1: Output,<br>EMIF.AOE<br>GPIO0 = 0: Output,<br>HPI.HINT |
|                  | EMIF.AOE                   | O/Z                  | Active-low<br>asynchronous<br>memory output<br>enable                   | Output pin. Leave unconnected.                                                                                                                                  | None                                             | -                 |                                                                  |
|                  | HPI.HINT                   | O/Z                  | Active-low HPI interrupt output                                         | Output pin. Leave unconnected.                                                                                                                                  | None                                             | -                 |                                                                  |
| C2               |                            | I/O/Z                | EMIF asynchronous<br>memory write enable<br>or HPI read/write           |                                                                                                                                                                 |                                                  | BK                | GPIO0 = 1: Output,<br>EMIF.AWE<br>GPIO0 = 0: Input,              |
|                  | EMIF.AWE                   | O/Z                  | Active-low EMIF asynchronous memory write enable.                       | Output pin. Leave unconnected                                                                                                                                   | None                                             | -                 | HPI.HR/₩                                                         |
|                  | HPI.HR∕W                   | I                    | HPI read/write                                                          | Pull high with 10 $\mathrm{K}\Omega$ resistor or if HPI is not used, the parallel bus can be either configured for EMIF mode or this pin can be tied to ground. | For functional<br>protection and/or<br>low power |                   |                                                                  |
| C3               |                            | I/O/Z                | EMIF data ready input or HPI ready output                               |                                                                                                                                                                 |                                                  | Н                 | GPIO0 = 1: Input,<br>EMIF.ARDY<br>GPIO0 = 0: Output,             |
|                  | EMIF.ARDY                  | I                    | EMIF data ready input                                                   | Pull high with 2.2 KΩ resistor                                                                                                                                  | For functional protection and/or low power       | _                 | HPI.HRDY                                                         |
|                  | HPI.HRDY                   | 0                    | HPI ready output                                                        | Output pin. Leave unconnected                                                                                                                                   | None                                             |                   |                                                                  |
| C4               |                            | I/O/Z                | EMIF chip select for<br>memory space CE0<br>or general-purpose<br>IO9   |                                                                                                                                                                 |                                                  | BK                | GPIO0 = 1: Output,<br>EMIF.CE0<br>GPIO0 = 0: Input,<br>GPIO9     |
|                  | EMIF.CE0                   | O/Z                  | Active-low EMIF chip select for memory space CE0                        | Output pin. Leave unconnected                                                                                                                                   | None                                             | -                 |                                                                  |
|                  | GPIO9                      | I/O/Z                | General-purpose IO9                                                     | Configure pin as an output. Then it can be left unconnected or can be pulled high with 10 $\rm K\Omega$ resistor.                                               | To minimize power consumption                    | -                 |                                                                  |
| C5               |                            | I/O/Z                | EMIF chip select for<br>memory space CE1<br>or general-purpose<br>IO10  |                                                                                                                                                                 |                                                  | ВК                | GPIO0 = 1: Output,<br>EMIF.CE1<br>GPIO0 = 0: Input,<br>GPIO10    |
|                  | EMIF.CE1                   | O/Z                  | Active-low EMIF chip select for memory space CE1                        | Output pin. Leave unconnected                                                                                                                                   | None                                             |                   |                                                                  |
|                  | GPIO10                     | I/O/Z                | General-purpose<br>IO10                                                 | Configure pin as an output. Then it can be left unconnected or can be pulled high with 10 $\rm K\Omega$ resistor.                                               | To minimize power consumption                    | -                 |                                                                  |



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                        | How to Control if Pins are Not Used                                                                                                                   | Reason                                           | BK <sup>(2)</sup> | Reset<br>Condition                                                |
|------------------|----------------------------|----------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------|-------------------------------------------------------------------|
| C6               |                            | I/O/Z                | EMIF chip select for<br>memory space CE2<br>or HPI control input 0                              |                                                                                                                                                       |                                                  | BK                | GPIO0 = 1: Output,<br>EMIF.CE2<br>GPIO0 = 0: Input,               |
|                  | EMIF.CE2                   | O/Z                  | Active-low EMIF chip select for memory space CE2                                                | Output pin. Leave unconnected                                                                                                                         | None                                             |                   | HPI.HCNTL0                                                        |
|                  | HPI.HCNTL0                 | I                    | HPI control input 0                                                                             | Pull high with 10 $\rm K\Omega$ resistor or if HPI is not used, the parallel bus can be either configured for EMIF mode or pin can be tied to ground. | For functional<br>protection and/or<br>low power |                   |                                                                   |
| C7               |                            | I/O/Z                | EMIF chip select for<br>memory space CE3,<br>general-purpose<br>IO11, or HPI control<br>input 1 |                                                                                                                                                       |                                                  | ВК                | GPIO0 = 1: Output,<br>EMIF.CE3<br>GPIO0 = 0: Input,<br>HPI.HCNTL1 |
|                  | EMIF.CE3                   | O/Z                  | Active-low EMIF chip select for memory space CE3                                                | Output pin. Leave unconnected                                                                                                                         | None                                             |                   |                                                                   |
|                  | GPIO11                     | I/O/Z                | General-purpose<br>IO11                                                                         | Configure pin as an output. Then it can be left unconnected or it can be pulled high with 10 $\rm K\Omega$ resistor.                                  | To minimize power consumption                    |                   |                                                                   |
|                  | HPI.HCNTL1                 | I                    | HPI control input 1  Pull high with 10 $KΩ$ resistor                                            |                                                                                                                                                       | For functional protection and/or low power       |                   |                                                                   |
| C8               |                            | I/O/Z                | EMIF byte enable 0 control or HPI byte identification                                           |                                                                                                                                                       |                                                  | BK                | GPIO0 = 1: Output,<br>EMIF.BEO<br>GPIO0 = 0: Input,               |
|                  | EMIF.BE0                   | O/Z                  | Active-low EMIF byte enable 0 control                                                           | Output pin. Leave unconnected                                                                                                                         | None                                             |                   | HPI.HBE0                                                          |
|                  | HPI.HBE0                   | I                    | HPI byte identification                                                                         | Pull high with 10 K $\Omega$ resistor                                                                                                                 | For functional protection and/or low power       |                   |                                                                   |
| C10              |                            | I/O/Z                | EMIF SDRAM row<br>strobe, HPI<br>addresses strobe, or<br>general-purpose IO12                   |                                                                                                                                                       | ВК                                               |                   | GPIO0 = 1: Output,<br>EMIF.SDRAS<br>GPIO0 = 0: Input,<br>HPI.HAS  |
|                  | EMIF.SDRAS                 | O/Z                  | Active-low EMIF<br>SDRAM row strobe                                                             | Output pin. Leave unconnected                                                                                                                         | None                                             |                   |                                                                   |
|                  | HPI.HAS                    | I                    | Active-low HPI address strobe                                                                   | Pull high with 10 K $\Omega$ resistor                                                                                                                 | For functional protection and/or low power       |                   |                                                                   |
|                  | GPIO12                     | I/O/Z                | General-purpose<br>IO12                                                                         | Configure pin as an output. Then it can be left unconnected or it can be pulled high with 10 $\rm K\Omega$ resistor.                                  | To minimize power consumption                    |                   |                                                                   |
| C11              |                            | I/O/Z                | EMIF SDRAM column<br>strobe or HPI chip<br>select input                                         |                                                                                                                                                       |                                                  | BK                | GPIO0 = 1: Output,<br>EMIF.SDCAS<br>GPIO0 = 0: Input,             |
|                  | EMIF.SDCAS                 | O/Z                  | Active-low EMIF<br>SDRAM column<br>strobe                                                       | Output pin. Leave unconnected                                                                                                                         | None                                             |                   | HPI.ĦCS                                                           |
|                  | HPI.HCS                    | I                    | HPI chip select input                                                                           | Pull high with 10 K $\Omega$ resistor                                                                                                                 | For functional protection and/or low power       |                   |                                                                   |



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name          | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                       | How to Control if Pins are Not Used                                                                                               | Reason                                     | BK <sup>(2)</sup>          | Reset<br>Condition                                                 |
|---------------------------|----------------------------|----------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------|--------------------------------------------------------------------|
| C12                       |                            | I/O/Z                | EMIF SDRAM write<br>enable or HPI data<br>strobe 1 input                                       |                                                                                                                                   |                                            | BK                         | GPIO0 = 1: Output,<br>EMIF.SDWE<br>GPIO0 = 0: Input,               |
|                           | EMIF.SDWE                  | O/Z                  | EMIF SDRAM write enable                                                                        | Output pin. Leave unconnected                                                                                                     | None                                       | =                          | HPI.HDS1                                                           |
|                           | HPI.HDS1                   | I                    | HPI data strobe 1 input                                                                        | Pull high with 10 K $\Omega$ resistor                                                                                             | For functional protection and/or low power | -                          |                                                                    |
| C13                       |                            | I/O/Z                | SDRAM A10 address<br>line or<br>general-purpose IO13                                           |                                                                                                                                   |                                            | BK                         | GPIO0 = 1: Output,<br>EMIF.SDA10<br>GPIO0 = 0: Input,              |
|                           | EMIF.SDA10                 | O/Z                  | SDRAM A10 address line                                                                         | Output pin. Leave unconnected                                                                                                     |                                            | -                          | GPIO13                                                             |
|                           | GPIO13                     | I/O/Z                | General-purpose<br>IO13                                                                        | Configure pin as an output. Then it can be left unconnected or it can be pulled high with 10 $K\Omega$ resistor.                  |                                            | -                          |                                                                    |
| C14                       |                            | I/O/Z                | Memory interface<br>clock for SDRAM,<br>HPI data strobe 2<br>input, or<br>general-purpose IO14 |                                                                                                                                   |                                            | ВК                         | GPIO0 = 1: Output,<br>EMIF.CLKMEM<br>GPIO0 = 0: Input,<br>HPI.HDS2 |
|                           | EMIF.CLKMEM                | O/Z                  | Memory interface clock for SDRAM                                                               | Output pin. Leave unconnected                                                                                                     | None                                       | ='                         |                                                                    |
|                           | HPI.HDS2                   | I                    | HPI data strobe 2 input                                                                        | Pull high with 10 KΩ resistor                                                                                                     | For functional protection and/or low power | -                          |                                                                    |
|                           |                            |                      | Interr                                                                                         | upt and Reset Pins                                                                                                                |                                            |                            |                                                                    |
| INT[4:0]                  |                            | I                    | Active-low external user interrupt inputs                                                      | If unmasked, pull up high with 10 K $\Omega$ resistor. If masked, connect to ground.                                              | For functional protection and/or low power | H, FS                      | Input                                                              |
| RESET                     |                            | I                    | Active-low reset                                                                               | This pin always is used and connected, but for functional protection, use an external 10 K $\Omega$ pull-up resistor on this pin. | For functional protection                  | H, FS                      | Input                                                              |
|                           |                            |                      | 1                                                                                              | Bit I/O Signals                                                                                                                   |                                            |                            |                                                                    |
| GPIO[7:6,4<br>GPIO[7:0] ( |                            | I/O/Z                | 7-bit (LQFP package)<br>or 8-bit (BGA<br>package) input/output<br>lines                        |                                                                                                                                   |                                            | BK<br>(GPIO5<br>only)<br>H | Input                                                              |
|                           | EMIF.CKE<br>(GPIO4)        | O/Z                  | SDRAM CKE signal                                                                               | Output pin. Leave unconnected.                                                                                                    | None                                       | (except<br>GPIO5)          | Input<br>(GPIO4)                                                   |
| XF                        |                            | O/Z                  | External flag                                                                                  | Output pin. Leave unconnected.                                                                                                    | None                                       |                            | Output                                                             |
|                           | EMIF.CKE                   | O/Z                  | SDRAM CKE signal                                                                               | Output pin. Leave unconnected.                                                                                                    | None                                       |                            | Output<br>(XF)                                                     |
|                           |                            |                      | Oscil                                                                                          | lator/Clock Signals                                                                                                               |                                            |                            |                                                                    |
| CLKOUT                    |                            | O/Z                  | DSP clock output signal                                                                        | None. Leave floating or connect to TP for debug purposes                                                                          | None                                       |                            | Output                                                             |
| X2/CLKIN                  |                            | I/O                  | System clock/oscillator input                                                                  | None. This pin is always used.                                                                                                    | None                                       |                            | Oscillator Input                                                   |
| X1                        |                            | 0                    | Output pin from the internal system oscillator for the crystal                                 | Output pin. Leave unconnected.                                                                                                    | To minimize power consumption              |                            | Oscillator Output                                                  |
|                           |                            |                      |                                                                                                | Timer Signals                                                                                                                     |                                            |                            |                                                                    |
| TIN/TOUT0                 | )                          | I/O/Z                | Timer0 input/output                                                                            | If not configured as output, pull up high with 10 $K\Omega$ resistor                                                              | To minimize power consumption              | Н                          | Input                                                              |



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                                                                                                                                                        | How to Control if Pins are Not Used                                                                                                   | Reason                        | BK <sup>(2)</sup> | Reset<br>Condition |
|------------------|----------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|--------------------|
|                  |                            |                      | R                                                                                                                                                                                                                               | eal-Time Clock                                                                                                                        |                               |                   |                    |
| RTCINX1          |                            | I                    | Real-time clock oscillator input                                                                                                                                                                                                | Pull down low                                                                                                                         | To minimize power consumption |                   | Input              |
| RTCINX2          |                            | 0                    | Real-time clock oscillator output                                                                                                                                                                                               | Output pin. Leave unconnected                                                                                                         | None                          |                   | Output             |
|                  |                            |                      |                                                                                                                                                                                                                                 | I2C                                                                                                                                   |                               |                   |                    |
| SDA              |                            | I/O/Z                | I2C (bidirectional)<br>data                                                                                                                                                                                                     | Pull up high with 10 K $\Omega$ resistor                                                                                              | To minimize power consumption | Н                 | Hi-Z               |
| SCL              |                            | I/O/Z                | I2C (bidirectional)<br>data                                                                                                                                                                                                     | Pull up high with 10 K $\Omega$ resistor                                                                                              | To minimize power consumption | Н                 | Hi-Z               |
|                  |                            |                      | Multichannel Buffe                                                                                                                                                                                                              | ered Serial Port (McBSP) Sig                                                                                                          | nals                          |                   |                    |
| CLKR0            |                            | I/O/Z                | McBSP0 receive clock                                                                                                                                                                                                            | Configure as an output and leave floating or pull up high with 10 KΩ resistor                                                         | To minimize power consumption | Н                 | Hi-Z               |
| DR0              |                            | I                    | McBSP0 receive data                                                                                                                                                                                                             | Pull up high with 10 K $\Omega$ resistor                                                                                              | To minimize power consumption | FS                | Input              |
| FSR0             |                            | I/O/Z                | McBSP0 receive frame synchronization                                                                                                                                                                                            | Configure as an output and leave floating or pull up high with 10 KΩ resistor.                                                        | To minimize power consumption |                   | Hi-Z               |
| CLKX0            |                            | I/O/Z                | McBSP0 transmit clock                                                                                                                                                                                                           | Configure as an output and leave floating or pull up high with 10 KΩ resistor.                                                        | To minimize power consumption | Н                 | Input              |
| DX0              |                            | O/Z                  | McBSP0 transmit data                                                                                                                                                                                                            | Output pin. Leave unconnected                                                                                                         | None                          |                   | Hi-Z               |
| FSX0             |                            | I/O/Z                | McBSP0 transmit frame synchronization                                                                                                                                                                                           | Configure as an output and leave floating or pull up high with 10 KΩ resistor.                                                        | To minimize power consumption |                   | Input              |
| S10              |                            | I/O/Z                | McBSP1 receive<br>clock or MultiMedia<br>Card/Secure Digital1<br>command/response.<br>At reset, this pin is<br>configured<br>as McBSP1.CLKR.                                                                                    |                                                                                                                                       |                               | Н                 | Input              |
|                  | McBSP1.CLKR                | I/O/Z                | McBSP1 receive clock. McBSP1.CLKR serves as the serial shift clock for the serial port receiver. McBSP1.CLKR is selected when the External Bus Selection Register has 00 in the Serial Port1 Mode bit field or following reset. | Configure as an output and leave floating or pull up high with 10 $\rm K\Omega$ resistor.                                             | To minimize power consumption | ·                 |                    |
|                  | MMC1.CMD<br>SD1.CMD        | I/O/Z                | MMC1 or SD1<br>command/response                                                                                                                                                                                                 | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interface is not used,<br>configure bus for McBSP<br>mode. | To minimize power consumption | _                 |                    |



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                | How to Control if Pins are Not Used                                                                                                   | Reason                        | BK <sup>(2)</sup> | Reset<br>Condition |
|------------------|----------------------------|----------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|--------------------|
| S11              |                            | I/O/Z                | McBSP1 data receive<br>or Secure Digital1<br>data1                                      |                                                                                                                                       |                               |                   | Input              |
|                  | McBSP1.DR                  | I/Z                  | McBSP1 serial data receive                                                              | Pull up high with 10 K $\Omega$ resistor                                                                                              | To minimize power consumption |                   |                    |
|                  | SD1.DAT1                   | I/O/Z                | SD1 data1                                                                               | If the serial bus is<br>configured for SD mode,<br>and SD interface is not<br>used, configure bus for<br>McBSP mode.                  | To minimize power consumption |                   |                    |
| S12              |                            | I/O/Z                | McBSP1 receive<br>frame synchronization<br>or Secure Digital1<br>data2                  |                                                                                                                                       |                               |                   | Input              |
|                  | McBSP1.FSR                 | I/Z                  | McBSP1 receive frame synchronization                                                    | Pull up high with 10 K $\Omega$ resistor                                                                                              | To minimize power consumption |                   |                    |
|                  | SD1.DAT2                   | I/O/Z                | SD1 data2                                                                               | If the serial bus is<br>configured for SD mode,<br>and SD interface is not<br>used, configure bus for<br>McBSP mode.                  | To minimize power consumption |                   |                    |
| S13              |                            | O/Z                  | McBSP1 serial data<br>transmit or<br>Multimedia<br>Card/Secure Digital1<br>serial clock |                                                                                                                                       |                               | ВК                | Hi-Z               |
|                  | McBSP1.DX                  | O/Z                  | McBSP1 serial data transmit                                                             | Output pin. Leave unconnected.                                                                                                        | None                          |                   |                    |
|                  | MMC1.CLK<br>SD1.CLK        | 0                    | MMC1 or SD1 serial clock                                                                | Output pin. Leave unconnected.                                                                                                        | None                          |                   |                    |
| 514              |                            | I/O/Z                | McBSP1 transmit<br>clock or Multimedia<br>Card/Secure Digital1<br>data0                 |                                                                                                                                       |                               | Н                 | Input              |
|                  | McBSP1.CLKX                | I/O/Z                | McBSP1 transmit clock                                                                   | Pull up high with 10 K $\Omega$ resistor                                                                                              | To minimize power consumption |                   |                    |
|                  | MMC1.DAT<br>SD1.DAT0       | I/O/Z                | MMC1 or SD1 data0                                                                       | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interface is not used,<br>configure bus for McBSP<br>mode. | To minimize power consumption | _                 |                    |
| S15              |                            | I/O/Z                | McBSP1 transmit<br>frame synchronization<br>or Secure Digital1<br>data3                 |                                                                                                                                       |                               |                   | Input              |
|                  | McBSP1.FSX                 | I/O/Z                | McBSP1 transmit frame synchronization                                                   | Pull up high with 10 K $\Omega$ resistor                                                                                              |                               |                   |                    |
|                  | SD1.DAT3                   | I/O/Z                | SD1 data3                                                                               | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interface is not used,<br>configure bus for McBSP<br>mode. |                               |                   |                    |



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name | Multiplexed<br>Signal Name | I/O/Z (1) | Function                                                                          | How to Control if Pins are Not Used                                                                                                    | Reason                        | BK <sup>(2)</sup> | Reset<br>Condition |
|------------------|----------------------------|-----------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|--------------------|
| S20              |                            | I/O/Z     | McBSP2 receive<br>clock or Multimedia<br>Card/Secure Digital2<br>command/response |                                                                                                                                        |                               | Н                 | Input              |
|                  | McBSP2.CLKR                | I/O/Z     | McBSP2 receive clock                                                              | Configured as an output and leave floating or pull up high with 10 KΩ resistor                                                         | To minimize power consumption | _                 |                    |
|                  | MMC2.CMD<br>SD2.CMD        | I/O/Z     | MMC2 or SD2<br>command/response                                                   | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interfaces is not used,<br>configure bus for McBSP<br>mode. | To minimize power consumption |                   |                    |
| S21              |                            | I/O/Z     | McBSP2 data receive<br>or Secure Digital2<br>data1                                |                                                                                                                                        |                               |                   | Input              |
|                  | McBSP2.DR                  | I         | McBSP2 serial data receive                                                        | Pull up high with 10 K $\Omega$ resistor                                                                                               |                               | <del></del>       |                    |
|                  | SD2.DAT1                   | I/O/Z     | SD2 data1                                                                         | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interfaces is not used,<br>configure bus for McBSP<br>mode. |                               | _                 |                    |
| S22              |                            | I/O/Z     | McBSP2 receive<br>frame synchronization<br>or Secure Digital2<br>data2            |                                                                                                                                        |                               |                   | Input              |
|                  | McBSP2.FSR                 | I         | McBSP2 receive frame synchronization                                              | Pull up high with 10 KΩ resistor                                                                                                       |                               |                   |                    |
|                  | SD2.DAT2                   | I/O/Z     | SD2 data2                                                                         | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interfaces is not used,<br>configure bus for McBSP<br>mode. |                               |                   |                    |
| S23              |                            | O/Z       | McBSP2 data<br>transmit or<br>Multimedia<br>Card/Secure Digital2<br>serial clock  |                                                                                                                                        |                               | ВК                | Hi-Z               |
|                  | McBSP2.DX                  | O/Z       | McBSP2 serial data transmit                                                       | Output pin. Leave unconnected.                                                                                                         | None                          |                   |                    |
|                  | MMC2.CLK<br>SD2.CLK        | 0         | MMC2 or SD2 serial clock                                                          | Output pin. Leave unconnected.                                                                                                         | None                          |                   |                    |
| S24              |                            | I/O/Z     | McBSP2 transmit<br>clock or Multimedia<br>Card/Secure Digital2<br>data0           |                                                                                                                                        |                               | Н                 | Input              |
|                  | McBSP2.CLKX                | I/O/Z     | McBSP2 transmit clock                                                             | Configured as an output and leave floating or pull up high with 10 $\mathrm{K}\Omega$ resistor                                         | To minimize power consumption | _                 |                    |
|                  | MMC2.DAT<br>SD2.DAT0       | I/O/Z     | MMC2 or SD2 data0<br>pin                                                          | If the serial bus is<br>configured for MMC or SD<br>mode, and MMC or SD<br>interfaces is not used,<br>configure bus for McBSP<br>mode. | To minimize power consumption |                   |                    |



Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name   | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                                              | How to Control if Pins are Not Used                                                                                  | Reason                        | BK <sup>(2)</sup> | Reset Condition |
|--------------------|----------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|-----------------|
| S25                |                            | I/O/Z                | McBSP2 transmit<br>frame synchronization<br>or Secure Digital2<br>data3                                               |                                                                                                                      |                               |                   | Input           |
|                    | McBSP2.FSX                 | I/O/Z                | McBSP2 frame synchronization                                                                                          | Configured as an output and leave floating or pull up high with 10 $\rm K\Omega$ resistor                            | To minimize power consumption | _                 |                 |
|                    | SD2.DAT3                   | I/O/Z                | SD2 data3                                                                                                             | If the serial bus is<br>configured for SD mode,<br>and SD interface is not<br>used, configure bus for<br>McBSP mode. | To minimize power consumption |                   |                 |
|                    |                            |                      |                                                                                                                       | A/D                                                                                                                  |                               |                   |                 |
| AIN0               |                            | I                    | Analog input channel 0                                                                                                | Analog input. Leave unconnected.                                                                                     | None                          |                   | Input           |
| AIN1               |                            | l                    | Analog input channel 1                                                                                                | Analog input. Leave unconnected.                                                                                     | None                          |                   | Input           |
| AIN2 (BGA          | only)                      | l                    | Analog input channel 2 (BGA package only)                                                                             | Analog input. Leave unconnected.                                                                                     | None                          |                   | Input           |
| AIN3 (BGA          | only)                      | I                    | Analog input channel 3. (BGA package only)                                                                            | Analog input. Leave unconnected.                                                                                     | None                          |                   | Input           |
|                    |                            |                      | Test/Emulation Pins (                                                                                                 | Use or not use, terminate as                                                                                         | below)                        |                   |                 |
| TCK                |                            | I                    | IEEE standard 1149.1 test clock                                                                                       |                                                                                                                      |                               | PU<br>H           | Input           |
| TDI                |                            | I                    | IEEE standard 1149.1 test clock                                                                                       |                                                                                                                      |                               | PU                | Input           |
| TDO                |                            | O/Z                  | IEEE standard 1149.1 test clock                                                                                       |                                                                                                                      |                               |                   | Hi-Z            |
| TMS                |                            | I                    | IEEE standard 1149.1<br>test clock                                                                                    |                                                                                                                      |                               | PU                | Input           |
| TRST               |                            | I                    | IEEE standard 1149.1<br>test clock                                                                                    | Pull down to ground via 10 $K\Omega$ resistor                                                                        | For functional protection     | PD<br>FS          | Input           |
| EMU0               |                            | I/O/Z                | Emulator 0 pin                                                                                                        | Pull up high with 4.7 K $\Omega$ resistor                                                                            | For functional protection     | PU                | Input           |
| EMU1/OFF           |                            | I/O/Z                | Emulator 1 pin/disable all outputs                                                                                    | Pull up high with 4.7 K $\Omega$ resistor                                                                            | For functional protection     | PU                | Input           |
|                    |                            |                      |                                                                                                                       | Supply Pins                                                                                                          |                               |                   |                 |
| CV <sub>DD</sub>   |                            | S                    | Digital power, + V <sub>DD</sub> .<br>Dedicated power<br>supply for the core<br>CPU.                                  | Always need to be connected.                                                                                         | None                          |                   |                 |
| $DV_DD$            |                            | S                    | Digital power, + V <sub>DD</sub> .<br>Dedicated power<br>supply for the core<br>CPU.                                  | Always need to be connected.                                                                                         | None                          |                   |                 |
| USBV <sub>DD</sub> |                            | S                    | Digital power, + V <sub>DD</sub> .<br>Dedicated power<br>supply for the I/O of<br>the USB module (DP,<br>DN, and PU). | Always need to be connected.                                                                                         | None                          |                   |                 |
| RDV <sub>DD</sub>  |                            | S                    | Digital power, + V <sub>DD</sub> .<br>Dedicated power<br>supply for the I/O pins<br>of the RTC module.                | Always need to be connected.                                                                                         | None                          |                   |                 |
| RCV <sub>DD</sub>  |                            | S                    | Digital power, + V <sub>DD</sub> .<br>Dedicated power<br>supply for the RTC<br>module.                                | Always need to be connected.                                                                                         | None                          |                   |                 |



Summary www.ti.com

Table 1. Suggested Guidelines for Terminating Emulation and Unused Pins on the VC5503/5506/5507/5509A DSPs (continued)

| Terminal<br>Name      | Multiplexed<br>Signal Name | I/O/Z <sup>(1)</sup> | Function                                                                                                                | How to Control if Pins are Not Used | Reason | BK <sup>(2)</sup> | Reset<br>Condition |
|-----------------------|----------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------|-------------------|--------------------|
| AV <sub>DD</sub>      |                            | S                    | Analog power, + V <sub>DD</sub> .<br>Dedicated power<br>supply for the 10-bit<br>A/D.                                   | Always need to be connected.        | None   |                   |                    |
| ADV <sub>DD</sub>     |                            | S                    | Analog digital Power,<br>+ V <sub>DD</sub> . Dedicated<br>power supply for the<br>digital portion of the<br>10-bit A/D. | Always need to be connected.        | None   |                   |                    |
| USBPLLV <sub>DI</sub> | )                          | S                    | Digital power, + V <sub>DD</sub> .<br>Dedicated power<br>supply pin for the<br>USB PLL.                                 | Always need to be connected.        | None   |                   |                    |
| V <sub>SS</sub>       |                            | S                    | Digital ground.  Dedicated ground for the I/O and core pins.                                                            | Always need to be connected.        | None   |                   |                    |
| AV <sub>SS</sub>      |                            | S                    | Analog ground. Dedicated ground for the 10-bit A/D.                                                                     | Always need to be connected.        | None   |                   |                    |
| ADV <sub>SS</sub>     |                            | S                    | Analog digital ground.<br>Dedicated ground for<br>the digital portion of<br>the10-bit A/D.                              | Always need to be connected.        | None   |                   |                    |
| USBPLLV <sub>SS</sub> | 3                          | S                    | Digital ground. Dedicated ground for the USB PLL.                                                                       | Always need to be connected.        | None   |                   |                    |
|                       |                            |                      |                                                                                                                         | Miscellaneous                       |        |                   |                    |
| NC                    |                            |                      | No connection                                                                                                           | None                                | None   |                   |                    |

# 8 Summary

The information provided in this document and the reference documentation listed in Section 9 will help DSP designers optimize their VC5503/5506/5507/5509A board power consumption and assist with system-level issues.

# 9 References

- TMS320VC5503 Fixed-Point Digital Signal Processor Data Manual (SPRS245)
- TMS320VC5506 Fixed-Point Digital Signal Processor Data Manual (SPRS375)
- TMS320VC5507 Fixed-Point Digital Signal Processor Data Manual (SPRS244)
- TMS320VC5509A Fixed-Point Digital Signal Processor Data Manual (SPRS205)
- TMS320VC5507/5509 DSP Universal Serial Bus (USB) Module Reference Guide (SPRU596)
- TMS320VC5503/5507/5509 DSP Real-Time Clock (RTC) Reference Guide (SPRU594)
- TMS320VC5501/5502/5503/5507/5509 DSP Inter-Integrated Circuit Module Reference Guide (SPRU146)
- TMS320VC5503/5507/5509 DSP Host Port Interface (HPI) Reference Guide (SPRU619)
- TMS320VC5503/5507/5509 DSP External Memory Interface (EMIF) Reference Guide (SPRU670)
- TMS320VC5501/5502/5503/5507/5509/5510 DSP Multichannel Buffered Serial Port (McBSP) Reference Guide (SPRU592)

# **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated