# LM5125AEVM-BST Evaluation Module



# **Description**

The LM5125AEVM-BST evaluation module showcases the features and performance of the LM5125A-Q1 wide input voltage synchronous dualphase boost controller. This EVM is designed for ease of configuration, enabling the user to evaluate different conditions on the module. The EVM provides 24V/240W output by default. Dynamically adjust the output voltage through the ATRK/DTRK pin .

### **Get Started**

- 1. Make sure the jumpers and DIP switches are set properly.
- 2. Connect EVM to power supply and the load.

### **Features**

- · Two phase interleaved boost converter
- 1kW peak power and 240W average power
- · Output voltage tracking from analog/PWM
- Bypass mode
- Optional dual random spread spectrum (DRSS)
- Programmable undervoltage lockout (UVLO), softstart, and dead time
- Comprehensive fault protections
  - Peak current limit
  - Average current limit
  - Overvoltage protection

# **Applications**

- · Automotive Class H audio power amplifier
- · Automotive LED headlight applications





### 1 Evaluation Module Overview

### 1.1 Introduction

The LM5125AEVM-BST evaluation module provides a fully functional dual phase synchronous boost converter to evaluate LM5125A-Q1. The EVM operates over an input voltage range of 9V to 18V and supports input transients up to 42V. The EVM provides an output voltage of 24V with 240W rated power and 1kW peak power. Adjust the output voltage up to 45V via ATRK/DTRK pin.

### 1.2 Kit Contents

- One LM5125AEVM-BST PCB assembly
- EVM Disclaimer Read Me

## 1.3 Specification

**Table 1-1. EVM Specification** 

| Parameter                | Condition                                                               | MIN | TYP  | MAX | UNIT |
|--------------------------|-------------------------------------------------------------------------|-----|------|-----|------|
| Input Voltage            | Operation                                                               | 9   | 14.4 | 18  | V    |
| Output Voltage           | $R_{ATRK} = 40.2k\Omega$                                                |     | 24   |     | V    |
|                          | R <sub>ATRK</sub> = 75kΩ                                                |     | 45   |     | V    |
| Rated Output Power       | V <sub>in</sub> = 14.4V                                                 |     | 240  |     | W    |
| Peak Output Power, 100ms | V <sub>in</sub> = 14.4V                                                 |     | 1000 |     | W    |
| Switching frequency      |                                                                         |     | 400  |     | kHz  |
| Efficiency               | V <sub>in</sub> = 14.4V, V <sub>out</sub> = 24V, P <sub>out</sub> =240W |     | 97.6 |     | %    |
|                          | V <sub>in</sub> = 14.4V, V <sub>out</sub> = 45V, P <sub>out</sub> =240W |     | 95.6 |     | %    |

### 1.4 Device Information

The LM5125A-Q1 is a dual phase synchronous boost controller with below features:

- Wide input voltage range from 2.5V to 42V
- Programmable output voltage 6V to 60V
- Dynamic output voltage tracking
- Bypass mode
- Programmable OVP
- Cycle by cycle peak current limit
- Inductor current monitor
- Average input current limit
- · Selectable dead time
- Stackable for 4-phase operation

www.ti.com Hardware

### 2 Hardware

# 2.1 Connector, Jumper, DIP switch and Test point Description

The connectors, jumpers, DIP switches and test points of the EVM are introduced in this section.

# 2.1.1 Connector Descriptions

**Table 2-1. Connectors** 

| Connector | Pin  | Description                                     |
|-----------|------|-------------------------------------------------|
| J1/T1     | VIN  | Positive power input for the evaluation module  |
| J2/T2     | GND  | Negative power input for the evaluation module  |
| J3/T3     | VOUT | Positive power output for the evaluation module |
| J4/T4     | GND  | Negative power output for the evaluation module |
|           |      | Input voltage sensing VIN                       |
| J5 2      |      | Input voltage sensing GND                       |
| J6        | 1    | Output voltage sensing VOUT                     |
| J6        | 2    | Output voltage sensing GND                      |

# 2.1.2 Jumper Descriptions

**Table 2-2. Jumper Descriptions** 

| Connector | Pins                                          | Description                                      | Default Connection |
|-----------|-----------------------------------------------|--------------------------------------------------|--------------------|
| JP1       | 1, 2                                          | UVLO/EN pin connected to VIN resistor divider    | Y                  |
| JPT       | 2, 3                                          | UVLO/EN pin connected to BIAS                    |                    |
| JP2       | 1, 2                                          | Phase 2 is turned on                             | Y                  |
| JP2       | 2, 3                                          | Phase 2 is turned off                            |                    |
| JP3       | 1, 2                                          | Set to FPWM                                      |                    |
| JP3       | 2, 3                                          | Set to DEM                                       | Y                  |
| JP4       | 1, 2                                          | BIAS pin connected to VIN                        | Y                  |
| JP5       | 1, 2                                          | RC filter from J8 connected to ATRK/DTRK pin.    | Y                  |
| JP6       | 1, 2                                          | Injection signal input for bode plot measurement | Y                  |
| J7        | 1, 2                                          | DLY pin                                          |                    |
| J8        | 1,2                                           | Input to ATRK/DTRK pin. RC filter is inserted.   |                    |
|           | 1                                             | SYNCIN                                           |                    |
|           | 3                                             | No connection                                    |                    |
|           | 5                                             | UVLO/EN to secondary EVM                         |                    |
|           | 7                                             | EN2 to secondary EVM                             |                    |
|           | 9                                             | PGOOD to secondary EVM                           |                    |
|           | 11                                            | ATRK/DTRK to secondary EVM                       |                    |
| J9        | 13                                            | SS to secondary EVM                              |                    |
| 00        | 15                                            | COMP to secondary EVM                            |                    |
|           | 17                                            | MODE to secondary EVM                            |                    |
|           | 19                                            | ILIM/IMON to secondary EVM                       |                    |
|           | 21                                            | CFG1 of secondary EVM                            |                    |
|           | 23                                            | CFG2 of secondary EVM                            |                    |
|           | 2, 4, 6, 8, 10, 12, 14, 16,<br>18, 20, 22, 24 | GND                                              |                    |

Hardware Superior INSTRUMENTS

www.ti.com

**Table 2-2. Jumper Descriptions (continued)** 

| Connector | Pins                                          | Description (continued)  | Default Connection |
|-----------|-----------------------------------------------|--------------------------|--------------------|
|           | 1                                             | SYNCOUT                  |                    |
|           | 3                                             | No Connection            |                    |
|           | 5                                             | UVLO/EN of primary EVM   |                    |
|           | 7                                             | EN2 of primary EVM       |                    |
|           | 9                                             | PGOOD of primary EVM     |                    |
|           | 11                                            | ATRK/DTRK of primary EVM |                    |
| J10       | 13                                            | SS of primary EVM        |                    |
|           | 15                                            | COMP of primary EVM      |                    |
|           | 17                                            | MODE of primary EVM      |                    |
|           | 19                                            | ILIM/IMON of primary EVM |                    |
|           | 21                                            | CFG1 of primary EVM      |                    |
|           | 23                                            | CFG2 of primary EVM      |                    |
|           | 2, 4, 6, 8, 10, 12, 14, 16,<br>18, 20, 22, 24 | GND                      |                    |

# 2.1.3 DIP Switch Descriptions

The CFG0 pin defines the dead time and the ATRK/DTRK pin  $20\mu A$  current source for  $V_{OUT}$  programming.

Table 2-3. CFG0 Pin Settings

| Level | Dead Time (ns) | 20µA ATRK Current |
|-------|----------------|-------------------|
| 1     | 14             |                   |
| 2     | 30             |                   |
| 3     | 50             |                   |
| 4     | 75             |                   |
| 5     | 100            | on                |
| 6     | 125            |                   |
| 7     | 150            |                   |
| 8     | 200            |                   |
| 9     | 18             |                   |
| 10    | 30             |                   |
| 11    | 50             |                   |
| 12    | 75             |                   |
| 13    | 100            | off               |
| 14    | 125            |                   |
| 15    | 150            |                   |
| 16    | 200            |                   |

The CFG1 pin setting defines the  $V_{OUT}$  overvoltage protection level, clock dithering, the 120% input current limit protection ( $I_{CL\_latch}$ ) operation, and the power good pin behavior.

Hardware

Table 2-4. CFG1 Pin Settings

| Level | OVP Bit 0 | Clock Dithering Mode | I <sub>CL_latch</sub> | PGOOD <sub>OVP_enable</sub> |
|-------|-----------|----------------------|-----------------------|-----------------------------|
| 1     | 0         |                      |                       | disabled                    |
| 2     | 1         |                      | disabled              | uisabieu                    |
| 3     | 0         |                      | disabled              | enabled                     |
| 4     | 1         | enabled (DRSS)       |                       | enabled                     |
| 5     | 0         | enabled (DRSS)       |                       | disabled                    |
| 6     | 1         |                      | enabled               | uisabieu                    |
| 7     | 0         |                      | enabled               | enabled                     |
| 8     | 1         |                      | enabled               |                             |
| 9     | 0         |                      |                       | disabled                    |
| 10    | 1         |                      | disabled              | uisabieu                    |
| 11    | 0         |                      | enabled               |                             |
| 12    | 1         | disabled             |                       | enabled                     |
| 13    | 0         | uisableu             | disabled enabled      | disabled                    |
| 14    | 1         |                      |                       | uisabieu                    |
| 15    | 0         |                      |                       | anablad                     |
| 16    | 1         |                      |                       | Griabled                    |

The CFG2 pin defines the V<sub>OUT</sub> overvoltage protection level. The CFG2 pin configures as well if the device is a single device or part of a dual device configuration, the SYNCIN and SYNCOUT pin is enabled/disabled accordingly. During clock synchronization, the clock dither function is disabled.

|       | Table 2-5. CFG2 Pin Settings |                    |                                                       |        |         |                        |                 |  |
|-------|------------------------------|--------------------|-------------------------------------------------------|--------|---------|------------------------|-----------------|--|
| Level | OVP Bit                      | Single / Dualchip  | Phase Shift of<br>the Device 2 <sub>nd</sub><br>Phase | SYNCIN | SYNCOUT | SYNCOUT Phase<br>Shift | Clock Dithering |  |
| 1     | 0                            |                    |                                                       |        |         |                        |                 |  |
| 2     | 1                            | Single             | 180°                                                  | off    | off     | off                    | CFG1-pin        |  |
| 3     | 0                            |                    |                                                       |        |         |                        |                 |  |
| 4     | 1                            |                    |                                                       |        |         |                        |                 |  |
| 5     | 0                            | Single ext. clock  | 180°                                                  | on     | off     | off                    | disabled        |  |
| 6     | 1                            |                    |                                                       |        |         |                        |                 |  |
| 7     | 0                            | Primary 3 phase    | 240°                                                  | off    | on      | 120°                   | CFG1-pin        |  |
| 8     | 1                            | Primary 3-phase    | 240                                                   | Oil    | OII     | 120                    | Cr G 1-pill     |  |
| 9     | 0                            | Primary 4-phase    | 180°                                                  | off    | on      | 90°                    | CFG1-pin        |  |
| 10    | 1                            | Filliary 4-phase   | 100                                                   | Oil    | OII     | 90                     | Cr G 1-pill     |  |
| 11    | 0                            | Primary ext. clock | 240°                                                  | on     | on      | 120°                   | disabled        |  |
| 12    | 1                            | 3-phase            | 240                                                   | OII    | OII     | 120                    | uisableu        |  |
| 13    | 0                            | Primary ext. clock | 180°                                                  | on     | on      | 90°                    | disabled        |  |
| 14    | 1                            | 4-phase            | 100                                                   | OII    | OII     | 90                     | uisableu        |  |
| 15    | 0                            | Soondon            | 180°                                                  | on     | off     | off                    | disabled        |  |
| 16    | 1                            | Secondary          | 100                                                   | on     | OII     | OII                    | uisabled        |  |
|       |                              |                    |                                                       |        |         |                        |                 |  |

S1 through S6 are 8-bit DIP switches.

- S1 and S2 are for CFG0
  - S1-postion 1 selects Level 1, ..., S1-postion 8 selects Level 8
  - S2-postion 1 selects Level 9, ..., S2-postion 8 selects Level 16
- · S3 and S4 are for CFG1



- S3-postion 1 selects Level 1, ..., S3-postion 8 selects Level 8
- S4-postion 1 selects Level 9, ..., S4-postion 8 selects Level 16
- S5 and S6 are for CFG2
  - S5-postion 1 selects Level 1, ..., S5-postion 8 selects Level 8
  - S6-postion 1 selects Level 9, ..., S6-postion 8 selects Level 16

### Select position 3 for S1 by default. This selects Level 3 for CFG0:

- Dead time = 50ns
- 20µA ATRK current source = on

### Select position 2 for S4 by default. This selects Level 10 for CFG1:

- OVP bit 0 = 1
- DRSS = disabled
- I<sub>CL latch</sub> = disabled
- PGOOD<sub>OVP enable</sub> = disabled

### Select position 1 for S5 by default. This selects Level 1 for CFG2:

- OVP bit 1 = 0
- · Single chip
- Phase shift = 180°
- SYNCIN = off
- SYNCOUT = off

OVP bit 1 = 0 and OVP bit 0 = 1 select OVP level to 50V.

#### **Note**

Do not select a dead time that is lower than 50ns or operate with  $V_{out}>50V$  to avoid hardware damage. Select OVP level no more than 50V.

## 2.1.4 Test Points Description

**Table 2-6. Test Points Description** 

| Test Point | Name | Description                           |
|------------|------|---------------------------------------|
| TP1        | SW1  | Test point for switch node of phase 1 |
| TP2        | SW2  | Test point for switch node of phase 2 |
| TP3        | GND  | Test point for GND                    |
| TP4        | GND  | Test point for GND                    |
| TP5        | GND  | Test point for GND                    |

### 2.1.5 Easy to Use Features

### **Output Voltage Tracking**

Connect analog tracking voltage signal to J8. A high frequency PWM signal is also acceptable because a two-stage RC filter is inserted.

# Select Vout between 24V and 45V

- Populate R91=0Ω and keep R92 unpopulated to set V<sub>out</sub> to 24V (default)
- Populate R92=0Ω and keep R91 unpopulated to set V<sub>out</sub> to 45V

Refer to Figure 2-1.

www.ti.com Hardware



Figure 2-1. Select Vout Between 24V and 45V

### **Observe the Inductor Current With Current Probe**

Remove R11 and solder a wire in the plated through holes to observe the current through L1 with a current probe. Refer to Figure 2-2.

Similarly, remove R13 and solder a wire to observe the current through L2.



Figure 2-2. Observe L1 Inductor Current

**STRUMENTS** Implementation Results www.ti.com

# 3 Implementation Results

# 3.1 Test Setup and Procedure

### 3.1.1 Test Setup

Figure 3-1 shows the required test setup to evaluate the EVM.



Figure 3-1. EVM Test Setup

The following test equipment is needed:

- Power supply: The power supply needs to support 20V/80A.
- Electronic Load: The electronic load need to sink 1000W at 60V.
- Multimeters (optional).
  - Voltmeter 1 (V<sub>IN</sub>): Capable of measuring input voltage of 20V.
  - Voltmeter 2 (V<sub>OUT</sub>): Capable of measuring output voltage of 60V.
  - Ammeter 1 (I<sub>IN</sub>): Capable of 80A DC measurement.
  - Ammeter 2 (I<sub>OUT</sub>): Capable of 25A DC measurement.
- Oscilloscope: Minimum 200MHz bandwidth.

### 3.1.2 Configurations for Stacking Two EVMs

- 1. Connect VIN, VOUT, GND from two EVMs together with short, thick cables, respectively.
- 2. Connect J10 of the primary EVM and J9 of the secondary EVM with ribbon cable. Refer to Figure 3-2.
- 3. If 3-phase interleaving operation is desired, select CFG2=Level 7 for the primary EVM. If 4-phase interleaving operation is desired, select CFG2=Level 9 for the primary EVM. Select CFG2=Level 15 for the secondary EVM.



Figure 3-2. Connecting the Primary EVM and Secondary EVM with Ribbon Cable

#### 3.1.3 Test Procedure

- Make sure the jumpers and DIP switches are set properly. Refer to Section 2.1.2 and Section 2.1.3.
- Prepare the setup following Figure 3-1.

www.ti.com Implementation Results

3. Set the power supply voltage to 14.4V and the electronic load to 0.1A. After the power supply is turned on, the electronic load voltage is regulated to 24V by default.

4. Change the load and input voltage as required.

#### 3.1.4 Precautions



Caution

Caution hot surface.
Contact can cause burns.
Do not touch!

### 3.2 Performance Data and Results

# 3.2.1 Efficiency



Figure 3-3. Efficiency vs Output Current,  $V_{in} = 14.4V$ ,  $V_{out} = 24V$ 



Figure 3-4. Efficiency vs Output Current,  $V_{in} = 14.4V$ ,  $V_{out} = 45V$ 

## 3.2.2 Steady State Waveforms



Figure 3-5.  $V_{in}$  = 14.4V,  $V_{out}$  = 24V, DEM,  $I_{load}$ = 0.1A



Figure 3-6.  $V_{in}$  = 14.4V,  $V_{out}$  = 24V, DEM,  $I_{load}$ = 1A

Implementation Results www.ti.com



# 3.2.3 Step Load Response



## 3.2.4 AC Loop Response Curve



### 3.2.5 Thermal Performance



Figure 3-11.  $V_{in}$  = 14.4V,  $V_{out}$  = 24V,  $P_{OUT}$  = 240W, Natural Convection



Figure 3-12.  $V_{in}$  = 14.4V,  $V_{out}$  = 45V,  $P_{OUT}$  = 240W, Natural Convection



# 4 Hardware Design Files

# 4.1 Schematic



Figure 4-1. Schematic



# 4.2 PCB Layers



Figure 4-2. Top Silk Screen



Figure 4-3. Bottom Silk Screen

Hardware Design Files www.ti.com



Figure 4-4. Top Layer



Figure 4-5. Signal Layer 1





Figure 4-6. Signal Layer 2



Figure 4-7. Signal Layer 3

Hardware Design Files www.ti.com



Figure 4-8. Signal Layer 4



Figure 4-9. Bottom Layer

www.ti.com

Hardware Design Files

# 4.3 Bill of Materials

## Table 4-1. Bill of Materials

| Designator                                                                             | Quantity | Description                                                                         | Part Number          | Manufacturer         |
|----------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------|----------------------|----------------------|
| C1, C3, C13, C14, C15, C29, C30, C41, C42, C43, C44, C45, C51, C52, C53, C54, C55, C69 | 18       | CAP, CERM, 0.1uF, 100V, +/- 10%, X7R, 0603                                          | GRM188R72A104KA35D   | MuRata               |
| C2                                                                                     | 1        | CAP, CERM, 1µF, 50V,+/- 10%, X7R, AEC-Q200 Grade 1, 0805                            | GCM21BR71H105KA03K   | MuRata               |
| C4                                                                                     | 1        | CAP, CERM, 10µF, 10V,+/- 10%, X7R, AEC-Q200 Grade 1, 0805                           | GCJ21BR71A106KE01L   | MuRata               |
| C5                                                                                     | 1        | CAP, CERM, 0.015uF, 100V, +/- 10%, X7R, AEC-Q200 Grade 1, 0603                      | GCM188R72A153KA37D   | MuRata               |
| C6                                                                                     | 1        | CAP, CERM, 500pF, 50V, +/- 5%, C0G/NP0, 0603                                        | CC0603JRNPO9BN501    | Yageo America        |
| C7                                                                                     | 1        | CAP, CERM, 10pF, 50V, +/- 5%, C0G/NP0, 0603                                         | C1608C0G1H100D080AA  | TDK                  |
| C8                                                                                     | 1        | CAP, CERM, 0.33uF, 10V, +/- 10%, X5R, 0603                                          | C0603C334K8PACTU     | Kemet                |
| C16                                                                                    | 1        | CAP, CERM, 3.3uF, 25V, +/- 10%, X7R, 0805                                           | C2012X7R1E335K125AB  | TDK                  |
| C17                                                                                    | 1        | CAP, CERM, 100pF, 50V, +/- 5%, C0G/NP0, 0603                                        | C1608C0G1H101J080AE  | TDK                  |
| C18, C19                                                                               | 2        | CAP, CERM, 0.047uF, 50V, +/- 10%, X7R, 0603                                         | C1608X7R1H473K080AA  | TDK                  |
| C20                                                                                    | 1        | CAP, CERM, 0.1uF, 100V, +/- 10%, X7R, AEC-Q200 Grade 1, 0805                        | CGA4J2X7R2A104K125AA | TDK                  |
| C21, C23, C31, C32, C33, C34,<br>C36, C37, C38, C39                                    | 10       | 10μF ±10% 100V Ceramic Capacitor X7S 1210 (3225 Metric)                             | GRM32EC72A106KE05L   | Murata               |
| C25, C27                                                                               | 2        | Aluminum Hybrid Polymer Capacitors 220uF 20% 50V Life 4000Hours AEC-Q200 RADIAL SMT | EEHZU1H221P          | Panasonic            |
| C61, C62, C63, C65, C66, C67                                                           | 6        | Aluminum Hybrid Polymer Capacitors 150uF 20% 63V Life 4000Hours AEC-Q200 RADIAL SMT | EEHZU1J151P          | Panasonic            |
| D1, D2                                                                                 | 2        | Diode, Schottky, 100V, 12A, AEC-Q101, TO-277A                                       | V12P10M3/86A         | Vishay-Semiconductor |
| FID1, FID2, FID3                                                                       | 3        | Fiducial mark. There is nothing to buy or mount.                                    | N/A                  | N/A                  |
| J1, J2, J3, J4                                                                         | 4        | Standard Banana Jack, Uninsulated, 15A                                              | 108-0740-001         | Cinch Connectivity   |
| J5, J6, J7, J8, JP4, JP5, JP6                                                          | 7        | Header, 2.54mm, 2x1, Gold, TH                                                       | 61300211121          | Wurth Elektronik     |
| J9, J10                                                                                | 2        | Header, 100mil, 12x2, Gold, TH                                                      | TSW-112-07G-D        | Samtec               |
| J14                                                                                    | 1        | Header, 2.54mm, 1x1, Gold, TH                                                       | 61300111121          | Wurth Elektronik     |
| JP1, JP2, JP3                                                                          | 3        | Header, 2.54mm, 3x1, Gold, TH                                                       | 61300311121          | Wurth Elektronik     |
| L1, L2                                                                                 | 2        | Inductor, Shielded, 3.3µH, 32.2A, 0.00327ohm, AEC-Q200 Grade 0, SMD                 | IHLP6767GZER3R3M5A   | Vishay-Dale          |
| Q1, Q2, Q3, Q4                                                                         | 4        | MOSFET, N-CH, 60V, 71A, SO-8FL                                                      | NTMFS5C670NLT1G      | ON Semiconductor     |
| R1, R2                                                                                 | 2        | RES, 0.0015, 5%, 2W, 2512 WIDE                                                      | PML100HZPJV1L5       | Rohm                 |
| R5                                                                                     | 1        | RES, 20.0k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                                        | CRCW060320K0FKEA     | Vishay-Dale          |
| R6                                                                                     | 1        | RES, 78.7k, 0.1%, 0.1W, 0603                                                        | RT0603BRD0778K7L     | Yageo America        |
| R7                                                                                     | 1        | RES, 47.5k, 0.1%, 0.1W, 0603                                                        | RT0603BRD0747K5L     | Yageo America        |
| R8                                                                                     | 1        | RES, 6.04k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                                        | CRCW06036K04FKEA     | Vishay-Dale          |
| R9, R94                                                                                | 2        | RES, 75.0k, 1%, 0.125W, AEC-Q200 Grade 0, 0805                                      | CRCW080575K0FKEA     | Vishay-Dale          |

18



# Table 4-1. Bill of Materials (continued)

| Designator                                         | Quantity | Description                                                  | Part Number      | Manufacturer                |
|----------------------------------------------------|----------|--------------------------------------------------------------|------------------|-----------------------------|
| R10                                                | 1        | RES, 39k, 5%, 0.125W, AEC-Q200 Grade 0, 0805                 | CRCW080539K0JNEA | Vishay-Dale                 |
| R11, R13                                           | 2        | 0 Ohms Jumper Chip Resistor 0805 (2012 Metric) Metal Element | WSL080500000ZEA9 | Vishay                      |
| R15, R16, R17, R18, R39, R40,<br>R41, R57, R73     | 9        | RES, 0, 1%, 0.1W, AEC-Q200 Grade 0, 0603                     | RMCF0603ZT0R00   | Stackpole Electronics Inc   |
| R19                                                | 1        | RES, 100k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                  | CRCW0603100KFKEA | Vishay-Dale                 |
| R20, R22, R24                                      | 3        | RES, 10.0, 1%, 0.1W, AEC-Q200 Grade 0, 0603                  | CRCW060310R0FKEA | Vishay-Dale                 |
| R21, R23                                           | 2        | RES, 2.20, 1%, 0.1W, 0603                                    | ERJ-3RQF2R2V     | Panasonic                   |
| R31, R32, R33, R34                                 | 4        | RES, 100k, 1%, 0.063W, AEC-Q200 Grade 0, 0402                | CRCW0402100KFKED | Vishay-Dale                 |
| R42, R58, R74                                      | 3        | RES, 511, 1%, 0.1W, AEC-Q200 Grade 0, 0603                   | CRCW0603511RFKEA | Vishay-Dale                 |
| R43, R59, R75                                      | 3        | RES, 1.30k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06031K30FKEA | Vishay-Dale                 |
| R44, R60, R76                                      | 3        | RES, 1.87k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06031K87FKEA | Vishay-Dale                 |
| R45, R61, R77                                      | 3        | RES, 2.74k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06032K74FKEA | Vishay-Dale                 |
| R46, R62, R78                                      | 3        | RES, 3.83k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06033K83FKEA | Vishay-Dale                 |
| R47, R63, R79                                      | 3        | RES, 5.11k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06035K11FKEA | Vishay-Dale                 |
| R48, R64, R80                                      | 3        | RES, 6.49k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06036K49FKEA | Vishay-Dale                 |
| R49, R65, R81                                      | 3        | RES, 8.25k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06038K25FKEA | Vishay-Dale                 |
| R50, R66, R82                                      | 3        | RES, 10.5k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060310K5FKEA | Vishay-Dale                 |
| R51, R67, R83                                      | 3        | RES, 13.3k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060313K3FKEA | Vishay-Dale                 |
| R52, R68, R84                                      | 3        | RES, 16.2k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060316K2FKEA | Vishay-Dale                 |
| R53, R69, R85                                      | 3        | RES, 20.5k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060320K5FKEA | Vishay-Dale                 |
| R54, R70, R86                                      | 3        | RES, 24.9k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060324K9FKEA | Vishay-Dale                 |
| R55, R71, R87                                      | 3        | RES, 30.1k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060330K1FKEA | Vishay-Dale                 |
| R56, R72, R88                                      | 3        | RES, 36.5k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW060336K5FKEA | Vishay-Dale                 |
| R89, R90, R103, R104                               | 4        | RES, 4.99k, 1%, 0.1W, AEC-Q200 Grade 0, 0603                 | CRCW06034K99FKEA | Vishay-Dale                 |
| R91, R96, R97, R98, R100                           | 5        | RES, 0, 5%, 0.125W, AEC-Q200 Grade 0, 0805                   | CRCW08050000Z0EA | Vishay-Dale                 |
| R93                                                | 1        | RES, 40.2k, 1%, 0.125W, AEC-Q200 Grade 0, 0805               | CRCW080540K2FKEA | Vishay-Dale                 |
| R95                                                | 1        | RES, 0, 5%, 0.1W, AEC-Q200 Grade 0, 0603                     | ERJ-3GEY0R00V    | Panasonic                   |
| S1, S2, S3, S4, S5, S6                             | 6        | Switch, SPST, 8 Pos, 25mA, 24VDC, SMD                        | 218-8LPST        | CTS Electrocomponents       |
| SH-JP1, SH-JP2, SH-JP3, SH-<br>JP4, SH-JP5, SH-JP6 | 6        | Shunt, 100mil, Flash Gold, Black                             | SPC02SYAN        | Sullins Connector Solutions |
| T1, T2, T3, T4                                     | 4        | Terminal 70A Lug                                             | CXS70-14C        | Panduit                     |
| TP1, TP2, TP3, TP4                                 | 4        | PC Test Point, SMT                                           | RCU-0C           | TE Connectivity             |
| TP5                                                | 1        | Test Point, Compact, Black, TH                               | 5006             | Keystone Electronics        |



www.ti.com

# Table 4-1. Bill of Materials (continued)

| Designator | Quantity | Description                                                           | Part Number   | Manufacturer      |
|------------|----------|-----------------------------------------------------------------------|---------------|-------------------|
| U1         | 1        | Wide-VIN, Dual-Phase, Automotive, Boost Controller With VOUT Tracking | LM5125AQRHBQ1 | Texas Instruments |

Additional Information www.ti.com

# **5 Additional Information**

# **Trademarks**

All trademarks are the property of their respective owners.

#### STANDARD TERMS FOR EVALUATION MODULES

- Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or
  documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance
  with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after the defect has been detected.
  - 2.3 Tl's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. Tl's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by Tl and that are determined by Tl not to conform to such warranty. If Tl elects to repair or replace such EVM, Tl shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

# **WARNING**

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

#### 3 Regulatory Notices:

#### 3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

#### 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### **Concerning EVMs Including Radio Transmitters:**

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

# Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

## **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types lated in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

#### 3.3 Japan

- 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に輸入される評価用キット、ボードについては、次のところをご覧ください。
  - https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-delivered-in-japan.html
- 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above. User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けていないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-for-power-line-communication.html
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

- 4 EVM Use Restrictions and Warnings:
  - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
  - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
  - 4.3 Safety-Related Warnings and Restrictions:
    - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
    - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
  - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.

#### 6. Disclaimers:

- 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
- 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TIMORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, , EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated