## How to Design a Boost Converter With the TPS61170 Jeff Falin PMP - DC/DC Low-Power Converters ## **Design Example** The following design example helps a user design a 12-V to 24-V power supply using the TPS61170 boost converter integrated circuit (IC). Figure 1 shows the power supply circuit. Figure 1. 12-V to 24-V Power Supply Table 1 gives the performance specifications for the reference design. Table 1. Performance Specifications for the Reference Design | PARAMETER | | CONDITIONS | MIN | NOM | MAX | UNIT | | | |-----------------------------------|---------------------------|---------------------------------------------------------|-----|------|-----|-----------------------------|--|--| | INPUT and AMBIENT CHARACTERISTICS | | | | | | | | | | V <sub>IN</sub> | Input voltage | | 11 | 12 | 13 | V | | | | Fs | Switching frequency | | 1.0 | 1.2 | 1.5 | MHz | | | | T <sub>A</sub> | Ambient temperature | | | | 60 | °C | | | | OUTPUT | CHARACTERISTICS | | | ' | , | | | | | $V_{OUT}$ | Output voltage | | 23 | 24 | 25 | V | | | | | Load regulation | V <sub>IN</sub> = 12 V, 10 mA < I <sub>O</sub> < 300 mA | | | 1% | $\Delta V_{O}/\Delta I_{O}$ | | | | $V_{RIPPLE}$ | Output voltage ripple | I <sub>O</sub> = 200 mA | | | 50 | mVpp | | | | Io | Output current | | 1 | | 300 | mA | | | | η | Efficiency | I <sub>O</sub> = 300 mA | | 92% | | | | | | TRANSIE | NT RESPONSE | | | ' | , | | | | | $\Delta I_{TRAN}$ | Load step | | | 250 | | mA | | | | $\Delta I_{TRAN}/\Delta t$ | Load slew rate | | | 0.20 | | A/µs | | | | $\Delta V_{TRAN}$ | V <sub>o</sub> undershoot | | | 500 | | mV | | | Mathcad is a trademark of Parametric Technology Corporation. DUTY CYCLE: Use data sheet (<u>SLVS789</u>) Equation 5 to estimate the maximum duty cycle, which occurs at minimum input voltage. This value cannot exceed the IC's maximum duty cycle per the datasheet. $$D_{(MAX)} = \frac{V_{OUT} - V_{IN(MIN)}}{V_{OUT}} = \frac{24 \text{ V} - 11 \text{ V}}{24 \text{ V}} = 55\%$$ (1) 2. I<sub>OUT(MAX)</sub> and I<sub>IN(DC)</sub>: First, use data sheet Equation 4 to determine whether the internally current-limited TPS61170 can provide the desired output current. At $I_{\text{OUT(MAX)}}$ , the current through the switch hits the switch's current limit, $I_{\text{LIM}}$ . Expressed mathematically, the maximum average (DC) input current, $I_{\text{IN(DC-MAX)}}$ , plus 1/2 the peak-to-peak inductor ripple current, IP, equals ILIM, so $I_{\text{IN(DC-MAX)}} = I_{\text{LIM}} - I_{\text{P}}/2$ at $I_{\text{OUT(MAX)}}$ . But, for stable power supply operation and to minimize EMI, the $I_{\text{P}}$ must be no more than a fraction, $K_{\text{IND}} = 20$ -40%, of $I_{\text{IN(DC)}}$ , so $I_{\text{IN(DC-MAX)}} = I_{\text{LIM}} - (K_{\text{IND}} \times I_{\text{IN(DC-MAX)}}/2$ . Solving for $I_{\text{IN(DC-MAX)}}$ gives $I_{\text{IN(DC-MAX)}} = I_{\text{LIM}}/(1 + K_{\text{IND}}/2)$ at $I_{\text{OUT(MAX)}}$ . Assuming estimated efficiency $\eta_{\text{est}} = 92\%$ at $V_{\text{IN(MIN)}} = 11$ V and $K_{\text{IND}} = 0.4$ , $$I_{OUT(max)} = \frac{V_{IN} \times I_{LIM} \times \eta_{est}}{(1 + K_{IND}/2) \times V_{OUT}} = \frac{11 \text{ V} \times 0.96 \text{ A} \times 92\%}{(1 + 0.4/2) \times 24} = 337 \text{ mA}$$ (2) Because the application does not require the maximum output current computed by Equation 2, simply use data sheet Equation 6 to find $I_{IN(DC)}$ at the estimated efficiency and desired output current, $I_{OUT}$ . $$I_{IN(DC)} = V_{OUT} \times I_{OUT} / (V_{IN(min)} \times 0.92) = 24 \text{ V} \times 0.3 \text{ A} / (11 \text{ V} \times 0.92) = 0.71 \text{ A}$$ 3. INDUCTOR: After solving data sheet Equation 3 for L , the designer substituted $f_{S(MIN)}=1$ MHz, the Schottky diode's forward voltage, Vf =0.5 V, Equation 3, $V_{IN(MIN)}=11$ V and $I_P=0.4 \times 0.6$ A to find the minimum L required to keep $I_P=K_{IND}\times I_{IND}$ . $$L \ge \frac{1}{\left|F_{S} \times \left(\frac{1}{V_{OUT} + V_{f} - V_{IN(MIN)}} + \frac{1}{V_{IN(MIN)}}\right)\right| \times I_{p}}$$ = $$\frac{1}{1 \text{ MHz} \times (\frac{1}{24 \text{ V} + 0.5 \text{ V} - 11 \text{ V}} + \frac{1}{11 \text{ V}}) \times 0.4 \times 0.71 \text{ A}} = 21.3 \text{ }\mu\text{H} \rightarrow 22 \text{ }\mu\text{H}$$ (3) The designer selected the closest standard value, which is 22 $\mu$ H. When selecting an inductor, the two additional key specifications are its DC resistance (DCR) and its current rating, which is the lower of either its saturation current or its current for 40°C temperature rise. For this lower power converter, choosing an inductor with DCR less than 200 m $\Omega$ minimizes these losses. The inductor current rating must be higher than $I_{IN(DC)} + I_P/2 = 0.71$ A + (0.4 × 0.71 A) / 2 = 0.85 A. The designer selected SD6020-220 from Cooper, capable of 0.9 A with 122-m $\Omega$ DCR. 4. FEEDBACK RESISTORS: Use data sheet Equation 2 to size the feedback resistors for the required output voltage. Although the data sheet recommends 10 k $\Omega$ as an optimum value for R2, larger or smaller values can be used at the risk of noise being injected into FB or higher current lost through the FB resistors, respectively. After first trying 10 k $\Omega$ , the designer selected R2 = 10.5 k $\Omega$ so that R1 computes close to a standard resistor value: R1 = R2 × $$\left(\frac{V_{OUT}}{1.229 \text{ V}} - 1\right)$$ = 10.5 k $\Omega$ × $\left(\frac{24}{1.229 \text{ V}} - 1\right)$ = 195 k $\Omega$ $\rightarrow$ 196 k $\Omega$ (4) - 5. SCHOTTKY DIODE: Even with an ideal printed-circuit board layout containing short traces to minimize stray inductance and capacitance, the switching node of the boost converter may exhibit ringing up to 30% higher than the output voltage. Therefore, the designer selected a 30-V-rated diode to accommodate such ringing. The designer also selected a diode with a thermal rating that is high enough to accommodate its power dissipation, which is approximately P<sub>D(DIODE)</sub> = I<sub>OUT</sub> × V<sub>f</sub> = 300 mA × 0.5 V = 150 mW. - 6. OUTPUT CAPACITORS: Use data sheet Equation 12 and the transient specification to size the output capacitance. Assuming a ceramic output capacitor with negligible ESR and output ripple specification $V_{RIPPLE} = 50$ mVpp, data sheet Equation 12 indicates that the minimum output capacitance be 2 www.ti.com $$C_{OUT} = \frac{(V_{OUT} - V_{IN}) \times I_{OUT}}{V_{OUT} \times F_{S} \times V_{RIPPLE}} = \frac{(24 \text{ V} - 12 \text{ V}) \times 0.300 \text{ A}}{24 \text{ V} \times 1.0 \text{ MHz} \times 50 \text{ mV}} = 3 \text{ }\mu\text{F}$$ (5) If a large ESR capacitor is used, then there is additional output ripple equal to $V_{RIPPLE\_ESR} = I_{OUT} \times ESR$ . To meet the load transient specification and assuming a control loop bandwidth $f_{BW} = 30$ kHz, Equation 6 gives $$C_{OUT} = \frac{\Delta I_{TRAN}}{2\pi \times f_{BW} \times \Delta V_{TRAN}} = \frac{250 \text{ mA}}{2 \times \pi \times 30 \text{ kHz} \times 500 \text{ mV}} = 2.6 \mu\text{F}$$ (6) The loop bandwidth assumption of 30 kHz may have to be modified later. The designer selected C2 = $2 \times 2.2 \,\mu\text{F}$ , 50-V output capacitors (Figure 1). 7. COMPENSATING THE CONTROL LOOP: Data sheet equations 7 through 11 can be combined to give a simple mathematical model of the power supply's small signal control loop, $G_{\tau}(s)$ . $$G_{T}(s) = \frac{1.229 \text{ V}}{\text{V}_{\text{OUT}}} \times G_{\text{EA}} \times 6 \text{ M}\Omega \times \frac{\text{V}_{\text{IN}} \times \text{R}_{\text{OUT}}}{\text{V}_{\text{OUT}} \times \text{R}_{\text{SENSE}} \times 2} \times \frac{\left(1 + \frac{\text{s}}{2 \times \pi \times f_{Z}}\right) \times \left(1 - \frac{\text{s}}{2 \times \pi \times f_{\text{RHPZ}}}\right)}{\left(1 + \frac{\text{s}}{2 \times \pi \times f_{\text{P1}}}\right) \times \left(1 + \frac{\text{s}}{2 \times \pi \times f_{\text{P2}}}\right)}$$ Where $$f_{\rm P2} = \frac{2}{2\pi \times {\sf R}_{\rm OUT} \times {\sf C2}} = \frac{2}{2\pi \times 80~\Omega \times 2 \times 2.2~\mu {\sf F}} = 905~{\sf Hz}$$ $$f_{\text{RHPZ}} = \frac{R_{\text{OUT}}}{2\pi \times L} \times \left(\frac{\text{Vin}}{\text{Vout}}\right)^2 = \frac{80 \Omega}{2\pi \times 22 \mu \text{H}} \times \left(\frac{12}{24}\right)^2 = 136 \text{ kHz}$$ $$f_{\rm P1} = \frac{1}{2 \,\pi \,\times 6 \,\mathrm{M}\Omega \,\times \,\mathrm{C3}}$$ $$f_{\rm Z} = \frac{1}{2\pi \times R3 \times C3} \tag{7}$$ $G_{EA}$ is the amplifier transconductance and can be found in the data sheet electrical specifications table and $R_{OUT} = V_{OUT}/I_{OUT}$ . For current mode boost power supplies, the inductor is not part of the control loop, and the output capacitor sets the dominant pole, $f_{P2}$ . If the RHPZ is high enough in frequency (i.e., L is not too large), simply setting the compensation zero, $f_Z$ equal to the dominant pole, $f_{P2}$ , stabilizes the loop. Assuming $R3 = 10 \text{ k}\Omega$ per the data sheet recommendation and $R_{SENSE} = 200 \text{ m}\Omega$ , its approximate maximum value, setting $f_Z = f_{P2}$ gives C3 = 17.6 nF which is replaced by the standard value of 15 nF. Figure 2 shows the Mathcad<sup>TM</sup> gain and phase of the power stage, $G_T(s)$ , with $s = j \times 2 \times \pi \times f$ . Figure 2. Total Loop Gain and Phase With R3 = 10 k $\Omega$ and C3 = 15 nF Although the loop is stable with almost 90 degrees of phase margin and small signal control loop bandwidth, $f_{\text{BW}}$ , of 20 kHz, components R3 and C3 are not optimized to give the highest bandwidth, and therefore the smallest output capacitance to meet the load transient requirement. In fact, maximizing the loop bandwidth using this method requires iteratively increasing R3 and/or decreasing C3 to meet the load transient specification. By separating the power stage and error amplifier components from data sheet equations 7 through 11, the designer can directly size R3 and C3 for a given $f_{BW}$ without an interactive, trial and error process. $G_{PW}$ gives the power stage small signal transfer function. $$G_{PW}(s) = \frac{R_{OUT} \times (V_{IN})}{2 \times R_{SENSE} \times V_{OUT}} \times \frac{\left(1 - \frac{s}{2 \times \pi \times f_{RHPZ}}\right)}{1 + \frac{s}{2 \times \pi \times f_{P2}}} \times He(s)$$ (8) Equation 8 ignores the ESR zero, $f_Z$ , because low ESR ceramic output capacitors produce a zero at frequencies above interest. If tantalum or aluminum electrolytic output capacitors are used, then an additional zero created by the output capacitor and ESR must be included in equation 8 in the form $f_{ZESR} = 1+s/(2\times\pi\times ESR\times C2)$ . The simplest way to handle this potentially low frequency zero is to cancel it with a pole by connecting an appropriately sized capacitor from COMP to ground. Usually, the stray board capacitance or an actual capacitor in the 10pF range is used to produce a high frequency pole that roles off the loop gain following the RHPZ. But, if this capacitance, C6 on the EVM, is sized such that ESR $\times$ C2 $\approx$ R3 $\times$ C6, assuming C6 << C3, then the ESR zero's effect will be nullified and the design method in this application note is still applicable. In rare cases, $f_{ZESR}$ might be low enough in frequency to cancel $f_{P2}$ and eliminate the need for R3 and C3. In all cases, a 0.1uF-10uF ceramic output capacitor in parallel with the large high ESR output capacitor is recommended to reduce the output ripple. He(s) models the inductor current sampling effect as well as the slope compensation $(S_E)$ effect on the small signal response. He(s) = $$\frac{1}{1 + \frac{s \times \left[ \left( 1 + \frac{S_E}{S_N} \right) \times (1 - D) - 0.5 \right]}{f_{SW}} + \frac{s^2}{\left( \pi \times f_{SW} \right)^2}}$$ (9) Where the natural and externally added slopes are www.ti.com $$S_{N} = \frac{V_{OUT} + V_{F} - V_{IN}}{L} \times R_{SENSE}$$ $$S_{E} = \frac{42000 \frac{A}{F}}{(1 - D)}$$ $$(10)$$ With $R_{OUT} = 24 \text{ V}/0.300 \text{ A} = 80 \Omega$ and $R_{SENSE} = 200 \text{ m}\Omega$ , Figure 2 shows the Mathcad<sup>TM</sup> gain and phase of the power stage, $G_{PW}(s)$ , with $s = j \times 2 \times \pi \times f$ . Figure 3. Power Stage Gain and Phase To prevent switching noise or gain fluctuations due to changes in nonmeasured parameters from causing small signal instability, conventional wisdom recommends that the crossover frequency, $f_{BW}$ , be kept below the lower $F_{S(MIN)}/5 = 200$ kHz or $f_{RHPZ}/3 = 45.3$ kHz. In section 6, the designer chose $f_{BW} = 30$ kHz. Therefore, the compensation gain, $K_{COMP}$ , and power stage gain at the crossover frequency must be zero, or $K_{COMP}(f_{BW}) + 20log(G_{PW}(f_{BW})) = 0$ , so $K_{COMP}(f_{BW}) = -20log(G_{PW}(f_{BW})) = -8$ dB as illustrated by the orange dashed line in Figure 2. Using Type II compensation and finding $G_{EAmax} = 400$ µmho in the data sheet, Equation 12 computes the value of R3 to give $K_{COMP}(f_{BW}) = -15$ dB, rounded up to the closest standard value. $$R3 \cong \frac{\frac{10^{\frac{K_{COMP}(f_{C})}{20dB}}}{G_{EA} \times \frac{R2}{R2 + R1}} = \frac{10^{\frac{-9dB}{20dB}}}{400 \ \mu mho \times \frac{10.5 \ k\Omega}{196 \ k\Omega + 10.5 \ k\Omega}} = 17.3 \ k\Omega \rightarrow 17.4 \ k\Omega$$ (12) From Equation 7, the designer set $f_Z \sim f_{BW}/10 = 3$ kHz for maximum phase boost at the crossover point and solved for C3. The answer was rounded down to the closest standard value. C3 $$\cong \frac{1}{2\pi \times R3 \times f_Z} = \frac{1}{2\pi \times 17.4 \text{ k}\Omega \times 3 \text{ kHz}} = 3.04 \text{ nF} \rightarrow 2700 \text{ pF}$$ (13) Figure 4 shows the Mathcad<sup>TM</sup> plot of $T(s) = G_{PW}(s) \times H_{EA}(s)$ (11) Figure 4. Total Loop Gain and Phase With R3 = 17.4 k $\Omega$ and C3 = 2700 pF Figure 5 shows the loop gain and phase as measured on a Venable Gain Phase Analyzer. The measured f<sub>BW</sub> is closer to 40 kHz, slightly higher than the designed and simulated 30 kHz. The phase margin is slightly above 60° as expected. Figure 5. Measured Loop Gain and Phase Figure 6 shows the transient response for a 250-mA load step. The $\Delta V_{TRAN}$ droop of 400 mV is well below the 500 mV specification. This performance is not unexpected due to the over-sized output capacitance and wider than designed loop bandwidth. Figure 6. Load Transient Response Figure 7 shows the efficiency. Figure 7. Efficiency Figure 8 shows the load regulation, which is well within the 1% specification Figure 8. Load Regulation Figure 9. Operation Including $V_{RIPPLE}$ at $V_{IN}$ = 12 V and $I_{OUT}$ =200 mA | www | +i | ~~ | n | |-----------|----|----|----| | \\\\\\\\\ | TI | CO | rr | The preceding design steps are applicable to any current-mode, control-based boost converter. ## IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. **Applications** TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Products** Wireless Connectivity ## Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications dataconverter.ti.com Computers and Peripherals www.ti.com/computers **Data Converters DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt www.ti.com/space-avionics-defense power.ti.com Space, Avionics and Defense Microcontrollers Video and Imaging microcontroller.ti.com www.ti.com/video www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap TI E2E Community Home Page www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated e2e.ti.com