

SN65CML100

SLLS547-NOVEMBER 2002

# 1.5-Gbps LVDS/LVPECL/CML-TO-CML TRANSLATOR/REPEATER

## **FEATURES**

- Provides Level Translation From LVDS or LVPECL to CML, Repeating From CML to CML
- Signaling Rates<sup>(1)</sup> up to 1.5 Gbps
- CML Compatible Output Directly Drives Devices With 3.3-V, 2.5-V, or 1.8-V Supplies
- Total Jitter < 70 ps

ISTRUMENTS

- Low 100 ps (Max) Part-To-Part Skew
- Wide Common-Mode Receiver Capability Allows Direct Coupling of Input Signals
- 25 mV of Receiver Input Threshold Hysteresis Over 0-V to 4-V Common-Mode Range
- Propagation Delay Times, 800 ps Maximum
- 3.3-V Supply Operation
- Available in SOIC and MSOP Packages

## **APPLICATIONS**

- Level Translation
- 622-MHz Central Office Clock Distribution
- High-Speed Network Routing
- Wireless Basestations
- Low Jitter Clock Repeater<sup>(1)</sup>
- The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

### **FUNCTIONAL DIAGRAM**



### DESCRIPTION

This high-speed translator/repeater is designed for signaling rates up to 1.5 Gbps to support various high-speed network routing applications. The driver output is compatible with current-mode logic (CML) levels, and directly drives  $50-\Omega$  or  $25-\Omega$  loads connected to 1.8-V, 2.5-V, or 3.3-V nominal supplies. The capability for direct connection to the loads may eliminate the need for coupling capacitors. The receiver input is compatible with LVDS (TIA/EIA-644), LVPECL, and CML signaling levels. The receiver tolerates a wide common-mode voltage range, and may also be directly coupled to the signal source. The internal data path from input to output is fully differential for low noise generation and low pulse-width distortion.

The V<sub>BB</sub> pin is an internally generated voltage supply to allow operation with a single-ended LVPECL input. For single-ended LVPECL input operation, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. When used, decouple V<sub>BB</sub> with a 0.01- $\mu$ F capacitor and limit the current sourcing or sinking to 400  $\mu$ A. When not used, V<sub>BB</sub> should be left open.

This device is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

### EYE PATTERN



 $\textbf{V}_{\textbf{CC}} = \textbf{3.3 V}, \textbf{T}_{\textbf{A}} = \textbf{25}^{\circ}\textbf{C}, \left| \textbf{V}_{\textbf{ID}} \right| = \textbf{200 mV}, \textbf{V}_{\textbf{IC}} = \textbf{1.2 V}, \textbf{V}_{\textbf{TT}} = \textbf{3.3 V}, \textbf{R}_{\textbf{T}} = \textbf{50} ~ \Omega$ 



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

#### SLLS547-NOVEMBER 2002



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ORDERING INFORMATION**

| PART NUMBER   | PART MARKING | PACKAGE | STATUS     |
|---------------|--------------|---------|------------|
| SN65CML100D   | CML100       | SOIC    | Production |
| SN65CML100DGK | NWB          | MSOP    | Production |

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                  |                                       |                                     |                     | UNIT                         |
|------------------|---------------------------------------|-------------------------------------|---------------------|------------------------------|
| $V_{CC}$         | C Supply voltage range <sup>(2)</sup> |                                     |                     | –0.5 V to 4 V                |
| I <sub>BB</sub>  | 3 Sink/source                         |                                     |                     | ±0.5 mA                      |
|                  | Voltage range, (A, B, Y, Z)           |                                     |                     | 0 V to 4.3 V                 |
|                  | Electrostatic<br>discharge            | Human Body Model <sup>(3)</sup>     | A, B, Y, Z, and GND | ±5 kV                        |
|                  |                                       |                                     | All pins            | ±2 kV                        |
|                  | dioonargo                             | Charged-Device Model <sup>(4)</sup> | All pins            | ±1500 V                      |
|                  | Continuous power                      | dissipation                         |                     | See Dissipation Rating Table |
| T <sub>stg</sub> | tg Storage temperature range          |                                     | –65°C to 150°C      |                              |
|                  | Lead temperature                      | 1,6 mm (1/16 inch) from case for 10 | seconds             | 260°C                        |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.7.

(4) Tested in accordance with JEDEC Standard 22, Test Method C101.

### **RECOMMENDED OPERATING CONDITIONS**

|                 |                               |                                       | MI   | NOM   | MAX   | UNIT |
|-----------------|-------------------------------|---------------------------------------|------|-------|-------|------|
| V <sub>CC</sub> | Supply voltage                |                                       |      | 3 3.3 | 3.6   | V    |
|                 |                               | 3.3-V nominal supply at terminator    |      | 3 3.3 | 3.6   | V    |
| $V_{TT}$        | Terminator supply voltage     | 2.5-V nominal supply at terminator    | 2.37 | 5 2.5 | 2.625 | v    |
|                 |                               | 1.8-V nominal supply at terminator    | 1.   | 7     | 1.9   | V    |
| $ V_{ID} $      | Magnitude of differential inp | out voltage                           | 0.   | 1     | 1     | V    |
|                 | Input voltage (any combina    | tion of common-mode or input signals) |      | C     | 4     | V    |
| V <sub>BB</sub> | Output current                |                                       |      |       | 400   | μA   |
| T <sub>A</sub>  | Operating free-air temperat   | ure                                   | -4   | 0     | 85    | °C   |

### PACKAGE DISSIPATION RATINGS

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| DGK     | 425 mW                                | 3.4 mW/°C                                                     | 221 mW                                |
| D       | 725 mW                                | 5.8 mW/°C                                                     | 377 mW                                |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

### **DEVICE CHARACTERISTICS**

|                 | PARAMETER                                  |      | NOM  | MAX  | UNIT |
|-----------------|--------------------------------------------|------|------|------|------|
| I <sub>CC</sub> | Supply current, device only                |      | 9    | 12   | mA   |
| $V_BB$          | Switching reference voltage <sup>(1)</sup> | 1890 | 1950 | 2010 | mV   |

(1)  $V_{BB}$  parameter varies 1:1 with  $V_{CC}$ 

## **INPUT ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                   | TEST CONDITIONS                                                           | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|-------------------------------------------------------------|---------------------------------------------------------------------------|------|--------------------|-----|------|
| V <sub>IT+</sub>     | Positive-going differential input voltage threshold         | See Figure 1 and Table 1                                                  |      |                    | 100 | mV   |
| V <sub>IT-</sub>     | Negative-going differential input voltage threshold         |                                                                           | -100 |                    |     | ΠV   |
| V <sub>ID(HYS)</sub> | Differential input voltage hysteresis, $V_{IT+} - V_{IT-}$  |                                                                           |      | 25                 |     | mV   |
|                      | Input ourrent (A or D inpute)                               | V <sub>I</sub> = 0 V or 2.4 V, Second input at 1.2 V                      | -20  |                    | 20  | ۸    |
| II.                  | Input current (A or B inputs)                               | $V_I = 4 V$ , Second input at 1.2 V                                       |      |                    | 33  | μA   |
| I <sub>I(OFF)</sub>  | Power off input current (A or B inputs)                     | $V_{CC}$ = 1.5 V, V <sub>I</sub> = 0 V or 2.4 V,<br>Second input at 1.2 V | -20  |                    | 20  | μA   |
|                      |                                                             | $V_{CC}$ = 1.5 V, $V_I$ = 4 V, Second input at 1.2 V                      |      |                    | 33  |      |
| I <sub>IO</sub>      | Input offset current ( I <sub>IA</sub> - I <sub>IB</sub>  ) | $V_{IA} = V_{IB}, 0 \le V_{IA} \le 4 V$                                   | -6   |                    | 6   | μA   |
| <u> </u>             |                                                             | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V                                  |      | 3                  |     | ۳Ē   |
| Ci                   | Differential input capacitance                              | $V_{CC} = 0 V$                                                            |      | 3                  |     | pF   |

(1) All typical values are at 25°C and with a 3.3-V supply.

### **OUTPUT ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                             | TEST CONDITIONS                                                                                                                                                                                                                                                                                             | MIN                   | TYP <sup>(1)</sup>   | MAX                  | UNIT |
|-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|------|
| V <sub>OH</sub> | Output high voltage <sup>(2)</sup>    |                                                                                                                                                                                                                                                                                                             | V <sub>TT</sub> 60    | V <sub>TT</sub> -10  | V <sub>TT</sub>      | mV   |
| V <sub>OL</sub> | Output low voltage <sup>(2)</sup>     | $ \begin{array}{c} R_{T} = 50 \ \Omega, \ V_{TT} = 3 \ V \ \text{to} \ 3.6 \ V \ \text{or} \ V_{TT} = 2.5 \ V \ \pm 5\%, \\ See Figure 2 \\ \end{array} \\ \hline \\ R_{T} = 25 \ \Omega, \ V_{TT} = 3 \ V \ \text{to} \ 3.6 \ V \ \text{or} \ V_{TT} = 2.5 \ V \ \pm 5\%, \\ See Figure 2 \\ \end{array} $ | V <sub>TT</sub> -1100 | V <sub>TT</sub> -800 | V <sub>TT</sub> -640 | mV   |
| V <sub>OD</sub> | Differential output voltage magnitude |                                                                                                                                                                                                                                                                                                             | 640                   | 780                  | 1000                 | mV   |
| V <sub>OH</sub> | Output high voltage <sup>(3)</sup>    |                                                                                                                                                                                                                                                                                                             | V <sub>TT</sub> -60   | $V_{TT}-10$          | $V_{TT}$             | mV   |
| V <sub>OL</sub> | Output low voltage <sup>(3)</sup>     |                                                                                                                                                                                                                                                                                                             | V <sub>TT</sub> 550   | V <sub>TT</sub> -400 | V <sub>TT</sub> -320 | mV   |
| V <sub>OD</sub> | Differential output voltage magnitude |                                                                                                                                                                                                                                                                                                             | 320                   | 390                  | 500                  | mV   |
| V <sub>OH</sub> | Output high voltage <sup>(2)</sup>    |                                                                                                                                                                                                                                                                                                             | V <sub>TT</sub> -170  | V <sub>TT</sub> -10  | V <sub>TT</sub>      | mV   |
| V <sub>OL</sub> | Output low voltage <sup>(2)</sup>     | $R_{T} = 50 \Omega$ , V <sub>TT</sub> = 1.8 V ±5%, See Figure 2                                                                                                                                                                                                                                             | V <sub>TT</sub> -1100 | V <sub>TT</sub> -800 | V <sub>TT</sub> -640 | mV   |
| V <sub>OD</sub> | Differential output voltage magnitude |                                                                                                                                                                                                                                                                                                             | 570                   | 780                  | 1000                 | mV   |
| V <sub>OH</sub> | Output high voltage <sup>(3)</sup>    |                                                                                                                                                                                                                                                                                                             | V <sub>TT</sub> 85    | V <sub>TT</sub> -10  | V <sub>TT</sub>      | mV   |
| V <sub>OL</sub> | Output low voltage <sup>(3)</sup>     | $R_{T} = 25 \Omega$ , $V_{TT} = 1.8 V \pm 5\%$ , See Figure 2                                                                                                                                                                                                                                               | V <sub>TT</sub> -500  | V <sub>TT</sub> -400 | V <sub>TT</sub> -320 | mV   |
| V <sub>OD</sub> | Differential output voltage magnitude |                                                                                                                                                                                                                                                                                                             | 285                   | 390                  | 500                  | mV   |
| 0               |                                       | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V                                                                                                                                                                                                                                                                    |                       | 3                    |                      | - 5  |
| Co              | Differential output capacitance       | $V_{CC} = 0 V$                                                                                                                                                                                                                                                                                              |                       | 3                    |                      | pF   |

(1) All typical values are at 25°C and with a 3.3-V supply. (2) Outputs are terminated through 50- $\Omega$  resistors to V<sub>TT</sub>, CML level specifications are referenced to V<sub>TT</sub> and tracks 1:1 with variation of V<sub>TT</sub>.

Outputs are terminated through 25- $\Omega$  resistors to V<sub>TT</sub>; CML level specifications are referenced to V<sub>TT</sub> and tracks 1:1 with variation of (3) V<sub>TT</sub>.

#### SLLS547-NOVEMBER 2002

### SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                          | TEST CONDITIONS                                                    | MIN | NOM(<br>1) | МАХ | UNIT |
|-----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-----|------------|-----|------|
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level output                   |                                                                    | 250 |            | 800 | ps   |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output                   |                                                                    | 250 |            | 800 | ps   |
| t <sub>r</sub>        | Differential output signal rise time (20%-80%)                     | $R_T = 50 \Omega \text{ or } R_T = 25 \Omega, \text{ SeeFigure 4}$ |     |            | 300 | ps   |
| t <sub>f</sub>        | Differential output signal fall time (20%-80%)                     |                                                                    |     |            | 300 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) <sup>(2)</sup> |                                                                    |     | 0          | 50  | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(3)</sup>                                   | V <sub>ID</sub> = 0.2 V                                            |     |            | 100 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(4)</sup>           | 750 MHz clock input <sup>(5)</sup>                                 |     | 1          | 5   | ps   |
| t <sub>jit(cc)</sub>  | Cycle-to-cycle jitter (peak) <sup>(4)</sup>                        | 750 MHz clock input <sup>(6)</sup>                                 |     | 8          | 27  | ps   |
| t <sub>jit(pp)</sub>  | Peak-to-peak jitter <sup>(4)</sup>                                 | 1.5 Gbps 2 <sup>23</sup> -1 PRBS input <sup>(7)</sup>              |     | 30         | 70  | ps   |
| t <sub>jit(det)</sub> | Deterministic jitter, peak-to-peak <sup>(4)</sup>                  | 1.5 Gbps 2 <sup>7</sup> –1 PRBS input <sup>(8)</sup>               |     | 25         | 65  | ps   |

All typical values are at 25°C and with a 3.3-V supply. (1)

 $t_{sk(p)}$  is the magnitude of the time difference between the  $t_{PLH}$  and  $t_{PHL}$ . (2)

 $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. (3)

(4) Jitter parameters are ensured by design and characterization. Measurements are made with a Tektronix TDS6604 oscilloscope runningTektronix TDSJIT3 software. Agilent E4862B stimulus system jitter 2 ps t<sub>jit(per)</sub>, 16 ps t<sub>jit(cc)</sub>, 25 ps t<sub>jit(pp)</sub>, and 10 ps t<sub>jit(det)</sub> has beensubtracted from the values.

(5)  $V_{ID} = 200 \text{ mV}$ , 50% duty cycle,  $V_{IC} = 1.2 \text{ V}$ ,  $t_r = t_f \le 25 \text{ ns} (20\% \text{ to } 80\%)$ , measured over 1000 samples. (6)  $V_{ID} = 200 \text{ mV}$ , 50% duty cycle,  $V_{IC} = 1.2 \text{ V}$ ,  $t_r = t_f \le 25 \text{ ns} (20\% \text{ to } 80\%)$ . (7)  $V_{ID} = 200 \text{ mV}$ ,  $V_{IC} = 1.2 \text{ V}$ ,  $t_r = t_f \le 0.25 \text{ ns} (20\% \text{ to } 80\%)$ , measured over 100k samples. (8)  $V_{ID} = 200 \text{ mV}$ ,  $V_{IC} = 1.2 \text{ V}$ ,  $t_r = t_f \le 0.25 \text{ ns} (20\% \text{ to } 80\%)$ . Deterministic jitter is sum of pattern dependent jitter and pulse width distortion.

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage and Current Definitions

|        | OLTAGES         | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | OUTPUT <sup>(1)</sup> |
|--------|-----------------|-----------------------------------------|-----------------------------------------|-----------------------|
| VIA    | V <sub>IB</sub> | V <sub>ID</sub>                         | V <sub>IC</sub>                         |                       |
| 1.25 V | 1.15 V          | 100 mV                                  | 1.2 V                                   | Н                     |
| 1.15 V | 1.25 V          | –100 mV                                 | 1.2 V                                   | L                     |
| 4.0 V  | 3.9 V           | 100 mV                                  | 3.95 V                                  | Н                     |
| 3.9 V  | 4. 0 V          | –100 mV                                 | 3.95 V                                  | L                     |
| 0.1 V  | 0.0 V           | 100 mV                                  | 0.5 V                                   | Н                     |
| 0.0 V  | 0.1 V           | –100 mV                                 | 0.5 V                                   | L                     |
| 1.7 V  | 0.7 V           | 1000 mV                                 | 1.2 V                                   | Н                     |
| 0.7 V  | 1.7 V           | –1000 mV                                | 1.2 V                                   | L                     |
| 4.0 V  | 3.0 V           | 1000 mV                                 | 3.5 V                                   | Н                     |
| 3.0 V  | 4.0 V           | -1000 mV                                | 3.5 V                                   | L                     |
| 1.0 V  | 0.0 V           | 1000 mV                                 | 0.5 V                                   | Н                     |
| 0.0 V  | 1.0 V           | –1000 mV                                | 0.5 V                                   | L                     |

### Table 1. Maximum Receiver Input Voltage Threshold

(1) H = high level, L = low level



Figure 2. Output Voltage Test Circuit



Figure 3. Typical Termination for Output Driver





NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 0.25$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = 10 ± 0.2 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.Measurement equipment provides a bandwidth of 5 GHz minimum.

### Figure 4. Timing Test Circuit and Waveforms

### **PIN ASSIGNMENTS**

D AND DGK PACKAGE (TOP VIEW)

| _        |                  |     |
|----------|------------------|-----|
|          | 1 <sup>0</sup> 8 |     |
|          | 2 7              | Π γ |
| В □ — [; | 3 6              | 🖵 z |
|          | 4 5              |     |

### **Table 2. PIN DESCRIPTIONS**

| PIN             | FUNCTION                 |
|-----------------|--------------------------|
| A, B            | Differential inputs      |
| Y, Z            | Differential outputs     |
| V <sub>BB</sub> | Reference voltage output |
| V <sub>CC</sub> | Power supply             |
| GND             | Ground                   |
| NC              | No connect               |

### **Table 3. FUNCTION TABLE**

| DIFFERENTIAL INPUT                 | OUTPUTS <sup>(1)</sup> |   |
|------------------------------------|------------------------|---|
| $V_{ID} = V_A - V_B$               |                        | Z |
| $V_{ID} \ge 100 \text{ mV}$        |                        | L |
| –100 mV < V <sub>ID</sub> < 100 mV |                        | ? |
| $V_{ID} \le -100 \text{ mV}$       | L                      | Н |
| Open                               | ?                      | ? |

(1) H = high level, L = low level, ? = intermediate





### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



### **TYPICAL CHARACTERISTICS**



#### SLLS547-NOVEMBER 2002

#### **TYPICAL CHARACTERISTICS (continued)**



#### SLLS547-NOVEMBER 2002

### TYPICAL CHARACTERISTICS (continued)





 $\textbf{V}_{\textbf{CC}} \texttt{= 3.3 V, T}_{\textbf{A}} \texttt{= 25^{\circ}C, V}_{\textbf{IC}} \texttt{= 1.2 V, } \left| \textbf{V}_{\textbf{ID}} \right| \texttt{= 200 mV, V}_{\textbf{TT}} \texttt{= 1.7 V, R}_{\textbf{T}} \texttt{= 50 } \Omega$ 

Figure 21.



 $\textbf{V}_{\textbf{CC}} \texttt{= 3.3 V, T}_{\textbf{A}} \texttt{= 25^{\circ}C, |V_{\textbf{ID}}| \texttt{= 200 mV, V}_{\textbf{IC}} \texttt{= 1.2 V, V}_{\textbf{TT}} \texttt{= 2.5 V, R}_{\textbf{T}} \texttt{= 25} \ \Omega}$ 

#### Figure 20.



 $\textbf{V}_{\textbf{CC}} = \textbf{3.3 V}, \textbf{T}_{\textbf{A}} = \textbf{25}^{\circ}\textbf{C}, \textbf{V}_{\textbf{IC}} = \textbf{1.2 V}, \left| \textbf{V}_{\textbf{ID}} \right| = \textbf{200 mV}, \textbf{V}_{\textbf{TT}} = \textbf{1.7 V}, \textbf{R}_{\textbf{T}} = \textbf{25}~\boldsymbol{\Omega}$ 

Figure 22.

## SN65CML100







Figure 23. Jitter Setup Connections for SN65CML100

### **APPLICATION INFORMATION**

For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage. When  $V_{BB}$  is used, decouple  $V_{BB}$  via a 0.01- $\mu F$  capacitor and limit the current sourcing or sinking to 0.4 mA. When not used,  $V_{BB}$  should be left open.

### TYPICAL APPLICATION CIRCUITS (ECL, PECL, LVDS, etc.)



Figure 24. Low-Voltage Positive Emitter-Coupled Logic (LVPECL)



Figure 25. Current-Mode Logic (CML)



Figure 26. Single-Ended (LVPECL)



Figure 27. Low-Voltage Differential Signaling (LVDS)



### **PACKAGING INFORMATION**

| Orderable part number Statu |        | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |  |
|-----------------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|--|
|                             | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |  |
|                             |        |               |                 |                       |      | (4)           | (5)                |              |              |  |
| SN65CML100D                 | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CML100       |  |
| SN65CML100D.B               | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CML100       |  |
| SN65CML100DG4.B             | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CML100       |  |
| SN65CML100DGK               | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | NWB          |  |
| SN65CML100DGK.B             | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | NWB          |  |
| SN65CML100DGKG4             | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | NWB          |  |
| SN65CML100DGKR              | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | NWB          |  |
| SN65CML100DGKR.B            | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | NWB          |  |
| SN65CML100DGKR1G4.B         | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | NWB          |  |
| SN65CML100DR                | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CML100       |  |
| SN65CML100DR.B              | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CML100       |  |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.



www.ti.com

## PACKAGE OPTION ADDENDUM

23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65CML100DGKR              | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65CML100DR                | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65CML100DGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| SN65CML100DR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

## TEXAS INSTRUMENTS

www.ti.com

23-May-2025

## TUBE



## - B - Alignment groove width

### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65CML100D     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65CML100D     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65CML100D.B   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65CML100D.B   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| SN65CML100DG4.B | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |

# **DGK0008A**



# **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated