

# TLV272-Q1 Functional Safety FIT Rate, FMD and Pin FMA

#### 1 Overview

This document contains information for TLV272-Q1 (D and DGK package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device Figure 1 shows the device functional block diagram for reference.

N+ O OUT

Copyright © 2016, Texas Instruments Incorporated

Figure 1. Functional Block Diagram

TLV272-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

### 2.1 D Package

This section provides Functional Safety Failure In Time (FIT) rates for the D package of TLV272-Q1 based on two different industry-wide used reliability standards:

- Table 1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 11                                       |
| Die FIT Rate                 | 4                                        |
| Package FIT Rate             | 7                                        |

The failure rate and mission profile information in Table 1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

• Mission Profile: Motor Control from Table 11

Power dissipation: 200 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4

· EOS FIT rate assumed: 0 FIT

Table 2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 4 FIT              | 45°C                             |

The Reference FIT Rate and Reference Virtual  $T_{\rm J}$  (junction temperature) in Table 2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 2.2 DGK Package

This section provides Functional Safety Failure In Time (FIT) rates for the DGK package of TLV272-Q1 based on two different industry-wide used reliability standards:

- Table 3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 4 provides FIT rates based on the Siemens Norm SN 29500-2

Table 3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 8                                        |
| Die FIT Rate                 | 4                                        |
| Package FIT Rate             | 4                                        |

The failure rate and mission profile information in Table 3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

· Power dissipation: 200 mW

Climate type: World-wide Table 8

Package factor (lambda 3): Table 17bSubstrate Material: FR4

· EOS FIT rate assumed: 0 FIT

Table 4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 4 FIT              | 45°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TLV272-Q1 in Table 5 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 5. Die Failure Modes and Distribution

| Die Failure Modes                   | Failure Mode Distribution (%) |
|-------------------------------------|-------------------------------|
| Out Open (HIZ)                      | 20%                           |
| Out Saturate high                   | 25%                           |
| Out Saturate low                    | 25%                           |
| Out functional not in specification | 30%                           |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated