## Signal Switch Including Digital/Analog/Bilateral Switches and Voltage Clamps ### Data Book ### Introducing Three New Bus-Switch Families - CB3Q High-Bandwidth Bus Switch - CB3T Low-Voltage Translator Bus Switch - CBT-C Bus Switch With -2-V Undershoot Protection Printed in U.S.A. SCDD003A 0104 **Signal Switch**Including Digital/Analog/Bilateral Switches and Voltage Clamps January 2004 ## Signal Switch # Including Digital/Analog/Bilateral Switches and Voltage Clamps ### Introducing Three New Bus-Switch Families - CB3Q High-Bandwidth Bus Switch - CB3T Low-Voltage Translator Bus Switch - CBT- C Bus Switch With –2-V Undershoot Protection Printed in U.S.A. SCDD003A 0104 **Signal Switch**Including Digital/Analog/Bilateral Switches and Voltage Clamps January 2004 Data Book | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | #### Contents | - Comonio | Page | |-----------------------------------------------------------|------| | Alphanumeric Index | 1–3 | | Understanding and Interpreting Standard-Logic Data Sheets | 1–5 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | CBT-C | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | CB3Q: 2.5-V/3.3-V Low-Voltage High-Bandwidth Bus Switch | DEVICE<br>CONFIGURATION | DEVICE NAME | FUNCTIONAL DESCRIPTION | Page No. | |-------------------------|-------------|-----------------------------------------------|----------| | | CB3Q3305 | Dual FET Bus Switch | 2–3 | | | CB3Q3306A | Dual FET Bus Switch | 2–9 | | | CB3Q3125 | Quadruple FET Bus Switch | 2–15 | | | CB3Q3244 | 8-Bit FET Bus Switch | 2–21 | | | CB3Q3245 | 8-Bit FET Bus Switch | 2–29 | | 2-Port Switch | CB3Q3345 | 8-Bit FET Bus Switch | 2–37 | | | CB3Q3384A | 10-Bit FET Bus Switch | 2–43 | | | CB3Q6800 | 10-Bit FET Bus Switch | 2–49 | | | CB3Q16244 | 16-Bit FET Bus Switch | 2–57 | | | CB3Q16210 | 20-Bit FET Bus Switch | 2–65 | | | CB3Q16211 | 24-Bit FET Bus Switch | 2–73 | | | CB3Q16811 | 24-Bit FET Bus Switch with Precharged Outputs | 2–81 | | Marrie Danner | CB3Q3253 | Dual 1-of-4 FET Multiplexer/Demultiplexer | 2–89 | | Mux/Demux | CB3Q3257 | 4-Bit 1-of-2 FET Multiplexer/Demultiplexer | 2–97 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | CB3T: 2.5-V/3.3-V Low-Voltage Bus Switch With 5-V Tolerant Level Shifter | DEVICE<br>CONFIGURATION | DEVICE NAME | FUNCTIONAL DESCRIPTION | Page No. | |-------------------------|-------------|--------------------------------------------|----------| | | CB3T1G125 | Single FET Bus Switch | 3–3 | | | CB3T3306 | Dual FET Bus Switch | 3–11 | | | CB3T3125 | Quadruple FET Bus Switch | 3–19 | | 2-Port Switch | CB3T3245 | 8-Bit FET Bus Switch | 3–29 | | | CB3T3384 | 10-Bit FET Bus Switch | 3–39 | | | CB3T16210 | 20-Bit FET Bus Switch | 3–49 | | | CB3T16211 | 24-Bit FET Bus Switch | 3–59 | | Mux/Demux | CB3T3253 | Dual 1-of-4 FET Multiplexer/Demultiplexer | 3–69 | | | CB3T3257 | 4-Bit 1-of-2 FET Multiplexer/Demultiplexer | 3–79 | | Bus-Exchange | CB3T3383 | 10-Bit FET Bus-Exchange Switch | 3–89 | | Switch | CB3T16212 | 24-Bit FET Bus-Exchange Switch | 3–99 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | CBT-C: 5-V Bus Switch With -2-V Undershoot Protection | DEVICE<br>CONFIGURATION | DEVICE NAME | FUNCTIONAL DESCRIPTION | Page No. | |-------------------------|-------------|-----------------------------------------------|----------| | | CBT3305C | Dual FET Bus Switch | 4–3 | | | CBTD3305C | Dual FET Bus Switch With Level Shifting | 4–9 | | | CBT3306C | Dual FET Bus Switch | 4–17 | | | CBTD3306C | Dual FET Bus Switch With Level Shifting | 4–23 | | | CBT3125C | Quadruple FET Bus Switch | 4–31 | | | CBT3244C | 8-Bit FET Bus Switch | 4–37 | | | CBT3245C | 8-Bit FET Bus Switch | 4–45 | | | CBT3345C | 8-Bit FET Bus Switch | 4–51 | | | CBT6845C | 8-Bit FET Bus Switch With Precharged Outputs | 4–57 | | 2-Port Switch | CBT3384C | 10-Bit FET Bus Switch | 4–63 | | | CBTD3384C | 10-Bit FET Bus Switch With Level Shifting | 4–71 | | | CBT6800C | 10-Bit FET Bus Switch With Precharged Outputs | 4–79 | | | CBT16244C | 16-Bit FET Bus Switch | 4–85 | | | CBT16245C | 16-Bit FET Bus Switch | 4–91 | | | CBT16210C | 20-Bit FET Bus Switch | 4–97 | | | CBT16800C | 20-Bit FET Bus Switch With Precharged Outputs | 4–103 | | | CBT16211C | 24-Bit FET Bus Switch | 4–109 | | | CBT16811C | 24-Bit FET Bus Switch With Precharged Outputs | 4–115 | | | CBT3253C | Dual 1-of-4 FET Multiplexer/Demultiplexer | 4–121 | | Mux/Demux | CBT3257C | 4-Bit 1-of-2 FET Multiplexer/Demultiplexer | 4–129 | | | CBT16214C | 12-Bit 1-of-3 FET Multiplexer/Demultiplexer | 4–137 | | Bus-Exchange<br>Switch | CBT16212C | 24-Bit FET Bus-Exchange Switch | 4–145 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | #### **CBT: 5-V Bus Switch** | DEVICE<br>CONFIGURATION | DEVICE NAME | FUNCTIONAL DESCRIPTION | Page No. | |-------------------------|-------------|----------------------------------------------------------------------------------------------------|----------| | | CBT1G125 | Single FET Bus Switch | 5–5 | | | CBT1G384 | Single FET Bus Switch | 5–9 | | | CBTD1G125 | Single FET Bus Switch With Level Shifting | 5–13 | | | CBTD1G384 | Single FET Bus Switch With Level Shifting | 5–17 | | | CBT3306 | Dual FET Bus Switch | 5–21 | | | CBTD3306 | Dual FET Bus Switch With Level Shifting | 5–25 | | | CBTS3306 | Dual FET Bus Switch<br>With Schottky Diode Clamping | 5–29 | | | CBT3125 | Quadruple FET Bus Switch | 5–33 | | | CBT3126 | Quadruple FET Bus Switch | 5–37 | | | CBT3244 | Octal FET Bus Switch | 5–41 | | | CBT3245A | Octal FET Bus Switch | 5–45 | | | CBT3345 | 8-Bit FET Bus Switch | 5–49 | | | CBT3384A | 10-Bit FET Bus Switch | 5–53 | | | CBTD3384 | 10-Bit FET Bus Switches With Level Shifting | 5–57 | | | CBTS3384 | 10-Bit FET Bus Switch<br>With Schottky Diode Clamping | 5–63 | | 2-Port Switch | CBT3861 | 10-Bit FET Bus Switch | 5–67 | | | CBTD3861 | 10-Bit FET Bus Switch With Level Shifting | 5–71 | | | CBT6800A | 10-Bit FET Bus Switch<br>With Precharged Outputs | 5–77 | | | CBTK6800 | 10-Bit FET Bus Switch With Precharged<br>Outputs and Active-Clamp<br>Undershoot-Protection Circuit | 5–81 | | | CBTS6800 | 10-Bit FET Bus Switch With Precharged<br>Outputs and Schottky Diode Clamping | 5–87 | | | CBT16244 | 16-Bit FET Bus Switch | 5–91 | | | CBT16245 | 16-Bit FET Bus Switch | 5–95 | | | CBTK16245 | 16-Bit FET Bus Switch With Active-Clamp<br>Undershoot-Protection Circuit | 5–99 | | | CBT16210 | 20-Bit FET Bus Switch | 5–105 | | | CBTD16210 | 20-Bit FET Bus Switch With Level Shifting | 5–109 | | | CBT16861 | 20-Bit FET Bus Switch | 5–115 | | | CBTR16861 | 20-Bit FET Bus Switch | 5–119 | | | CBT16211A | 24-Bit FET Bus Switch | 5–123 | | | CBTD16211 | 24-Bit FET Bus Switch With Level Shifting | 5–127 | **CBT: 5-V Bus Switch (continued)** | DEVICE<br>CONFIGURATION | DEVICE NAME | FUNCTIONAL DESCRIPTION | Page<br>No. | |-------------------------|-------------|---------------------------------------------------------------------------------|-------------| | | CBTH16211 | 24-Bit FET Bus Switch With Bus Hold | 5–133 | | | CBTS16211 | 24-Bit FET Bus Switch<br>With Schottky Diode Clamping | 5–137 | | 2-Port Switch | CBT32245 | 32-Bit FET Bus Switch | 5–141 | | | CBTK32245 | 32-Bit FET Bus Switch With Active-Clamp Undershoot-Protection Circuit | 5–145 | | | CBT34X245 | 32-Bit FET Bus Switch | 5–151 | | | CBT3251 | 1-of-8 FET Multiplexer/Demultiplexer | 5–155 | | | CBT3253 | Dual 1-of-4 FET Multiplexer/Demultiplexer | 5–159 | | | CBT3257 | 4-Bit 1-of-2 FET Multiplexer/Demultiplexer | 5–163 | | | CBT16292 | 12-Bit 1-of-2 FET Multiplexer/Demultiplexer<br>With Internal Pulldown Resistors | 5–167 | | Mux/Demux | CBT162292 | 12-Bit 1-of-2 FET Multiplexer/Demultiplexer<br>With Internal Pulldown Resistors | 5–173 | | | CBT16214 | 12-Bit 1-of-3 FET Multiplexer/Demultiplexer | 5–179 | | | CBT16232 | Synchronous 16-Bit 1-of-2 FET<br>Multiplexer/Demultiplexer | 5–183 | | | CBT16233 | 16-Bit 1-of-2 FET Multiplexer/Demultiplexer | 5–187 | | | CBT16390 | 16-Bit to 32-Bit FET Multiplexer/Demultiplexer<br>Bus Switch | 5–191 | | | CBT3383 | 10-Bit FET Bus-Exchange Switch | 5–195 | | Bus-Exchange<br>Switch | CBT16209A | 18-Bit FET Bus-Exchange Switch | 5–199 | | | CBT16212A | 24-Bit FET Bus-Exchange Switch | 5–205 | | | CBTS16212 | 24-Bit FET Bus-Exchange Switch<br>With Schottky Diode Clamping | 5–211 | | | CBT16213 | 24-Bit FET Bus-Exchange Switch | 5–217 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | CBTLV: 2.5-V/3.3-V Low-Voltage Bus Switch | DEVICE<br>CONFIGURATION | DEVICE NAME | FUNCTIONAL DESCRIPTION | Page No. | |-------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|----------| | | CBTLV1G125 | Low-Voltage Single FET Bus Switch | 6–3 | | | CBTLV3125 | Low-Voltage Quadruple FET Bus Switch | 6–7 | | | CBTLV3126 | Low-Voltage Quadruple FET Bus Switch | 6–13 | | | CBTLV3245A | Low-Voltage Octal FET Bus Switch | 6–19 | | | CBTLV3384 | Low-Voltage 10-Bit FET Bus Switch | 6–23 | | 2-Port Switch | CBTLV3857 | Low-Voltage 10-Bit FET Bus Switch<br>With Internal Pulldown Resisters | 6–27 | | | CBTLV3861 | Low-Voltage 10-Bit FET Bus Switch | 6–31 | | | CBTLV16210 | Low-Voltage 20-Bit FET Bus Switch | 6–35 | | | CBTLV16800 | Low-Voltage 20-Bit FET Bus Switch<br>With Precharged Outputs | 6–39 | | | CBTLV16211 | Low-Voltage 24-Bit FET Bus Switch | 6–45 | | Mux/Demux | CBTLV3251 | Low-Voltage 1-of-8 FET<br>Multiplexer/Demultiplexer | 6–51 | | | CBTLV3253 | Low-Voltage Dual 1-of-4 FET<br>Multiplexer/Demultiplexer | 6–57 | | | CBTLV3257 | Low-Voltage 4-Bit 1-of-2 FET<br>Multiplexer/Demultiplexer | 6–63 | | | CBTLV16292 | Low-Voltage 12-Bit 1-of-2 FET<br>Multiplexer/Demultiplexer<br>With Internal Pulldown Resistors | 6–69 | | | CBTLVR16292 | Low-Voltage 12-Bit 1-of-2 FET<br>Multiplexer/Demultiplexer<br>With Internal Pulldown Resistors<br>and Series Damping Resistors | 6–75 | | Bus-Exchange | CBTLV3383 | Low-Voltage 10-Bit FET Bus-Exchange Switch | 6–81 | | Switch | CBTLV16212 | Low-Voltage 24-Bit FET Bus-Exchange Switch | 6–87 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | #### 7 # AUC #### Contents | SN74AUC2G53 | Single-Pole Double-Throw (SPDT) Analog Switch | | | |-------------|-----------------------------------------------|------|--| | | or 2:1 Analog Multiplexer/Demultiplexer | 7–3 | | | SN74AUC2G66 | Dual Bilateral Analog Switch | 7–15 | | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | # CMOS Applied Multiple vers / Demultiple vers Page | CD4016B Types | CMOS Quad Bilateral Switch | 8–3 | |---------------------------|-----------------------------------------|------| | CD4051B, CD4052B, CD4053B | CMOS Analog Multiplexers/Demultiplexer | 8–9 | | | With Logic Level Conversion | | | CD4066B | CMOS Quad Bilateral Switch | 8–21 | | CD4067B, CD4097B Types | CMOS Analog Multiplexers/Demultiplexers | 8-33 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | #### **Contents Page** CD74HC4016 High-Speed CMOS Logic Quad Bilateral Switch ..... High-Speed CMOS Logic Analog Multiplexers/Demultiplexers ...... 9–9 CD54/74HC4051 CD54/74HCT4051 CD54/74HC4052 CD74HCT4052, CD54/74HC4053 CD74HCT4053 CD54/74HC4066 CD74HCT4066 CD74HC4067 High-Speed CMOS Logic 16-Channel Analog Multiplexer/Demultiplexer ... 9-33 CD74HCT4067 High-Speed CMOS Logic Quad Analog Switch With Level Translation . . . . 9-41 CD54/74HC4316 CD74HCT4316 CD54/74HC4351 High-Speed CMOS Logic Analog Multiplexers/Demultiplexers With Latch ... 9-51 CD74HCT4351 CD74HC4352 SN74HC4066 | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | #### Contents | | | | | rage | |----------|-----|-------------|-----------------------------------------------------|-------| | SN54LV40 | 40A | SN74LV4040A | 12-Bit Asynchronous Binary Counters | 10-3 | | SN54LV40 | 51A | SN74LV4051A | 8-Channel Analog Multiplexers/Demultiplexers | 10-11 | | SN54LV40 | 52A | SN74LV4052A | Dual 4-Channel Analog Multiplexers/Demultiplexers | 10-2 | | SN54LV40 | 53A | SN74LV4053A | Triple 2-Channel Analog Multiplexers/Demultiplexers | 10-3 | | SN54LV40 | 66A | SN74LV4066A | Quadruple Bilateral Analog Switches | 10-4 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | CBT-C | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | | | | Page | |-------------|---------------------------------------------------------------------------------------|-------| | SN74LVC1G66 | Single Bilateral Analog Switch | 11–3 | | SN74LVC2G53 | Single-Pole Double-Throw (SPDT) Analog Switch or 2:1 Analog Multiplexer/Demultiplexer | 11–13 | | SN74LVC2G66 | Dual Bilateral Analog Switch | 11–25 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | | | | Page | |---------------|----------------------|-------| | SN74TVC3010 | 10-Bit Voltage Clamp | 12-3 | | SN74TVC3306 | Dual Voltage Clamp | 12-13 | | SN74TVC16222A | 22-Bit Voltage Clamp | 12-19 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | СВЗТ | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | нс/нст | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | | | Page | |-----------------------------------------------------------------------------------------|--------| | CBT-C, CB3T, and CB3Q Signal-Switch Families | 13–3 | | Selecting the Right Texas Instruments Signal Switch | 13-39 | | FET Switches in Docking Stations | 13-85 | | Bus FET Switch Solutions for Live Insertion Application | 13-93 | | Texas Instruments Crossbar Switches | 13–115 | | SN74CBTS3384 Bus Switches Provide Fast Connection and Ensure Isolation | 13-125 | | Implications of Slow or Floating CMOS Inputs | 13–133 | | Voltage Translation (5 V, 3.3 V, 2.5 V, 1.8 V), Switching Standards, and Bus Contention | 13–149 | | Benefits and Issues on Migration of 5-V and 3.3-V Logic to Lower-Voltage Supplies | 13–163 | | Flexible Voltage-Level Translation With CBT Family Devices | 13–191 | | TI Logic Solutions for Memory Interleaving With the Intel™ 440BX Chipset | 13–197 | | Texas Instruments Solution for Undershoot Protection for Bus Switches | 13–217 | | Bus-Hold Circuit | 13-227 | | General Information | 1 | |---------------------|----| | CB3Q | 2 | | CB3T | 3 | | СВТ-С | 4 | | СВТ | 5 | | CBTLV | 6 | | AUC | 7 | | CD4000 | 8 | | HC/HCT | 9 | | LVA | 10 | | LVC | 11 | | TVC | 12 | | Application Reports | 13 | | Mechanical Data | 14 | | | | Page | |------|--------------------|-------| | Ord | ering Instructions | 14–3 | | Vlec | hanical Data | 14–7 | | | D (R-PDSO-G**) | 14–7 | | | DB (R-PDSO-G**) | 14-8 | | | DBB (R-PDSO-G**) | 14-9 | | | DBQ (R-PDSO-G**) | 14-10 | | | DBV (R-PDSO-G5) | 14-11 | | | DCK (R-PDSO-G5) | 14-12 | | | DCT (R-PDSO-G8) | 14–13 | | | DCU (R-PDSO-G8) | 14–14 | | | DGG (R-PDSO-G**) | 14–15 | | | DGV (R-PDSO-G**) | 14–16 | | | DL (R-PDSO-G**) | 14–17 | | | DW (R-PDSO-G**) | 14–18 | | | FK (S-CQCC-N**) | 14–19 | | | GKE (R-PBGA-N96) | 14-20 | | | GQL (R-PBGA-N56) | 14-21 | | | GQN (R-PBGA-N20) | 14-22 | | | J (R-GDIP-T**) | 14-23 | | | JT (R-GDIP-T**) | 14-24 | | | N (R-PDIP-T**) | 14-25 | | | NS (R-PDSO-G**) | 14-26 | | | PW (R-PDSO-G**) | 14-27 | | | RGY (S-PQFP-N14) | 14-28 | | | RGY (S-PQFP-N16) | 14-29 | | | RGY (S-PQFP-N20) | 14-30 | | | W (R-GDFP-F14) | 14-31 | | | W (R-GDFP-F16) | 14-32 | | | W (R-GDFP-F24) | 14-33 | | | WD (R-GDFP-F**) | 14-34 | | | YEA (R-XBGA-N5) | 14–35 | | | YEA (R-XBGA-N8) | 14-36 | | | YEP (R-XBGA-N5) | 14–37 | | | YEP (R-XBGA-N8) | 14–38 | | | YZA (R-XBGA-N5) | 14-39 | | | YZA (R-XBGA-N8) | 14-40 | | | YZP (R-XBGA-N5) | 14-41 | | | YZP (R-XBGA-N8) | 14-42 | | | ZKE (R-PBGA-N96) | 14-43 | | | ZQL (R-PBGA-N56) | 14-44 | | | ZQN (R-PBGA-N20) | 14-45 | # Signal Switch Data Book # Including Digital/Analog/Bilateral Switches and Voltage Clamps #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated #### INTRODUCTION The Texas Instruments signal-switch portfolio has been expanded, with the introduction of the CB3Q, CB3T, and CBT-C bus-switch families. These new FET bus switches provide high-performance, low-power replacements for standard bus-interface devices when signal buffering (current drive) is not required. The CB3Q, CB3T, and CBT-C bus-switch families optimize next-generation datacom, networking, computing, portable communications, and consumer electronics designs by supporting both digital and analog applications, including PCI interface, USB interface, memory interleaving, bus isolation, and low-distortion signal gating (see www.ti.com/signalswitches). #### CB3Q: 2.5-V/3.3-V Low-Voltage High-Bandwidth Bus-Switch Family CB3Q is a high-bandwidth (up to 500 MHz) FET bus-switch family utilizing a charge pump to elevate the gate voltage of the pass transistor, providing low and flat ON-state resistance (r<sub>on</sub>) characteristics. The low and flat ON-state resistance allows minimal propagation delay and supports rail-to-rail I/O (RRIO) switching on the data input/output (I/O) ports. The CB3Q family also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the CB3Q family provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. #### CB3T: 2.5-V/3.3-V Low-Voltage Translator Bus-Switch Family CB3T is a high-speed TTL-compatible FET bus-switch family with low ON-state resistance $(r_{on})$ , allowing minimal propagation delay. The CB3T family fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The CB3T family supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels. This voltage translation feature allows the CB3T family to provide a high-performance interface between components (memory, processors, logic ASICs, I/O peripherals, etc.) common in mixed 2.5-V to 5-V system environments. Specifically designed to support today's portable computing and communications applications, the CB3T family provides a high-performance low-power interface solution ideally suited for low-power portable equipment. #### CBT-C: 5-V Bus-Switch Family With -2-V Undershoot Protection CBT-C is a high-speed TTL-compatible FET bus-switch family with low ON-state resistance $(r_{on})$ , allowing minimal propagation delay. The new CBT-C family offers numerous enhancements over the original CBT family, including -2-V undershoot protection, faster enable/disable times, and an $l_{off}$ feature for partial-power-down mode operation. The improved undershoot characteristics of the CBT-C family are particularly important in system environments where signal reflections and undershoot are common. Without such protection, an undershoot event could cause a switch in the OFF state to be turned ON, creating bus contention and possible data corruption. The active undershoot-protection circuitry on the A and B ports of the CBT-C family provides protection for undershoots up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. #### PRODUCT STAGE STATEMENTS *Product stage statements* are used on Texas Instruments data sheets to indicate the development stage(s) of the product(s) specified in the data sheets. If all products specified in a data sheet are at the same development stage, the appropriate statement from the following list is placed in the lower left corner of the first page of the data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. If not all products specified in a data sheet are at the PRODUCTION DATA stage, then the first statement below is placed in the lower left corner of the first page of the data sheet. Subsequent pages of the data sheet containing PRODUCT PREVIEW information or ADVANCE INFORMATION are then marked in the lower left-hand corner with the appropriate statement given below: UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. # **ALPHANUMERIC INDEX** | CD40618 8-3 SNY4CBT3324A 5-54 CD40528 8-9 SNY4CBT3244C 4-37 CD40528 8-9 SNY4CBT324AC 4-45 CD40688 8-21 SNY4CBT324AC 4-45 CD40687 8-33 SNY4CBT3245C 4-44 CD40678 8-33 SNY4CBT3255 5-159 CD40678 8-33 SNY4CBT3255 5-159 CD44C4061 0-3 SNY4CBT3255C 4-121 CD54HC4061 CD74HC4061 9-3 SNY4CBT3255C 4-121 CD54HC4061 CD74HC4063 9-9 SNY4CBT3257C 4-122 CD54HC4060 CD74HC4063 9-9 SNY4CBT3356C 4-24 CD54HC4066 CD74HC4066 9-25 SNY4CBT3356C 4-74 CD54HC4031 CD74HC4066 9-25 SNY4CBT3345 5-4-6 CD54HC4031 CD74HC4067 9-3 SNY4CBT3345 5-4-6 CD74HC74062 9-3 SNY4CBT3345 5-4-6 CD74HC74063 9-4 SNY4CBT33345 | DEVICE | PAGE | DEVICE PAGE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------------------| | CD4052B 8-9 SN74CBT3245C 4-37 CD4053B 8-9 SN74CBT3245A 5-54 CD4066B 8-21 SN74CBT3245C 4-4-6 CD4066B 8-33 SN74CBT3255 5-155 CD4097B 8-33 SN74CBT3255 5-159 CD74HC4016 9-3 SN74CBT3255C 4-121 CD54HC4051 CD74HC4061 9-9 SN74CBT3255C 4-121 CD54HC4061 CD74HC4062 9-9 SN74CBT3257C 4-122 CD54HC4063 CD74HC4063 9-9 SN74CBT3257C 4-122 CD54HC4066 CD74HC4063 9-9 SN74CBT3306C 4-17 CD54HC4066 CD74HC4067 9-33 SN74CBT3306 5-21 CD54HC4067 CD74HC4067 9-33 SN74CBT3306 5-21 CD54HC4067 CD74HC4051 9-51 SN74CBT3306C 4-17 CD54HC4051 CD74HC4051 9-51 SN74CBT3345C 4-58 CD74HC7406C D74HC4051 9-51 SN74CBT3345C 4-51 CD74HC7406C 9-9-5 SN74CBT3346C 4-5 CD74HC7406C 9-9-8 SN74CBT3346C 4-5 CD74HC7406C 9-9-5 SN74CBT3346C 4-5 CD74HC7406C 9-9-5 SN74CBT3346C 4-5 CD74HC7406C 9-9-5 SN74CBT3346C 4-5 CD74HC7406C 9-9-5 SN74CBT3346C 4-5 CD74HC7406C 9-9-5 SN74CBT3346C 4-5 CD74HC7406C 9-9-5 SN74CBT3346C 4-6 CD74HC7406C 9-9-5 SN74CBT3346C 4-6 CD74HC7406C 9-9-5 SN74CBT3346C 4-6 CD74HC7406C 9-9-5 SN74CBT338C 4-6 CD74HC7406C 9-9-5 SN74CBT338C 4-6 CD74HC7406C 9-9-5 SN74CBT338C 4-6 SN74CBT3338C 4-6 SN74CBT3338C 4-6 SN74CBT338C SN74CBT3338C 4-6 SN74CBT3333C 4-6 SN74CBT3333C 4-6 SN74CBT3333C 4-6 SN74CBT333CB 4-6 SN74CBT362C 4-17 SN74CBT362C 4-16 SN7 | CD4016B | 8–3 | SN74CBT3384A 5–53 | | CD4068B 8-9 SN74CBT3245A 5-45 CD4068B 8-21 SN74CBT3245C 4-45 CD4067B 8-33 SN74CBT3255 5-155 CD4067B 8-33 SN74CBT3255 5-159 CD74HC4016 9-9 SN74CBT3255 5-150 CD54HC405C CD74HC4052 9-9 SN74CBT3257 5-163 CD54HC405C CD74HC4053 9-9 SN74CBT3257 5-163 CD54HC4036 CD74HC4053 9-9 SN74CBT3356C 4-12 CD54HC4036 CD74HC4058 9-9 SN74CBT3306C 4-12 CD54HC4036 CD74HC4058 9-9 SN74CBT3306C 4-17 CD54HC4316 9-41 SN74CBT3306C 4-17 CD54HC4316 0-41 SN74CBT3345 5-21 CD54HC4316 CD74HC4053 9-9 SN74CBT33345 5-45 CD74HC74052 9-9 SN74CBT33345 5-45 CD74HC74053 9-9 SN74CBT33383 SN74CBT33383 5-155 CD74HC74054 9 | CD4051B | 8–9 | SN74CBT3244 5-41 | | CD4066B 8-21 SN74CBT325C 4-45 CD4097B 8-33 SN74CBT3253 5-159 CD74HC4016 9-3 SN74CBT3253 5-159 CD54HC4051 CD74HC4051 9-9 SN74CBT3257 4-121 CD54HC4052 CD74HC4053 9-9 SN74CBT3257 4-123 CD54HC4053 CD74HC4063 9-9 SN74CBT3257 4-129 CD54HC4053 CD74HC4063 9-9 SN74CBT3306 5-21 CD54HC4066 CD74HC4066 9-25 SN74CBT3306 5-21 CD54HC40361 CD74HC4067 9-33 SN74CBT3336C 4-17 CD54HC4316 CD74HC4051 9-41 SN74CBT3346C 4-51 CD74HC74052 9-9 SN54CBT3383 SN74CBT3346C 4-51 CD74HC74053 9-9 SN74CBT3336C 4-51 CD74HC74066 9-25 SN74CBT33384C 4-63 CD74HC74053 9-9 SN74CBT33384C 4-63 CD74HC74066 9-25 SN74CBT3048C 4-63 | CD4052B | 8–9 | SN74CBT3244C 4–37 | | CD4067B | CD4053B | 8–9 | SN74CBT3245A 5–45 | | CD4907B 8-33 SN74CBT3253 5-159 | CD4066B | 8–21 | SN74CBT3245C 4-45 | | CD74HC4016 9-3 SN74CBT3283C 4-121 CD84HC4051 CD74HC4051 9-8 SN74CBT3257C 5-163 CD84HC4065 CD74HC4052 9-9 SN74CBT3257C 4-129 CD84HC4066 CD74HC4066 9-25 SN74CBT3257C 4-129 CD84HC4066 CD74HC4066 9-25 SN74CBT3306C 4-31 CD84HC4067 CD74HC4067 9-33 SN74CBT3306C 4-17 CD84HC40316 CD74HC4067 9-33 SN74CBT3306C 4-17 CD84HC40316 CD74HC40316 9-41 SN74CBT3306C 4-17 CD84HC40316 CD74HC4057 9-51 SN74CBT3345C 4-51 CD74HC74052 9-9 SN84CBT3383 SN74CBT3383 5-195 CD74HC74053 9-9 SN84CBT3383 SN74CBT3383 5-195 CD74HC74066 9-25 SN74CBT388C 4-51 CD74HC74066 9-25 SN74CBT388C 4-63 CD74HC74066 9-25 SN74CBT388C 4-57 SN74AUC263 7-3 SN74CBT388C 4-57 SN74AUC266 7-15 SN74CBT8600C 4-79 SN74ACB303125 2-15 SN74CBT16209 SN74CBT30324 SN74ACB303244 2-21 SN74CBT16210C 4-97 SN74CB303244 2-21 SN74CBT16210C 4-97 SN74CB303257 2-97 SN74CBT16212 5-105 SN74CB303305 2-3 SN74CBT16212 4-109 SN74CB303306 2-9 SN74CBT16212 4-145 SN74CB303306 2-9 SN74CBT16212 4-145 SN74CB303306 2-9 SN74CBT16212 5-153 SN74CB303345 2-37 SN74CBT16212 5-163 SN74CB303345 2-37 SN74CBT16212 5-163 SN74CB303346 2-9 SN74CBT16212 5-163 SN74CB303360 2-9 SN74CBT16212 5-163 SN74CB3016211 2-73 SN74CBT16212 5-163 SN74CB3016211 2-73 SN74CBT16232 5-183 SN74CB3016211 2-73 SN74CBT16245 5-95 SN74CB303345 3-39 SN74CBT16235 5-163 SN74CB303345 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16236 5-191 SN74CB303345 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16236 5-191 SN74CB303346 3-39 SN74CBT16334 5-17 SN74CB31325 3-39 SN74CBT103346 5-17 SN74CB3T3338 3-89 SN74CBT103346 5-17 SN74CB3T3334 5-19 | CD4067B | 8–33 | SN74CBT3251 5–155 | | CD54HC4051 CD74HC4051 9-9 SN74CBT3257 5-183 CD54HC4052 CD74HC4052 9-9 SN74CBT3257C 4-129 CD54HC4065 CD74HC4065 9-9 SN74CBT3306C 4-3 CD54HC4067 CD74HC4067 9-33 SN74CBT3306C 4-71 CD54HC4316 CD74HC4316 9-41 SN74CBT3345 5-49 CD54HC4316 CD74HC4351 9-41 SN74CBT3345 5-49 CD74HC74052 9-9 SN54CBT3383 SN74CBT3383 5-49 CD74HC74053 9-9 SN74CBT3384C 4-63 CD74HC74066 9-25 SN74CBT3384C 4-63 CD74HC74361 9-41 SN74CBT8384C 4-63 SN74CBT3363 3-7 SN74CBT68800C 4-79 CD74HC74361 9-51 SN74CBT6880C 4-79 CD74HC74366 9-25 SN74CBT6880C 4-79 SN74CBT30366 7-15 SN74CBT6806C 4-79 SN74CBT30366 7-15 SN74CBT621621 5-195 SN74CB | CD4097B | 8–33 | SN74CBT3253 5–159 | | CD54HC4052 CD74HC4052 9-9 SN74CBT3257C 4-129 CD54HC4066 CD74HC4066 9-25 SN74CBT3305C 4-3 CD54HC4067 CD74HC4066 9-25 SN74CBT3306C 4-17 CD54HC4067 CD74HC4067 9-33 SN74CBT3306C 4-17 CD54HC4315 CD74HC4316 9-41 SN74CBT3306C 4-51 CD54HC4351 CD74HC4351 9-51 SN74CBT33845C 4-51 CD74HC74063 9-9 SN74CBT33833 SN74CBT33836 5-95 CD74HC74063 9-9 SN74CBT8384C 4-63 CD74HC74066 9-25 SN74CBT8800A 5-77 CD74HC74316 9-41 SN74CBT8800A 5-77 CD74HC74361 9-41 SN74CBT8800A 5-77 CD74HC74363 7-3 SN74CBT8600A 5-77 CD74HC74366 9-25 SN74CBT6200B SN74CBT620BA 5-195 SN74CB303366 7-15 SN74CBT6200B SN74CBT620BA 5-195 SN74CB3033244 2-15 SN74CB7162 | CD74HC4016 | 9–3 | SN74CBT3253C 4–121 | | CD54HC40653 CD74HC4066 S-25 SN74CBT3305C 4-3 CD54HC4066 CD74HC4067 S-33 SN74CBT3306C 4-17 CD54HC4316 CD74HC4316 S-41 SN74CBT33345 5-49 CD54HC4315 CD74HC4351 S-51 SN74CBT33345 5-49 CD54HC4315 CD74HC4351 S-51 SN74CBT33345 5-49 CD74HCT4052 S-9 SN54CBT3383 SN74CBT3383 S-195 CD74HCT4053 S-9 SN74CBT3384C 4-63 CD74HCT4066 S-25 SN74CBT3384C 4-63 CD74HCT4066 S-25 SN74CBT3883 SN74CBT3384 4-63 CD74HCT4351 S-51 SN74CBT6800C 4-79 SN74AUC2G53 7-3 SN54CBT16209 SN74CBT6909A 5-199 SN74AUC2G66 7-15 SN74CBT6209 SN74CBT6209A 5-199 SN74CB303254 2-21 SN74CBT6211A 5-123 SN74CB303244 2-21 SN74CBT6211A 5-123 SN74CB303255 2-89 SN54CBT16212A SN74CBT16212A SN74CB303255 2-89 SN54CBT16212A SN74CBT16212A 5-205 SN74CB303305 2-3 SN74CBT16214 5-179 SN74CB303306A 2-9 SN74CBT16233 5-187 SN74CB303346 2-37 SN74CBT16233 5-187 SN74CB303346 2-37 SN74CBT16233 5-187 SN74CB303364 2-43 SN74CBT16234 5-187 SN74CB303365 2-38 SN74CBT16234 5-187 SN74CB303364 2-37 SN74CBT16233 5-187 SN74CB303365 2-38 SN74CBT16233 5-187 SN74CB303366 2-49 SN74CBT16234 5-187 SN74CB303366 2-49 SN74CBT16234 5-187 SN74CB303366 2-49 SN74CBT16234 5-187 SN74CB303366 2-49 SN74CBT16234 5-187 SN74CB303366 2-49 SN74CBT16235 5-187 SN74CB303366 2-49 SN74CBT16236 5-187 SN74CB301621 2-73 SN74CBT16236 5-187 SN74CB301624 2-57 SN74CBT16236 5-187 SN74CB3T3255 3-69 SN74CBT16236 5-187 SN74CB3T3255 3-69 SN74CBT16236 5-187 SN74CB3T3334 3-39 SN74CBT16336 5-115 SN74CB3T3334 3-39 SN74CBT16336 5-115 SN74CB3T3334 3-39 SN74CBT16336 5-115 SN74CB3T3334 3-39 SN74CBT16336 5-115 SN74CB3T3334 3-39 SN74CBT16336 5-115 SN74CB3T3334 3-39 SN74CBT103386 5-175 SN74CB3T3334 3-39 SN74CBT103386 5-175 SN74CB3T3334 3-39 SN74CBT103386 5-175 SN74CB3T3336 5-19 SN74CBT103386 | CD54HC4051 CD74HC4051 | 9–9 | SN74CBT3257 5–163 | | CD54HC4066 CD74HC4067 9-35 SN74CBT3306 5-21 CD54HC4067 CD74HC4067 9-33 SN74CBT3345 5-49 CD54HC4351 CD74HC4351 9-61 SN74CBT3345 5-49 CD54HC4351 CD74HC74052 9-9 SN54CBT3333 SN74CBT3383 5-195 CD74HC74052 9-9 SN74CBT3384C 4-63 CD74HC74066 9-25 SN74CBT3384C 4-63 CD74HC74316 9-41 SN74CBT6800A 5-77 CD74HC74351 9-51 SN74CBT6800C 4-79 CD74HC74351 9-51 SN74CBT6800C 4-79 SN74AUC266 7-15 SN74CBT6200 5-199 SN74CB303125 2-15 SN74CBT6210 5-195 SN74CB303244 2-21 SN74CBT6211A 5-123 SN74CB303244 2-21 SN74CBT6211A 5-123 SN74CB303253 2-89 SN54CBT16212A SN74CBT621A 5-123 SN74CB303256 2-29 SN74CBT6212C 4-145 SN74CB3033305 | CD54HC4052 CD74HC4052 | 9–9 | SN74CBT3257C 4–129 | | CD54HC4067 CD74HC4067 9-33 SN74CBT3306C 4-17 CD54HC4316 CD74HC4316 9-41 SN74CBT3345C 4-51 CD54HC4351 CD74HC4351 9-61 SN74CBT3345C 4-51 CD74HCT4052 9-9 SN54CBT3345C 4-51 CD74HCT4053 9-9 SN74CBT3383 SN74CBT3383 CD74HCT4316 9-41 SN74CBT6800A 5-77 CD74HCT4351 9-51 SN74CBT6800C 4-79 SN74AUC2G53 7-3 SN54CBT686C 4-57 SN74AUC2G66 7-15 SN74CBT6209 SN74CBT6209A 5-199 SN74CB303244 2-21 SN74CBT6200 4-97 SN74CB303245 2-29 SN74CBT6210 5-105 SN74CB303253 2-89 SN54CBT6212A 5-126 SN74CB303255 2-89 SN54CBT6212A 5-205 SN74CB303255 2-89 SN54CBT6212A 5-179 SN74CB303255 2-89 SN54CBT6212A 5-179 SN74CB303255 2-89 SN54CBT6212A | CD54HC4053 CD74HC4053 | 9–9 | SN74CBT3305C 4–3 | | CD54HC4316 CD74HC4316 9-41 SN74CBT3345C 5-49 CD54HC4351 D74HC351 9-51 SN74CBT3383 SN74CBT3383 5-95 CD74HC74052 9-9 SN54CBT3383 SN74CBT3383 S-76 5-95 CD74HC74053 9-9 SN74CBT80800A 5-77 CD74HC74316 9-41 SN74CBT6800C 4-79 CD74HC74351 9-51 SN74CBT6800C 4-79 SN74LU2G53 7-3 SN54CBT16209 SN74CBT16209A 5-199 SN74LU2G66 7-15 SN74CBT16210 5-105 SN74CB303244 2-21 SN74CBT16211A 5-123 SN74CB303244 2-21 SN74CBT6211A 5-123 SN74CB303245 2-29 SN74CBT621A 5-123 SN74CB303257 2-89 SN54CBT16211A 5-123 SN74CB303305 2-3 SN74CBT6212A 5-205 SN74CB303306A 2-9 SN74CBT6212A 5-205 SN74CB3033345 2-3 SN74CBT6214 5-13 SN74CB3036600 | CD54HC4066 CD74HC4066 | 9–25 | SN74CBT3306 | | CD54HC4351 CD74HC4352 9-9 SN74CBT3348C 4-51 CD74HC74052 9-9 SN74CBT3383 SN74CBT3383 5-195 CD74HC74066 9-25 SN74CBT3384C 4-63 CD74HC74316 9-41 SN74CBT6800A 5-77 CD74HC74316 9-51 SN74CBT6800C 4-79 CD74HC74351 9-61 SN74CBT6840C 4-79 SN74AUC2053 7-3 SN54CBT16209 S-199 SN74CB303125 2-15 SN74CBT16210C 4-97 SN74CB303125 2-15 SN74CBT16210C 4-97 SN74CB303244 2-21 SN74CBT16211C 4-109 SN74CB303253 2-89 SN54CBT16212A S-7-23 SN74CB303256 2-29 SN74CBT16211C 4-109 SN74CB303257 2-97 SN74CBT16212C 4-145 SN74CB303306A 2-9 SN74CBT16214 5-173 SN74CB303306A 2-9 SN74CBT1624C 4-137 SN74CB303384A 2-43 SN74CBT1624A 5-91 | CD54HC4067 CD74HC4067 | 9–33 | SN74CBT3306C 4–17 | | CD74HCT4052 9-9 SN54CBT3383 SN74CBT3383 5-195 CD74HCT4066 9-25 SN74CBT3384C 4-63 CD74HCT4316 9-41 SN74CBT86800C 4-79 CD74HCT4316 9-51 SN74CBT68800C 4-79 CD74HCT4351 9-51 SN74CBT68800C 4-79 CD74HCT4351 9-51 SN74CBT6869C 4-57 SN74AUC2666 7-15 SN54CBT16209 SN74CBT16209A 5-199 SN74CB303125 2-15 SN74CBT16210C 4-97 SN74CB303244 2-21 SN74CBT16210C 4-97 SN74CB3033245 2-29 SN74CBT16211A 5-123 SN74CB303253 2-89 SN54CBT16212A SN74CBT16212A 5-205 SN74CB303356 2-3 SN74CBT16214C 4-137 SN74CB303306A 2-9 SN74CBT16214C 4-137 SN74CB303384A 2-43 SN74CBT16233 5-187 SN74CB3036600 2-49 SN54CBT16244C 4-85 SN74CB3016210 2-65 SN74CBT16244C 4-85 | CD54HC4316 CD74HC4316 | 9–41 | SN74CBT3345 | | CD74HCT4053 9-9 SN74CBT3384C 4-63 CD74HCT4066 9-25 SN74CBT6800O 5-77 CD74HCT4316 9-41 SN74CBT6800C 4-79 CD74HCT4351 9-51 SN74CBT6800C 4-79 CD74HCT4351 9-51 SN74CBT680C 4-57 SN74AUC2G65 7-73 SN54CBT16209 SN74CBT6209A 5-199 SN74CB3Q3125 2-15 SN74CBT16210C 4-97 SN74CB3Q32244 2-21 SN74CBT16211C 4-109 SN74CB3Q3253 2-89 SN54CBT16211C 4-109 SN74CB3Q3257 2-97 SN74CBT16212C 4-145 SN74CB3Q33056 2-3 SN74CBT16214C 5-123 SN74CB3Q3346A 2-9 SN74CBT16214C 4-137 SN74CB3Q3346A 2-9 SN74CBT16214C 4-137 SN74CB3Q334A 2-43 SN74CBT16232 5-183 SN74CB3Q16210 2-65 SN74CBT1624C 4-85 SN74CB3Q16211 2-73 SN74CBT1624C 4-85 SN74CB3T16212 </td <td>CD54HC4351 CD74HC4351</td> <td> 9–51</td> <td>SN74CBT3345C 4–51</td> | CD54HC4351 CD74HC4351 | 9–51 | SN74CBT3345C 4–51 | | CD74HCT4066 9-25 SN74CBT6800A 5-77 CD74HCT4316 9-41 SN74CBT6800C 4-79 CD74HCT4351 9-51 SN74CBT6800C 4-79 SN74CB16293 7-3 SN54CBT16209 SN74CB109A 5-199 SN74CB303126 2-15 SN74CBT16210 5-05 SN74CB303125 2-15 SN74CBT162110 4-09 SN74CB303244 2-21 SN74CBT16211A 5-123 SN74CB303245 2-29 SN74CBT16211C 4-109 SN74CB303257 2-99 SN74CBT16212C 4-145 SN74CB303305 2-3 SN74CBT16212C 4-145 SN74CB3033346 2-9 SN74CBT16214 5-179 SN74CB303384A 2-3 SN74CBT16232 5-183 SN74CB306800 2-49 SN54CBT16244 5-91 SN74CB3016210 2-65 SN74CBT16244 5-91 SN74CB3016244 2-73 SN74CBT16245 5-85 SN74CB3016244 2-67 SN74CBT16245 5-85 SN74CB316211 | CD74HCT4052 | 9–9 | SN54CBT3383 SN74CBT3383 5–195 | | CD74HCT4316 9-41 SN74CBT6800C 4-79 CD74HCT4351 9-51 SN74CBT6845C 4-57 SN74AUC2G63 7-3 SN45GBT16209 SN74CBT16209A 5-195 SN74CB303125 2-15 SN74CBT16210 4-97 SN74CB303244 2-21 SN74CBT162110 4-97 SN74CB303245 2-29 SN74CBT16211C 4-109 SN74CB303253 2-89 SN54CBT16212A SN74CBT16212A 5-205 SN74CB303305 2-97 SN74CBT16212C 4-145 SN74CB303306A 2-99 SN74CBT16212A SN74CBT16212A 5-779 SN74CB303306A 2-99 SN74CBT16214C 4-137 SN74CB3033345 2-37 SN74CBT16232 5-183 SN74CB303384A 2-43 SN74CBT16233 5-187 SN74CB306800 2-49 SN54CBT16244 5-91 SN74CB3016211 2-73 SN74CBT16244 5-91 SN74CB3016244 2-57 SN74CBT162456 4-91 SN74CB313125 3-9 SN74CBT16292 5-167 | CD74HCT4053 | 9–9 | SN74CBT3384C 4–63 | | CD74HCT4351 9–51 SN74CBT6845C 4–57 SN7AUC2653 7–3 SN54CBT16209 SN74CBT16209A 5–199 SN74LDC2666 7–15 SN74CBT16210 5–105 SN74CB3Q3125 2–15 SN74CBT16210C 4–97 SN74CB3Q3244 2–21 SN74CBT16211A 5–123 SN74CB3Q3245 2–29 SN74CBT16211A 5–205 SN74CB3Q3253 2–89 SN54CBT16211C 4–109 SN74CB3Q32567 2–97 SN74CBT16212C 4–145 SN74CB3Q3305 2–3 SN74CBT16212C 4–145 SN74CB3Q33346 2–9 SN74CBT16214 5–173 SN74CB3Q3334A 2–37 SN74CBT16232 5–183 SN74CB3Q3384A 2–43 SN74CBT16233 5–187 SN74CB3Q16210 2–65 SN74CBT16244 5–91 SN74CB3Q16211 2–73 SN74CBT16244 5–91 SN74CB3Q16244 2–57 SN74CBT16245 5–95 SN74CB31G245 3–3 SN74CBT16292 5–167 SN74CB3T | CD74HCT4066 | 9–25 | SN74CBT6800A 5–77 | | SN74AUC2G53 7-3 SN54CBT16209 SN74CBT16209 5-199 SN74AUC2G66 7-15 SN74CBT16210 5-105 SN74CB3Q3125 2-15 SN74CBT16210 4-97 SN74CB3Q3244 2-21 SN74CBT16211A 5-123 SN74CB3Q3253 2-89 SN54CBT16211C 4-109 SN74CB3Q3257 2-97 SN74CBT16212A SN74CBT16212A 5-205 SN74CB3Q3305 2-3 SN74CBT16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q3345 2-9 SN74CBT16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214 5-179 SN74CB3Q3345 2-37 SN74CBT16233 5-183 SN74CB3Q3384A 2-43 SN74CBT16233 5-187 SN74CB3Q6800 2-49 SN54CBT16244 SN74CBT16244 5-91 SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245 4-91 SN74CB3T3125 3-3 SN74CBT16240 | CD74HCT4316 | 9–41 | SN74CBT6800C 4–79 | | SN74AUC2G66 7-15 SN74CBT16210 5-105 SN74CB3Q3125 2-15 SN74CBT16210C 4-97 SN74CB3Q3244 2-21 SN74CBT16211A 5-123 SN74CB3Q3245 2-29 SN74CBT16211C 4-109 SN74CB3Q3253 2-89 SN54CBT16212A SN74CBT16212A 5-205 SN74CB3Q3257 2-97 SN74CBT6121C 4-145 SN74CB3Q3306 2-3 SN74CBT16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q3384A 2-37 SN74CBT16232 5-183 SN74CB3Q6800 2-49 SN54CBT16233 5-187 SN74CB3Q16210 2-65 SN74CBT16244 5-91 SN74CB3Q16211 2-73 SN74CBT16244C 4-85 SN74CB3Q16214 2-57 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT1624C 4-86 SN74CB3Q16211 2-81 SN74CBT16292 5-167 SN74CB3Q16214 3-9 SN74CBT16292 5-167 SN | CD74HCT4351 | 9–51 | SN74CBT6845C 4–57 | | SN74CB3Q3125 2-15 SN74CBT16210C 4-97 SN74CB3Q3244 2-21 SN74CBT16211A 5-123 SN74CB3Q3245 2-29 SN74CBT16211C 4-109 SN74CB3Q3253 2-89 SN54CBT16212A SN74CBT16212A 5-205 SN74CB3Q3257 2-97 SN74CBT16212C 4-145 SN74CB3Q3305 2-3 SN74CBT16214 5-179 SN74CB3Q3345 2-9 SN74CBT16212C 4-137 SN74CB3Q3345 2-37 SN74CBT16214C 4-137 SN74CB3Q3384A 2-43 SN74CBT16232 5-8187 SN74CB3Q16210 2-65 SN74CBT16244 5-91 SN74CB3Q16211 2-73 SN74CBT16244 5-91 SN74CB3Q16244 2-57 SN74CBT16245 5-95 SN74CB3T16215 3-3 SN74CBT16292 5-167 SN74CB3T3125 3-19 SN74CBT16292 5-167 SN74CB3T3253 3-69 SN74CBT16800C 4-103 SN74CB3T3255 3-29 SN74CBT16800C 4-103 SN74CB3T3384 | SN74AUC2G53 | 7–3 | SN54CBT16209 SN74CBT16209A 5-199 | | SN74CB3Q3244 2-21 SN74CB16211A 5-123 SN74CB3Q3245 2-29 SN74CBT16211C 4-109 SN74CB3Q3253 2-89 SN54CBT16212A 5-205 SN74CB3Q3257 2-97 SN74CBT16212C 4-145 SN74CB3Q3305 2-3 SN74CBT16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q3384A 2-43 SN74CBT16232 5-183 SN74CB3Q36800 2-49 SN54CBT16233 5-187 SN74CB3Q16210 2-65 SN74CBT16244 5-91 SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245 5-96 SN74CB3Q16244 2-57 SN74CBT16292 5-167 SN74CB3T16125 3-3 SN74CBT16292 5-167 SN74CB3T3255 3-19 SN74CBT16800C 4-01 SN74CB3T3255 3-99 SN74CBT16861 5-11 SN74CB3T3255 3-69 SN74CBT16861 5-14 SN74CB3T3384 3-99< | SN74AUC2G66 | 7–15 | SN74CBT16210 | | SN74CB3Q3245 2-29 SN74CB16211C 4-109 SN74CB3Q3253 2-89 SN54CB16212A SN74CBT16212A 5-205 SN74CB3Q3257 2-97 SN74CB16212C 4-145 SN74CB3Q33056 2-3 SN74CB16214 5-179 SN74CB3Q3306A 2-9 SN74CB16214C 4-137 SN74CB3Q33345 2-37 SN74CB16232 5-183 SN74CB3Q6800 2-49 SN54CB16233 5-187 SN74CB3Q16210 2-65 SN74CB16244 SN74CB16244 5-91 SN74CB3Q16211 2-73 SN74CB116245 5-95 SN74CB3Q16244 2-57 SN74CB116292 5-167 SN74CB3Q16811 2-81 SN74CB116292 5-167 SN74CB3T1G125 3-3 SN74CB116890 4-103 SN74CB3T3255 3-19 SN74CB116890 4-103 SN74CB3T3255 3-99 SN74CB116861 5-115 SN74CB3T3383 3-69 SN74CB116861 5-115 SN74CB3T3384 3-39 SN74CBT10384 5-17 <t< td=""><td>SN74CB3Q3125</td><td> 2–15</td><td>SN74CBT16210C 4–97</td></t<> | SN74CB3Q3125 | 2–15 | SN74CBT16210C 4–97 | | SN74CB3Q3253 2-89 SN54CBT16212A SN74CBT16212A 5-205 SN74CB3Q3257 2-97 SN74CBT16212C 4-145 SN74CB3Q3305 2-3 SN74CBT16212C 4-145 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q33345 2-37 SN74CBT16232 5-183 SN74CB3Q6800 2-43 SN74CBT16233 5-187 SN74CB3Q16210 2-65 SN74CBT16244 5-91 SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245 5-95 SN74CB3Q16811 2-81 SN74CBT16290 5-191 SN74CB3T1255 3-3 SN74CBT16390 5-191 SN74CB3T3245 3-29 SN74CBT16800C 4-103 SN74CB3T3253 3-69 SN74CBT16222 5-141 SN74CB3T33257 3-79 SN74CBT16222 5-141 SN74CB3T3383 3-89 SN74CBT16222 5-143 SN74CB3T3384 3-39 SN74CBT10384 5-17 SN74CBT16210 | SN74CB3Q3244 | 2–21 | SN74CBT16211A 5–123 | | SN74CB3Q3257 2-97 SN74CBT16212C 4-145 SN74CB3Q3305 2-3 SN74CBT16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q334B 2-37 SN74CBT16232 5-183 SN74CB3Q3384A 2-43 SN74CBT16233 5-187 SN74CB3Q6800 2-49 SN54CBT16224 5-91 SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245C 4-91 SN74CB3Q16211 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T19125 3-3 SN74CBT16292 5-167 SN74CB3T3125 3-3 SN74CBT16390 5-191 SN74CB3T3253 3-29 SN74CBT16800C 4-103 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T33257 3-79 SN74CBT16292 5-13 SN74CB3T3384 3-39 SN74CBT10384 5-13 SN74CB3T16210 3-49 | SN74CB3Q3245 | 2–29 | SN74CBT16211C 4–109 | | SN74CB3Q3305 2-3 SN74CB16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q3345 2-37 SN74CBT16232 5-183 SN74CB3Q384A 2-43 SN74CBT16233 5-187 SN74CB3Q6800 2-49 SN54CBT16244 SN74CBT16244 5-91 SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T16125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T32245 3-29 SN74CBT16800C 4-103 SN74CB3T32253 3-69 SN74CBT16861 5-15 SN74CB3T3256 3-79 SN74CBT162292 5-141 SN74CB3T3384 3-39 SN74CBT1G2292 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306C 4-23 SN7 | SN74CB3Q3253 | 2–89 | SN54CBT16212A SN74CBT16212A 5–205 | | SN74CB3Q3305 2-3 SN74CB16214 5-179 SN74CB3Q3306A 2-9 SN74CBT16214C 4-137 SN74CB3Q3345 2-37 SN74CBT16232 5-183 SN74CB3Q384A 2-43 SN74CBT16233 5-187 SN74CB3Q6800 2-49 SN54CBT16244 SN74CBT16244 5-91 SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T16125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T32245 3-29 SN74CBT16800C 4-103 SN74CB3T32253 3-69 SN74CBT16861 5-15 SN74CB3T3256 3-79 SN74CBT162292 5-141 SN74CB3T3384 3-39 SN74CBT1G2292 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306C 4-23 SN7 | SN74CB3Q3257 | 2–97 | SN74CBT16212C | | SN74CB3Q3345 2-37 SN74CB16232 5-183 SN74CB3Q3384A 2-43 SN74CB16233 5-187 SN74CB3Q6800 2-49 SN54CBT16244 SN74CBT16244 5-91 SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245C 4-91 SN74CB3Q16244 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T16125 3-3 SN74CBT16800C 4-103 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T3257 3-79 SN74CBT16861 5-115 SN74CB3T3383 3-89 SN74CBT162292 5-173 SN74CB3T3384 3-39 SN74CBT03366 5-13 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16212 3-99 SN74CBTD3306 5-25 SN74CBT03384 5-9 SN74CBTD3306 4-2 SN74CBT1 | | - | | | SN74CB3Q3384A 2-43 SN74CBT16233 5-187 SN74CB3Q6800 2-49 SN54CBT16244 SN74CBT16244 5-91 SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T16125 3-3 SN74CBT16292 5-167 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16801C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T33257 3-79 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBT162292 5-173 SN74CB3T3384 3-89 SN74CBT10334 5-17 SN74CB3T16210 3-49 SN74CBTD1G384 5-17 SN74CB3T16212 3-99 SN74CBTD3306C 4-9 SN74CBT1G384 5-9 SN74CBTD3384 5-67 SN7 | SN74CB3Q3306A | 2–9 | SN74CBT16214C 4–137 | | SN74CB3Q3384A 2-43 SN74CBT16233 5-187 SN74CB3Q6800 2-49 SN54CBT16244 SN74CBT16244 5-91 SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T16125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16861 5-115 SN74CB3T3257 3-79 SN74CBT16292 5-141 SN74CB3T33383 3-89 SN74CBT162292 5-173 SN74CB3T3384 3-39 SN74CBT10234 5-17 SN74CB3T16210 3-49 SN74CBTD1334 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CBT1G125 5-5 SN54CBTD3384 5-17 SN74CBT16384 5-9 SN74CBTD3384 5-67 SN74CBT1 | | - | | | SN74CB3Q16210 2-65 SN74CBT16244C 4-85 SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T1G125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16811C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T32567 3-79 SN74CBT16861 5-141 SN74CB3T3306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16212 3-99 SN74CBTD3306C 4-9 SN74CBT1G384 5-9 SN74CBTD3384 5-7 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT334X245 5-15 | | | SN74CBT16233 | | SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T1G125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16811C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T33257 3-79 SN74CBT162292 5-141 SN74CB3T33306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T16210 3-49 SN74CBTD1G384 5-17 SN74CB3T16211 3-59 SN74CBTD3306C 4-9 SN74CBT1G384 5-9 SN74CBTD3384C 4-23 SN74CBT1G384 5-9 SN74CBTD3384C 5-71 SN74CBT34245 5-151 SN74CBTD3384C 5-71 SN74CBT34245 5-151 SN74CBTD3384C 5-71 SN74CBT334X245 <t< td=""><td>SN74CB3Q6800</td><td>2–49</td><td>SN54CBT16244 SN74CBT16244 5–91</td></t<> | SN74CB3Q6800 | 2–49 | SN54CBT16244 SN74CBT16244 5–91 | | SN74CB3Q16211 2-73 SN74CBT16245 5-95 SN74CB3Q16244 2-57 SN74CBT16245C 4-91 SN74CB3Q16811 2-81 SN74CBT16292 5-167 SN74CB3T1G125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16811C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T3257 3-79 SN74CBT16861 5-141 SN74CB3T3306 3-11 SN74CBT162292 5-143 SN74CB3T3383 3-89 SN74CBT162292 5-13 SN74CB3T16210 3-49 SN74CBTD1G125 5-13 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16212 3-99 SN74CBTD3306 4-9 SN74CBT1G384 5-9 SN74CBTD3384 5-7 SN74CBT3384 5-9 SN74CBTD3384 5-71 SN74CBT34245 5-151 SN74CBTD3384 5-77 SN74CBT33245 5-151 | | | SN74CBT16244C 4–85 | | SN74CB3Q16244 2–57 SN74CBT16245C 4–91 SN74CB3Q16811 2–81 SN74CBT16292 5–167 SN74CB3T1G125 3–3 SN74CBT16390 5–191 SN74CB3T3125 3–19 SN74CBT16800C 4–103 SN74CB3T3245 3–29 SN74CBT16811C 4–115 SN74CB3T3253 3–69 SN74CBT16861 5–115 SN74CB3T3257 3–79 SN74CBT32245 5–141 SN74CB3T33306 3–11 SN74CBT162292 5–173 SN74CB3T33834 3–89 SN74CBTD1G125 5–13 SN74CB3T16210 3–49 SN74CBTD3306 5–25 SN74CB3T16211 3–59 SN74CBTD3305C 4–9 SN74CB3T16212 3–99 SN74CBTD3306C 4–23 SN74CBT1G384 5–9 SN74CBTD3384 5–57 SN74CBT1G384 5–9 SN74CBTD3384 5–57 SN74CBT3125 5–151 SN74CBTD3384 5–57 SN74CBT3125 5–33 SN74CBTD3384 5–57 SN74CBT3125C 4–31 <td></td> <td></td> <td>SN74CBT16245</td> | | | SN74CBT16245 | | SN74CB3Q16811 2–81 SN74CBT16292 5–167 SN74CB3T1G125 3–3 SN74CBT16390 5–191 SN74CB3T3125 3–19 SN74CBT16800C 4–103 SN74CB3T3245 3–29 SN74CBT16811C 4–115 SN74CB3T3253 3–69 SN74CBT16861 5–115 SN74CB3T3257 3–79 SN74CBT32245 5–141 SN74CB3T33306 3–11 SN74CBT162292 5–173 SN74CB3T3383 3–89 SN74CBTD1G125 5–13 SN74CB3T16210 3–49 SN74CBTD1G384 5–17 SN74CB3T16211 3–59 SN74CBTD3306C 4–9 SN74CBT1G125 5–5 SN54CBTD3384 5–57 SN74CBT1G384 5–9 SN74CBTD3384C 4–71 SN74CBT1G384 5–9 SN74CBTD3861 5–71 SN74CBT3125 5–33 SN74CBTD3861 5–71 SN74CBT3125 5–33 SN74CBTD16210 5–109 SN74CBT3125 5–33 SN74CBTD16211 5–127 SN74CBT3125 5–37 SN74CBTD16211 5–133 | | | SN74CBT16245C | | SN74CB3T1G125 3-3 SN74CBT16390 5-191 SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16811C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T3257 3-79 SN74CBT32245 5-141 SN74CB3T3306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G384 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTD16211 5-133 | | | | | SN74CB3T3125 3-19 SN74CBT16800C 4-103 SN74CB3T3245 3-29 SN74CBT16811C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T3257 3-79 SN74CBT32245 5-141 SN74CB3T33306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G384 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT34X245 5-151 SN74CBTD3384C 4-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | _ | | | SN74CB3T3245 3-29 SN74CBT16811C 4-115 SN74CB3T3253 3-69 SN74CBT16861 5-115 SN74CB3T3257 3-79 SN74CBT32245 5-141 SN74CB3T3306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3066 5-25 SN74CB3T16211 3-59 SN74CBTD306C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G384 5-5 SN54CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | SN74CB3T3125 | 3–19 | | | SN74CB3T3257 3-79 SN74CBT32245 5-141 SN74CB3T3306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G125 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CB3T3257 3-79 SN74CBT32245 5-141 SN74CB3T3306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G125 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | SN74CB3T3253 | 3–69 | SN74CBT16861 | | SN74CB3T3306 3-11 SN74CBT162292 5-173 SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G125 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CB3T3383 3-89 SN74CBTD1G125 5-13 SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G125 5-5 SN54CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CB3T3384 3-39 SN74CBTD1G384 5-17 SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G125 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CB3T16210 3-49 SN74CBTD3306 5-25 SN74CB3T16211 3-59 SN74CBTD3305C 4-9 SN74CB3T16212 3-99 SN74CBTD3306C 4-23 SN74CBT1G125 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CB3T16211 3–59 SN74CBTD3305C 4–9 SN74CB3T16212 3–99 SN74CBTD3306C 4–23 SN74CBT1G125 5–5 SN54CBTD3384 SN74CBTD3384 5–57 SN74CBT1G384 5–9 SN74CBTD3384C 4–71 SN74CBT34X245 5–151 SN74CBTD3861 5–71 SN74CBT3125 5–33 SN74CBTD16210 5–109 SN74CBT3125C 4–31 SN74CBTD16211 5–127 SN74CBT3126 5–37 SN74CBTH16211 5–133 | | | | | SN74CB3T16212 3–99 SN74CBTD3306C 4–23 SN74CBT1G125 5–5 SN54CBTD3384 SN74CBTD3384 5–57 SN74CBT1G384 5–9 SN74CBTD3384C 4–71 SN74CBT34X245 5–151 SN74CBTD3861 5–71 SN74CBT3125 5–33 SN74CBTD16210 5–109 SN74CBT3125C 4–31 SN74CBTD16211 5–127 SN74CBT3126 5–37 SN74CBTH16211 5–133 | | | | | SN74CBT1G125 5-5 SN54CBTD3384 SN74CBTD3384 5-57 SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CBT1G384 5-9 SN74CBTD3384C 4-71 SN74CBT34X245 5-151 SN74CBTD3861 5-71 SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CBT34X245 5–151 SN74CBTD3861 5–71 SN74CBT3125 5–33 SN74CBTD16210 5–109 SN74CBT3125C 4–31 SN74CBTD16211 5–127 SN74CBT3126 5–37 SN74CBTH16211 5–133 | | | | | SN74CBT3125 5-33 SN74CBTD16210 5-109 SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CBT3125C 4-31 SN74CBTD16211 5-127 SN74CBT3126 5-37 SN74CBTH16211 5-133 | | | | | SN74CBT3126 | | | | | | | | | | | | | | # **ALPHANUMERIC INDEX** | DEVICE PAGE | DEVICE PAGE | |---------------------|-------------------------------| | SN74CBTK16245 5–99 | SN74CBTS3306 5–29 | | SN74CBTK32245 5–145 | SN74CBTS3384 5–63 | | SN74CBTLV1G125 6–3 | SN74CBTS6800 5–87 | | SN74CBTLV3125 6–7 | SN74CBTS16211 5–137 | | SN74CBTLV3126 6–13 | SN74CBTS16212 5–211 | | SN74CBTLV3245A | SN74CBTS16213 5–217 | | SN74CBTLV3384 6–23 | SN74CBTLVR16292 6–75 | | SN74CBTLV3857 6–27 | SN74HC4066 9–67 | | SN74CBTLV3861 6–31 | SN54LV4040A SN74LV4040A | | SN74CBTLV16210 6-35 | SN54LV4051A SN74LV4051A 10-11 | | SN74CBTLV16800 6-39 | SN54LV4052A SN74LV4052A | | SN74CBTLV16211 6-45 | SN54LV4053A SN74LV4053A | | SN74CBTLV3251 6–51 | SN54LV4066A SN74LV4066A | | SN74CBTLV3253 6–57 | SN74LVC1G66 | | SN74CBTLV3257 6–63 | SN74LVC2G53 | | SN74CBTLV16292 6–69 | SN74LVC2G66 | | SN74CBTLV3383 6-81 | SN74TVC3010 | | SN74CBTLV16212 6–87 | SN74TVC3306 | | SN74CBTR16861 5-119 | SN74TVC16222A | # Understanding and Interpreting Standard-Logic Data Sheets Stephen M. Nolan and Jose M. Soltero Standard Linear & Logic #### **ABSTRACT** Texas Instruments (TI) standard-logic products data sheets include descriptions of functionality and electrical specifications for the devices. Each specification includes acronyms, numerical limits, and test conditions that may be foreign to the user. The proper understanding and interpretation of the direct, and sometimes implied, meanings of these specifications is essential to correct product selection and associated circuit design. This application report explains each data-sheet parameter in detail, how it affects the device, and, more important, how it impacts the application. This will enable component and system-design engineers to derive the maximum benefit from TI logic devices. #### Contents | Introduction | 1–10 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Top-Level Look at the TI Logic Data Sheet Summary Device Description Absolute Maximum Ratings Recommended Operating Conditions Electrical Characteristics Live-Insertion Specifications Timing Requirements Switching Characteristics Noise Characteristics Operating Characteristics Parameter Measurement Information | 1-11<br>1-13<br>1-14<br>1-15<br>1-16<br>1-17<br>1-18 | | Dissecting the TI Logic Data Sheet | 1-20 | | Summary Device Description | | | Title, Literature Number, and Dates of Origination and Revision | 1-20 | | Features Bullets | 1-26 | | Package Options and Pinouts | 1-27 | | Description | | | BGA Packaging Top-View Illustrations and Pin-Assignments Table | | | Ordering Information | | | Function Table | | | Logic Diagram | | | Product Development Stage Note | | | Absolute Maximum Ratings | | Trademarks are the property of their respective owners. | Input Vol | tage, V <sub>I</sub> | 1–31 | |----------------------|--------------------------------------------------------------------------|------| | | oltage, VO | | | | Range Applied to Any Output in the High-Impedance or Power-Off State, VO | | | | Range Applied to Any Output in the High State, VO | | | Input Cla | amp Current, I <sub>IK</sub> | 1-33 | | | Clamp Current, IOK | | | | ous Output Current, IO | | | | ous Current Through V <sub>CC</sub> or GND Terminals | | | | Thermal Impedance, Junction-to-Ambient, θ <sub>JA</sub> | | | | Temperature Range, T <sub>stq</sub> | | | | ed Operating Conditions | | | | pply Voltage | | | | Bias Supply Voltage | | | | nination Voltage | | | | erence Voltage | | | | -Level Input Voltage | | | | level Input Voltage | | | | n-Level Output Current | | | | atic High-Level Output Current | | | | Level Output Current | | | | tic Low-Level Output Current | | | 0_0 | Voltage | | | | ut Voltage | | | • | out Transition Rise or Fall Rate | | | - | Power-Up Ramp Rate | | | | ating Free-Air Temperature | | | | aracteristics | | | V <sub>T+</sub> Posi | itive-Going Input Threshold Level | 1-43 | | | ative-Going Input Threshold Level | | | | teresis (V <sub>T+</sub> - V <sub>T-</sub> ) | | | | t Clamp Voltage | | | | h-Level Output Voltage | | | | atic High-Level Output Voltage | | | | /-Level Output Voltage | | | | atic Low-Level Output Voltage | | | ~-~ | state Resistance | | | • | | 1–48 | | | | 1–49 | | | evel Input Current | | | | put Hold Current | | | Ipuu Bus | s-Hold High Sustaining Current | 1-50 | | | s-Hold Low Sustaining Current | | | | us-Hold High Overdrive Current | | | | us-Hold Low Overdrive Current | | | | Output Power-Off Leakage Current | | | O., | State (High-Impedance State) Output Current (of a 3-State Output) | | | <u> </u> | -State Output Current With High-Level Voltage Applied | | | | State Output Current With Low-Level Voltage Applied | | | I <sub>OZPD</sub> Power-Down Off-State (High-Impedance State) | | |-------------------------------------------------------------------------|------------------| | Output Current (of a 3-State Output) | . 1–54 | | IOZPU Power-Up Off-State (High-Impedance State) Output Current | | | (of a 3-State Output) | | | I <sub>CEX</sub> Output High Leakage Current | | | I <sub>CC</sub> Supply Current | . 1–55 | | ΔI <sub>CC</sub> Supply-Current Change | . 1–56 | | C <sub>i</sub> Input Capacitance | . 1–57 | | Cio Input/Output Capacitance | . 1–57 | | C <sub>o</sub> Output Capacitance | . 1–57 | | Live-Insertion Specifications | | | I <sub>CC</sub> (BIAS V <sub>CC</sub> ) BIAS V <sub>CC</sub> Current | | | V <sub>O</sub> Output Bias Voltage | | | IO Output Bias Current | | | Timing Requirements | | | f <sub>clock</sub> Clock Frequency | | | t <sub>w</sub> Pulse Duration (Width) | | | t <sub>su</sub> Setup Time | . 1–59 | | t <sub>h</sub> Hold Time | | | Switching Characteristics | . 1–60 | | f <sub>max</sub> Maximum Clock Frequency | | | t <sub>pd</sub> Propagation Delay Time | | | tipHL Propagation Delay Time, High-Level to Low-Level Output | | | t <sub>PLH</sub> Propagation Delay Time, Low-Level to High-Level Output | | | t <sub>en</sub> Enable Time (of a 3-State or Open-Collector Output) | | | t <sub>PZH</sub> Enable Time (of a 3-State Output) to High Level | | | t <sub>PZL</sub> Enable Time (of a 3-state Output) to Low Level | | | t <sub>dis</sub> Disable Time (of a 3-State or Open-Collector Output) | | | t <sub>PHZ</sub> Disable Time (of a 3-State Output) From High Level | | | t <sub>PLZ</sub> Disable Time (of a 3-State Output) From Low Level | | | t <sub>f</sub> Fall Time | | | t <sub>r</sub> Rise Time | | | Slew Rate | | | t <sub>sk(i)</sub> Input Skew | 1-64 | | t <sub>sk(I)</sub> Limit Skew | 1-65 | | t <sub>sk(o)</sub> Output Skew | 1-65 | | t <sub>sk(p)</sub> Pulse Skew | 1-65 | | t <sub>sk(pr)</sub> Process Skew | . 1–65 | | Noise Characteristics | 1-66 | | V <sub>OL(V)</sub> Quiet Output, Maximum Dynamic V <sub>OL</sub> | | | V <sub>OH(P)</sub> Quiet Output, Maximum Dynamic V <sub>OH</sub> | 1_67 | | V <sub>OH(V)</sub> Quiet Output, Maximum Dynamic V <sub>OH</sub> | . 1–67<br>. 1–67 | | V <sub>IH(D)</sub> High-Level Dynamic Input Voltage | | | V <sub>H</sub> (D) I night-Level Dynamic Input Voltage | . 1–67<br>. 1–67 | | V <sub>IL(D)</sub> Low-Level Dynamic Input Voltage | | | C <sub>pd</sub> Power-Dissipation Capacitance | | | Parameter Measurement Information | . 1–68 | | ic Compatibility | 1_68 | | | 1 _ h × | | Co | nclusion | 1–70 | |-----|-----------------------------------------------------------------------------|------| | Ac | knowledgments | 1–70 | | Re | ferences | 1–70 | | | | | | | List of Figures | | | 1. | Example of Summary Device Description | 1–12 | | 2. | Example of Absolute Maximum Ratings Section | 1–13 | | 3. | Example Recommended Operating Conditions Section | 1–14 | | 4. | Example Electrical-Characteristics Section | 1–15 | | 5. | Example Live-Insertion Section | 1–16 | | 6. | Example Timing-Requirements Section | 1–16 | | 7. | Example of Switching-Characteristics Section | 1–17 | | 8. | Example Noise-Characteristics Section | 1–17 | | 9. | Example of Operating-Characteristics Section | 1–18 | | 10. | Example Parameter Measurement Information Section | 1–19 | | 11. | Device Number and Package Designators for TI Devices | 1–21 | | 12. | Example of Configurable V <sub>CC</sub> Devices | 1–22 | | | CBT vs CBTD With Internal Diode | | | 14. | Benefit of Using Bus-Hold Devices | 1–23 | | 15. | Series-Damping-Resistor Option | 1–24 | | 16. | Schottky Clamping-Diode Device Schematic | 1–24 | | 17. | Undershoot-Protection Circuitry in K-Option Devices | 1–25 | | 18. | PU3S Circuit Implementation | 1–26 | | 19. | Example Logic Diagrams | 1–30 | | 20. | Representation of Typical Logic I/O Clamping Circuits | 1–32 | | | High-K Thermal-Resistance Graphs for 5-, 14-, 16-, 20-, 24-, 48-, 56-, 64-, | | | | and 80-Pin Packages | 1-41 | | 22. | Hysteresis: V <sub>I</sub> vs V <sub>O</sub> | 1-44 | | 23. | Hysteresis: Input Voltage vs Time | 1-46 | | 24. | Possible Output-Voltage Outcome for Devices Without Hysteresis | 1-46 | | 25. | Glitch-Rejection Capabilities of Devices with Hysteresis | 1-46 | | 26. | Bus-Hold Currents | 1-50 | | 27. | Typical CMOS Totem-Pole Output With Ioff | 1–52 | | 28. | Typical CMOS Input With Bus-Hold and Ioff | 1–53 | | 29. | TI Logic Device I/O Text for I <sub>OZPU</sub> and I <sub>OZPD</sub> | 1–55 | | 30. | Example Typical AC and AHC I <sub>CC</sub> vs Input Voltage | 1–56 | | 31. | Pulse Duration | 1–59 | | 32. | Setup and Hold Times | 1–60 | | 33. | Output Noise Characteristics | 1–66 | | 34. | Logic Compatibility Between I/Os | 1–69 | # **List of Tables** | 1. | Package Alias | 1–27 | |----|-------------------------------------------------------|------| | 2. | Function Table | 1-29 | | 3. | Key Parameters per Technology for Logic Compatibility | 1-69 | ### Introduction To assist component and system-design engineers in selecting Texas Instruments (TI) standard-logic products, this application report is a synopsis of the information available from a typical TI data sheet. Information includes a brief description of terms, definitions, and testing procedures currently used for commercial and military specifications. Symbols, terms, and definitions generally are in accordance with those currently agreed upon by the JEDEC Solid State Technology Association for use in the USA and by the International Electrotechnical Commission (IEC) for international use. This application report is organized into five main sections: - 1. Introduction - 2. Top-Level Look at the TI Data Sheet. Overall layout and component parts of a data sheet are explained. - Dissecting the TI Logic Data Sheet. JEDEC definition, the TI definition, an explanation, and, where possible, helpful hints are presented for each specification term commonly found in TI logic data sheets. - 4. Logic Compatibility. Information in TI logic data sheets for determining the interface compatibility between different logic families is explained. - End matter, including the Conclusion, Acknowledgments, and References sections. # Top-Level Look at the TI Logic Data Sheet The TI logic data sheet presents pertinent technical information for a particular device and is organized for quick access. This application report dissects a typical TI logic data sheet and describes the organization of all data sheets. Typically, there are ten sections in TI logic data sheets: - 1. Summary device description - Absolute maximum ratings - 3. Recommended operating conditions - 4. Electrical characteristics - 5. Live-insertion specifications - 6. Timing requirements - 7. Switching characteristics - 8. Noise characteristics - Operating characteristics - 10. Parameter measurement information # **Summary Device Description** The first section of a data sheet contains all of the general information about a device (see Figure 1). This information includes: - 1. Title, literature number, and dates of origination and revision, as applicable - 2. Description of the main features and benefits of the device, also known as features bullets - 3. Package options and pinouts - 4. Description - 5. BGA packaging top-view illustration and terminal assignments table, if applicable (not illustrated in Figure 1) - 6. Ordering information - 7. Function table - 8. Logic diagram (positive logic) - 9. Product-development-stage note logic diagram, each gate (positive logic) Figure 1. Example of Summary Device Description # **Absolute Maximum Ratings** The absolute maximum ratings section (Figure 2) specifies the stress levels that, if exceeded, may cause permanent damage to the device. However, these are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Also, exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. As Figure 2 indicates, there are two absolute maximums that may be exceeded under certain conditions. The input and output voltage ratings, V<sub>I</sub> and V<sub>O</sub>, may be exceeded if the input and output maximum clamp-current ratings, I<sub>IK</sub> and I<sub>OK</sub>, are observed. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> : | | –0.5 V to 4.6 V | |------------------------------------------------------------|-------------|--------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1): | | 0.5 V to 4.6 V | | Output voltage range, VO (see Notes 1 and 2): | | . $-0.5$ V to $V_{CC} + 0.5$ V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0): | | | | Output clamp current, IOK (VO < 0): | | | | Continuous output current, Io | | | | Continuous current through V <sub>CC</sub> or GND: | | | | Package thermal impedance, θ <sub>JA</sub> (see Note 3) | : D package | 86°C/W | | | DGV package | 127°C/W | | | NS package | 76°C/W | | | PW package | 113°C/W | | Storage temperature range, T <sub>stg</sub> | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. This value is limited to 4.6 V maximum. Figure 2. Example of Absolute Maximum Ratings Section #### Helpful Hint: All currents are defined with respect to conventional current flow into the respective terminal of the integrated circuit. This means that any current that flows out of the respective terminal is considered to be a negative quantity. All limits are given according to the absolute-magnitude convention, with a few exceptions. In this convention, maximum refers to the greater magnitude limit of a range of like-signed values: if the range includes both positive and negative values, both limit values are maximums. Minimum refers to the smaller magnitude limit of a range of like-signed values; if the range includes both positive and negative values, the minimum is implicitly zero. The most common exceptions to the use of the absolute magnitude convention are temperature and logic levels. Here, zero does not represent the least-possible quantity, so the algebraic convention is commonly accepted. In this case, maximum refers to the most-positive value. #### **Recommended Operating Conditions** The recommended operating conditions section of the data sheet sets the conditions over which Texas Instruments specifies device operation (see Figure 3). These are the conditions that the application circuit should provide to the device for it to function as intended. The limits for items that appear in this section are used as test conditions for the limits that appear in the electrical characteristics, timing requirements, switching characteristics, and operating conditions sections. <sup>3.</sup> The package thermal impedance is calculated in accordance with JESD51-7. ### recommended operating conditions (see Note 4) | | | | SN54LVTI | H16646 | SN74LVT | H16646 | | |---------------------|------------------------------------|-----------------|----------|--------|---------|--------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 2.7 | 3.6 | 2.7 | 3.6 | V | | | VIH | High-level input voltage | | 2 | 7 | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | | VI | Input voltage | | | 5.5 | | 5.5 | V | | loн | High-level output current | | 1 | -24 | | -32 | mA | | loL | Low-level output current | | 20 | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | 20% | 10 | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | | 200 | | 200 | | μs/V | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | NOTE 1: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. Figure 3. Example Recommended Operating Conditions Section ### **Electrical Characteristics** The electrical characteristics over recommended free-air temperature range table, also known in the industry as the dc table, provides the specified electrical-characteristic limits of the device when tested under the conditions in the recommended operating conditions table, as given specifically for each parameter (see Figure 4). #### Helpful Hint: Although some parameters, such as $C_{i}$ and $C_{io}$ , can be tested with an ac signal, sometimes the electrical characteristics table is called the dc section. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | SN5 | 4LVTH16 | 6646 | SN7 | 4LVTH16 | 646 | | | |-----------------------|----------------|-----------------------------------------------------------------------------|---------------------------------------|--------------------|----------------|-------|--------------------|------------------|------------|------|--| | PAI | RAMETER | TEST CO | ONDITIONS | MIN | TYP† | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | | VIK | | $V_{CC} = 2.7 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V},$ | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0 | .2 | | V <sub>CC</sub> -0 | .2 | | | | | W | | $V_{CC} = 2.7 \text{ V},$ | $I_{OH} = -8 \text{ mA}$ | 2.4 | | | 2.4 | | | | | | VOH | | V 2V | $I_{OH} = -24 \text{ mA}$ | 2 | | | | | | V | | | | | V <sub>CC</sub> = 3 V | $I_{OH} = -32 \text{ mA}$ | | | | 2 | | | | | | | | V 07V | I <sub>OL</sub> = 100 μA | | | 0.2 | | | 0.2 | | | | | | V <sub>CC</sub> = 2.7 V | I <sub>OL</sub> = 24 mA | | | 0.5 | | | 0.5 | | | | V | | | I <sub>OL</sub> = 16 mA | | | 0.4 | | | 0.4 | ., | | | VOL | | | $I_{OL} = 32 \text{ mA}$ | | | 0.5 | | | 0.5 | V | | | | | VCC = 3 V | I <sub>OL</sub> = 48 mA | | | 0.55 | | | | | | | | | | I <sub>OL</sub> = 64 mA | | | 3 | | | 0.55 | | | | | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | 2 | ±1 | | | ±1 | | | | | Control inputs | $V_{CC} = 0 \text{ or } 3.6 \text{ V},$ | V <sub>I</sub> = 5.5 V | | Q <sup>2</sup> | 10 | | | 10 | μΑ | | | lį | | orts $^{\ddagger}$ V <sub>CC</sub> = 3.6 V | V <sub>I</sub> = 5.5 V | | 5 | 20 | | | 20 | | | | | A or B ports‡ | | $V_I = V_{CC}$ | | 3 | 1 | | | 1 | | | | | | | V <sub>I</sub> = 0 | 000 | <u> </u> | -5 | | | <b>-</b> 5 | | | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 4.5 $V$ | Q" | | | | | ±100 | μΑ | | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0.8 V | 75 | | | 75 | | | | | | I <sub>I</sub> (hold) | A or B ports | ∧CC = 2 ∧ | V <sub>I</sub> = 2 V | -75 | | | -75 | | | μΑ | | | | | V <sub>CC</sub> = 3.6 V§, | $V_{I} = 0 \text{ to } 3.6 \text{ V}$ | | | | | | ±500 | | | | lozpu | | $\frac{V_{CC}}{OE} = 0$ to 1.5 V, $V_{O} = 0$ | 0.5 V to 3 V, | | | ±100* | | | ±100 | μΑ | | | IOZPD | | $\frac{V_{CC}}{OE}$ = 1.5 V to 0, $V_{O}$ = OE = don't care | 0.5 V to 3 V, | | | ±100* | | | ±100 | μΑ | | | | | | Outputs high | | | 0.19 | | | 0.19 | | | | ICC | | $V_{CC} = 3.6 \text{ V, } I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$ | Outputs low | | | 5 | | | 5 | mA | | | | | 1 1 - 100 01 0140 | Outputs disabled | | | 0.19 | | | 0.19 | | | | ΔI <sub>CC</sub> ¶ | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V, On}$<br>Other inputs at $V_{CC}$ or | | | | 0.2 | | | 0.2 | mA | | | Ci | | V <sub>I</sub> = 3 V or 0 | | | 4 | | | 4 | | pF | | | C <sub>io</sub> | | V <sub>O</sub> = 3 V or 0 | | | 10 | | | 10 | | pF | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. Figure 4. Example Electrical-Characteristics Section # **Live-Insertion Specifications** The live-insertion section of the data sheet provides information about the parameters needed for true live insertion. These parameters include Ioff, IOZPU, IOZPD, and BIAS VCC for precharging purposes. An example of a typical live-insertion section is shown in Figure 5. <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡ Unused pins at V<sub>CC</sub> or GND <sup>§</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. <sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. ### live-insertion specifications for B port over recommended operating free-air temperature range | PARAMETER | | MIN | MAX | UNIT | | | |-----------------------------------------|----------------------------------------------|----------------------------------------------------|------------------------------------------------------------|------|------|----| | l <sub>off</sub> | $V_{CC} = 0$ , | BIAS $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 1.5 $V$ | | 10 | μΑ | | lozpu | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | BIAS $V_{CC} = 0$ , | $V_0 = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ | | ±30 | μΑ | | IOZPD | $V_{CC} = 1.5 \text{ V to } 0,$ | BIAS $V_{CC} = 0$ , | $V_0 = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ | | ±30 | μΑ | | I = - (DIAC)() | V <sub>CC</sub> = 0 to 3.15 V | DIAC V 0.45 V + 0.45 V | \/- (D nort) | | 5 | mA | | I <sub>CC</sub> (BIAS V <sub>CC</sub> ) | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V}$ | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | $V_O$ (B port) = 0 to 1.5 V | | 10 | μΑ | | Vo | $V_{CC} = 0$ , | BIAS $V_{CC} = 3.3 \text{ V}$ , | IO = 0 | 0.95 | 1.05 | V | | IO | $V_{CC} = 0$ , | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | V <sub>O</sub> (B port) = 0.6 V | -1 | | μΑ | Figure 5. Example Live-Insertion Section # **Timing Requirements** The timing requirements section of the data sheet is similar to the recommended operating conditions section (see Figure 6). These are timings that the application circuit should provide to the device for it to function as intended. This section addresses the timing relationships between transitions of one or more input signals that are necessary to ensure device functionality and applies only to sequential-logic devices (e.g., flip-flops, latches, and registers). #### timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | | | SN54LVTH16646 | | | | SN74LVTH16646 | | | | | | |----------------|-----------------------------------------------|---------------|-------------------|------|-------|---------------|-------------------|-----|-------|-------|------| | | | | V <sub>CC</sub> = | | VCC = | 2.7 V | V <sub>CC</sub> = | | VCC = | 2.7 V | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | | 150 | | 150 | | 150 | | 150 | MHz | | t <sub>W</sub> | Pulse duration, CLK high or low | | 3.3 | | 3.3 | | 3.3 | | 3.3 | | ns | | | Setup time,<br>A or B before CLKAB↑ or CLKBA↑ | Data high | 1.2 | 20 | 1.5 | | 1.2 | | 1.5 | | | | tsu | | Data low | 2 | oP.K | 2.8 | | 2 | | 2.8 | | ns | | t <sub>h</sub> | Hold time, | Data high | 0.5 | .6, | 0 | | 0.5 | | 0 | | nc | | | A or B after CLKAB↑ or CLKBA↑ Data low | | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | Figure 6. Example Timing-Requirements Section ## **Switching Characteristics** The switching characteristics section of the data sheet, also known in the industry as the ac table, includes those parameters that specify how fast the outputs will respond to signal changes at the inputs under specified conditions of supply voltage, temperature, and load (see Figure 7). #### Helpful Hint: The switching characteristics table sometimes is called the ac section, and should not be confused with the ac small-signal performance because switching characteristics describe the large-signal transient response of the circuit. ## switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 2) | | | | 5 | SN54LVTH16646 | | | SN74LVTH16646 | | | | | | |------------------|------------------|--------|-----|------------------------------------|----------|-------------------------|---------------|------------------------------------|-----|-------------------------|-----|------| | PARAMETER | FROM TO (OUTPUT) | | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | TYP† | MAX | MIN | MAX | | | f <sub>max</sub> | | | 150 | | 150 | | 150 | | | 150 | | MHz | | t <sub>PLH</sub> | CLKBA or | A D | 1.3 | 4.5 | | 5 | 1.3 | 2.8 | 4.2 | | 4.7 | | | <sup>t</sup> PHL | CLKAB | A or B | 1.3 | 4.5 | | 5 | 1.3 | 2.8 | 4.2 | | 4.7 | ns | | <sup>t</sup> PLH | A or B | B or A | 1 | 3.6 | W: | 4.1 | 1 | 2.4 | 3.4 | | 3.9 | 20 | | <sup>t</sup> PHL | AOIB | BULA | 1 | 3.6 | M; | 4.1 | 1 | 2.1 | 3.4 | | 3.9 | ns | | <sup>t</sup> PLH | SBA or SAB‡ | A or B | 1 | 4.7 | <i>W</i> | 5.6 | 1 | 2.8 | 4.5 | | 5.4 | 20 | | <sup>t</sup> PHL | SBA OF SAB+ | AUIB | 1 | 4.7 | , | 5.6 | 1 | 3 | 4.5 | | 5.4 | ns | | <sup>t</sup> PZH | ŌĒ | A or D | 1 | 4,5 | | 5.4 | 1 | 2.5 | 4.3 | | 5.2 | 20 | | <sup>t</sup> PZL | OE | A or B | 1 | 4.5 | | 5.4 | 1 | 2.6 | 4.3 | | 5.2 | ns | | <sup>t</sup> PHZ | ŌĒ | A or D | 2 | 5.8 | | 6.3 | 2 | 4 | 5.6 | | 6.1 | | | tPLZ | OE | A or B | 2 | 5.6 | | 6.3 | 2 | 3.6 | 5.4 | | 6.1 | ns | | <sup>t</sup> PZH | DIR | A or B | 1 | 4.6 | | 5.5 | 1 | 3 | 4.4 | | 5.3 | 20 | | tPZL | אוע | AUID | 1 | 4.6 | | 5.5 | 1 | 3 | 4.4 | | 5.3 | ns | | <sup>t</sup> PHZ | DIR | A or B | 1.5 | 6 | | 7.1 | 1.5 | 3.9 | 5.7 | | 6.8 | 20 | | <sup>t</sup> PLZ | DIK | AUID | 1.5 | 5.5 | | 6 | 1.5 | 3.6 | 5.2 | | 5.7 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . Figure 7. Example of Switching-Characteristics Section #### **Noise Characteristics** This section indicates a device's noise performance due to power-rail and ground-rail bounce associated with the high peak currents during dynamic switching (see Figure 8). # noise characteristics, $V_{CC}$ = 5 V, $C_L$ = 50 pF, $T_A$ = 25°C (see Note 4) | | DADAMETED | SN74 | | | | |--------------------|-----------------------------------------------|------|------|-----|------| | | PARAMETER | MIN | TYP | MAX | UNIT | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.6 | | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.3 | | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic VOH | | 4.6 | | V | | VIH(D) | High-level dynamic input voltage | 2 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 8.0 | V | NOTE 2: Characteristics are for surface-mount packages only. Figure 8. Example Noise-Characteristics Section <sup>‡</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input. # **Operating Characteristics** The operating characteristics section of the data sheet includes the parameter that specifies the power-dissipation capacitance (C<sub>pd</sub>) in a CMOS device (see Figure 9). For additional information on how $C_{pd}$ is measured and used to calculate total CMOS-device power consumption in the application, refer to the TI application report, CMOS Power Consumption and $C_{pd}$ Calculation, literature number SCAA035. ## operating characteristics, T<sub>A</sub> = 25°C | PARAMETER | | TEST | ONDITIONS | V <sub>CC</sub> = 1.8 V | $V_{CC} = 2.5 \text{ V}$ | $V_{CC} = 3.3 \text{ V}$ | LINUT | |-----------------|----------------------------------------|-------------|------------|-------------------------|--------------------------|--------------------------|-------| | | | IESI C | ONDITIONS | TYP | TYP | TYP | UNIT | | C <sub>pd</sub> | Power dissipation capacitance per gate | $C_L = 0$ , | f = 10 MHz | 20 | 21 | 23 | pF | Figure 9. Example of Operating-Characteristics Section #### **Parameter Measurement Information** The parameter measurement information section of the data sheet illustrates the test loads and waveforms that are used when testing the device (see Figure 10). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. - Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ . - The outputs are measured one at a time with one transition per measurement. - tpLZ and tpHZ are the same as tdis. - tPZL and tPZH are the same as ten. - tpLH and tpHL are the same as tpd. - All parameters and waveforms are not applicable to all devices. Figure 10. Example Parameter Measurement Information Section # **Dissecting the TI Logic Data Sheet** In the following paragraphs, the TI logic data sheet is dissected, and every section and specification is explained in detail. # **Summary Device Description** #### Title, Literature Number, and Dates of Origination and Revision The device number and title appear at the top of every page. The device number is the number of the parent device. The fully qualified part number for a specific device can be found in the *Orderable Part Number* table. Figure 11 is a chart to help decode information in the TI logic-device part number. The literature number is a unique identifier used by TI to identify, store, and retrieve a data sheet in internal files. The month and year of origination is the first date of publication of the data sheet. If a data sheet is modified, the revision date (month and year) is added. If there are multiple revisions, only the latest revision date appears. #### Standard Prefix SN - Standard Prefix Examples: SNJ - Conforms to MIL-PRF-38535 (QML) #### 2 **Temperature Range** Examples: 54 – Military 74 - Commercial #### **Family** Examples: Blank = Transistor-Transistor Logic (TTL) ABT - Advanced BiCMOS Technology ABTE/ETL - Advanced BiCMOS Technology/ **Enhanced Transceiver Logic** AC/ACT - Advanced CMOS Logic AHC/AHCT - Advanced High-Speed CMOS Logic ALB - Advanced Low-Voltage BiCMOS ALS - Advanced Low-Power Schottky Logic ALVC - Advanced Low-Voltage CMOS Technology ALVT - Advanced Low-Voltage BiCMOS Technology AS - Advanced Schottky Logic AUC - Advanced Ultra Low-Voltage CMOS Logic AVC - Advanced Very Low-Voltage CMOS Logic BCT - BiCMOS Bus-Interface Technology CBT - Crossbar Technology CBTLV - Low-Voltage Crossbar Technology CD4000 - CMOS B-Series Integrated Circuits F - F Logic FB - Backplane Transceiver Logic/Futurebus+ FCT - Fast CMOS TTL Logic GTL - Gunning Transceiver Logic GTLP - Gunning Transceiver Logic Plus HC/HCT - High-Speed CMOS Logic HSTL - High-Speed Transceiver Logic LS - Low-Power Schottky Logic LV - Low-Voltage CMOS Technology LVC - Low-Voltage CMOS Technology LVT - Low-Voltage BiCMOS Technology PCA/PCF – I<sup>2</sup>C Inter-Integrated Circuit Applications S - Schottky Logic SSTL/SSTV - Stub Series-Terminated Logic TVC - Translation Voltage Clamp Logic VME - VERSAmodule Eurocard Bus Technology ## **Special Features** Examples: Blank = No Special Features C - Configurable V<sub>CC</sub> (LVCC) D – Level-Shifting Diode (CBTD) H - Bus Hold (ALVCH) K - Undershoot-Protection Circuitry (CBTK) R - Damping Resistor on Inputs/Outputs (LVCR) S - Schottky Clamping Diode (CBTS) Z - Power-Up 3-State (LVCZ) #### **Bit Width** Examples: Blank = Gates, MSI, and Octals > 1G - Single Gate 2G - Dual Gate 3G - Triple Gate 8 - Octal IEEE 1149.1 (JTAG) 16 - Widebus™ (16, 18, and 20 bit) 18 - Widebus IEEE 1149.1 (JTAG) 32 - Widebus+™ (32 and 36 bit) 6 **Options** Blank = No Options Examples: 2 - Series Damping Resistor on Outputs 4 - Level Shifter 25 – 25- $\Omega$ Line Driver #### **Function** Examples: 244 - Noninverting Buffer/Driver 374 - D-Type Flip-Flop 573 - D-Type Transparent Latch 640 - Inverting Transceiver #### **Device Revision** Examples: Blank = No Revision Letter Designator A-Z #### **Packages** Commercial: D, DW - Small-Outline Integrated Circuit (SOIC) DB, DBQ, DCT, DL - Shrink Small-Outline Package (SSOP) DBB, DGV - Thin Very Small-Outline Package (TVSOP) DBQ - Quarter-Size Small-Outline Package (QSOP) DBV, DCK, DCY, PK - Small-Outline Transistor (SOT) DCU - Very Thin Shrink Small-Outline Package (VSSOP) DGG, PW - Thin Shrink Small-Outline Package (TSSOP) FN - Plastic Leaded Chip Carrier (PLCC) GGM, GKE, GKF, ZKE, ZKF - MicroStar BGA™ Low-Profile Fine-Pitch Ball Grid Array (LFBGA) GQL, GQN, ZQL, ZQN - MicroStar Jr.™ Very-Thin-Profile Fine-Pitch Ball Grid Array (VFBGA) N, NT, P - Plastic Dual-In-Line Package (PDIP) NS, PS - Small-Outline Package (SOP) PAG, PAH, PCA, PCB, PM, PN, PZ - Thin Quad Flatpack (TQFP) PH, PQ, RC - Quad Flatpack (QFP) PZA - Low-Profile Quad Flatpack (LQFP) RGY - Quad Flatpack No Lead (QFN) YEA, YZA - NanoStar™ and NanoFree™ Die-Size Ball Grid Array (DSBGA<sup>†</sup>) FK – Leadless Ceramic Chip Carrier (LCCC) Military: GB - Ceramic Pin Grid Array (CPGA) HFP, HS, HT, HV - Ceramic Quad Flatpack (CQFP) J, JT - Ceramic Dual-In-Line Package (CDIP) W, WA, WD - Ceramic Flatpack (CFP) #### 10 Tape and Reel Devices in the DB and PW package types include the R designation for reeled product. Existing product inventory designated LE may remain, but all products are being converted to the R designation. Examples: Old Nomenclature - SN74LVTxxxDBLE New Nomenclature - SN74LVTxxxADBR LE - Left Embossed (valid for DB and PW packages only) R – Standard (valid for all surface-mount packages) There is no functional difference between LE and R designated products, with respect to the carrier tape, cover tape, or reels used. Figure 11. Device Number and Package Designators for TI Devices <sup>&</sup>lt;sup>†</sup> DSBGA is the JEDEC reference for wafer chip scale package (WCSP). Special features of TI standard logic devices are designated in the device number by abbreviations, as listed below and defined in the following paragraphs. Blank - No special features C – Configurable V<sub>CC</sub> D - Level-shifting diode H - Bus hold K – Undershoot-protection circuitry R - Damping resistor on inputs/outputs S - Schottky clamping diode Z - Power-up 3-state ## Configurable V<sub>CC</sub> (C) Configurable $V_{CC}$ is a feature of devices that are designed as dual-supply level shifters, e.g., SN74LVCC3245 and SN74LVCC4245. Using these devices allows selection of the voltage to be applied to $V_{CC}$ on the B-port side ( $V_{CCB}$ ) and/or A-port side ( $V_{CCA}$ ) (see Figure 12). | | VCCA<br>A PORT | V <sub>CCB</sub><br>B PORT | TRANSLATION<br>(BIDIRECTIONAL FLOW) | |---------------|----------------|----------------------------|-------------------------------------| | SN74LVCC3245A | 2.3 V-3.6 V | 3 V-5.5 V | 2.5 V to 3.3 V or 3.3 V to 5 V | | SN74LVCC4245A | 5 V | 3 V-5 V | 5 V to 3.3 V | Figure 12. Example of Configurable V<sub>CC</sub> Devices Designers can use these devices in existing single-voltage systems. When systems become mixed-voltage systems, these devices do not need to be replaced, allowing for quicker time to market. #### Level-Shifting Diode (D) Devices with D as part of the device number have an integrated diode in the $V_{CC}$ line. Examples are crossbar switches SN74CBTD3306 (with the integrated diode) and SN74CBT3306 (without the integrated diode). These devices allow 5-V to 3.3-V translation if no drive is required. Bidirectional data transmission is allowed between 5-V TTL and 3.3-V LVTTL, whereas only unidirectional level translation is allowed from 5-V CMOS to 3.3-V LVTTL (see Figure 13). The integrated diode saves designers both board space and component cost. Figure 13. CBT vs CBTD With Internal Diode ### Bus-Hold (H) A bus-hold circuit is implemented in selected logic families to help solve the floating-input problem inherent in all CMOS inputs (refer to the application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004). The bus-hold circuit maintains the last known input state into the device and, as an additional benefit, pullup or pulldown resistors no longer are needed (see Figure 14). The advantages of devices with this circuit are board-space savings and reduced component costs. Figure 14. Benefit of Using Bus-Hold Devices ### Damping Resistor on Inputs/Outputs (R) Series damping resistors (SDR), denoted by R in the device number, are included at all input/output and output ports of designated devices (see Figure 15). The SDRs limit the current, thereby reducing signal undershoot and overshoot noise. Additionally, SDRs make line termination easier, which improves signal quality by reducing ringing and line reflections. Figure 15. Series-Damping-Resistor Option # Schottky Clamping Diode (S) Schottky diodes are incorporated in inputs and outputs to clamp undershoot (see Figure 16). The Schottky diodes prevent undershoot signals from dropping below a specified level, reducing the possibility of damage to connected devices by large undershoots that can occur without the Schottky diodes. Figure 16. Schottky Clamping-Diode Device Schematic #### **Undershoot-Protection Circuitry (K)** TI undershoot-protection circuitry (UPC) functions similarly to Schottky clamping diodes, with one major difference. UPC is an active clamping structure. UPC can greatly reduce undershoot voltage, increasing protection from corrupted data (see Figure 17). <sup>†</sup> Undershoot control circuit Figure 17. Undershoot-Protection Circuitry in K-Option Devices ## Power-Up 3-State (Z) The power-up 3-state (PU3S) feature ensures valid output levels during power up and ensures the valid high-impedance state during power down. The output enable pin (OE) must be tied high (to V<sub>CC</sub>) through an external pullup resistor (see Figure 18). For more information, see IOZPD and IOZPU specifications in the *electrical characteristics* section. Figure 18. PU3S Circuit Implementation #### Features Bullets The *features bullets* section highlights information about the salient functions, features, and benefits of the device. Some features bullets provide an indication of functionality and application of the device, such as "Eight D-type Flip-Flops in a Single Package", "3-State Outputs", "Carry Output for N-bit Cascading" (for a binary counter), "Performs Parallel-to-Serial Conversion", or "Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels". Some data sheets contain electrostatic discharge (ESD) or latch-up test results and the associated JEDEC test conditions. The following are explanations of some common features bullets. - Flow-Through Architecture Optimizes PCB Layout The data inputs and corresponding outputs are on opposite sides of the package. This feature makes printed circuit board trace routing easier. - Bus-Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. For more information on bus hold refer to the TI application report, Bus-Hold Circuit, literature number SCLA015. - I<sub>off</sub> Supports Partial-Power-Down Mode Operation This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion This device is fully specified for hot-insertion applications using I<sub>off</sub> and power-up 3-state. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. - I<sub>off</sub>, Power-up 3-State, and BIAS V<sub>CC</sub> Support Live Insertion This device is fully specified for live-insertion applications using I<sub>off</sub>, power-up 3-state, and BIAS V<sub>CC</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS V<sub>CC</sub> circuitry precharges and preconditions the input/output connections on a device port, preventing disturbance of active data on the bus during card insertion or removal and permits true live-insertion capability. ### Package Options and Pinouts This section contains a top-view illustration of the leaded-package pinout(s) and a bottom view of certain nonleaded packages. Package dimensions and other package information is available in the mechanical data section of the Semiconductor Group Packaging Outlines Reference Guide, literature number SSYU001. ### Description The description section contains a written detailed explanation of the functionality and features of the device. ### BGA Packaging Top-View Illustrations and Pin-Assignments Table This section contains the top-view illustrations and pin assignments for applicable BGA package types. ### **Ordering Information** A table is provided that gives the fully qualified orderable part number and topside symbolization for every package option of the device. TI has converted to an advanced order-entry system that provides significant improvements to all facets of TI business, from production, to order entry, to logistics. One requirement is a limitation of TI part numbers to no more than 18 characters. Based on customer inputs, TI determined that the least-disruptive implementations would be as outlined below: #### Package alias TI uses an alias to denote specific packages for device numbers that exceed 18 characters. Table 1 shows a mapping of package codes to an alias representation. Table 1. Package Alias | CURRENT<br>PACKAGE CODE | ALIAS | |-------------------------|------------------------| | DL | L | | DGG/DBB | G | | DGV | V | | GKE/GKF/GQL | K | | DLR | LR – tape/reel packing | | DGGR/DBBR | GR – tape/reel packing | | DGVR | VR – tape/reel packing | | GKER/GKFR/GQLR | KR – tape/reel packing | Current: SN74 ALVCH 162269A DGGR **SN74 ALVCH 162269A GR** New: ### 2. Resistor-option nomenclature For device numbers of more than 18 characters and with input and output resistors, TI has adopted a simplified nomenclature to designate the resistor option. This eliminates the redundant "2" (designating output resistors) when the part number also contains an "R" (designating input/output resistors). Input/Output Resistor Output Resistor Current: SN74 ALVCH R 16 2 245 A New: SN74 ALVCH R 16 245 A There is no change to the device or data-sheet electrical parameters. The packages involved and the changes in nomenclature are given in Table 1. #### **Function Table** The function table illustrates the expected logic values on the outputs, when the inputs have the given stimuli applied. The following symbols are used in function tables on TI data sheets: H = high level (steady state) L = low level (steady state) ↑ = transition from low to high level = value/level or resulting value/level is routed to indicated destination = value/level is re-entered X = irrelevant (any input, including transitions) Z = off (high-impedance) state of a 3-state output a . . . h = the level of steady-state inputs A through H, respectively Q<sub>0</sub> = level of Q before the indicated steady-state input conditions were established $\overline{\mathbb{Q}}_0$ = complement of $\mathbb{Q}_0$ or level of $\overline{\mathbb{Q}}$ before the indicated steady-state input conditions were established $Q_n$ = level of Q before the most-recent active transition indicated by $\downarrow$ or $\uparrow$ = one high-level pulse = one low-level pulse Toggle = each output changes to the complement of its previous level on each active transition indicated by $\downarrow$ or $\uparrow$ In the input columns, if a row contains only the symbols H, L, and/or X, the indicated output is valid when the input configuration is achieved, regardless of the sequence in which it is achieved. The output persists as long as the input configuration is maintained. In the input columns, if a row contains H, L, and/or X, together with $\uparrow$ and/or $\downarrow$ , the output is valid when the input configuration is achieved, but the transition(s) must occur after steady-state levels are attained. If the output is shown as a level (H, L, Q<sub>0</sub>, or $\overline{Q_0}$ ), it persists as long as the steady-state input levels and the levels that terminate indicated transitions are maintained. Unless otherwise indicated, input transitions in the opposite direction to those shown have no effect at the output. If the output is shown as a pulse, $\neg \neg$ , or $\neg \neg$ , the pulse follows the indicated input transition and persists for an interval that is dependent on the circuit. Among the most complex function tables are those of the shift registers. These embody most of the symbols used in any of the function tables, and more. Table 2 is the function table of a 4-bit bidirectional universal shift register. **INPUTS OUTPUTS** MODE **SERIAL PARALLEL CLEAR** CLOCK $Q_A$ $Q_{B}$ $Q_C$ $Q_D$ S1 S<sub>0</sub> LEFT **RIGHT** Α D Χ Χ Χ Χ Χ Χ Χ Χ Χ L L L L Χ Χ L Χ Χ Χ Χ Χ Χ Η $Q_{A0}$ $Q_{B0}$ Q<sub>C</sub>0 $Q_{D0}$ Н $\uparrow$ Χ Н Н Χ а b С d а b С d $\uparrow$ Н L Н Χ Н Н Н Н Н Н $Q_{An}$ $Q_{Bn}$ QCn $\uparrow$ Н L Н Χ L L L L L L $Q_{An}$ $Q_{Bn}$ QCn $\uparrow$ Н Χ Χ Н L Χ Χ Χ Q<sub>Bn</sub> QCn $Q_{Dn}$ $\uparrow$ Н L Χ Χ Χ Χ Χ L Q<sub>Bn</sub> Q<sub>Cn</sub> $Q_{Dn}$ Н Χ Χ Χ Χ Q<sub>A0</sub> $Q_{B0}$ Q<sub>C</sub>0 $Q_{D0}$ **Table 2. Function Table** The first row of the table represents a synchronous clearing of the register and states that, if clear is low, all four outputs will be reset low, regardless of the other inputs, which are denoted by X. In the following rows, clear is inactive (high); therefore, it has no effect. The second row shows that, as long as the clock input remains low (while clear is high), no other input has any effect, and the outputs maintain the levels they assumed before the steady-state combination of clear high and clock low was established. Because, on other rows of the table only the rising transition of the clock is shown to be active, the second row implicitly shows that no further change in the outputs occurs while the clock remains high or on the high-to-low transition of the clock. The third row of the table represents synchronous parallel loading of the register and states that if S1 and S0 are both high, then, without regard to the serial input, the data entered at A is at output $Q_A$ , data entered at B is at $Q_B$ , and so forth, following a low-to-high clock transition. The fourth and fifth rows represent the loading of high- and low-level data, respectively, from the shift-right serial input and the shifting of previously entered data one bit; data previously at QA is now at Q<sub>B</sub>, the previous levels of Q<sub>B</sub> and Q<sub>C</sub> are now at Q<sub>C</sub> and Q<sub>D</sub>, respectively, and the data previously at Q<sub>D</sub> no longer is in the register. This entry of serial data and shift takes place on the low-to-high transition of the clock when S1 is low and S0 is high, and the levels at inputs A through D have no effect. The sixth and seventh rows represent the loading of high- and low-level data, respectively, from the shift-left serial input and the shifting of previously entered data one bit; data previously at QR is now at $Q_A$ , the previous levels of $Q_C$ and $Q_D$ now are at $Q_B$ and $Q_C$ , respectively, and the data previously at QA no longer is in the register. This entry of serial data and shift takes place on the low-to-high transition of the clock when S1 is high and S0 is low, and the levels at inputs A through D have no effect. The last row shows that, as long as both inputs are low, no other input has any effect and, as in the second row, the outputs maintain the levels they assumed before the steady-state combination of clear high and both mode inputs low was established. The function table functional tests do not reflect all possible combinations or sequential modes. ### Logic Diagram The logic diagram is a positive-logic illustration of the Boolean functionality of the device. Furthermore, in some logic-device data sheets that have wide identical configurations, such as a 16-bit or a 32-bit device, the logic diagram often is shown in partial format that includes the unique circuitry and only one of the data paths. For D-type flip-flops and latches, it is TI convention to name the outputs and other inputs of a D-type flip-flop or latch and to draw its logic symbol, based on the assumption of true data (D) inputs. Outputs that produce data in phase with the data inputs are called Q, and those producing complementary data are called $\overline{Q}$ . An input that causes a $\overline{Q}$ output to go high or a $\overline{Q}$ output to go low is called preset (PRE). An input that causes a $\overline{Q}$ output to go high or a $\overline{Q}$ output to go low is called clear (CLR). Bars are placed over these pin names ( $\overline{PRE}$ and $\overline{CLR}$ ) if they are active low. The devices on several data sheets are second-source designs, and the pin-name conventions used by the original manufacturers have been retained. That makes it necessary to designate the inputs and outputs of the inverting circuits, $\overline{D}$ and Q. In some applications, it may be advantageous to redesignate the data input from D to $\overline{D}$ , or vice versa. In that case, all the other inputs and outputs should be renamed, as shown Figure 19. Also shown, are corresponding changes in the graphical symbols. Arbitrary pin numbers are shown. Figure 19. Example Logic Diagrams The figures show that when Q and $\overline{Q}$ exchange names, the preset and clear pins also exchange names. The polarity indicators ( $\stackrel{}{\rightharpoonup}$ ) on $\overline{PRE}$ and $\overline{CLR}$ remain, as these inputs still are active low, but the presence or absence of the polarity indicator changes at D (or $\overline{D}$ ), Q, and $\overline{Q}$ . Pin 5 (Q or $\overline{Q}$ ) is still in phase with the data input (D or $\overline{D}$ ); their active levels change together. ### **Product Development Stage Note** The product development stage note is a standard disclaimer placed at the lower left corner of the first page of data sheets, and the words ADVANCED INFORMATION or PRODUCT **PREVIEW**, as applicable, appear in the left and right margins of all pages of the data sheet. There is only the product development stage note on the first page for production-data devices. For additional information, see the EIA/JEDEC engineering publication, Suggested Product-Documentation Classifications and Disclaimers, JEP103A. ## **Absolute Maximum Ratings** ## Supply Voltage, V<sub>CC</sub> This is the maximum voltage that can be applied safely to the $V_{CC}$ terminal, with respect to the ground of the device. However, no data-sheet parameters are ensured when a device is operated at the absolute maximum V<sub>CC</sub> level. ### Input Voltage, VI This is the maximum voltage that can be applied safely to an input terminal, with respect to the ground of the device. This maximum V<sub>I</sub> specification may be exceeded if the output clamp rating, I<sub>IK</sub>, is observed. ### Helpful Hint: If there are clamp diodes between the device inputs and the V<sub>CC</sub> supply (see Figure 20) for ESD protection or overshoot clamping, the positive absolute-maximum rating for the input voltage is specified as V<sub>CC</sub> + 0.5 V. Keeping the applied input voltage less than 0.5 V above V<sub>CC</sub> ensures that there will not be enough voltage across the clamp diode to forward-bias it and cause current to flow through it. The TI logic families with clamp diodes in the inputs are: AC, ACT, AHC, AHCT, ALB, ALS, ALVC, AS, F, (CD)FCT, HC, HCT, HSTL, LS, PCA, PCF, S, SSTL, and TTL. If there are no clamp diodes between the device inputs and the V<sub>CC</sub> supply, the positive absolute maximum rating is a limitation of the process technology and is specified as an absolute voltage (e.g., 5.5 V). The TI logic families without clamp diodes in the inputs are: ABT, ABTE, ALS, ALVT, AUC, AVC, BCT, FB, GTLP, GTL, LS, LV, LVC, LVCZ, LVT, (CY)FCT, SSTV, and VME. You may exceed the negative input-voltage rating if you ensure that you are not putting too much current through the ground-clamp diode. The IIK absolute maximum rating specifies the maximum current that may be put through the ground-clamp diode. Figure 20. Representation of Typical Logic I/O Clamping Circuits ## Output Voltage, VO This is the maximum voltage that can be applied safely to an output terminal, with respect to the ground of the device. ### Helpful Hint: If there are clamp diodes between the device outputs and the $V_{CC}$ supply (see Figure 20) for ESD protection or parasitic current paths in the output p-channel pullup transistor, the positive absolute maximum rating for the output voltage is specified as $V_{CC}$ + 0.5 V. This ensures that there will not be enough voltage applied between the output and $V_{CC}$ to forward bias the clamp diode and cause current to flow. You may exceed the negative rating if you ensure that you are not putting too much current through the ground-clamp diode. The maximum current that you may put through the ground-clamp diode is specified in the $I_{OK}$ absolute maximum rating. If there are no clamp diodes or parasitic current paths in the output p-channel pullup transistor between the device outputs and the $V_{CC}$ supply, the positive absolute maximum rating is a limitation of the process technology and is specified as an absolute voltage. ### Voltage Range Applied to Any Output in the High-Impedance or Power-Off State, Vo This specification is similar to the *Output Voltage*, $V_O$ specification and is used with the *Voltage Range Applied to Any Output in the High State*, $V_O$ specification. On devices with the $I_{Off}$ feature, there are no clamp diodes or parasitic current paths in the output p-channel pullup transistor between the device outputs and the $V_{CC}$ supply; the positive absolute-maximum rating is a limitation of the process technology and is specified as an absolute voltage. You may exceed the negative rating if you ensure that you are not putting too much current through the ground-clamp diode. The maximum current that you may put through the ground-clamp diode is specified in the $I_{OK}$ absolute-maximum rating. ### Helpful Hint: This specification is necessary only for devices with the I<sub>off</sub> feature. ## Voltage Range Applied to Any Output in the High State, Vo This specification is similar to the *Output Voltage*, $V_O$ specification and is used with the *Voltage* Range Applied to Any Output in the High-Impedance or Power-Off State, Vo specification. When the output is enabled and is in the output high state, there is a current path between the output and V<sub>CC</sub> through the output p-channel pullup transistor. Applying a voltage to the output that is greater than the V<sub>CC</sub> voltage causes damaging current to flow back from the output into the V<sub>CC</sub> supply. You may exceed the negative rating if you ensure that you are not putting too much current through the power-clamp diode. The IOK absolute-maximum rating specifies the maximum current that you may put through the ground-clamp diode. #### Helpful Hint: This specification is necessary only for devices with the loff feature. # Input Clamp Current, IIK This is the maximum current that can flow safely into an input terminal of the device at voltages above or below the normal operating range. #### Helpful Hint: If there are clamp diodes between the device inputs and the V<sub>CC</sub> supply (see Figure 20), for ESD protection or overshoot clamping, there will be both a positive and negative absolute maximum rating for the input clamp current. If there is only a negative absolute maximum rating, that implies that there is only a ground-clamp diode at the input, not a power-clamp diode. ## Output Clamp Current, IOK This is the maximum current that can flow safely into an output terminal of the device at voltages above or below the normal operating range. ### Helpful Hint: If there are clamp diodes between the device outputs and the V<sub>CC</sub> supply (see Figure 20), for ESD protection or parasitic current paths in the output p-channel pullup transistor, there will be both a positive and a negative absolute-maximum rating for the output clamp current. If there is only a negative absolute-maximum rating, that implies that there is only a ground-clamp diode at the output, not a power-clamp diode or a parasitic current path in the output p-channel pullup transistor. ### Continuous Output Current, IO This is the maximum output source or sink current that can flow safely into an output terminal of the device at voltages within the normal operating range. ### Continuous Current Through V<sub>CC</sub> or GND Terminals This is the maximum current that can flow safely into the V<sub>CC</sub> or GND terminals of the integrated ### Package Thermal Impedance, Junction-to-Ambient, $\theta_{JA}$ This is the thermal resistance from the operating portion of a semiconductor device to a natural convection (still air) environment surrounding the device. Tested per JEDEC Standard JESD51-3. For additional information, refer to the TI Application Report; Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices, literature number SCZA005. # Storage Temperature Range, T<sub>Stq</sub> This is the range of temperatures over which a device can be stored without causing excessive degradation of its performance characteristics. # **Recommended Operating Conditions** ### V<sub>CC</sub> Supply Voltage JEDEC – The supply voltage applied to a circuit connected to the reference terminal. TI – The range of supply voltages for which operation of the logic element is specified. The example in Figure 3 lists 2.7 V as the minimum $V_{CC}$ . No electrical or switching characteristic is specified for $V_{CC}$ less than 2.7 V. Operation outside of the minimum and maximum values is not recommended, and a previously established logic state might not be maintained under such conditions. ### Helpful Hint: Frequently, TI receives requests from customers wanting assurance that TI logic devices will operate properly outside of specified conditions. The logic device may, indeed, perform flawlessly in the application posed by the customer, but TI does not represent that the device will provide the same level of reliability and performance when operated outside of specified conditions. # BIAS V<sub>CC</sub> Bias Supply Voltage JEDEC - no definition offered TI – A supply voltage used in generating a precharge voltage that is applied to an I/O for live-insertion purposes. Power sequencing is critical in live-insertion applications. Therefore, care must be taken with the timing of application of BIAS $V_{CC}$ , $V_{CC}$ , ground, and data input voltages during an insertion or extraction of a daughter card implementing a device with this capability (see the application report, *Logic in Live-Insertion Applications With a Focus on GTLP*, literature number SCEA026). ### Helpful Hint: Texas Instruments offers only three technologies with true live-insertion capabilities: FB, GTLP, and VME. ### V<sub>TT</sub> Termination Voltage JEDEC - no definition offered TI – A supply voltage used to terminate a bus (most commonly used in open-drain devices) and in generating a reference voltage for differential inputs. Because open-drain devices such as GTLP and FB cannot raise the output voltage to a high state by their own accord, external resistors, which are tied to an external termination voltage, are used. V<sub>TT</sub> determines the high-level voltage value and, since most open-drain technologies can tolerate a wide range of voltage levels, open-drain devices are used quite often in voltage-translation applications. ### V<sub>ref</sub> Reference Voltage JEDEC – A power supply that acts as a reference for determining internal threshold voltages, but does not supply any substantial power to the device. TI – A reference bias voltage used to set the switching threshold of differential input devices. ## VIH High-Level Input Voltage JEDEC – VIH min is the least positive (most negative) value of high-level input voltage for which operation of the logic element within specification limits is to be expected. VIH max is the most positive (least negative) value of high-level input voltage for which operation of the logic element within specification limits is to be expected. TI – An input voltage within the more positive (the less negative) of the two ranges of values used to represent the binary variables. **NOTE:** A minimum is specified that is the least positive value of high-level input voltage for which operation of the logic element within specification limits is to be expected. A voltage within this range corresponds to the logic-1 state in positive logic. During device testing, V<sub>IH</sub> min is specified for all inputs. Since V<sub>IH</sub> min is used to set up V<sub>OH</sub>, V<sub>OL</sub>, I<sub>OZH</sub>, and I<sub>OZL</sub> tests, all possible combinations of input thresholds may not be verified. The nondata inputs (e.g., direction, clear, enable, and preset) may be considered unused inputs and may not be at threshold conditions. These inputs control functions that can cause all the outputs to switch simultaneously. The noise that can be generated by switching a majority of the outputs at one time can cause significant tester ground and V<sub>CC</sub> movement. This can result in false test measurements. #### Helpful Hint: Some bipolar-input devices sink a certain amount of current into the input pin, as specified on the data sheet. The higher the VIH voltage is, the more current that will be drawn into the input pin. CMOS-input devices behave in a different manner because, in most cases, the input pin essentially is tied directly to the high-impedance gate of an input inverter. In a static dc state, a CMOS input sinks or sources only a minute amount of leakage current (a few µA). However, it is imperative that for any logic device, but especially for a CMOS input, the input high logic level always be above the recommended VIH min. Failure to do this causes a surge of current to flow through the input inverter from the V<sub>CC</sub> supply to ground and, subsequently, may destroy the device. #### Helpful Hint: TI data sheets do not specify a VIH max that typically is found in competitor data sheets. Instead, see V<sub>I</sub> max for the same value. Failure to supply a voltage to the input of a CMOS device that meets the $V_{IH}$ or $V_{IL}$ recommended operating conditions can cause: (1) propagation of incorrect logic states, (2) high $I_{CC}$ currents, (3) high input noise gain and oscillations, (4) power- and ground-rail surge currents and noise, and (5) catastrophic device and circuit failure. ### Helpful Hint: A device with an input $V_{IH}$ = 2 V and a $V_{IL}$ = 0.8 V has a TTL-compatible input. A device with the input levels scaled with respect to $V_{CC}$ (e.g., $V_{IH}$ = 0.7 × $V_{CC}$ , $V_{IL}$ = 0.3 × $V_{CC}$ ) has CMOS inputs. ## VIL Low-level Input Voltage JEDEC – $V_{IL}$ min is the least-positive (most negative) value of low-level input voltage for which operation of the logic element within specification limits is to be expected. $V_{IL}$ max is the most positive (least negative) value of low-level input voltage for which operation of the logic element within specification limits is to be expected. TI – An input voltage within the less positive (more negative) of the two ranges of values used to represent the binary variables. **NOTE:** A maximum is specified that is the most-positive value of low-level input voltage for which operation of the logic element within specification limits is to be expected. A voltage within this range corresponds to the logic-0 state in positive logic. During device testing, $V_{IL}$ max is specified for all inputs. Since $V_{IL}$ max is used to set up $V_{OH}$ , $V_{OL}$ , $I_{OZH}$ , and $I_{OZL}$ tests, all possible combinations of input thresholds may not be verified. The nondata inputs (e.g., direction, clear, enable, and preset) may be considered unused inputs and may not be at threshold conditions. These inputs control functions that can cause all the outputs to switch simultaneously. The noise that can be generated by switching a majority of the outputs at one time can cause significant tester ground and $V_{CC}$ changes. This can result in false test measurements. ### Helpful Hint: Most bipolar-input devices source a certain amount of current out of the input pin, as specified on the data sheet. The lower the $V_{IL}$ voltage is, the more current that will be drawn out of the input pin. CMOS-input devices behave in a different manner because, in most cases, the input pin essentially is tied directly to the gate of an input inverter. In a static dc state, a CMOS input sinks or sources only a minute amount of leakage current (a few $\mu$ A). However, it is imperative that for any logic device, but especially for a CMOS input, the input low logic level always be below the recommended $V_{IL}$ max. Failure to do this will cause a surge of current to flow through the input inverter from the $V_{CC}$ supply to ground and, subsequently, may destroy the device. # Helpful Hint: TI data sheets do not specify a $V_{IL}$ min that typically is found in competitor data sheets. Instead, see $V_{I}$ min for the same value. #### Helpful Hint: Failure to supply a voltage to the input of a CMOS device that meets the $V_{IH}$ or $V_{IL}$ recommended operating conditions can cause: (1) propagation of incorrect logic states, (2) high $I_{CC}$ currents, (3) high input noise gain and oscillations, (4) power- and ground-rail surge currents and noise, and (5) catastrophic device and circuit failure. A device with an input $V_{IH} = 2 \text{ V}$ and a $V_{IL} = 0.8 \text{ V}$ has a TTL-compatible input. A device with the input levels scaled with respect to $V_{CC}$ (e.g., $V_{IH} = 0.7 \times V_{CC}$ , $V_{IL} = 0.3 \times V_{CC}$ ) has CMOS inputs. ## IOH High-Level Output Current JEDEC - The current into the output terminal with input conditions applied that, according to the product specification, establishes a high level at the output. TI – The current into an output with input conditions applied that, according to the product specification, establishes a high level at the output. TI data sheets specify currents flowing out of a device as a negative value. IOH max is used as a test condition for V<sub>OH</sub>. See V<sub>OH</sub> testing for further details. Logic output drivers have a maximum current drive capability that they can source and still be able to sustain a valid logic-high level. In a static dc state, where current is drawn continuously from the output, because CMOS drivers operate in the linear region, their behavior is somewhat like a low-impedance resistor and increases in voltage potential (i.e., decreases the V<sub>OH</sub> level) as the increasing current is sourced out of the output pin during a VOH test. Consequently, a TI logic device operates with a high-level output current that is above the recommended operating range (but below the absolute maximum rating), but TI does NOT represent that the device can sustain the specified V<sub>OH</sub> level or that the device will operate without any reliability concerns. ## IOHS Static High-Level Output Current JEDEC – no definition offered TI – The static and testable current into a Dynamic Output Control (DOC™ circuitry) output with input conditions applied that, according to the product specifications, establishes a static high level at the output. The dynamic drive current is not specified for devices with DOC circuitry outputs because of its transient nature; however, it is similar to the dynamic drive current that is available from a high-drive (nondamping resistor) standard-output device. TI data sheets specify currents flowing out of a device as a negative value. DOC circuitry is designed to drive CMOS input devices, which are capacitive in nature, in point-to-point applications (one receiver input per driver output). For this reason, a large static high-level output current is not required. In this case, what matters most is the high transient-drive capability of the output. For additional information about DOC circuitry, refer to the TI application report, Dynamic Output Control (DOC™) Circuitry Technology and Applications, literature number SCEA009. ### IOI Low-Level Output Current JEDEC – The current into the output terminal with input conditions applied that, according to the product specification, will establish a low level at the output. TI – The current into an output with input conditions applied that, according to the product specification, establishes a low level at the output. TI data sheets specify currents flowing out of a device as a negative value. IOI maximum is used as a test condition for V<sub>OL</sub>. See V<sub>OL</sub> testing for details. Logic output drivers have a maximum current-drive capability that they can sink and still be able to sustain a valid logic-low level. In a static dc state where current is continuously drawn into the output, because CMOS drivers operate in the linear region, their behavior will be somewhat like a low-impedance resistor and will increase in voltage potential (i.e., increase the $V_{OL}$ level) as the increasing current is sunk into the output pin during a $V_{OL}$ test. Consequently, a TI logic device will operate with a low-level output current that is above the recommended operating range (but below the absolute maximum rating), but TI does NOT represent that the device can sustain the specified $V_{OL}$ level or that the device will operate without any reliability concerns. ### IOLS Static Low-Level Output Current JEDEC - no definition offered TI – The static and testable current into a Dynamic Output Control (DOC circuitry) output with input conditions applied that, according to the product specifications, establishes a static low level at the output. The dynamic drive current is not specified for devices with DOC circuitry outputs because of its transient nature; however, it is similar to the dynamic drive current that is available from a high-drive (nondamping resistor) standard-output device. TI data sheets specify currents flowing out of a device as a negative value. DOC circuitry is designed to drive CMOS input devices, which are capacitive in nature, in point-to-point applications (one receiver input per driver output). For this reason, a large static low-level output current is not required. What matters most in this case is the high-transient-drive capability of the output. For additional information about DOC circuitry, refer to the TI application report, *Dynamic Output Control (DOC*<sup>TM</sup>) *Circuitry Technology and Applications*, literature number SCEA009. ### V<sub>I</sub> Input Voltage JEDEC – The voltage at the input terminals. TI – The range of input voltage levels over which the logic element is specified to operate. $V_I$ min and $V_I$ max values are used as test conditions for the $I_I$ , $I_{CC}$ , $\Delta I_{CC}$ , $C_i$ , and $C_{io}$ test. See those specifications for details. #### Helpful Hint: If there are clamp diodes between the device inputs and the $V_{CC}$ supply (see Figure 20) for ESD protection or overshoot clamping, the positive absolute maximum rating for the input voltage will be specified as $V_{CC}$ + 0.5 V. Keeping the applied input voltage less than 0.5 V above $V_{CC}$ ensures that there will not be enough voltage across the clamp diode to forward bias it and cause current to flow through it. You may exceed the negative rating if you ensure that you are not putting too much current through the ground-clamp diode. The maximum current that you may put through the ground-clamp diode is specified in the $I_{\rm IK}$ absolute-maximum rating. This parameter provides a means to determine if the device is tolerant of a higher voltage than the supply voltage. If the input is overvoltage tolerant, the positive maximum rating for the input voltage will be an absolute voltage rating (e.g., 5.5 V) and will be limited by the capabilities of the wafer-fab process. For example, the LVC technology is specified to operate at a voltage supply no higher than 3.6 V. However, the input voltage is recommended to be 5.5 V maximum. This indirectly states that the device is a 5-V tolerant device. The same can be said about AUC devices because the maximum supply voltage is 2.7 V, whereas the maximum input voltage is 3.6 V, making this technology 3.3-V tolerant. ### Helpful Hint: This parameter explicitly states the recommended minimum and maximum input voltage levels for any input. While the V<sub>I</sub> specification typically spans the range from below ground to above V<sub>CC</sub>, failure to supply a voltage to the input of a CMOS device that meets the V<sub>IH</sub> or V<sub>IL</sub> recommended operating conditions can cause: (1) propagation of incorrect logic states, (2) high I<sub>CC</sub> currents, (3) high input noise gain and oscillations, (4) power- and ground-rail surge currents and noise, and (5) catastrophic device and circuit failure. ### Vo Output Voltage JEDEC – The voltage at the output terminals. TI – The range of output voltage levels over which the logic element is specified. V<sub>O</sub> min and max values are used as test conditions for I<sub>OZH</sub> and I<sub>OZL</sub>. See these tests for details. ### Helpful Hint: The load at the output strictly determines the output voltage. As discussed in the VOH and VOL descriptions, a constant dc current decreases and increases, respectively, the output voltage. For this reason, it is not recommended to drive bipolar inputs with CMOS outputs unless the sum of all bipolar input current is less than the rated IOH and IOL of the CMOS output. Highly capacitive loads, such as any CMOS type input, will not incur any static dc current, so a CMOS output voltage should be close to the rail when asserted high or low. Capacitive loads, not the ultimate static dc voltage level, determine the time it takes for the output to arrive at the logic high or low state. ### ∆t/∆v Input Transition Rise or Fall Rate JEDEC – no definition offered TI – The rate of change of the input voltage waveform during a logic transition (low-to-high or high-to-low). To avoid output-waveform abnormalities, input voltage transitions should be within the range set forth in the recommended operating conditions. Customers often place external capacitors on a trace to ensure the driver does not switch rapidly from one logic state to another. This is sometimes done to prevent unwanted overshoot and undershoot voltage conditions that could cause ringing and degrade signal integrity, or in switch debounce circuits. However, this could cause problems at the input; therefore, TI provides input transition rise or fall rates. The problem may not arise due to external capacitive loading, however, but may be the result of choosing a device with a weak driver. In either case, the end result is a voltage waveform that is too slow for the device. Slow transition rates wreak havoc on CMOS inputs because a slowly changing input voltage will induce a large amount of current from the power supply to ground. This phenomenon is known as *through current*. Through currents are normal ac transient currents, but when they are sustained indefinitely—as are those caused by slow input transition rates—the device will not perform as expected, and its output voltage may oscillate or, even worse, damage the device. This surge of current, if large enough, will disturb the ground reference because of the inductive nature of the package [V = L $\times$ (di/dt)] and produce a positive-going glitch on the ground reference. The glitch may, in turn, reduce the relative magnitude, causing the output node of the input inverter to switch states. Ultimately, this erroneous data propagates to the output of the device, thereby causing oscillations. The more inputs that are being switched in the same manner, the worse this condition becomes, as more current is being forced into ground during a short time. TI data sheets specify the slowest input transition rate to avoid this problem. For additional information, refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ### Helpful Hint: If you must supply a slowly changing voltage to the input of a logic device, select a device that has Schmitt-trigger inputs. These inputs have been specifically designed to tolerate slow edges. An example of such a device in the LVC family is the SN74LVC14. ### ∆t/∆V<sub>CC</sub> Power-up Ramp Rate JEDEC - no definition offered TI – The rate of change of the supply voltage waveform during power up. ### T<sub>△</sub> Operating Free-Air Temperature JEDEC - no definition offered TI – The range of operating temperatures over which the logic element is specified. In digital-system design, consideration must be given to thermal management of components. The small size of packages makes this more critical. Figure 21 shows the high-effect (high-K) thermal resistance for the 5-, 14-, 16-, 20-, 24-, 48-, 56-, 64-, and 80-pin packages for various rates of airflow calculated in accordance with JESD51-7. The thermal resistances in Figure 21 can be used to approximate typical and maximum virtual junction temperatures. In general, the junction temperature for any device can be calculated using the following equation: $$T_J = R_{\theta,JA} \times P_T + T_A$$ Where: $T_J$ = virtual junction temperature (°C) $R_{\theta JA}$ = thermal resistance, junction to free air (°C/W) P<sub>T</sub> = total power dissipation of the device (W) $T_A$ = free-air temperature (°C) Figure 21. High-K Thermal-Resistance Graphs for 5-, 14-, 16-, 20-, 24-, 48-, 56-, 64-, and 80-Pin Packages Figure 21. High-K Thermal-Resistance Graphs for 5-, 14-, 16-, 20-, 24-, 48-, 56-, 64-, and 80-Pin Packages (Continued) Figure 21. High-K Thermal-Resistance Graphs for 5-, 14-, 16-, 20-, 24-, 48-, 56-, 64-, and 80-Pin Packages (Continued) ### **Electrical Characteristics** ### *V*<sub>T+</sub> Positive-Going Input Threshold Level JEDEC – The input threshold voltage when the input voltage is rising. TI – The voltage level at a transition-operated input that causes operation of the logic element, according to specification, as the input voltage rises from a level below the negative-going threshold voltage, V<sub>T</sub>\_. See $\Delta V_T$ hysteresis for further information. # V<sub>T</sub>\_ Negative-Going Input Threshold Level JEDEC – The input threshold voltage when the input voltage is falling. TI – The voltage level at a transition-operated input that causes operation of the logic element according to specification, as the input voltage falls from a level above the positive-going threshold voltage, V<sub>T+</sub>. See $\Delta V_T$ hysteresis for further information. ## $\Delta V_T$ Hysteresis ( $V_{T+} - V_{T-}$ ) JEDEC – The difference between the positive-going and negative-going input threshold voltages. TI - Refer to the JEDEC definition above. Hysteresis has been incorporated into logic devices for many years and exists in bipolar as well as CMOS circuitry. Although the circuitry is different, the implementation is the same: the input voltage threshold actually changes internally from one level to another, as the input logic level itself switches. Figure 22 is the most common voltage plot for the input and output, as the input transitions from one logic state to the other. Figure 23, however, shows $V_{\text{IT+}}$ and $V_{\text{IT-}}$ in a voltage vs time waveform. Figure 22. Hysteresis: V<sub>I</sub> vs V<sub>O</sub> Figure 23. Hysteresis: Input Voltage vs Time The benefit of a device that has built-in dc hysteresis is that, depending on the amount of hysteresis and the amount of noise present, the input is immune to such noise. This digital form of filtering out unwanted noise can be beneficial in a system where noise caused by electromagnetic interference (EMI) or crosstalk cannot be reduced. Figures 24 and 25 conceptually depict the functionality of hysteresis. Figure 24. Possible Output-Voltage Outcome for Devices Without Hysteresis Figure 25. Glitch-Rejection Capabilities of Devices with Hysteresis # VIK Input Clamp Voltage JEDEC - An input voltage in a region of relatively low differential resistance that serves to limit the voltage swing. TI – The maximum voltage developed across an input diode with test current applied. #### Helpful Hint: The presence of a V<sub>IK</sub> specification indicates that there is a ground-clamp diode on the input and the V-I characteristics of that diode in its forward-biased region are given. ### VOH High-Level Output Voltage JEDEC - The voltage level at an output terminal with input conditions applied that, according to the product specification, will establish a high level at the output. TI – The voltage level at an output terminal with input conditions applied that, according to the product specification, establishes a high level at the output. V<sub>OH</sub> is tested with input conditions that should cause the output under test to be at a high-level voltage. The output then is forced to source the required current, as defined in the data sheet, and the output voltage is measured. The test is passed if the voltage is greater than VOH min. The input voltage levels used to precondition the device are V<sub>IL</sub> max and V<sub>IH</sub> min, as defined in the recommended operating conditions. See I<sub>OH</sub> high-level output current for further information. ### Helpful Hint: Inclusion of a $V_{OH}$ specification with a test condition of $I_{OH} = -100 \,\mu\text{A}$ is done primarily to indicate that the device has CMOS outputs instead of bipolar (npn or pnp) drivers. Bipolar output transistors typically are not able to swing the output voltages all the way to the power-supply rail or ground rail, even under no-load or lightly loaded conditions. If a device has bipolar outputs, this test condition would not apply and is not included in the data sheet. If you see this specification, you can safely assume the outputs to be of CMOS construction. ## V<sub>OHS</sub> Static High-level Output Voltage JEDEC - no definition offered TI – The static and testable voltage at a Dynamic Output Control (DOC circuitry) output with input conditions applied that, according to the product specifications, establishes a static high level at the output. The dynamic drive voltage is not specified for devices with DOC circuitry outputs because of its transient nature. See I<sub>OHS</sub> static high-level output current for further information. For additional information about DOC circuitry, refer to the TI application report, *Dynamic Output* Control (DOC™) Circuitry Technology and Applications, literature number SCEA009. ## VOL Low-Level Output Voltage JEDEC – The voltage level at an output terminal with input conditions applied that, according to the product specification, will establish a low level at the output. TI – The voltage level at an output terminal with input conditions applied that, according to the product specification, establishes a low level at the output. V<sub>OL</sub> is tested with input conditions that should cause the output under test to be at a low level. The output then is forced to sink the required current, as defined in the data sheet, and the output voltage is measured. The test is passed if the voltage is less than V<sub>OL</sub> max. The input voltage levels used to precondition the device are V<sub>IL</sub> max and V<sub>IH</sub> min, as defined in the recommended operating conditions. See I<sub>OL</sub> low-level output current for further information. Inclusion of a $V_{OL}$ specification with a test condition of $I_{OL}$ = 100 $\mu$ A is done primarily to indicate that the device has CMOS outputs instead of bipolar (npn or pnp) drivers. Bipolar output transistors typically are not able to swing the output voltages all the way to the power-supply rail or ground rail, even under no-load or lightly loaded conditions. If the outputs were bipolar, this test condition would not apply and is not included in the data sheet. If you see this specification, you can safely assume the outputs to be of CMOS construction. ## VOLS Static Low-Level Output Voltage JEDEC - no definition offered TI – The static and testable voltage at a Dynamic Output Control (DOC circuitry) output with input conditions applied that, according to the product specifications, establishes a static low level at the output. The dynamic drive voltage is not specified for devices with DOC circuitry outputs because of its transient nature. See IOLS static low-level output current for further information. For additional information about DOC circuitry, refer to the TI application report, *Dynamic Output Control (DOC™) Circuitry Technology and Applications*, literature number SCEA009. ## ron On-State Resistance JEDEC – The resistance between specified terminals with input conditions applied that, according to the product specification, will establish minimum resistance (the on-state) between those terminals. TI – The resistance measured across the channel drain and source (or input and output) of a bus-switch device. ### I<sub>I</sub> Input Current JEDEC - The current at the input terminals. TI – The current into an input (current into a terminal is given as a positive value). ### Helpful Hint: CMOS inputs sink or source only minute amounts of current (commonly called leakage current) because of the behavior of standard CMOS technology, which is voltage controlled instead of current controlled. As a result, this parameter always should have a maximum specification no greater than a few tens of microamperes. For most bipolar inputs, which are current controlled instead of voltage controlled, a large amount of current is normal (a few milliamperes). In fact, a good method to determine if a device has a CMOS input is to examine its maximum input current specification: if this current is approximately the value of leakage current, typically, this means that it is a CMOS input. #### Helpful Hint: For the data signals of a device without bus-hold, the $I_{\parallel}$ specification includes both input and output leakage currents at the I/O pin. For devices that have bus-hold on the data signals, the $I_{\parallel}$ specification should apply only to the control inputs because the bus-hold output supplies enough current to overcome any internal input leakage. An exception to this is an I<sub>I</sub> specification for an overvoltage-tolerant bus-hold input with a test condition of V<sub>I</sub> >> V<sub>CC</sub>. This is used to indicate that the overvoltage-tolerant bus-hold output has a Schottky blocking diode in series with the output p-channel pullup transistor to V<sub>CC</sub>, which prevents current from flowing from the output back into the V<sub>CC</sub> supply. See I<sub>I(hold)</sub> and I<sub>off</sub> for more information. ### I<sub>IH</sub> High-Level Input Current JEDEC – The current into an input terminal when a specified high-level voltage is applied to that input. TI – The current into an input when a high-level voltage is applied to that input. #### Helpful Hint: IIH and IIL typically are found only on devices with bipolar inputs that usually require a significantly different amount of pulldown current on the input to provide a logic low, rather than pullup current to provide a logic high. CMOS inputs usually have only leakage currents at the inputs and use the I<sub>I</sub> parameter, but are measured at both low- and high-bias conditions. # IIL Low-Level Input Current JEDEC – The current into an input terminal when a specified low-level voltage is applied to that input. TI – The current out of an input when a low-level voltage is applied to that input. #### Helpful Hint: I<sub>IH</sub> and I<sub>II</sub> typically are found only on devices with bipolar inputs that usually require a significantly different amount of pulldown current on the input to provide a logic low, rather than pullup current to provide a logic high. CMOS inputs usually have only leakage currents at the inputs and use the I<sub>I</sub> parameter. # I<sub>l(hold)</sub> Input Hold Current JEDEC – no definition offered TI – The input current that holds the input at the previous state when the driving device goes to the high-impedance state. For additional information about the bus-hold feature, refer to the TI application report, Bus-Hold Circuit, literature number SCLA015. Older technologies, such as ABT, LVT, LVC and ALVC (on devices that have the H option), specify this parameter. This parameter is measured with the minimum V<sub>CC</sub> and an input bias voltage that is at VIH min and VIL max of the particular input threshold. For example, the ALVC family has a specified $V_{IL}$ max of 0.7 V for a $V_{CC}$ ranging from 2.3 V to 2.7 V, whereas its $V_{IH}$ min is 1.7 V for the same supply voltage. Within a V<sub>CC</sub> range of 2.7 V to 3.6 V, the input threshold for the ALVC family is $V_{IH}$ min = 2 V and $V_{IL}$ max = 0.8 V. Therefore, with $V_{CC}$ = 2.3 V, $I_{I(hold)}$ is measured with the input voltage set to 0.7 V and 1.7 V. With a $V_{CC}$ = 2.7 V (minimum V<sub>CC</sub> of 2.3 V to 2.7 V), I<sub>I(hold)</sub> is measured with the input voltage set to 0.8 V and 2.0 V. This specification explicitly states the minimum amount of current the input structure sources or sinks, with input voltages set to the minimum threshold requirements of the device. Another parameter that may be included with this $I_{I(hold)}$ specification is the maximum current the device can sink or source as the input transitions from one logic state to another. This maximum current is the minimum amount of drive capability that must be provided by the driver that is connected to this bus-hold input to switch the input stage to the other logic state. In newer technologies such as AVC, the parameters $I_{BHH}$ , $I_{BHL}$ , $I_{BHHO}$ , and $I_{BHLO}$ have been defined with their own separate specifications, but are identical in nature to those that are lumped with the $I_{I(hold)}$ parameter. Figure 26 is a representation of these bus-hold current measurements. ### Helpful Hint: The I<sub>I(hold)</sub> specification is not used in recent data sheets; instead, I<sub>BHH</sub>, I<sub>BHL</sub>, I<sub>BHHO</sub>, and I<sub>BHLO</sub> are used. Figure 26. Bus-Hold Currents ### IBHH Bus-Hold High Sustaining Current JEDEC - no definition offered TI – The bus-hold circuit can source at least the minimum high sustaining current at $V_{IH}$ min. $I_{BHH}$ should be measured after raising the input voltage to $V_{CC}$ , then lowering it to $V_{IH}$ min. For additional information about the bus-hold feature, refer to the TI application report, *Bus-Hold Circuit*, literature number SCLA015. Also, see I<sub>I(hold)</sub> input hold current for further information. ## IBHL Bus-Hold Low Sustaining Current JEDEC - no definition offered TI – The bus-hold circuit can sink at least the minimum low sustaining current at VIL max. IBHL should be measured after lowering the input voltage to GND and raising it to $V_{\text{IL}}$ max. For additional information about the bus-hold feature, refer to the TI application report, Bus-Hold *Circuit*, literature number SCLA015. Also, see I<sub>I(hold)</sub> input hold current for further information. ## I<sub>BHHO</sub> Bus-Hold High Overdrive Current JEDEC – no definition offered TI – The current that an external driver must sink to switch this node from high to low. For additional information about the bus-hold feature, refer to the TI application report, Bus-Hold *Circuit*, literature number SCLA015. Also, see I<sub>I(hold)</sub> input hold current for further information. ### I<sub>BHI O</sub> Bus-Hold Low Overdrive Current JEDEC – no definition offered TI – The current that an external driver must source to switch this node from low to high. For additional information about the bus-hold feature, refer to the TI application report, Bus-Hold *Circuit*, literature number SCLA015. Also, see I<sub>I(hold)</sub> input hold current for further information. ### Ioff Input/Output Power-Off Leakage Current JEDEC – The current into a circuit node when the device or a portion of the device affecting that circuit node is in the off state. TI – The maximum leakage current into an input or output terminal of the device, with the specified voltage applied to the terminal and $V_{CC} = 0 \text{ V}$ . The Ioff protection circuitry ensures that no excessive current is drawn from or to an input, output, or combined I/O that is biased to a specified voltage while the device is powered down, and is said to support partial-power-down mode of system operation. This condition can occur when subsections of a system are powered down (partial power down) to reduce power consumption. The TI logic families with the Ioff feature that support partial power down are: AVC, LV, LVC, (CY)FCT, GTL, LS, ALS, and AUC. All TI standard logic devices with I<sub>off</sub> allow a maximum of approximately 100 μA to flow under these conditions. Any current in excess of this amount (a pn junction, for example, being forward biased) is not considered normal leakage current. Inherent in all CMOS designs are the parasitic diodes in all n-channel and p-channel FETs, which must be properly biased to prevent unwanted current paths. The output structure of a typical CMOS output is shown in Figure 27. Figure 27. Typical CMOS Totem-Pole Output With Ioff The common cathode connection for the parasitic diodes on the p-channel MOS transistor is called the back gate and, typically, is tied to the highest potential on the device ( $V_{CC}$ , in the case of TI logic devices). For p-channel transistors, which are directly connected to external pins, the back gate is blocked with a diode to prevent excess currents flowing from the external pin to the supply-voltage $V_{CC}$ when the output voltage is greater than $V_{CC}$ by at least 0.7 V. This blocking diode is a subcircuit of the complete $I_{off}$ circuitry found in several logic families, such as ABT and LVC. The other portion of the $I_{off}$ circuit is not shown, but is, essentially, added FET circuitry that prevents the upper output p-channel from turning on during a partial-power-down event. The output n-channel, however, does not pose a problem because the parasitic diode already blocks current when the device is powered down and the output is biased high. Figure 28 shows a typical CMOS input structure with bus-hold circuitry, which is essentially a weak latch that holds the previous state of the input inverter. The blocking diode is, again, required in the upper p-channel transistor that is connected to the external input pin. A non-bus-hold device does not require a blocking diode, as there is no p-channel source or drain connected to an external pin. Figure 28. Typical CMOS Input With Bus-Hold and Ioff ### I<sub>OZ</sub> Off-State (High-Impedance State) Output Current (of a 3-State Output) JEDEC - no definition offered TI - The current flowing into an output with the input conditions applied that, according to the product specification, establishes the high-impedance state at the output TI data sheets specify currents flowing out of a device as a negative value. The electrical characteristic, I<sub>OZ</sub>, is verified utilizing the I<sub>OZH</sub> and I<sub>OZL</sub> tests. Two tests are required to verify the integrity of both the p- and n-channel transistors. #### Helpful Hint: For bidirectional (transceiver) devices that have bus hold on the data input/output pins, there should not be an IOZ specification because the bus-hold output supplies enough current to overcome any internal output leakage. An exception to this is an IOZH specification for an overvoltage-tolerant bus-hold output with a test condition of $V_O >> V_{CC}$ . This is used to indicate that the overvoltage-tolerant bus-hold output has a Schottky blocking diode in series with the output p-channel pullup transistor to V<sub>CC</sub> and I<sub>off</sub> circuitry, preventing the upper p-channel from turning on, which prevents current from flowing from the output back into the V<sub>CC</sub> supply. See I<sub>I(hold)</sub> and I<sub>off</sub> for more information. ### IOZH Off-State Output Current With High-Level Voltage Applied JEDEC – no definition offered TI – The current flowing into a 3-state output with input conditions established that, according to the product specification, will establish the high-impedance state at the output with a high-level voltage applied to the output. This parameter is measured with other input conditions established that would cause the output to be at a low level if it were enabled. IOZH is tested by applying the specified voltage to the output and measuring the current into the device with the output in the high-impedance state. Input conditions that would establish a low level on the output if it were enabled are $V_{IL} = V_{IL}$ max and $V_{IH} = V_{IH}$ min. Each output is tested individually. For example, the unused inputs are at $V_{IL} = 0$ or $V_{IH} = V_{CC}$ for AC devices and $V_{IL} = 0$ or $V_{IH} = 3$ V for ACT devices, depending on the desired state of the outputs not being tested. An $I_{OZH}$ specification on bidirectional (transceiver) devices with bus hold on the data input/output pins, with a test condition of $V_O >> V_{CC}$ , indicates that the overvoltage-tolerant bus-hold output has a Schottky blocking diode in series with the output p-channel pullup transistor to $V_{CC}$ . This diode prevents current flowing from the output back into the $V_{CC}$ supply. See $I_{I(hold)}$ and $I_{off}$ for more information. ## IOZL Off-State Output Current With Low-Level Voltage Applied JEDEC - no definition offered TI – The current flowing into a 3-state output with input conditions established that, according to the product specification, will establish the high-impedance state at the output, with a low-level voltage applied to the output. This parameter is measured with other input conditions established that would cause the output to be at a high level if it were enabled. $I_{OZL}$ is tested by applying the specified voltage to the output and measuring the current into the device with the output in the high-impedance state. Input conditions that would establish a high level on the output if it were enabled are $V_{IL} = V_{IL}$ max and $V_{IH} = V_{IH}$ min. Each output is tested individually. ### IOZPD Power-Down Off-State (High-Impedance State) Output Current (of a 3-State Output) JEDEC - no definition offered TI – The current flowing into an output that is switched to or held in the high-impedance state as the device is being powered down to $V_{CC} = 0$ V. TI data sheets specify currents flowing out of a device as a negative value. Power-up 3-state (PU3S) circuitry is characterized by the parameters $I_{OZPD}$ and $I_{OZPU}$ . For hot-insertion support, $I_{off}$ , and the addition of $I_{OZPD}$ and $I_{OZPD}$ are necessary. The TI logic families with the $I_{off}$ and PU3S features that support hot insertion are: ABT (some), ALVT, BCT, LVT, and LVCZ. While $I_{off}$ is tested in a steady-state dc environment, PU3S is checked dynamically by ramping the power supply from 0 V to its maximum recommended value, then back to 0 V. The power-up and power-down ramp rates also affect the internal circuitry, but a ramp rate faster than 20 $\mu$ s/V is not recommended for GTLP devices, for example, and slower than that (~200 $\mu$ s/V) for older logic technologies. This ramp rate sometimes is specified as $\Delta t/\Delta V_{CC}$ in the *recommended operating conditions* section of the data sheet. Because typical power supplies power up within a few milliseconds (due, in part, to the enormous capacitance distributed throughout a PCB), the PU3S circuit should function properly in all applications. PU3S circuitry disables the logic device outputs at a $V_{CC}$ range of 0 V to a specified power-supply voltage trip point, regardless of the state of the output enable pin. At a certain guard-banded voltage above this supply voltage, the device will assert a voltage at the output, as indicated by its respective bit input-voltage logic level. This is true only if the voltage at the input of the output-enable pin enables the outputs during normal operation of the device. If the output is required to be in the high-impedance state while the device is being powered up or powered down throughout the entire range, the output-enable pin must be set to disable the output. The voltage-versus-time plot shown in Figure 29 demonstrates how PU3S functions. As the device is being powered up, until it reaches the minimum V<sub>CC</sub> supply voltage (labeled Supply Trip Point in Figure 29), the device output remains in the high-impedance state and remains at the pullup voltage, as defined by the load at the output. Once the internal PU3S circuitry determines that the supply voltage is slightly above this trip point, the device resumes normal functionality and enables the output. In this case, the input pin is such that the output goes low when enabled. The falling edge of the power-supply voltage shows similar results: just before V<sub>CC</sub> reaches this trip point, the output is disabled. For further information on power-up 3-state, refer to the TI application report, Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices, literature number SZZA033. Figure 29. TI Logic Device I/O Text for I<sub>OZPU</sub> and I<sub>OZPD</sub> ### IOZPU Power-Up Off-State (High-Impedance State) Output Current (of a 3-State Output) JEDEC – no definition offered TI – The current flowing into an output that is switched to or held in the high-impedance state as the device is being powered up from $V_{CC} = 0 \text{ V}$ . See I<sub>OZPD</sub> power-down off-state output current for further information. TI data sheets specify currents flowing out of a device as a negative value. ### ICEX Output High Leakage Current JEDEC - no definition offered TI – The maximum leakage current into an output that is in the high state and $V_O = V_{CC}$ . ### ICC Supply Current JEDEC – I<sub>CCH</sub> is the current into a supply terminal of an integrated circuit when the output is (all outputs are) at a high-level voltage. I<sub>CCL</sub> is the current into a supply terminal of an integrated circuit when the output is (all outputs are) at a low-level voltage. TI – The current into the V<sub>CC</sub> supply terminal of an integrated circuit. This parameter is the current into the $V_{CC}$ supply terminal of an integrated circuit under static no-load conditions. $I_{CC}$ is tested by applying the specified $V_{CC}$ level and measuring the current into the device. The outputs of the device are left open, while all inputs—control and data—are biased to either $V_{CC}$ or GND. For CMOS technologies, this is done to eliminate any current that may be caused by any input conditions or output loads. ## ∆I<sub>CC</sub> Supply-Current Change JEDEC - no definition offered TI – The increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. If n inputs are at voltages other than 0 V or $V_{CC}$ , the increase in supply current will be n $\times$ $I_{CC}$ . The change in supply current ( $I_{CC}$ ) is tested by applying the specified $V_{CC}$ level, setting one input lower than $V_{CC}$ (for example, $V_{CC}$ – 0.6 V for LVC and ALVC devices) and all other inputs the same as the $I_{CC}$ test, at 0 V or $V_{CC}$ , then measuring the current into the device (see Figure 30). The outputs of the device are open, as well. The $\Delta I_{CC}$ specification typically is useful only on CMOS products that are designed to be operated at 5 V or 3.3 V because its purpose is to provide information about the supply-current performance of the CMOS device when driven by 5-V TTL signal levels. Figure 30. Example Typical AC and AHC I<sub>CC</sub> vs Input Voltage #### Helpful Hint: Use the $\Delta I_{CC}$ specification as a reference when driving a CMOS device input with a TTL output driver. #### Helpful Hint: The $\Delta I_{CC}$ specification also demonstrates the high currents that can occur if $V_{IH}$ and $V_{IL}$ recommended operating conditions are not observed. ### Ci Input Capacitance JEDEC - no definition offered TI – The capacitance of an input terminal of the device. This parameter is the internal capacitance encountered at an input of the device. The values that are given are not production-tested values. Normally, they are typical values given for the benefit of the designer. These values are established by the design, process, and package of the device. ## Cio Input/Output Capacitance JEDEC - no definition offered TI – The capacitance of an input/output (I/O) terminal of the device with the input conditions applied that, according to the product specification, establishes the high-impedance state at the output. This parameter is the internal capacitance encountered at an input/output (I/O) of the device. The values that are given are not production-tested values. Normally, they are typical values given for the benefit of the designer. These values are established by the design, process, and package of the device. # Co Output Capacitance JEDEC – no definition offered TI – The capacitance of an output terminal of the device with the input conditions applied that, according to the product specification, establishes the high-impedance state at the output. This parameter is the internal capacitance encountered at an output of the device. The values that are given are not production-tested values. Normally, they are typical values given for the benefit of the designer. These values are defined by the design, process, and package of the device. ### **Live-Insertion Specifications** In addition to the following parameters, Ioff, IOZPU, and IOZPD are specified in the live-insertion table because these parameters are necessary for live-insertion applications and typically are not stated in the electrical characteristics section of the data sheet, if already mentioned in this section. ### ICC (BIAS VCC) BIAS VCC Current JEDEC – no definition offered TI – This specification defines the maximum current at the BIAS V<sub>CC</sub> pin during the ramp up or ramp down of the V<sub>CC</sub> voltage. ### VO Output Bias Voltage JEDEC – no definition offered TI – This specification defines the range of voltages that will be applied to the output pin when the device is powered down. ## IO Output Bias Current JEDEC – no definition offered TI – This specification defines the minimum current measured at the output pin when the device is powered down. ## **Timing Requirements** ## f<sub>clock</sub> Clock Frequency JEDEC - no definition offered TI – This specification defines the range of clock frequencies over which a bistable device can be operated while maintaining stable transitions between logic levels at the outputs. The $f_{clock}$ parameter is tested by driving the clock input with a predetermined number of pulses. The output then is checked for the correct number of output transitions corresponding to the number of input pulses applied. The output is loaded as defined in the data-sheet specifications. Each output is individually tested and not checked simultaneously with other recommended operating conditions or propagation delays. For counters, shift registers, or any other devices for which the state of the final output is dependent on the correct operation of the previous outputs, $f_{clock}$ will be tested only on the final output, unless specified independently in the data sheet. Full functionality testing is not performed during $f_{clock}$ testing or $f_{max}$ testing. ## Helpful Hint: The $f_{max}$ and $f_{clock}$ parameters are two sides of the same coin. The $f_{clock}$ parameter tells you, the user, how fast you can reliably switch the input to the device. The $f_{max}$ parameter informs TI when to reject a device that fails to function below a minimum speed. If you are a device user, you should simply disregard the $f_{max}$ specification and use the $f_{clock}$ specification. ### Helpful Hint: For products that are not clocked (e.g., buffers and transceivers) for which you would like to know the maximum operating frequency, an estimate is the $f_{clock}$ value from a comparable clocked part. For example, an LVC16245 maximum data frequency is conservatively similar to the LVC16374 maximum clock frequency. However, this is highly dependent upon load, and is a rule-of-thumb only. #### tw. Pulse Duration (Width) JEDEC – The time interval between the specified reference points on the two transitions of the pulse waveform. TI – The time interval between specified reference points on the leading and trailing edges of the pulse waveform. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is specified (see Figure 31). Pulse duration is tested by applying a pulse to the specified input for a time period equal to the minimum specified in the data sheet. The device passes if the outputs switch to their expected logic levels and fails if they do not. Pulse-duration times are not checked simultaneously with other inputs or other recommended operating conditions. Figure 31. Pulse Duration ### t<sub>SU</sub> Setup Time JEDEC – The time interval between the application of a signal at a specified input terminal and a subsequent active transition at another specified input terminal. TI – The time interval between the application of a signal that is maintained at a specified input terminal and a consecutive active transition at another specified input terminal. **NOTE:** 1. The setup time is the time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is specified. **NOTE:** 2. The setup time may have a negative value, in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the digital circuit is specified. Setup time is tested by switching an input to a fixed logic level at a specified time before the transition of the other input (see Figure 32). The device passes if the outputs switch to their expected logic levels and fails if they do not. Setup times are not checked simultaneously with other inputs or other recommended operating conditions. For additional information about setup time, refer to the TI application report, *Metastable Response in 5-V Logic Circuits*, literature number SDYA006. ### th Hold Time JEDEC – The time interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal. TI – The time interval during which a signal is retained at a specified input after an active transition occurs at another specified input. **NOTE:** 1. The hold time is the actual time interval between two signal events and is determined by the system in which the digital signal operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is to be expected. **NOTE:** 2. The hold time may have a negative value, in which case, the minimum limit defines the longest interval (between the release of the signal and the active transition) for which correct operation of the digital circuit is to be expected. Hold time is tested by holding an input at a fixed logic level for the specified time after the transition of the other input (see Figure 32). The device passes if the outputs switch to their expected logic levels and fails if they do not. Hold times are not checked simultaneously with other inputs or other recommended operating conditions. For additional information about hold time, refer to the TI application report; *Metastable Response in 5-V Logic Circuits*, literature number SDYA006. Figure 32. Setup and Hold Times ### **Switching Characteristics** ### f<sub>max</sub> Maximum Clock Frequency JEDEC – The highest frequency at which a clock input of an integrated circuit can be driven, while maintaining proper operation. TI – The highest rate at which the clock input of a bistable circuit can be driven through its required sequence, while maintaining stable transitions of logic level at the output with input conditions established that should cause changes of output logic level in accordance with the specification. The f<sub>max</sub> value is the value of the upper limit of the f<sub>clock</sub> specification, and is specified in the data sheet as a minimum limit. The circuit is specified to operate up to the minimum frequency value. See f<sub>clock</sub> for additional f<sub>max</sub> testing information. Due to test-machine capability limitations, it may be necessary to test fmax or minimum recommended operating conditions (i.e., pulse duration, setup time, hold time) in accordance with the following paragraph. The f<sub>max</sub> parameter may be tested in either of two ways. One method is to test simultaneously the responses to the symmetrical clock-high and clock-low pulse durations that correspond to the period of the specified minimum value of fmax. The second method is to test individually the responses to the minimum clock-high and clock-low pulse durations under specified load conditions. A pulse generator is used to propagate a signal through the device to verify device operation with the minimum pulse duration. When clock-high and clock-low pulse durations are equal to or less than the corresponding f<sub>max</sub> pulse duration, f<sub>max</sub> testing suffices for testing clock-high and clock-low pulse durations. ### Helpful Hint: The f<sub>max</sub> and f<sub>clock</sub> parameters are two sides of the same coin. The f<sub>clock</sub> parameter tells you, the user, how fast you can reliably switch the input to the device. The f<sub>max</sub> parameter informs TI when to reject a device that fails to function below a minimum speed. If you are a device user, you should simply disregard the f<sub>max</sub> specification and use the f<sub>clock</sub> specification. ### Helpful Hint: For products that are not clocked (e.g., buffers and transceivers) for which you would like to know the maximum operating frequency, an estimate is the f<sub>clock</sub> value from a comparable clocked part. For example, an LVC16245 maximum data frequency is conservatively similar to the LVC16374 maximum clock frequency. However, this is highly dependent upon load and is a rule-of-thumb only. ### tod Propagation Delay Time JEDEC – The time interval between specified reference points on the input and output voltage waveforms with the output changing from one defined level (high or low) to the other defined TI – The time between the specified reference points on the input and output voltage waveforms, with the output changing from one defined level (high or low) to the other defined level (tpd = tphL or $t_{PLH}$ ). A common misconception about logic devices is that the maximum data-signaling rate (or maximum frequency, as it is commonly misnamed) is equal to the inverse of the propagation delay. The maximum data rate on buffers is dependent on several factors, such as propagation delay matching, input sensitivity, and output edge rates. A device can have a high maximum signaling rate if the propagation delays from low-to-high and high-to-low are matched, the input is fast enough to respond to the fast data rate, and the output edge rate does not interfere with the low and high-level steady states. Clocked devices behave in the same manner, but now the set-up and hold times must be taken into account. ### Helpful Hint: The maximum value of tpD simply is the worst case of tpHL or tpLH. ### Helpful Hint: Bus switch devices such as CBT and CBTLV typically are specified with a maximum limit of 0.25 ns. This limit is not a measured value, but is derived from the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ## tpHL Propagation Delay Time, High-Level to Low-Level Output JEDEC – The time interval between specified reference points on the input and output voltage waveforms with the output changing from the defined high level to the defined low level. TI – The time between the specified reference points on the input and output voltage waveforms, with the output changing from the defined high level to the defined low level. Propagation delay time, $t_{PHL}$ , is tested by causing a transition on the specified input that causes the designated output to switch from a high logic level to a low logic level. For example, the transition applied is 0 V to $V_{CC}$ or $V_{CC}$ to 0 V for AC devices and 0 V to 3 V or 3 V to 0 for ACT devices. Trip points used for the timing measurements and output loads used during testing are defined in the individual data sheets in the *parameter measurement information* section, typically found after the *switching characteristics over recommended ranges of supply and operating free-air temperature* table. Propagation delay time, $t_{PHL}$ , is not checked simultaneously with other outputs or with other recommended operating conditions. The time between the specified reference point on the input voltage waveform and the specified reference point on the output voltage waveform is measured. ## tpLH Propagation Delay Time, Low-Level to High-Level Output JEDEC – The time interval between specified reference points on the input and output voltage waveforms with the specified output changing from the defined low level to the defined high level. TI – The time between the specified reference points on the input and output voltage waveforms, with the output changing from the defined low level to the defined high level. Propagation delay time, $t_{PLH}$ , is tested by causing a transition on the specified input that causes the designated output to switch from a low logic level to a high logic level. For example, the transition applied is 0 V to $V_{CC}$ or $V_{CC}$ to 0 V for AC devices and 0 V to 3 V or 3 V to 0 for ACT devices. Trip points used for the timing measurements and output loads used during testing are defined in the individual data sheets in the *parameter measurement information* section, typically found after the *switching characteristics over recommended ranges of supply and operating free-air temperature* table. Propagation delay time, $t_{PLH}$ , is not checked simultaneously with other outputs or with other recommended operating conditions. The time between the specified reference point on the input voltage waveform and the specified reference point on the output voltage waveform is measured. ## ten Enable Time (of a 3-State or Open-Collector Output) JEDEC – The propagation time between specified reference points on the input and output voltage waveforms with the output changing from a high-impedance (off) state to either of the defined active levels (high or low). TI – The propagation time between the specified reference points on the input and output voltage waveforms, with the output changing from the high-impedance (off) state to either of the defined active levels (high or low). NOTE: Open-collector outputs change only if they are responding to data that would cause the output to go low, so $t_{en} = t_{PHL}$ . ## tp7H Enable Time (of a 3-State Output) to High Level JEDEC – The propagation time between specified reference points on the input and output voltage waveforms with the output changing from a high-impedance (off) state to the defined high level. TI – The time interval between the specified reference points on the input and output voltage waveforms, with the 3-state output changing from the high-impedance (off) state to the defined high level. This parameter is the propagation delay time between the specified reference point on the input voltage waveform and the specified reference point on the output voltage waveform, with the 3-state output changing from the high-impedance (off) state to the defined high level. Output enable time, t<sub>PZH</sub>, is tested by generating a transition on the specified input that will cause the designated output to switch from the high-impedance state to a high logic level. Trip points used for the timing measurements and output loads used during testing are defined in the individual data sheets in the parameter measurement information section, typically found after the switching characteristics over recommended ranges of supply and operating free-air temperature table. Output enable time, tpzH, is not checked simultaneously with other outputs or with other recommended operating conditions. Outputs not being tested should be set to a condition that minimizes switching currents. The tested output load includes a pulldown resistor to obtain a valid logic-low level when the output is in the high-impedance state. ## tp7/ Enable Time (of a 3-State Output) to Low Level JEDEC – The propagation time between specified reference points on the input and output voltage waveforms with the output changing from a high-impedance (off) state to the defined low level. TI – The time interval between the specified reference points on the input and output voltage waveforms, with the 3-state output changing from the high-impedance (off) state to the defined low level. This parameter is the propagation delay time between the specified reference point on the input voltage waveform and the specified reference point on the output voltage waveform, with the 3-state output changing from the high-impedance (off) state to the defined low level. Output enable time, t<sub>PZL</sub>, is tested by generating a transition on the specified input that will cause the designated output to switch from the high-impedance state to a low logic level. Trip points used for the timing measurements and output loads used during testing are defined in the individual data sheets in the parameter measurement information section, typically found after the switching characteristics over recommended ranges of supply and operating free-air temperature table. Output enable time, tp71, is not checked simultaneously with other outputs or with other recommended operating conditions. Outputs not being tested should be set to a condition that minimizes switching currents. The tested output load includes a pullup resistor to obtain a valid logic-high level when the output is in the high-impedance state. ## t<sub>dis</sub> Disable Time (of a 3-State or Open-Collector Output) JEDEC – no definition offered TI – The propagation time between the specified reference points on the input and output voltage waveforms, with the output changing from either of the defined active levels (high or low) to the high-impedance (off) state. **NOTE:** For 3-state outputs, $t_{dis} = t_{PHZ}$ or $t_{PLZ}$ . Open-collector outputs change only if they are low at the time of disabling, so $t_{dis} = t_{PLH}$ . ## tpHZ Disable Time (of a 3-State Output) From High Level JEDEC – The propagation time between specified reference points on the input and output voltage waveforms with the output changing from the defined high level to a high-impedance (off) state. TI – The time interval between the specified reference points on the input and the output voltage waveforms, with the 3-state output changing from the defined high level to the high-impedance (off) state. ## tpl7 Disable Time (of a 3-State Output) From Low Level JEDEC – The propagation time between specified reference points on the input and output voltage waveforms with the output changing from the defined low level to a high-impedance (off) state. TI – The time interval between the specified reference points on the input and the output voltage waveforms, with the 3-state output changing from the defined low level to the high-impedance (off) state. ### t<sub>f</sub> Fall Time JEDEC – The time interval between one reference point on a waveform and a second reference point of smaller magnitude on the same waveform. TI – The time interval between two reference points (90% and 10%, unless otherwise specified) on a waveform that is changing from the defined high level to the defined low level. ### t, Rise Time JEDEC – The time interval between one reference point on a waveform and a second reference point of greater magnitude on the same waveform. TI – The time interval between two reference points (10% and 90%, unless otherwise specified) on a waveform that is changing from the defined low level to the defined high level. ### Slew Rate JEDEC - no definition offered TI – The voltage rate of change of an output $(\Delta V/\Delta t)$ . # t<sub>Sk(i)</sub> Input Skew JEDEC – The magnitude of the difference in propagation delay times between two inputs and a single output of an integrated circuit at identical operating conditions. TI – The difference between any two propagation delay times that originate at different inputs and terminate at a single output. Input skew describes the ability of a device to manipulate (stretch, shrink, or chop) a clock signal. Typically, this is accomplished with a multiple-input gate wherein one of the inputs acts as a controlling signal to pass the clock through. t<sub>sk(i)</sub> describes the ability of the gate to shape the pulse to the same duration, regardless of the input used as the controlling input. ## t<sub>Sk(I)</sub> Limit Skew JEDEC – The difference between (1) the greater of the maximum specified values of propagation delay times tpl H and tpHI, and (2) the lesser of the minimum specified values of propagation delay times to H and to HI. TI – The difference between: the greater of the maximum specified values of tplH and tpHL and the lesser of the minimum specified values of tplh and tphl. Limit skew is not directly observed on a device. It is calculated from the data-sheet limits for $t_{PLH}$ and $t_{PHL}$ . $t_{sk(l)}$ quantifies for the designer how much variation in propagation delay time is induced by operation over the entire ranges of supply voltage, temperature, output load, and other specified operating conditions. Specified as such, t<sub>sk(l)</sub> also accounts for process variation. In fact, all other skew specifications $(t_{sk(0)}, t_{sk(i)}, t_{sk(p)}, and t_{sk(pr)})$ are subsets of $t_{sk(l)}$ ; they never are greater than $t_{sk(l)}$ . # t<sub>sk(o)</sub> Output Skew JEDEC – The skew time between two outputs of a single integrated circuit with all driving inputs switching simultaneously and the outputs switching in the same direction while driving identical loads. TI – The skew between specified outputs of a single logic device, with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads. # t<sub>sk(p)</sub> Pulse Skew JEDEC – The magnitude of the difference between the propagation delay times to when a single switching input causes one or more outputs to switch. TI – The magnitude of the time difference between the propagation delay times, tpHI and tpI H, when a single switching input causes one or more outputs to switch. # t<sub>sk(pr)</sub> Process Skew JEDEC – The part-to-part skew time between corresponding terminals of two samples of an integrated circuit from a single manufacturer. TI –The magnitude of the difference in propagation delay times between corresponding terminals of two logic devices when both logic devices operate with the same supply voltages, operate at the same temperature, have identical package styles, have identical specified loads, have identical internal logic functions, and have the same manufacturer. ### Helpful Hint: Process variation is the only factor that affects process skew. ### **Noise Characteristics** ## V<sub>OL(P)</sub> Quiet Output, Maximum Dynamic V<sub>OL</sub> JEDEC - no definition offered TI – The maximum positive voltage level at an output terminal with input conditions applied that, according to the product specification, establishes a low level at the specified output and a high-to-low transition at all other outputs. Commonly called ringback, this parameter is the peak voltage of an output in the quiescent low condition, while all other outputs are switched from high to low (see Figure 33). Sometimes called a one-quiet-low test, this is a simultaneous switching measurement and indicates a device's noise performance due to power-rail and ground-rail bounce caused by the high peak currents during dynamic switching. $V_{OL(P)}$ also can apply to a switching output just after a high-to-low transition. Figure 33. Output Noise Characteristics ## V<sub>OL(V)</sub> Quiet Output, Minimum Dynamic V<sub>OL</sub> JEDEC - no definition offered TI – The maximum negative voltage level at an output terminal with input conditions applied that, according to the product specification, establishes a low level at the specified output and a high-to-low transition at all other outputs. Commonly called undershoot, this parameter is the valley voltage of an output in the quiescent low condition, while all other outputs are switched from high to low (see Figure 33). Sometimes called a one-quiet-low test, this is a simultaneous-switching measurement and indicates a device's noise performance due to power-rail and ground-rail bounce caused by the high peak currents during dynamic switching. $V_{OL(V)}$ also can apply to a switching output during a high-to-low transition. # V<sub>OH(P)</sub> Quiet Output, Maximum Dynamic V<sub>OH</sub> JEDEC - no definition offered TI – The maximum positive voltage level at an output terminal with input conditions applied that, according to the product specification, establish a high level at the specified output and a low-to-high transition at all other outputs. Commonly called overshoot, this parameter is the peak voltage of an output in the quiescent high condition, while all other outputs are switched from low to high (see Figure 33). Sometimes called a one-quiet-high test, this is a simultaneous-switching measurement and indicates a device's noise performance due to power-rail and ground-rail bounce caused by the high peak currents during dynamic switching. VOH(P) also can apply to a switching output during a low-to-high transition. ## V<sub>OH(V)</sub> Quiet Output, Minimum Dynamic V<sub>OH</sub> JEDEC – no definition offered TI – The minimum positive voltage level at an output terminal with input conditions applied that, according to the product specification, establishes a high level at the specified output and a low-to-high transition at all other outputs. Commonly called ringback, this parameter is the valley voltage of an output in the guiescent high condition, while all other outputs are switched from low to high (see Figure 33). Sometimes called a one-quiet-high test, this is a simultaneous-switching measurement and indicates a device's noise performance due to power-rail and ground-rail bounce caused by the high peak currents during dynamic switching. VOH(V) also can apply to a switching output just after a low-to-high transition. ## V<sub>IH(D)</sub> High-Level Dynamic Input Voltage JEDEC – no definition offered TI – An input voltage during dynamic switching conditions within the more positive (less negative) of the two ranges of values used to represent the binary variables. NOTE: A minimum is specified that is the least positive value of high-level input voltage for which operation of the logic element within specification limits is to be expected. High-level dynamic input voltage is a measurement of the shift of the input threshold due to noise generated while under the multiple-outputs-switching condition, with outputs operating in phase. This test is package and test-environment sensitive. # V<sub>IL(D)</sub> Low-Level Dynamic Input Voltage JEDEC – no definition offered TI – An input voltage during dynamic switching conditions within the less positive (more negative) of the two ranges of values used to represent the binary variables. **NOTE:** A maximum is specified that is the most positive value of low-level input voltage for which operation of the logic element within specification limits is to be expected. Low-level dynamic input voltage is a measurement of the shift of the input threshold due to noise generated while under the multiple-outputs-switching condition, with outputs operating in phase. This test is package and test-environment sensitive. ## **Operating Characteristics** ## Cpd Power-Dissipation Capacitance JEDEC - no definition offered TI – This parameter is the equivalent capacitance used to determine the no-load dynamic power dissipation per logic function for CMOS devices. $P_D = C_{pd} V_{CC}^2 f + I_{CC} V_{CC}$ The $C_{pd}$ test is a measure of the dynamic power a device requires with a specific load. The values given on the data sheet are typical values that are not production tested. These values are defined by the design and process of the device. For more information on $C_{pd}$ , refer to the TI application report, *CMOS Power Consumption and C\_{pd} Calculation*, literature number SCAA035. ### **Parameter Measurement Information** The parameter measurement information (PMI) section of a data sheet is a graphical illustration of the test conditions used to characterize a logic device. Usually, this includes a load schematic, example waveforms with measurement points, and related notes. The PMI that is attached to each data sheet typically is a generic PMI for the entire logic family, and may include additional information that is not used for that specific device. For example, the *voltage waveforms for enable and disable times* (which are used on devices with 3-state outputs) may be included in the data sheet of a device without 3-state outputs. Therefore, this is superfluous information for that device and can be disregarded. The PMI may include the test information for multiple $V_{CC}$ s in one page, with a table of test-load circuit and measurement point information, or the test information for each separate $V_{CC}$ range at which the device operates may be in separate PMI pages, in which case the $V_{CC}$ range will be stated at the top of the PMI illustration. Relevant load and test setup information also is included in the *footnotes* at the bottom of the PMI illustration. # **Logic Compatibility** Logic compatibility has become more prevalent since the first 3.3-V logic devices were introduced into the market, thus creating an evolutionary trend in logic ICs. This trend demands that lower power-supply-voltage devices have the capability to communicate with older 5-V devices. In time, power-supply nodes have decreased even further mainly due to power-consumption reduction. This reduction in supply nodes, coupled with the fact that 5-V systems are not only still in use, but thriving, has forced logic manufacturers to provide logic devices that are compatible with technologies from several different output-voltage levels (see Table 3). | TECHNOLOGY | PORT(S) | V <sub>CC</sub> MIN (V) | I/O VOLTAGE<br>TOLERANCE<br>(V) | V <sub>IH</sub> MIN<br>(V) | V <sub>IL</sub> MAX<br>(V) | V <sub>OH</sub> MIN<br>AT GIVEN<br>CURRENT<br>(V) | V <sub>OL</sub> MAX<br>AT GIVEN<br>CURRENT<br>(V) | |------------|---------|-------------------------|---------------------------------|----------------------------|----------------------------|---------------------------------------------------|---------------------------------------------------| | ABT | A and B | 4.5 | 5 | 2 | 0.8 | 2.5 (at -3 mA) | Not specified | | | | | | | | 2 (at -32 mA) | Not specified | | | | | | | | Not specified | 0.55 (at 64 mA) | | AHC | A and B | 2 | V <sub>CC</sub> + 0.5 | 1.5 | 0.5 | Not specified | | | | | 3 | V <sub>CC</sub> + 0.5 | 2.1 | 0.9 | 2.48 (at -4 mA) | 0.44 (at 4 mA) | | | | 4.5 | V <sub>CC</sub> + 0.5 | Not Sp | ecified | 3.8 (at -8 mA) | 0.44 (at 8 mA) | | | | 5.5 | V <sub>CC</sub> + 0.5 | 3.85 | 1.65 | Not sp | ecified | Table 3. Key Parameters per Technology for Logic Compatibility NOTE: These values are general technology performance characteristics. Because these values are derived from standard '245 or '16245 functions, carefully read the data sheet for each device for exact performance values. Suppose you have created Table 3 above, which details the most important parameters discussed in the previous section that affect the compatibility of one device to another. Using the table to determine if a port from one technology is compatible to another, simply compare the V<sub>OH</sub> min and V<sub>OL</sub> max levels to the input threshold (V<sub>IH</sub> min and V<sub>IL</sub> max). If the output dc steady-state logic-high and logic-low voltage levels (VOH and VOL) are outside of the minimum VIH and maximum VOL range of an input port, then, in general, one can consider these two ports compatible (see Figure 34). Figure 34. Logic Compatibility Between I/Os For example, is the A-port output of an ABT device compatible with a B-port input of the same technology? Because the input of an ABT device is CMOS technology (I<sub>I</sub> input current was discussed for determination of CMOS or bipolar input type), if it is connected in a point-to-point topology with an ABT output, the static dc current will be very low-leakage current range-and the $V_{OH}$ level will not be lower than 2.5 V and the $V_{OL}$ level will be no greater than 0.55 V. The input threshold to any ABT input port is set at the standard TTL/LVTTL threshold of 0.8 V – 2 V. Because the V<sub>OH</sub> level of 2.5 V is greater than the minimum V<sub>IH</sub> level of 2 V, and the V<sub>OL</sub> level of 0.55 V is less than the maximum $V_{II}$ level of 0.8 V, these two ports are considered compatible. Care must be taken when driving bipolar inputs because of the excessive currents at the input. If sufficiently large, the VOH level could drop (or, conversely, the VOI level could increase) to a level that violates the input threshold of the receiver. Another major consideration is the voltage tolerance of the I/O structure. Simply because the previous conditions were satisfied, that does not mean I/Os are compatible. Take, for example, the same ABT output, which, if driving a CMOS input, will provide a VOH level that will not be lower than 2.5 V and a VOL level that will be no greater than 0.55 V, to drive an AHC input (which is CMOS) powered with a 3-V supply. The input threshold is met (i.e., 2.5 V > 2.1 V and 0.55 V < 0.9 V), but the I/O voltage tolerance is only 3.5 V (3 V + 0.5 V). An ABT output is very capable of producing voltage logic-high levels greater than 3.5 V; therefore, an ABT (5-V V<sub>CC</sub>) output is not compatible to an AHC input powered with a 3-V supply. ## Conclusion The information in this application report is provided so that the designer can derive the maximum amount of information about standard-logic devices from the device data sheets. Texas Instruments provides this information to ease the task of the designer in incorporating standard-logic products into new system designs and upgrading legacy systems. # **Acknowledgements** The authors thank Michael Cooper, Craig Spurlin, Mac McCaughey, and Sandi Denham for reviewing the document and providing meaningful feedback. ### References - 1. JESD88 JEDEC Dictionary of Terms for Solid State Technology, First Edition, JEDEC Solid State Technology Association, Arlington, VA, September 2001. - 2. Semiconductor Group Packaging-Outlines Reference Guide, literature number SSYU001, Texas Instruments. - 3. JEP103A Suggested Product-Documentation Classifications and Disclaimers, Electronic Industries Association, Arlington, VA, July 1996. - 4. CMOS Power Consumption and Cpd Calculation, literature number SCAA035, Texas Instruments. - 5. Bus-Hold Circuit, literature number SCLA015, Texas Instruments. - 6. JESD51-3 Low Effective Thermal Conductivity Test Board For Leaded Surface Mount Packages, JEDEC Solid State Technology Association, Arlington, VA, August 1996. - 7. Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices, literature number SCZA005, Texas Instruments. - 8. Logic in Live-Insertion Applications With a Focus on GTLP, literature number SCEA026, Texas Instruments. - 9. Dynamic Output Control (DOC™) Circuitry Technology and Applications, literature number SCEA009, Texas Instruments. - 10. Implications of Slow or Floating CMOS Inputs, literature number SCBA004, Texas Instruments. - 11. JESD51-7 High Effective Thermal Conductivity Test Board For Leaded Surface Mount Packages, JEDEC Solid State Technology Association, Arlington, VA, February 1999. - 12. Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices, literature number SZZA033 - High-Bandwidth Data Path (Up To 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 3 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (Cio(OFF) = 3.5 pF Typical) - Fast Switching Frequency (f<sub>OE</sub> = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CB7-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.25 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Differential Signal Interface, Bus Isolation, Low-Distortion Signal Gating ### description/ordering information The SN74CB3Q3305 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3305 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. ### ORDERING INFORMATION | TA | PACKAGE <sup>‡</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | 4000 1- 0500 | TOCOD DW | Tube | SN74CB3Q3305PW | DUIDOE | | -40°C to 85°C | TSSOP – PW | Tape and reel | SN74CB3Q3305PWR | BU305 | <sup>&</sup>lt;sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ### 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS141A - OCTOBER 2003 - REVISED NOVEMBER 2003 ## description/ordering information (continued) The SN74CB3Q3305 is organized as two 1-bit switches with separate output-enable (1OE, 2OE) inputs. It can be used as two 1-bit bus switches, or as one 2-bit bus switch. When OE is high, the associated 1-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low, the associated 1-bit bus switch is OFF and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. # FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | Н | В | A port = B port | | L | Z | Disconnect | ## logic diagram (positive logic) ### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. # SN74CB3Q3305 DUAL FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS141A - OCTOBER 2003 - REVISED NOVEMBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4.6 V | |--------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5) | 88°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | $V_{CC}$ = 2.3 V to 2.7 V | | 0.7 | ., | | V <sub>IL</sub> | Low-level control input voltage V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS141A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITION | IS | MIN | TYP† | MAX | UNIT | | |-------------------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|-------|-------|------------|--| | VIK | | $V_{CC} = 3.6 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.8 | V | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | ±1 | μΑ | | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | | lcc | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.25 | 0.7 | mA | | | ∆l <sub>CC</sub> § | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 25 | μΑ | | | <sup>I</sup> CCD <sup>¶</sup> | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | 0.040 | 0.045 | mA/<br>MHz | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | 2.5 | 3.5 | pF | | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 8 | 10.5 | pF | | | | | $V_{CC} = 2.3 \text{ V},$ | $V_{I} = 0,$ | $I_O = 30 \text{ mA}$ | | 3 | 8 | | | | . # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | 3.5 | 9 | 0 | | | r <sub>on</sub> # | | V <sub>CC</sub> = 3 V | $V_{I} = 0,$ | I <sub>O</sub> = 30 mA | | 3 | 6 | Ω | | | | | ACC = 2 A | $V_{I} = 2.4 \text{ V},$ $I_{O} = -15 \text{ mA}$ | | • | 3.5 | 8 | | | V<sub>IN</sub> and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |-------------------|---------|----------|------------------------------------|------|------------------------------------|------|------|--| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | fOE | OE | A or B | | 10 | | 20 | MHz | | | t <sub>pd</sub> ☆ | A or B | B or A | | 0.09 | | 0.15 | ns | | | t <sub>en</sub> | OE | A or B | 1 | 5 | 1 | 4.5 | ns | | | <sup>t</sup> dis | OE | A or B | 1 | 4.5 | 1 | 5 | ns | | <sup>||</sup> Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical $I_{CC}$ vs OE Switching Frequency, $V_{CC}$ = 3.3 V ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------|-------------------|--------------|------------------------|----------------|----------------------------------| | tpd(s) | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V | Open | <b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | | | Open | 500 Ω | V <sub>CC</sub> or GND | • | | | tPLZ/tPZL | 2.5 V ± 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V ± 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tpHZ/tpZH | 2.5 V $\pm$ 0.2 V | GND | <b>500</b> Ω | VCC | 30 pF | 0.15 V | | 1112-1211 | 3.3 V $\pm$ 0.3 V | GND | <b>500</b> Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms - SCDS113D DECEMBER 2002 REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up to 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 4 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (Cio(OFF) = 3.5 pF Typical) - Fast Switching Frequency (foe = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.25 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Differential Signal Interface, Bus Isolation, Low-Distortion Signal Gating ## description/ordering information The SN74CB3Q3306A is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3306A provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. ### **ORDERING INFORMATION** | TA | PACKAGE <sup>‡</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | TSSOP – PW | Tube | SN74CB3Q3306APW | BU306A | | | 1330F - FW | Tape and reel | SN74CB3Q3306APWR | BU300A | <sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. # 2.5-V/3.3-V LOW-VOLTAGE, HIGH-BANDWIDTH BUS SWITCH SCDS113D - DECEMBER 2002 - REVISED NOVEMBER 2003 ## description/ordering information (continued) The SN74CB3Q3306A is organized as two 1-bit switches with separate output-enable (1OE, 2OE) inputs. It can be used as two 1-bit bus switches, or as one 2-bit bus switch. When $\overline{OE}$ is low, the associated 1-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 1-bit bus switch is OFF and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### **FUNCTION TABLE** (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ### logic diagram (positive logic) ## simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. # SN74CB3Q3306A DUAL FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE, HIGH-BANDWIDTH BUS SWITCH SCDS113D - DECEMBER 2002 - REVISED NOVEMBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4.6 V | |--------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5) | 88°C/W | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | $V_{CC}$ = 2.3 V to 2.7 V | | 0.7 | ., | | V <sub>IL</sub> | Low-level control input voltage V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # 2.5-V/3.3-V LOW-VOLTAGE, HIGH-BANDWIDTH BUS SWITCH SCDS113D - DECEMBER 2002 - REVISED NOVEMBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITION | IS | MIN | TYP† | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|------|------------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | $I_{I/O} = 0$ ,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.25 | 0.7 | mA | | Δlcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 25 | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | 0.03 | 0.1 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or }$ | 0 | | 2.5 | 3.5 | pF | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>$V_{IN} = V_{CC}$ or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 8 | 10.5 | pF | | | | V <sub>CC</sub> = 2.3 V, | $V_{ } = 0,$ | $I_O = 30 \text{ mA}$ | | 4 | 8 | | | r <sub>on</sub> # | | TYP at V <sub>CC</sub> = 2.5 V | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 9 | Ω | | 'on" | | V <sub>CC</sub> = 3 V | $V_{I} = 0$ , | $I_O = 30 \text{ mA}$ | | 4 | 6 | 22 | | | | VCC = 3 V | $V_1 = 2.4 V$ , | $I_{O} = -15 \text{ mA}$ | | 5 | 8 | | V<sub>IN</sub> and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-------------------|---------|----------|-------------------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | f <mark>OE</mark> | ŌĒ | A or B | | 10 | | 20 | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | 0.2 | | 0.2 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1.5 | 6.5 | 1.5 | 5.5 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 6 | 1 | 5 | ns | Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L ≥ 1$ MΩ, $C_L = 0$ ) <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical $I_{CC}$ vs $\overline{OE}$ Switching Frequency, $V_{CC}$ = 3.3 V SCDS113D - DECEMBER 2002 - REVISED NOVEMBER 2003 ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------|-------------------|--------------|------------------------|----------------|----------------------------------| | tpd(s) | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V | Open | <b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | | | Open | 500 Ω | V <sub>CC</sub> or GND | • | | | tPLZ/tPZL | 2.5 V ± 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V ± 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tPHZ/tPZH | 2.5 V $\pm$ 0.2 V | GND | <b>500</b> Ω | VCC | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | GND | <b>500</b> Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $tp_{LH}$ and $tp_{HL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms - High-Bandwidth Data Path (Up To 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 3 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 4 pF Typical) - Fast Switching Frequency (f<sub>OE</sub> = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.3 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 2000-V Human-Body Model - 2000-V Human-Body Mode (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Differential Signal Interface, Bus Isolation, Low-Distortion Signal Gating ### description/ordering information The SN74CB3Q3125 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3125 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. ## description/ordering information (continued) The SN74CB3Q3125 is organized as four 1-bit bus switches with separate output-enable (1OE, 2OE, 3OE, $4\overline{\text{OE}}$ ) inputs. It can be used as four 1-bit bus switches, or as one 4-bit bus switch. When $\overline{\text{OE}}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 1-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CB3Q3125RGYR | BU125 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q3125DBQR | BU125 | | -40°C to 85°C | TOCOD DW | Tube | SN74CB3Q3125PW | DUMOE | | | TSSOP – PW | Tape and reel | SN74CB3Q3125PWR | BU125 | | | TVSOP - DGV | Tape and reel | SN74CB3Q3125DGVR | BU125 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ### **FUNCTION TABLE** (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) Pin numbers shown are for the DGV, PW, and RGY packages. ## simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | . $-0.5$ V to $4.6$ V | |----------------------------------------------------------------------|-----------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $\dots$ -0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $\dots$ -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DBQ package | 90°C/W | | (see Note 5): DGV package | 127°C/W | | (see Note 5): PW package | 113°C/W | | (see Note 6): RGY package | 47°C/W | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 7) | | | | MIN | MAX | UNIT | |------------------|----------------------------------|--------------------------------------------|-----|-----|------| | VCC | Supply voltage | | 2.3 | 3.6 | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | ., | | VIH | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | | | $V_{IL}$ | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # SN74CB3Q3125 QUADRUPLE FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS143A – OCTOBER 2003 – REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITION | IS | MIN | TYP† | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|------|------------| | VIK | | $V_{CC} = 3.6 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | $I_{I/O} = 0$ ,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.3 | 1 | mA | | Δlcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, Other inputs at V <sub>CC</sub> or GND | | | | 30 | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | 0.04 | 0.2 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | 2.5 | 3.5 | pF | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 4 | 5 | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 8 | 10 | pF | | | | $V_{CC} = 2.3 \text{ V},$ | $V_{ } = 0,$ | $I_O = 30 \text{ mA}$ | | 4 | 8 | | | _ # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | I <sub>O</sub> = -15 mA | | 4 | 9 | Ω | | r <sub>on</sub> # | | V00 = 3 V | V <sub>I</sub> = 0, | I <sub>O</sub> = 30 mA | | 4 | 6 | 52 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 4 | 8 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | VCC = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-------------------|---------|----------|-------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | fOE | ŌĒ | A or B | | 10 | | 20 | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | 0.12 | | 0.2 | ns | | t <sub>en</sub> | ŌE | A or B | 1.5 | 6.7 | 1.5 | 6.6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 4.6 | 1 | 5.3 | ns | <sup>||</sup> Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ Switching Frequency, V<sub>CC</sub> = 3.3 V ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------|-------------------|--------------|------------------------|----------------|----------------------------------| | tpd(s) | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V | Open | <b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | | | Open | 500 Ω | V <sub>CC</sub> or GND | • | | | tPLZ/tPZL | 2.5 V ± 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V ± 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tPHZ/tPZH | 2.5 V $\pm$ 0.2 V | GND | <b>500</b> Ω | VCC | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | GND | <b>500</b> Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms # SN74CB3Q3244 8-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS154A - OCTOBER 2003 - REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up To 500 MHz<sup>†</sup>) - 5-V-Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion - Fast Switching Frequency - Data and Control Inputs Provide Undershoot Clamp Diodes - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) - Low Power Consumption - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating ### description/ordering information The SN74CB3Q3244 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3244 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. PRODUCT PREVIEW ## description/ordering information (continued) The SN74CB3Q3244 is organized as two 4-bit bus switches with separate output-enable (1OE, 2OE) inputs. It can be used as two 4-bit bus switches or as one 8-bit bus switch. When $\overline{OE}$ is low, the associated 4-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 4-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### **ORDERING INFORMATION** | TA | PACKAGI | PACKAGET | | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CB3Q3244RGYR | | | | COIC DW | Tube | SN74CB3Q3244DW | | | | SOIC - DW | Tape and reel | SN74CB3Q3244DWR | | | 4000 to 0500 | SSOP – DB | Tape and reel | SN74CB3Q3244DBR | | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q3244DBQR | | | | TSSOP - PW | Tape and reel | SN74CB3Q3244PWR | | | | TVSOP - DGV | Tape and reel | SN74CB3Q3244DGVR | | | | VFBGA – GQN | Tape and reel | SN74CB3Q3244GQNR | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **GQN PACKAGE** (TOP VIEW) ### terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|-----|-----|-----| | Α | 1A1 | 10E | VCC | 2OE | | В | 1A2 | 2A4 | 2B4 | 1B1 | | С | 1A3 | 2B3 | 2A3 | 1B2 | | D | 1A4 | 2A2 | 2B2 | 1B3 | | Е | GND | 2B1 | 2A1 | 1B4 | ### **FUNCTION TABLE** (each 4-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | | |-------------|-------------------|-----------------|--| | L | В | A port = B port | | | Н | Z | Disconnect | | ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $\dots$ –0.5 V to 4.6 V | |---------------------------------------------------------------------|-------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $-0.5\;V$ to 7 $V$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DB package | 70°C/W | | (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): DW package | 58°C/W | | (see Note 5): GQN package | 78°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | Storage temperature range, T <sub>stq</sub> | $\dots$ -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |-----------------------------------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | C Supply voltage | | 3.6 | V | | VIH | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | V <sub>IL</sub> | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | V | | | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | | | V <sub>I/O</sub> | Data input/output voltage | | 5.5 | V | | T <sub>A</sub> Operating free-air temperature | | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CB3Q3244 8-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS154A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITION | IS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------------------|-----|------------| | VIK | | $V_{CC} = 3.6 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | | μΑ | | lcc | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | | | mA | | Δlcc§ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open, at 50% duty cycle | | | | | mA/<br>MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | | | pF | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | | | $V_{CC} = 2.3 \text{ V},$ | $V_{I} = 0$ , | $I_O = 30 \text{ mA}$ | | | | | | . # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | | | Ω | | r <sub>on</sub> # | | Vac - 2 V | V <sub>I</sub> = 0, | I <sub>O</sub> = 30 mA | | | · | 22 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | _ | | | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-------------------|---------|----------|-------------------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | | MAX | MIN | MAX | | | fOE | ŌĒ | A or B | | | | | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | | | | ns | | t <sub>en</sub> | ŌE | A or B | | | | | ns | | <sup>t</sup> dis | ŌĒ | A or B | | | | | ns | $<sup>\</sup>parallel$ Maximum switching frequency for control input (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> ≥ 1 MΩ, C<sub>L</sub> = 0) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ Switching Frequency, V<sub>CC</sub> = 3.3 V ## 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS154A - OCTOBER 2003 - REVISED NOVEMBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |-----------|----------------------------------------------------------------------|-------------------|------------------------------|------------------------|----------------|--------------------| | tpd(s) | $2.5 \text{ V} \pm 0.2 \text{ V} \\ 3.3 \text{ V} \pm 0.3 \text{ V}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | | | | | V <sub>CC</sub> or GND | - | 0.45. | | tPLZ/tPZL | $2.5 \text{ V} \pm 0.2 \text{ V} \\ 3.3 \text{ V} \pm 0.3 \text{ V}$ | 2×V <sub>CC</sub> | <b>500</b> Ω<br><b>500</b> Ω | GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | 2.5 V ± 0.2 V | GND | 500 Ω | Vcc | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | GND | 500 Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS124B - JULY 2003 - REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up to 500 MHz<sup>†</sup>) - Equivalent to IDTQS3VH384 Device - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 4 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 3.5 pF Typical) - Fast Switching Frequency (foe = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, *CBT-C, CB3T, and CB3Q Signal-Switch Families*, literature number SCDA008. ## DBQ, DGV, OR PW PACKAGE (TOP VIEW) NC - No internal connection - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 1 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: PCI Interface, Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating ## RGY PACKAGE (TOP VIEW) NC - No internal connection SCDS124B - JULY 2003 - REVISED NOVEMBER 2003 ### description/ordering information The SN74CB3Q3245 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (ron). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3245 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q3245 is organized as an 8-bit bus switch with a single output-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the bus switch is OFF and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CB3Q3245RGYR | BU245 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q3245DBQR | CB3Q3245 | | 4000 / 0500 | T000D DW | Tube | SN74CB3Q3245PW | DUGAE | | -40°C to 85°C | TSSOP – PW | Tape and reel | SN74CB3Q3245PWR | BU245 | | | TVSOP - DGV | Tape and reel | SN74CB3Q3245DGVR | BU245 | | | VFBGA – GQN | Tape and reel | SN74CB3Q3245GQNR | BU245 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **GQN PACKAGE** (TOP VIEW) ### terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|----|-----|----| | Α | A1 | NC | VCC | OE | | В | А3 | B2 | A2 | B1 | | С | A5 | A4 | B4 | В3 | | D | A7 | B6 | A6 | B5 | | Ε | GND | A8 | В8 | B7 | NC - No internal connection #### **FUNCTION TABLE** | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) Pin numbers shown are for the DBQ, DGV, PW, and RGY packages. ## simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |----------------------------------------------------------------------|-----------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $\dots$ -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): GQN package | 78°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 7) | | | | MIN | MAX | UNIT | |--------------------|--------------------------------------|--------------------------------------------|-----|-----|------| | VCC | Supply voltage | | 2.3 | 3.6 | V | | | LPak Israel as a trad Sanat calls as | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | | | V <sub>IH</sub> Hi | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | 5.5 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | | | $V_{IL}$ | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS124B - JULY 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITION | IS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | $I_{I/O} = 0$ ,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 1 | 2 | mA | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 30 | μΑ | | I <sub>CCD</sub> ¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open, at 50% duty cycle | · · · · · · · · · · · · · · · · · · · | | 0.30 | 0.35 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or}$ | 0 | | 2.5 | 3.5 | pF | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 9 | 11 | pF | | | | $V_{CC} = 2.3 \text{ V},$ | $V_{ } = 0$ , | $I_O = 30 \text{ mA}$ | | 4 | 8 | | | _ # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | 4.5 | 9 | Ω | | r <sub>on</sub> # | | V <sub>CC</sub> = 3 V | $V_{I} = 0$ , | I <sub>O</sub> = 30 mA | | 4 | 6 | 22 | | | | ACC = 2 A | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 4 | 8 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | | UNIT | |-------------------|---------|----------|-------------------|--------------|-------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | fOE | ŌĒ | A or B | | 10 | | 20 | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | 0.12 | | 0.20 | ns | | t <sub>en</sub> | ŌE | A or B | 1.5 | 7.5 | 1.5 | 6.5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6.5 | 1 | 6.5 | ns | $<sup>\</sup>parallel$ Maximum switching frequency for control input (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> ≥ 1 MΩ, C<sub>L</sub> = 0) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>&</sup>lt;sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical $I_{CC}$ vs $\overline{OE}$ Switching Frequency, $V_{CC}$ = 3.3 V SCDS124B - JULY 2003 - REVISED NOVEMBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|-------------------|-------------------|-------|------------------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | V <sub>CC</sub> or GND | 30 pF | | | -pu(s) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | V <sub>CC</sub> or GND | 50 pF | | | tplz/tpzl | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | 'PLZ''PZL | 3.3 V $\pm$ 0.3 V | 2×VCC | 500 Ω | GND | 50 pF | 0.3 V | | 4/4 | 2.5 V ± 0.2 V | GND | 500 Ω | VCC | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | GND | 500 Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms - High-Bandwidth Data Path (Up To 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 4 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (Cio(OFF) = 4 pF Typical) - Fast Switching Frequency (foe = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. ## DBQ, DGV, OR PW PACKAGE (TOP VIEW) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.7 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 2000 V Human Body Model - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### RGY PACKAGE (TOP VIEW) ### description/ordering information The SN74CB3Q3345 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (ron). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3345 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q3384A is organized as an 8-bit bus switch with two output-enable (OE, OE) inputs. When OE is high or $\overline{OE}$ is low, the bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low and $\overline{OE}$ is high, the bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CB3Q3345RGYR | BU345 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q3345DBQR | CB3Q3345 | | -40°C to 85°C | TOOOD DW | Tube | SN74CB3Q3345PW | DUIGAE | | | TSSOP – PW | Tape and reel | SN74CB3Q3345PWR | BU345 | | | TVSOP - DGV | Tape and reel | SN74CB3Q3345DGVR | BU345 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INP | UTS | INPUT/OUTPUT | FUNCTION | |-----|-----|--------------|-----------------| | OE | OE | Α | FUNCTION | | Н | Х | В | A port = B port | | Х | L | В | A port = B port | | L | Н | Z | Disconnect | #### logic diagram (positive logic) ### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4.6 V | |----------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS144A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------------| | VIK | | $V_{CC} = 3.6 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.7 | 2 | mA | | ∆lcc§ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 30 | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | 0.13 | 0.14 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | 2.5 | 3.5 | pF | | C <sub>io(OFF</sub> | <del>-</del> ) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 9 | 11.5 | pF | | | | $V_{CC} = 2.3 \text{ V},$ | $V_{I} = 0,$ | $I_O = 30 \text{ mA}$ | | 4 | 8 | | | # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | 4.5 | 9 | Ω | | r <sub>on</sub> # | | V <sub>CC</sub> = 3 V | $V_{I} = 0,$ | I <sub>O</sub> = 30 mA | | 4 | 6 | 52 | | | | ACC = 2 A | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 4.5 | 8 | | V<sub>IN</sub> and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | PARAMETER FROM | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------------------|----------------|----------|------------------------------------|------|------------------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | fOE or fOE | OE or OE | A or B | | 10 | | 20 | MHz | | <sup>t</sup> pd <sup>☆</sup> | A or B | B or A | | 0.12 | | 0.2 | ns | | t <sub>en</sub> | OE or OE | A or B | 1.5 | 7.7 | 1.5 | 6.5 | ns | | <sup>t</sup> dis | OE or OE | A or B | 1 | 6.9 | 1 | 6.8 | ns | Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>&</sup>lt;sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical $I_{CC}$ vs OE or $\overline{OE}$ Switching Frequency, $V_{CC} = 3.3 \text{ V}$ #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------|-------------------|--------------|------------------------|----------------|----------------------------------| | tpd(s) | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V | Open | <b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | | | Open | 500 Ω | V <sub>CC</sub> or GND | • | | | tPLZ/tPZL | 2.5 V ± 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V ± 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tpHZ/tpZH | 2.5 V $\pm$ 0.2 V | GND | <b>500</b> Ω | VCC | 30 pF | 0.15 V | | ירחביירבח | 3.3 V $\pm$ 0.3 V | GND | <b>500</b> Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS114D - DECEMBER 2002 - REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up To 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 3 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (Cio(OFF) = 4 pF Typical) - Fast Switching Frequency (foe = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 1 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: PCI Interface, Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating ## DBQ, DGV, OR PW PACKAGE (TOP VIEW) #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>‡</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QSOP – DBQ | Tape and reel | SN74CB3Q3384ADBQR | CB3Q3384A | | -40°C to 85°C | T000D DW | Tube | SN74CB3Q3384APW | DI IOO 4 A | | -40 C to 65 C | TSSOP – PW | Tape and reel | SN74CB3Q3384APWR | BU384A | | | TVSOP - DGV | Tape and reel | SN74CB3Q3384ADGVR | BU384A | <sup>‡</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS114D - DECEMBER 2002 - REVISED NOVEMBER 2003 #### description/ordering information (continued) The SN74CB3Q3384A is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3384A provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q3384A is organized as two 5-bit bus switches with separate $\overline{OE}$ output-enable $\overline{OE}$ , $\overline{OE}$ inputs. It can be used as two 5-bit bus switches, or as one 10-bit bus switch. When $\overline{OE}$ is low, the associated 5-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 5-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each 5-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ### logic diagram (positive logic) SCDS114D - DECEMBER 2002 - REVISED NOVEMBER 2003 ### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | $\dots$ -0.5 V to 4.6 V | |----------------------------------------------------------------------|-------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $-0.5\ V$ to 7 $V$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DBQ package | 61°C/W | | DGV package | 86°C/W | | PW package | 88°C/W | | Storage temperature range, T <sub>sto</sub> | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-------|-----|------| | VCC | Supply voltage | 2.3 | 3.6 | V | | ., | V <sub>CC</sub> = $2.3$ V to $2.7$ V | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 0.7 | | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS114D - DECEMBER 2002 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITION | IS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------------| | VIK | | $V_{CC} = 3.6 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0$ to 5.5 $V$ | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | $I_{I/O} = 0$ ,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 1 | 2 | mA | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 30 | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | 0.15 | 0.25 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or }$ | 0 | | 2.5 | 3.5 | pF | | C <sub>io(OFF</sub> | <del>-</del> ) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | C <sub>io(ON)</sub> | ı | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>$V_{IN} = V_{CC}$ or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 8 | 10 | pF | | | | V <sub>CC</sub> = 2.3 V, | $V_{ } = 0,$ | $I_O = 30 \text{ mA}$ | | 3 | 8 | | | _ # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | I <sub>O</sub> = -15 mA | | 3.5 | 9 | Ω | | r <sub>on</sub> # | | VCC = 3 V | V <sub>I</sub> = 0, | I <sub>O</sub> = 30 mA | | 3 | 6 | 52 | | | | ACC = 2 A | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 3.5 | 8 | | V<sub>IN</sub> and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | f <mark>OE</mark> | ŌĒ | A or B | | 10 | | 20 | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | 0.09 | | 0.15 | ns | | t <sub>en</sub> | ŌE | A or B | 1.5 | 7.2 | 1.5 | 6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.5 | 6.6 | 1.5 | 6.6 | ns | Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS114D - DECEMBER 2002 - REVISED NOVEMBER 2003 Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ Switching Frequency, V<sub>CC</sub> = 3.3 V SCDS114D - DECEMBER 2002 - REVISED NOVEMBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------|-------------------|--------------|------------------------|----------------|----------------------------------| | tpd(s) | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V | Open | <b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | | | Open | 500 Ω | V <sub>CC</sub> or GND | • | | | tPLZ/tPZL | 2.5 V ± 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V ± 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tPHZ/tPZH | 2.5 V $\pm$ 0.2 V | GND | <b>500</b> Ω | VCC | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | GND | <b>500</b> Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CB3Q6800 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS142A - OCTOBER 2003 - REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up To 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 4.5 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - B-Port Outputs Are Precharged by Bias Voltage (BIASV) to Minimize Signal Distortion During Live Insertion and Hot-Plugging - Supports PCI Hot Plug - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 3.5 pF Typical) - Fast Switching Frequency (f<sub>ON</sub> = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.75 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: PCI Interface, Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating ## DBQ, DGV, OR PW PACKAGE (TOP VIEW) ### description/ordering information The SN74CB3Q6800 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (ron). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q6800 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q6800 is a 10-bit bus switch with a single output-enable $(\overline{ON})$ input. When $\overline{ON}$ is low, the 10-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When ON is high, the 10-bit bus switch is OFF and a high-impedance state exists between the A and B ports. The B port is precharged to bias voltage (BIASV) through the equivalent of a 10-k $\Omega$ resistor when $\overline{ON}$ is high, or if the device is powered down ( $V_{CC} = 0 \text{ V}$ ). During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{ON}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | PACKAGET | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|------------------|----------|--------------------------|---------------------| | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q6800DBQR | CB3Q6800 | | | | | TSSOP – PW | Tube | SN74CB3Q6800PW | DV000 | | | | | 1350P - PW | Tape and reel | SN74CB3Q6800PWR | BY800 | | | | | TVSOP - DGV | Tape and reel | SN74CB3Q6800DGVR | BY800 | | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>ON | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|------------------------------| | L | В | A port = B port | | Н | Z | Disconnect<br>B port = BIASV | ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>&</sup>lt;sup>†</sup>EN is the internal enable signal applied to the switch. ## SN74CB3Q6800 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS142A - OCTOBER 2003 - REVISED NOVEMBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $-0.5\ V$ to 4.6 V | |--------------------------------------------------------------------|---------------------------------| | BIAS supply voltage range, BIASV | . $$ –0.5 V to 7 V | | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | . $$ –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | . $$ –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | $\dots \dots \pm 64 \text{ mA}$ | | Continuous current through V <sub>CC</sub> or GND terminals | $\dots \pm 100 \; mA$ | | Package thermal impedance, $\theta_{JA}$ (see Note 5): DBQ package | 61°C/W | | DGV package | 86°C/W | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | | | 3.6 | V | | BIASV | Bias supply voltage | | | 5 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | ., | | $V_{IH}$ | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | 5.5 | V | | ., | Law Invalanta Constanting | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | .,, | | $V_{IL}$ | Low-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | V <sub>I/O</sub> Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input. ## SN74CB3Q6800 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS142A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |----------------------|-------------------|----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|------|------------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | V <sub>C</sub> C = 3.6 V, | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | ±1 | μΑ | | IO | B port | V <sub>CC</sub> = 3.V, | BIASV = 2.4 V,<br>V <sub>O</sub> = 0, | Switch OFF,<br>$V_{IN} = V_{CC}$ or GND | | 0.2 | | mA | | I <sub>OZ</sub> ‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.75 | 2 | mA | | Δlcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 30 | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switchin | A and B ports open,<br>g at 50% duty cycle | | | 0.38 | 0.45 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, | V <sub>IN</sub> = 5.5 V, 3.3 V, or 0 | 0 | | 2.5 | 3.5 | pF | | C <sub>io(OFF)</sub> | A port | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | $V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or } 0$ | | 9 | 11 | pF | | | | V <sub>CC</sub> = 2.3 V, | $V_{I} = 0,$ | $I_O = 30 \text{ mA}$ | | 4.5 | 8 | | | . # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_O = -15 \text{ mA}$ | | 4.8 | 9 | Ω | | r <sub>on</sub> # | | V <sub>CC</sub> = 3 V | $V_{I} = 0,$ | $I_O = 30 \text{ mA}$ | | 4.5 | 6 | 22 | | | | VCC = 3 V | $V_{\parallel} = 2.4 \text{ V},$ | $I_O = -15 \text{ mA}$ | | 4.6 | 8 | | VIN and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | TEST CONDITIONS | FROM | | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | |------------------------------|-----------------|---------|----------|-----|------------------------------------|-----|------------------------------------|-----| | | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | f <mark>ON</mark> | | ON | A or B | | 10 | | 20 | MHz | | <sup>t</sup> pd <sup>☆</sup> | | A or B | B or A | | 0.135 | | 0.225 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌN | A B | 1.5 | 8.5 | 1.5 | 6.7 | | | t <sub>PZL</sub> | BIASV = 3 V | | A or B | 1.5 | 8.5 | 1.5 | 6.7 | ns | | <sup>t</sup> PHZ | BIASV = GND | ŌN | A or D | 1 | 5 | 1 | 5 | | | tPLZ | BIASV = 3 V | ON | A or B | 1 | 6.9 | 1 | 6.9 | ns | Maximum switching frequency for control input ( $V_Q > V_{CC}$ , $V_I = 5$ V, $R_I \ge 1$ M $\Omega$ , $C_I = 0$ ). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical $I_{CC}$ vs $\overline{ON}$ Switching Frequency, $V_{CC}$ = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |------------------------------------|-------------------|-------------------|-------|------------------------|-------|----------------------------------| | <sup>t</sup> pd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | V <sub>CC</sub> or GND | 30 pF | | | | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | V <sub>CC</sub> or GND | 50 pF | | | tPLZ/tPZL | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | 2×VCC | 500 Ω | GND | 50 pF | 0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 2.5 V ± 0.2 V | GND | 500 Ω | VCC | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | GND | 500 Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CB3Q16244 **16-BIT FET BUS SWITCH** 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS155A - OCTOBER 2003 - REVISED NOVEMBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **High-Bandwidth Data Path** (Up To 500 MHz<sup>†</sup>) - 5-V-Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (ron) **Characteristics Over Operating Range** - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** - **Fast Switching Frequency** - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog** Applications: PCI Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. Widebus is a trademark of Texas Instruments. #### description/ordering information The SN74CB3Q16244 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q16244 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q16244 is organized as four 4-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE}, 3\overline{OE}, 4\overline{OE})$ inputs. It can be used as four 4-bit bus switches, two 8-bit bus switches, or as one 16-bit bus switch. When $\overline{OE}$ is low, the associated 4-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 4-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | SSOP - DL | Tube | SN74CB3Q16211DL | | | | | Tape and reel | SN74CB3Q16211DLR | | | | TSSOP – DGG | Tape and reel | SN74CB3Q16211DGGR | | | | TVSOP - DGV | Tape and reel | SN74CB3Q16211DGVR | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 4-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) #### simplified schematic, each FET switch (SW) <sup>†</sup> EN is the internal enable signal applied to the switch. ## **16-BIT FET BUS SWITCH** #### 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS155A - OCTOBER 2003 - REVISED NOVEMBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> –0.5 | V to 4.6 V | |----------------------------------------------------------------------|------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | 50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | 50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | . ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | . 70°C/W | | DGV package | . 58°C/W | | DL package | . 63°C/W | | Storage temperature range, T <sub>stg</sub> –65°C | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. If and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------|-----|-----|------| | VCC | Supply voltage | 2.3 | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | V <sub>IH</sub> H | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | VIL | Low-level control input voltage V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. PRODUCT PREVIEW ## SN74CB3Q16244 16-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS155A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | PARAMETER TEST CONDITIONS | | NS | MIN | TYP | MAX | UNIT | | |---------------------|---------------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|-----|------|------------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | | | mA | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open, at 50% duty cycle | | | | | mA/<br>MHz | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | | | pF | | C <sub>io(OFF</sub> | <del>-</del> ) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | | | V <sub>CC</sub> = 2.3 V, | $V_{ } = 0,$ | I <sub>O</sub> = 30 mA | | | | | | . # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | I <sub>O</sub> = -15 mA | | | | Ω | | r <sub>on</sub> # | | Vac = 2 V | V <sub>I</sub> = 0, | I <sub>O</sub> = 30 mA | | | | 22 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | | | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-------------------|---------|----------|-------------------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | fOE | ŌĒ | A or B | | | | | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | | | | ns | | t <sub>en</sub> | ŌE | A or B | | | | | ns | | <sup>t</sup> dis | ŌĒ | A or B | | | | | ns | Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS155A - OCTOBER 2003 - REVISED NOVEMBER 2003 Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ Switching Frequency, V<sub>CC</sub> = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CB3Q16210 **20-BIT FET BUS SWITCH** 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS151A - OCTOBER 2003 - REVISED NOVEMBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **High-Bandwidth Data Path** (Up To 500 MHz<sup>†</sup>) - 5-V-Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (ron) **Characteristics Over Operating Range** - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** - **Fast Switching Frequency** - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog** Applications: PCI Interface, Differential Signal Interface, Memory Interleaving, Bus **Isolation, Low-Distortion Signal Gating** - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. NC - No internal connection Widebus is a trademark of Texas Instruments. ## SCDS151A - OCTOBER 2003 - REVISED NOVEMBER 2003 # description/ordering information The SN74CB3Q16210 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q16210 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q16210 is organized as two 10-bit bus switches with separate output-enable (10E, 20E) inputs. It can be used as two 10-bit bus switches, or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 10-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 0 | Tube | SN74CB3Q16210DL | | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CB3Q16210DLR | | | -40 C to 65 C | TSSOP – DGG | Tape and reel | SN74CB3Q16210DGGR | | | | TVSOP – DGV | Tape and reel | SN74CB3Q16210DGVR | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 10-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) $\ensuremath{^\dagger}\,\text{EN}$ is the internal enable signal applied to the switch. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------|--------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | | | Package thermal impedance, $\theta_{JA}$ (see Note 5): DGG package | | | DGV package | | | DL package | | | Storage temperature range, T <sub>stg</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |---------------------------------------|----------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | Viv. High level central input valtage | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | V | | VIH | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | 5.5 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | ., | | VIL | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CB3Q16210 20-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS151A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | PARAMETER TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | | | |---------------------|---------------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|--|------------| | VIK | | $V_{CC} = 3.6 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | | μΑ | | lcc | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | | | mA | | Δlcc§ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | | | mA/<br>MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or }$ | 0 | | | | pF | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | | | $V_{CC} = 2.3 \text{ V},$ | $V_{I} = 0,$ | $I_O = 30 \text{ mA}$ | | | | | | _ # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | | | Ω | | r <sub>on</sub> # | | Vac - 2 V | V <sub>I</sub> = 0, | I <sub>O</sub> = 30 mA | | | | 22 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | _ | | | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-------------------|---------|----------|-------------------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | fOE | ŌĒ | A or B | | | | | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | | | | ns | | t <sub>en</sub> | ŌĒ | A or B | | | | | ns | | <sup>t</sup> dis | ŌĒ | A or B | | | | | ns | $<sup>\</sup>parallel$ Maximum switching frequency for control input (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> ≥ 1 MΩ, C<sub>L</sub> = 0) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ Switching Frequency, V<sub>CC</sub> = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CB3Q16211 24-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS152A - OCTOBER 2003 - REVISED NOVEMBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **High-Bandwidth Data Path** (Up To 500 MHz<sup>†</sup>) - 5-V-Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (ron) **Characteristics Over Operating Range** - Rail-to-Rail Switching on Data I/O Ports - 0- to 5-V Switching With 3.3-V V<sub>CC</sub> - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** - **Fast Switching Frequency** - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - **Ioff Supports Partial-Power-Down Mode** Operation - Latch-Up Performance Exceeds 100 mA Per **JESD 78, Class II** - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog** Applications: Differential Signal Interface, Memory Interleaving, Bus Isolation, **Low-Distortion Signal Gating** - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) | 1 | _ | | | 1 | |-----------------|----|--------|----|--------| | NC [ | 1 | $\cup$ | 56 | 10E | | 1A1 [ | 2 | | 55 | 20E | | 1A2 [ | 3 | | 54 | ] 1B1 | | 1A3 [ | 4 | | 53 | ] 1B2 | | 1A4 [ | 5 | | 52 | ] 1B3 | | 1A5 [ | 6 | | 51 | ] 1B4 | | 1A6 [ | 7 | | 50 | ] 1B5 | | GND [ | 8 | | 49 | GND | | 1A7 📗 | 9 | | 48 | ] 1B6 | | 1A8 🗌 | 10 | | 47 | ] 1B7 | | 1A9 [ | 11 | | | ] 1B8 | | 1A10 [ | 12 | | 45 | ] 1B9 | | 1A11 [ | 13 | | 44 | ] 1B10 | | 1A12 | 14 | | 43 | ] 1B11 | | 2A1 [ | 15 | | 42 | ] 1B12 | | 2A2 | 16 | | 41 | 2B1 | | V <sub>CC</sub> | 17 | | 40 | 2B2 | | 2A3 🛚 | 18 | | 39 | 2B3 | | GND [ | 19 | | 38 | GND | | 2A4 | 20 | | 37 | 2B4 | | 2A5 | 21 | | 36 | 2B5 | | 2A6 | 22 | | 35 | 2B6 | | 2A7 | 23 | | 34 | 2B7 | | 2A8 [ | 24 | | 33 | 2B8 | | 2A9 🛚 | 25 | | 32 | 2B9 | | 2A10 | 26 | | 31 | 2B10 | | 2A11 | 27 | | 30 | 2B11 | | 2A12 [ | 28 | | 29 | 2B12 | NC - No internal connection Widebus is a trademark of Texas Instruments. #### description/ordering information The SN74CB3Q16211 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (ron). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q16211 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q16211 is organized as two 12-bit bus switches with separate output-enable (1OE, 2OE) inputs. It can be used as two 12-bit bus switches, or as one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 12-bit bus switch is OFF and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGET | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | | 0000 0 | Tube | SN74CB3Q16211DL | | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CB3Q16211DLR | | | -40 C to 65 C | TSSOP – DGG | Tape and reel | SN74CB3Q16211DGGR | | | | TVSOP – DGV | Tape and reel | SN74CB3Q16211DGVR | | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each 12-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) ### simplified schematic, each FET switch (SW) $\ensuremath{^\dagger}\,\text{EN}$ is the internal enable signal applied to the switch. SCDS152A - OCTOBER 2003 - REVISED NOVEMBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $\dots$ –0.5 V to 4.6 V | |----------------------------------------------------------------------|-----------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $\ldots$ $-0.5\ V$ to 7 $V$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $\ldots$ $-0.5\ V$ to 7 $V$ | | Control input clamp current, $I_{IK}$ ( $V_{IN} < 0$ ) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | $\dots \dots \pm 64 \ mA$ | | Continuous current through V <sub>CC</sub> or GND terminals | $\dots \dots \pm 100 \ mA$ | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>eta</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | VIH | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 5.5 | | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | ., | | V <sub>IL</sub> | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CB3Q16211 24-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS152A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |---------------------|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|-----|------------| | VIK | | V <sub>CC</sub> = 3.6 V, | $I_{I} = -18 \text{ mA}$ | | | | | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | | μΑ | | loz‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | | | mA | | ∆lcc§ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V,<br>Control input switching | A and B ports open,<br>at 50% duty cycle | | | | | mA/<br>MHz | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | | | рF | | C <sub>io(OFF</sub> | =) | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | C <sub>io(ON)</sub> | ) | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | . # | | V <sub>CC</sub> = 2.3 V, | $V_{I} = 0,$ | I <sub>O</sub> = 30 mA | | | | | | | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_{O} = -15 \text{ mA}$ | | | | Ω | | r <sub>on</sub> # | | Vac - 2 V | $V_{I} = 0,$ | I <sub>O</sub> = 30 mA | | | | 22 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | _ | | | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------|------------------------------------|-----|------------------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | fOE | ŌĒ | A or B | | | | | MHz | | t <sub>pd</sub> ☆ | A or B | B or A | | | | | ns | | t <sub>en</sub> | ŌĒ | A or B | | | | | ns | | <sup>t</sup> dis | ŌĒ | A or B | | | | | ns | Il Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L ≥ 1$ M $\Omega$ , $C_L = 0$ ) <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ Switching Frequency, V<sub>CC</sub> = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CB3Q16811 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS153A - OCTOBER 2003 - REVISED NOVEMBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **High-Bandwidth Data Path** (Up To 500 MHz<sup>†</sup>) - 5-V-Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (ron) **Characteristics Over Operating Range** - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> - 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - **B-Port Outputs Are Precharged by Bias** Voltage (BIASV) to Minimize Signal **Distortion During Live Insertion and Hot-Plugging** - Supports PCI Hot Plug - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** - **Fast Switching Frequency** - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) **Supports Both Digital and Analog** Applications: PCI Interface, Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating Widebus is a trademark of Texas Instruments <sup>†</sup> For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. ## SN74CB3Q16811 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS153A - OCTOBER 2003 - REVISED NOVEMBER 2003 #### description/ordering information The SN74CB3Q16811 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q16811 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q16811 is organized as two 12-bit bus switches with separate output-enable ( $1\overline{OE}$ , $2\overline{OE}$ ) inputs. It can be used as two 12-bit bus switches or as one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 12-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. The B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor when $\overline{OE}$ is high, or if the device is powered down ( $V_{CC} = 0$ V). During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | SSOP – DL | Tube | SN74CB3Q16811DL | | | | | Tape and reel | SN74CB3Q16811DLR | | | | TSSOP – DGG | Tape and reel | SN74CB3Q16811DGGR | | | | TVSOP – DGV | Tape and reel | SN74CB3Q16811DGVR | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 12-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|------------------------------| | L | В | A port = B port | | Н | Z | Disconnect<br>B port = BIASV | #### logic diagram (positive logic) # PRODUCT PREVIEW # 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS153A - OCTOBER 2003 - REVISED NOVEMBER 2003 #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |----------------------------------------------------------------------|-----------------| | BIAS supply voltage range, BIASV | –0.5 V to 7 V | | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>Stg</sub> | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CB3Q16811 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS153A - OCTOBER 2003 - REVISED NOVEMBER 2003 #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | V <sub>CC</sub> Supply voltage | | | V | | BIASV | Bias supply voltage | 0 | 5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | V | | V <sub>I/O</sub> | V <sub>I/O</sub> Data input/output voltage | | | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |----------------------|--------------------------|---------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|-----|------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_{IN} = 0 \text{ to } 5.5 \text{ V}$ | | | | | μΑ | | Ю | B port | V <sub>CC</sub> = 3.V, | BIASV = $2.4 \text{ V}$ , $V_0 = 0$ , | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | mA | | l <sub>OZ</sub> ‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | | | mA | | Δlcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | | μΑ | | . « | Per control | V <sub>CC</sub> = 3.6 V, | A and B ports open, | | | | | mA/ | | ICCD¶ | input | Control input switchin | g at 50% duty cycle | | | | | MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or } 0$ | ) | | | | pF | | C <sub>io(OFF)</sub> | A port | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | | pF | | | V <sub>CC</sub> = 2.3 V. | V <sub>CC</sub> = 2.3 V, | V <sub>I</sub> = 0, | I <sub>O</sub> = 30 mA | | | | | | ron# | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | I <sub>O</sub> = -15 mA | | | | Ω | | | | V <sub>CC</sub> = 3 V | $V_{I} = 0$ , | $I_O = 30 \text{ mA}$ | | | | 22 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IO7 includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CB3Q16811 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS153A - OCTOBER 2003 - REVISED NOVEMBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | TEST CONDITIONS | TEST CONDITIONS FROM | | TO (OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT | |---------------------|-----------------|----------------------|----------|-------------|------------------------------------|------------------------------------|------| | | | (INPUT) | (OUTPUT) | MIN MAX | MIN MAX | | | | f <mark>OE</mark> † | | OE | A or B | | | MHz | | | t <sub>pd</sub> ‡ | | A or B | B or A | | | ns | | | <sup>t</sup> PZH | BIASV = GND | ŌĒ | A D | | | | | | <sup>t</sup> PZL | BIASV = 3 V | | A or B | | | ns | | | t <sub>PHZ</sub> | BIASV = GND | ŌĒ | A D | | | | | | t <sub>PLZ</sub> | BIASV = 3 V | OE | A or B | | | ns | | $<sup>\</sup>overline{\dagger}$ Maximum switching frequency for control input (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> $\geq$ 1 M $\Omega$ , C<sub>L</sub> = 0). <sup>&</sup>lt;sup>‡</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS153A - OCTOBER 2003 - REVISED NOVEMBER 2003 Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{\text{OE}}$ Switching Frequency, V<sub>CC</sub> = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms PRODUCT PREVIEW ## SN74CB3Q3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS145A - OCTOBER 2003 - REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up To 500 MHz†) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 4 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (Cio(OFF) = 3.5 pF Typical) - Fast Switching Frequency (foe = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. DBQ, DGV, OR PW PACKAGE (TOP VIEW) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.6 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Differential Signal Interface Bus Isolation, Low-Distortion Signal Gating #### description/ordering information The SN74CB3Q3253 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (ron). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3253 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. SCDS145A - OCTOBER 2003 - REVISED NOVEMBER 2003 #### description/ordering information (continued) The SN74CB3Q3253 is organized as two 1-of-4 multiplexers/demultiplexers with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. The select (S0, S1) inputs control the data path of each multiplexer/demultiplexer. When $\overline{OE}$ is low, the associated multiplexer/demultiplexer is enabled, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated multiplexer/demultiplexer is disabled, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE | <u>:</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CB3Q3253RGYR | BU253 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q3253DBQR | BU253 | | -40°C to 85°C | TCCOD DW | Tube | SN74CB3Q3253PW | DIJOCO | | | TSSOP – PW | Tape and reel | SN74CB3Q3253PWR | BU253 | | | TVSOP - DGV | Tape and reel | SN74CB3Q3253DGVR | BU253 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. FUNCTION TABLE (each multiplexer) | INPUTS | | | INPUT/OUTPUT | FUNCTION | | | |--------|----|----|--------------|------------------|--|--| | OE | S1 | S0 | Α | FUNCTION | | | | L | L | L | B1 | A port = B1 port | | | | L | L | Н | B2 | A port = B2 port | | | | L | Н | L | В3 | A port = B3 port | | | | L | Н | Н | B4 | A port = B4 port | | | | Н | X | X | Z | Disconnect | | | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ## SN74CB3Q3253 **DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER** 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS145A - OCTOBER 2003 - REVISED NOVEMBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |----------------------------------------------------------------------|------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DBQ package | 90°C/W | | (see Note 5): DGV package | | | (see Note 5): PW package | 108°C/W | | (see Note 6): RGY package | 39°C/W | | Storage temperature range, T <sub>stg</sub> | . −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. VI and VO are used to denote specific conditions for VI/O. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 7) | | | | MIN | MAX | UNIT | |--------------------------------------------|-------------------------------------|--------------------------------------------|-----|-----|------| | VCC | Supply voltage | | | 3.6 | V | | ., | I Pale Level and the Parent college | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | | | $V_{IH}$ | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | V <sub>CC</sub> = 2.3 V to | | 0 | 0.7 | ., | | $V_{IL}$ | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | V | | V <sub>I/O</sub> Data input/output voltage | | | | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CB3Q3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE HIGH-BANDWIDTH BUS SWITCH SCDS145A - OCTOBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |----------------------|----------------|---------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V, | V <sub>IN</sub> = 0 to 5.5 V | | | | ±1 | μΑ | | l <sub>OZ</sub> ‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | I <sub>CC</sub> | | V <sub>CC</sub> = 3.6 V, | I <sub>I/O</sub> = 0,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.6 | 2 | mA | | ∆lCC <sup>§</sup> | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 30 | μΑ | | . « | Per control | V <sub>CC</sub> = 3.6 V, | A and B ports open, | OE input | | 0.15 | 0.16 | mA/ | | ICCD¶ | input | Control input switching at 50% duty cycle S input | | | | 0.04 | 0.05 | MHz | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or}$ | 0 | | 2.5 | 3.5 | pF | | | A port | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | | 8 | 11 | pF | | C <sub>io(OFF)</sub> | B port | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 4.5 | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V, | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 13 | 17 | pF | | | | V <sub>CC</sub> = 2.3 V, | V <sub>I</sub> = 0, | IO = 30 mA | | 4 | 10 | | | . # | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | I <sub>O</sub> = -15 mA | | 4.5 | 11 | Ω | | r <sub>on</sub> # | | V00 = 2 V | $V_{ } = 0,$ | I <sub>O</sub> = 30 mA | | 3.5 | 8 | 22 | | | | VCC = 3 V | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 4 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------------------|---------|----------------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (001701) | MIN | MAX | MIN | MAX | | | fOE or fS | OE or S | A or B | | 10 | | 20 | MHz | | <sup>t</sup> pd <sup>☆</sup> | A or B | B or A | | 0.12 | | 0.18 | ns | | tpd(s) | S | A | 1.5 | 6.7 | 1.5 | 5.9 | ns | | | S | В | 1.5 | 6.7 | 1.5 | 5.9 | | | <sup>t</sup> en | ŌĒ | A or B | 1.5 | 6.7 | 1.5 | 5.9 | ns | | <sup>t</sup> dis | S | В | 1 | 6.1 | 1 | 6.1 | 20 | | | ŌĒ | A or B | 1 | 6.1 | 1 | 6.1 | ns | Maximum switching frequency for control input ( $V_O > V_{CC}$ , $V_I = 5$ V, $R_L \ge 1$ M $\Omega$ , $C_L = 0$ ). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup>This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS145A - OCTOBER 2003 - REVISED NOVEMBER 2003 Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical I<sub>CC</sub> vs $\overline{OE}$ or S Switching Frequency, V<sub>CC</sub> = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |------------------------------------|-------------------|-------------------|-------|------------------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | V <sub>CC</sub> or GND | 30 pF | | | | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | V <sub>CC</sub> or GND | 50 pF | | | tPLZ/tPZL | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 2.5 V ± 0.2 V | GND | 500 Ω | VCC | 30 pF | 0.15 V | | | 3.3 V $\pm$ 0.3 V | GND | 500 Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CB3Q3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE, HIGH-BANDWIDTH BUS SWITCH SCDŚ135A - SEPTEMBER 2003 - REVISED NOVEMBER 2003 - High-Bandwidth Data Path (Up to 500 MHz<sup>†</sup>) - 5-V Tolerant I/Os with Device Powered-Up or Powered-Down - Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub> = 4 Ω Typical) - Rail-to-Rail Switching on Data I/O Ports 0- to 5-V Switching With 3.3-V V<sub>CC</sub> 0- to 3.3-V Switching With 2.5-V V<sub>CC</sub> - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 3.5 pF Typical) - Fast Switching Frequency (foe = 20 MHz Max) - † For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CB7-C, CB3T, and CB3Q Signal-Switch Families, literature number SCDA008. - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 0.7 mA Typical) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0- to 5-V Signaling Levels (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V, 5 V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Differential Signal Interface, Bus Isolation, Low-Distortion Signal Gating ## DBQ, DGV, OR PW PACKAGE (TOP VIEW) #### RGY PACKAGE (TOP VIEW) #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE‡ | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | QFN – RGY | Tape and reel | SN74CB3Q3257RGYR | BU257 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3Q3257DBQR | BU257 | | | TSSOP – PW | Tape and reel | SN74CB3Q3257PWR | BU257 | | | TVSOP - DGV | Tape and reel | SN74CB3Q3257DGVR | BU257 | <sup>‡</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS135A – SEPTEMBER 2003 – REVISED NOVEMBER 2003 ## description/ordering information (continued) The SN74CB3Q3257 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support high-bandwidth applications, the SN74CB3Q3257 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems. The SN74CB3Q3257 is a 4-bit 1-of-2 high-speed FET multiplexer/demultiplexer with a single $\overline{OE}$ input. The select (S) input controls the data path of the multiplexer/demultiplexer. When $\overline{OE}$ is low, the multiplexer/demultiplexer is enabled and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the multiplexer/demultiplexer is disabled and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered-down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **FUNCTION TABLE** | INPU | JTS | INPUT/OUTPUT | FUNCTION | |------|-----|--------------|------------------| | OE | S | Α | FUNCTION | | L | L | B1 | A port = B1 port | | L | Н | B2 | A port = B2 port | | Н | X | Z | Disconnect | SCDS135A - SEPTEMBER 2003 - REVISED NOVEMBER 2003 ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ## SN74CB3Q3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE, HIGH-BANDWIDTH BUS SWITCH SCDS135A – SEPTEMBER 2003 – REVISED NOVEMBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |--------------------------------------------------------------------|-----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>IO</sub> (see Note 4) | ±64 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): D package | 73°C/W | | (see Note 5): DB package | 82°C/W | | (see Note 5): DBQ package | 90°C/W | | (see Note 5): DGV package | 120°C/W | | (see Note 5): PW package | 108°C/W | | (see Note 6): RGY package | 39°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | VCC | Supply voltage | 2.3 | 3.6 | V | | VIH | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CB3Q3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE, HIGH-BANDWIDTH BUS SWITCH SCDŚ135A - SEPTEMBER 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |----------------------|-------------------|------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|------|------------| | VIK | | V <sub>CC</sub> = 3.6 V, | I <sub>I</sub> = -18 mA | | | | -1.8 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | V <sub>IN</sub> = 0 to 5.5 V | | | | ±1 | μΑ | | I <sub>OZ</sub> ‡ | | V <sub>CC</sub> = 3.6 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 1 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | $I_{I/O} = 0$ ,<br>Switch ON or OFF, | $V_{IN} = V_{CC}$ or GND | | 0.7 | 1.5 | mA | | ∆lCC <sup>§</sup> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 30 | μΑ | | ICCD¶ | Per control input | V <sub>CC</sub> = 3.6 V, A and E<br>Control input switchin | | | | 0.3 | 0.35 | mA/<br>MHz | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3 V, | V <sub>IN</sub> = 5.5 V, 3.3 V, or | 0 | | 2.5 | 3.5 | pF | | _ | A port | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 5.5 | 7 | pF | | C <sub>io(OFF)</sub> | B port | V <sub>CC</sub> = 3.3 V, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0 | | 3.5 | 5 | pF | | | A port | V 00V | Switch ON, | V 55V00V0 | | 10.5 | 13 | | | C <sub>io(ON)</sub> | B port | $V_{CC} = 3.3 \text{ V},$ | $V_{IN} = V_{CC}$ or GND, | $V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or } 0$ | | 10.5 | 13 | pF | | | | V <sub>CC</sub> = 2.3 V, | $V_{I} = 0,$ | I <sub>O</sub> = 30 mA | | 4 | 8 | | | ron# | | TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 1.7 V, | $I_O = -15 \text{ mA}$ | | 4 | 9 | Ω | | 'on" | | V <sub>CC</sub> = 3 V | $V_{ } = 0,$ | $I_O = 30 \text{ mA}$ | | 4 | 6 | 52 | | | | vCC = 2 v | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 4 | 8 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |------------------------------|---------|----------------|------------------------------------|------|------------------------------------|-----|------|--| | | (INPUT) | (001P01) | MIN | MAX | MIN | MAX | | | | fOE or fS | OE or S | A or B | | 10 | | 20 | MHz | | | <sup>t</sup> pd <sup>☆</sup> | A or B | B or A | | 0.12 | | 0.2 | ns | | | <sup>t</sup> pd(s) | S | A | 1.5 | 6.5 | 1.5 | 5.5 | ns | | | | S | В | 1.5 | 6.5 | 1.5 | 5.5 | | | | <sup>t</sup> en | ŌĒ | A or B | 1.5 | 6.5 | 1.5 | 5.5 | ns | | | <b>4</b> | S | В | 1 | 6 | 1 | 6 | 20 | | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6 | 1 | 6 | ns | | $<sup>\</sup>parallel$ Maximum switching frequency for control inputs (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> $\geq$ 1 M $\Omega$ , C<sub>L</sub> = 0). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 2). <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>\*</sup>The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Figure 1. Typical $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V and $I_{O}$ = -15 mA Figure 2. Typical $I_{CC}$ vs $\overline{OE}$ or S Switching Frequency, $V_{CC}$ = 3.3 V #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 30 pF<br>50 pF | | | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms SCDS150 - OCTOBER 2003 ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 20 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, USB Interface, Bus Isolation - Ideal for Low-Power Portable Equipment #### description/ordering information The SN74CB3T1G125 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T1G125 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). The SN74CB3T1G125 is a 1-bit bus switch with a single ouput-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the bus switch is OFF, and a high-impedance state exists between the A and B ports. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | |---------------|----------------------|---------------|--------------------------|----------------------| | -40°C to 85°C | SOT (SOT-23) - DBV | Tape and reel | SN74CB3T1G125DBVR | W25_ | | | SOT (SC-70) - DCK | Tape and reel | SN74CB3T1G125DCKR | WM_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. <sup>&</sup>lt;sup>‡</sup> The actual top-side marking has one additional character that designates the assembly/test site. SCDS150 - OCTOBER 2003 ## description/ordering information (continued) NOTE A: If the input high voltage (V<sub>IH</sub>) level is greater than or equal to V<sub>CC</sub> – 1 V, and less than or equal to 5.5 V, then the output high voltage (V<sub>OH</sub>) level will be equal to approximately the V<sub>CC</sub> voltage level. Figure 1. Typical DC Voltage-Translation Characteristics This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. **FUNCTION TABLE** | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | $-0.5$ V to 7 V | |----------------------------------------------------------------------|--------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $-0.5\ V$ to 7 $V$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $-0.5\ V$ to 7 $V$ | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DBV package | 206°C/W | | DCK package | | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |------------------|------------------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | | 3.6 | V | | VIH | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | | | | VIL | Low-level control input voltage VCC = 2.7 V to 3.6 V | | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS150 - OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |--------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|------|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | ٧ | | | Vон | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | ±10 | μА | | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | | lį | | Switch ON, | $V_{I} = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I} = 0 \text{ to } 0.7 \text{ V}$ | | | ±5 | | | | I <sub>OZ</sub> ‡ | | $V_{CC} = 3.6 \text{ V},$ $V_{O} = 0 \text{ to } 5.5 \text{ V},$ $V_{I} = 0,$ Switch OFF, $V_{IN} = V_{CC} \text{ or GND}$ | | | | ±10 | μА | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | 10 | μΑ | | | laa | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | | $V_I = V_{CC}$ or GND | | | 20 | ^ | | | Icc | | Switch ON or OFF, V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 20 | μΑ | | | ΔlCC§ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ One input at $V_{CC} - 0.6 \text{ V},$ Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 3 | | pF | | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 5 | | pF | | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 4 | | pF | | | $V_{IN} = V_{CC}$ or GND | | | $V_{I/O} = GND$ | | 12 | | рг | | | | | V <sub>CC</sub> = 2.3 V,<br>TYP at V <sub>CC</sub> = 2.5 V, | I <sub>O</sub> = 24 mA | | 5 | 8 | | | | r <sub>on</sub> ¶ | | V <sub>I</sub> = 0 | I <sub>O</sub> = 16 mA | | 5 | 8 | Ω | | | OII | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 0 | I <sub>O</sub> = 32 mA | | 5 | 7 | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. † All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . ‡ For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CB3T1G125 SINGLE FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS150 - OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = | | V <sub>CC</sub> = | | UNIT | |-------------------|-----------------|----------|-------------------|------|-------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1 | 7.5 | 1 | 6.5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 5.5 | 1 | 6 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS150 - OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|-------------------|-------------------|-------|--------------|-------|----------------------------------| | <sup>t</sup> pd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V or GND | 30 pF | | | , | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | PLZ/PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | touz/tozu | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms ## TYPICAL CHARACTERISTICS Figure 3. Data Output Voltage vs Data Input Voltage SCDS150 - OCTOBER 2003 ## TYPICAL CHARACTERISTICS (continued) ## **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values SCDS119A - JANUARY 2003 - REVISED OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 4.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 20 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, USB Interface, Bus Isolation - Ideal for Low-Power Portable Equipment #### description/ordering information The SN74CB3T3306 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3306 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). The SN74CB3T3306 is organized as two 1-bit bus switches with separate ouput-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When $\overline{OE}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 1-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | | |---------------|----------------------|---------------|--------------------------|----------------------|--| | 4000 to 0500 | SSOP - DCT | Tape and reel | SN74CB3T3306DCTR | WA6 | | | -40°C to 85°C | VSSOP - DCU | Tape and reel | SN74CB3T3306DCUR | WA6_ | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. DCU: The actual top-side marking has one additional character that designates the assembly/test site. DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. SCDS119A – JANUARY 2003 – REVISED OCTOBER 2003 ## description/ordering information (continued) NOTE A: If the input high voltage (V<sub>IH</sub>) level is greater than or equal to V<sub>CC</sub> – 1 V, and less than or equal to 5.5 V, then the output high voltage (V<sub>OH</sub>) level will be equal to approximately the V<sub>CC</sub> voltage level. Figure 1. Typical DC Voltage-Translation Characteristics This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) SCDS119A - JANUARY 2003 - REVISED OCTOBER 2003 ## simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | –0.5 V to 7 V | |----------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DCT package | 220°C/W | | DCU package | 227°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |------------------------|----------------------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | ., | | V <sub>IH</sub> Hig | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 5.5 | V | | V <sub>IL</sub> Low-le | | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | ., | | | Low-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS119A - JANUARY 2003 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | Vон | | See Figures 3 and 4 | | | | | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$<br>$V_{IN} = 3.6 \text{ V to } 5.5 \text{ V or GND}$ | | | | ±10 | μΑ | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | lį | | Switch ON, | $V_{I} = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | $V_{IN} = V_{CC}$ or GND | V <sub>I</sub> = 0 to 0.7 V | | | ±5 | | | l <sub>OZ</sub> ‡ | | $V_{CC} = 3.6 \text{ V},$ $V_{O} = 0 \text{ to } 5.5 \text{ V},$ $V_{I} = 0,$ Switch OFF, $V_{IN} = V_{CC} \text{ or GND}$ | | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0,$ | | | | 10 | μΑ | | | | V <sub>CC</sub> = 3.6 V,<br>I <sub>I/O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 20 | | | ICC | | Switch ON or OFF, V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 20 | μΑ | | ΔICC§ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ One input at $V_{CC} - 0.6 \text{ V},$ Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 3 | | pF | | C <sub>io(OFF</sub> | ) | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 4.5 | | pF | | C:-(ON) | | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 4 | | pF | | C <sub>io(ON)</sub> | | $V_{IN} = V_{CC}$ or GND | $V_{I/O} = GND$ | | 15 | | Ρı | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V},$ | I <sub>O</sub> = 24 mA | | 5 | 8 | | | $r_{on}$ ¶ | V <sub>I</sub> = 0 | $I_O = 16 \text{ mA}$ | | 5 | 8 | Ω | | | OH | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 7 | ] - | | | | V <sub>I</sub> = 0 | I <sub>O</sub> = 32 mA | | 5 | 7 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. † All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . ‡ For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS119A – JANUARY 2003 – REVISED OCTOBER 2003 ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = | | V <sub>CC</sub> = | | UNIT | |-------------------|-----------------|----------|-------------------|------|-------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 1 | 8.5 | 1 | 6.5 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 9 | 1 | 9 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS119A - JANUARY 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|-------------------|-------------------|-------|--------------|-------|----------------------------------| | <sup>t</sup> pd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V or GND | 30 pF | | | , | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | PLZ/PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | touz/tozu | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms SCDS119A - JANUARY 2003 - REVISED OCTOBER 2003 ## **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage SCDS119A - JANUARY 2003 - REVISED OCTOBER 2003 ## **TYPICAL CHARACTERISTICS (continued)** #### **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values ## SN74CB3T3125 QUADRUPLE FET BUS SWITCH ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 4.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 20 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 CORD VILLE BY BY LEST 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, USB Interface, Bus Isolation - Ideal for Low-Power Portable Equipment ## DGV OR PW PACKAGE (TOP VIEW) #### description/ordering information The SN74CB3T3125 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3125 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | TOCOD DW | Tube | SN74CB3T3125PW | K0405 | | -40°C to 85°C | TSSOP – PW | Tape and reel | SN74CB3T3125PWR | KS125 | | | TVSOP - DGV | Tape and reel | SN74CB3T3125DGVR | KS125 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 ## description/ordering information (continued) NOTE A: If the input high voltage (V<sub>IH</sub>) level is greater than or equal to V<sub>CC</sub> – 1 V, and less than or equal to 5.5 V, then the output high voltage (V<sub>OH</sub>) level will be equal to approximately the V<sub>CC</sub> voltage level. Figure 1. Typical DC Voltage-Translation Characteristics The SN74CB3T3125 is organized as four 1-bit bus switches with separate output-enable ( $\overline{1OE}$ , $\overline{2OE}$ , $\overline{3OE}$ , $\overline{4OE}$ ) inputs. It can be used as four 1-bit bus switches or as one 4-bit bus switch. When $\overline{OE}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 1-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 V to 7 V | |----------------------------------------------------------------------|---------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGV package | 127°C/W | | PW package | 113°C/W | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CB3T3125 **QUADRUPLE FET BUS SWITCH** 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 ## recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | VIH | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | V | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | | | V <sub>IL</sub> | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | ., | | | Low-level control input voltage VCC = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CB3T3125 **QUADRUPLE FET BUS SWITCH** 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----|------------------|------|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | VOH | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | ±10 | μΑ | | | | | V <sub>CC</sub> = 3.6 V, | $V_{I} = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | | lį | | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | | | $V_{I} = 0 \text{ to } 0.7 \text{ V}$ | | | ±5 | | | | loz <sup>‡</sup> | | $\begin{split} &V_{CC}=3.6 \text{ V},\\ &V_{O}=0 \text{ to } 5.5 \text{ V},\\ &V_{I}=0,\\ &\text{Switch OFF,}\\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | ±10 | μΑ | | | loff | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | 10 | μА | | | lcc | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | V <sub>I</sub> = V <sub>CC</sub> or GND | 20 | | 20 | | | | | | Switch ON or OFF, V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 20 | μΑ | | | ΔlCC§ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ One input at $V_{CC} = 0.6 \text{ V},$ Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$ $V_{IN} = V_{CC} \text{ or GND}$ | | | 3 | | pF | | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 4.5 | | pF | | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 4 | | pF | | | | | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I/O} = GND$ | | 10 | | μ | | | <sub>ron</sub> ¶ | | V <sub>CC</sub> = 2.3 V,<br>TYP at V <sub>CC</sub> = 2.5 V, | I <sub>O</sub> = 24 mA | | 5 | 8 | | | | | | V <sub>I</sub> = 0 | $I_O = 16 \text{ mA}$ | | 5 | 8 | Ω | | | | | $V_{CC} = 3 V$ , $V_{I} = 0$ | I <sub>O</sub> = 64 mA | | 5 | 7 | | | | | | | I <sub>O</sub> = 32 mA | | 5 | 7 | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. † All typical values are at $V_{CC} = 3.3$ V (unless otherwise noted), $T_A = 25$ °C. ‡ For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup>Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CB3T3125 QUADRUPLE FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1 | 8.5 | 1 | 4.4 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 9 | 1 | 9 | ns | <sup>†</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|-------------------|-------------------|--------------|--------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | <b>500</b> Ω | 3.6 V or GND | 30 pF | | | (-) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×VCC | 500 Ω | GND | 30 pF | 0.15 V | | 'PLZ''PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tpHZ/tpZH | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | 'PHZ/'PZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage SCDS120A - FEBRUARY 2003 - REVISED OCTOBER 2003 ## **TYPICAL CHARACTERISTICS (continued)** #### **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER - Standard '245-Type Pinout - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 40 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, PCI Interface, USB Interface, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment # DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) NC - No internal connection #### description/ordering information The SN74CB3T3245 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3245 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). #### description/ordering information (continued) NOTE A: If the input high-voltage ( $V_{IH}$ ) level is greater than or equal to $V_{CC}$ – 1 V, and less than or equal to 5.5 V, then the output high-voltage( $V_{OH}$ ) level will be equal to approximately the $V_{CC}$ voltage level. Figure 1. Typical DC Voltage Translation Characteristics The SN74CB3T3245 is an 8-bit bus switch with a single ouput-enable $(\overline{OE})$ input and a standard '245 pinout. When $\overline{OE}$ is low, the 8-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the 8-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 DW | Tube | SN74CB3T3245DW | ODOTO 45 | | | SOIC – DW | Tape and reel | SN74CB3T3245DWR | CB3T3245 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3T3245DBQR | CB3T3245 | | -40 C to 65 C | T000D DW | Tube | SN74CB3T3245PW | V0045 | | | TSSOP – PW | Tape and reel | SN74CB3T3245PWR | KS245 | | | TVSOP - DGV | Tape and reel | SN74CB3T3245DGVR | KS245 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER logic diagram (positive logic) #### simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | $\dots$ -0.5 V to 7 V | |--------------------------------------------------------------------|-------------|-----------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 a | and 2) | $\dots$ -0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | $\dots$ -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): | DBQ package | 68°C/W | | *** | DGV package | 92°C/W | | | DW package | 58°C/W | | | PW package | 83°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C to 150°C | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CB3T3245 **8-BIT FET BUS SWITCH** # 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS136 - OCTOBER 2003 #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | $V_{IL}$ | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS136 - OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | PARAMETER TEST CONDITIONS | | ONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | VOH | | See Figures 3 and 4 | | | | | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 3.6 \text{ V},$<br>$V_{IN} = 3.6 \text{ V to } 5.5 \text{ V or GND}$ | | | | ±10 | μΑ | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | lį | | Switch ON, | $V_{I} = 0.7 \text{ V to V}_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | $V_{IN} = V_{CC}$ or GND | $V_{I} = 0 \text{ to } 0.7 \text{ V}$ | | | ±5 | | | I <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC}=3.6 \text{ V},\\ &V_{O}=0 \text{ to } 5.5 \text{ V},\\ &V_{I}=0,\\ &\text{Switch OFF},\\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | ±10 | μА | | I <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | 10 | μΑ | | 1 | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | $V_I = V_{CC}$ or GND | | | 40 | 4 | | ICC | | Switch ON or OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 40 | μА | | ΔlCC§ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V,}$ One input at $V_{CC} - 0.6 \text{ V,}$ Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | c <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 4 | | pF | | C <sub>io(OFF)</sub> | | $V_{CC}$ = 3.3 V,<br>$V_{I/O}$ = 5.5 V, 3.3 V, or GND,<br>Switch OFF,<br>$V_{IN}$ = $V_{CC}$ or GND | | | 5 | | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 5 | | pF | | ~IO(ON) | | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I/O} = GND$ | | 13 | | ۲۱ | | | | V <sub>CC</sub> = 2.3 V,<br>TYP at V <sub>CC</sub> = 2.5 V, | I <sub>O</sub> = 24 mA | | 5 | 8.5 | | | $r_{on}$ ¶ | | V <sub>I</sub> = 0 | $I_O = 16 \text{ mA}$ | | 5 | 8.5 | Ω | | 511 | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 7 | | | | | V <sub>I</sub> = 0 | $I_O = 32 \text{ mA}$ | | 5 | 7 | | V<sub>IN</sub> and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. <sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. ‡ For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### SN74CB3T3245 8-BIT FET BUS SWITCH ### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS136 - OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | $V_{CC}$ = 2.5 V $\pm$ 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------|------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1 | 10.5 | 1 | 8 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 5.5 | 1 | 7.5 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\Delta}$ | |------------|-------------------|-------------------|-------|--------------|-------|------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V or GND | 30 pF | | | ρα(ο) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpl z/tpzl | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | 'PLZ''PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | t/t | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage #### **OUTPUT VOLTAGE HIGH OUTPUT VOLTAGE HIGH SUPPLY VOLTAGE SUPPLY VOLTAGE** 4.0 4.0 V<sub>CC</sub> = 2.3 V to 3.6 V V<sub>CC</sub> = 2.3 V to 3.6 V VoH - Output Voltage High - V VOH - Output Voltage High - V $V_{I} = 5.5 \text{ V}$ $V_{I} = 5.5 V$ **100** μ**A** 100 μA T<sub>A</sub> = 85°C 3.5 3.5 T<sub>A</sub> = 25°C 8 mA 8 mA 16 mA 16 mA ∠ 24 mA 24 mA 3.0 3.0 2.5 2.5 2.0 1.5 1.5 2.3 2.5 2.7 2.9 3.1 3.3 3.5 3.7 2.3 2.5 2.9 3.1 3.3 3.5 3.7 V<sub>CC</sub> - Supply Voltage - V V<sub>CC</sub> - Supply Voltage - V # OUTPUT VOLTAGE HIGH vs Figure 4. V<sub>OH</sub> Values ### SN74CB3T3384 10-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS159 - OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics - Low Input/Output Capacitance Minimizes Loading - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, PCI Interface, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment ## DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | 10E | 1 | $\cup_{24}$ | v <sub>cc</sub> | |-------|----|-------------|-----------------| | 1B1[ | 2 | 23 | 2B5 | | 1A1[ | 3 | 22 | 2A5 | | 1A2[ | 4 | 21 | 2A4 | | 1B2[ | 5 | 20 | 2B4 | | 1B3[ | 6 | 19 | 2B3 | | 1A3[ | 7 | 18 | 2A3 | | 1A4[ | 8 | 17 | 2A2 | | 1B4[ | 9 | 16 | 2B2 | | 1B5 [ | 10 | 15 | 2B1 | | 1A5[ | 11 | 14 | 2A1 | | GND[ | 12 | 13 | 20E | | | | | | #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 DW | Tube | SN74CB3T3384DW | | | | SOIC – DW | Tape and reel | SN74CB3T3384DWR | | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3T3384DBQR | | | | TSSOP – PW | Tape and reel | SN74CB3T3384PWR | | | | TVSOP - DGV | Tape and reel | SN74CB3T3384DGVR | · | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. PRODUCT PREVIEW ### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS159 - OCTOBER 2003 #### description/ordering information (continued) The SN74CB3T3384 is a high-speed TTL-compatible FET bus switch with low ON-state resistance (ron), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks V<sub>CC</sub>. The SN74CB3T3384 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). NOTE A: If the input high voltage (VIH) level is greater than or equal to VCC - 1 V, and less than or equal to 5.5 V, then the output high voltage (VOH) level will be equal to approximately the VCC voltage level. Figure 1. Typical DC Voltage Translation Characteristics The SN74CB3T3384 is organized as two 5-bit bus switches with separate ouput-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 5-bit bus switches or as one 10-bit bus switch. When OE is low, the associated 5-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 5-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. **FUNCTION TABLE** (each 5-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | # 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS159 - OCTOBER 2003 #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) ‡EN is the internal enable signal applied to the switch. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> (see Note 1) | | –0.5 V to 7 V | |--------------------------------------------------------------------|---------------|---------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 a | | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): | : DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>sto</sub> | | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V}$ to 2.7 V | 1.7 | 5.5 | | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | IOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. electrical characteristics over recommended operating free-air temperature range (unless ## SCDS159 – OCTOBER 2003 | PARAMETER | | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|------------------|-----|------|--| | VIK | | $V_{CC} = 3 V$ , $I_I = -18 \text{ mA}$ | | | | | V | | | Vон | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | | μΑ | | | IĮ | | V <sub>CC</sub> = 3.6 V,<br>Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ $V_I = 0 \text{ to } 0.7 \text{ V}$ | | | | μА | | | l <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC}=3.6 \text{ V,} \\ &V_{O}=0 \text{ to } 5.5 \text{ V,} \\ &V_{I}=0, \\ &\text{Switch OFF,} \\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | | μА | | | | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | $V_I = V_{CC}$ or GND | | | | | | | ICC | | Switch ON or OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | | μΑ | | | ΔlCC§ | Control inputs | $V_{CC}$ = 3 V to 3.6 V,<br>One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | | | | | μΑ | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | | | pF | | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | | | pF | | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V,<br>Switch ON. | V <sub>I/O</sub> = 5.5 V or 3.3 V | | | | pF | | | | | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I/O} = GND$ | | | | рг | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V},$ | I <sub>O</sub> = 24 mA | | | | | | | $_{ron}\P$ | | V <sub>I</sub> = 0 | I <sub>O</sub> = 16 mA | | | | Ω | | | J | | V <sub>CC</sub> = 3 V, | $I_O = 64 \text{ mA}$ | | | | ] - | | | | | $V_1 = 0$ $I_O = 32 \text{ mA}$ | | | | | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. otherwise noted) <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT | |-------------------|---------|----------|---------|------------------------------------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN MAX | | | t <sub>pd</sub> † | A or B | B or A | | | ns | | <sup>t</sup> en | ŌĒ | A or B | | | ns | | <sup>t</sup> dis | ŌĒ | A or B | | | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS159 - OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|-------------------|-------------------|-------|--------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V or GND | 30 pF | | | β(ο) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×VCC | 500 Ω | GND | 30 pF | 0.15 V | | PLZ/PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | 4 | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms # SCDS159 - OCTOBER 2003 TYPICAL CHARACTERISTICS Figure 3. Data Output Voltage vs Data Input Voltage #### **TYPICAL CHARACTERISTICS (continued)** # OUTPUT VOLTAGE HIGH vs Figure 4. V<sub>OH</sub> Values ### SN74CB3T16210 20-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS156 - OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics - Low Input/Output Capacitance Minimizes Loading - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, PCI Interface, Bus Isolation - Ideal for Low-Power Portable Equipment #### (TOP VIEW) 48 1 1 OE NC 1A1 🛮 2 47 1 2 OE 46 **∏** 1B1 1A2 **∏** 3 1A3 🛮 4 45 🛮 1B2 1A4 **∏** 5 44 П1В3 43 🛮 1B4 1A5 ∏ 6 1A6 🛮 7 42 **∏** 1B5 41 I GND GND II 8 1A7 🛮 9 40 1 1B6 1A8 🛮 10 39 🛮 1B7 1A9 11 38 **∏** 1B8 1A10 | 12 37 1B9 2A1 🛮 36 1B10 13 2A2 14 35 2B1 $V_{CC}$ 34 1 2B2 2A3 🛮 16 33 **1** 2B3 GND [ 17 32 GND 2A4 🛮 18 31 2B4 2A5 [] 19 30 D 2B5 2A6 🛮 20 29 L 2B6 21 28 2B7 2A7 L 2A8 🛮 22 27 2B8 2A9 🛮 23 26 2B9 24 25 L 2B10 2A10 🛭 DGG, DGV, OR DL PACKAGE NC – No internal connection ### description/ordering information The SN74CB3T16210 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T16210 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). Widebus is a trademark of Texas Instruments. #### description/ordering information (continued) NOTE A: If the input high voltage (V<sub>IH</sub>) level is greater than or equal to V<sub>CC</sub> – 1 V, and less than or equal to 5.5 V, then the output high voltage (V<sub>OH</sub>) level will be equal to approximately the V<sub>CC</sub> voltage level. Figure 1. Typical DC Voltage Translation Characteristics The SN74CB3T16210 is organized as two 10-bit bus switches with separate ouput-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 10-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CB3T16210DL | | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CB3T16210DLR | | | | TSSOP - DGG | Tube | SN74CB3T16210DGG | | | | | Tape and reel | SN74CB3T16210DGGR | | | | TVSOP - DGV | Tape and reel | SN74CB3T16210DGVR | · | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 10-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) ‡EN is the internal enable signal applied to the switch. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | $\ldots$ $-0.5\ V$ to 7 $V$ | |--------------------------------------------------------------------|-----------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $\ldots$ $-0.5\ V$ to 7 $V$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $\dots$ $-0.5\ V$ to 7 $V$ | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | $\dots \dots \pm 100 \ mA$ | | Package thermal impedance, $\theta_{JA}$ (see Note 5): DGG package | 70°C/W | | DGV package | 58°C/W | | DL package | 63°C/W | | Storage temperature range, Teta | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |--------------------------------------------------|----------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | ., | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | V <sub>IH</sub> High-level control input voltage | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 5.5 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | ., | | V <sub>IL</sub> | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. PRODUCT PREVIEW рF рF Ω ## SCDS156 – OCTOBER 2003 #### **PARAMETER TEST CONDITIONS** TYP<sup>†</sup> MIN MAX UNIT VCC = 3 V٧ VIK $I_1 = -18 \text{ mA}$ VOHSee Figures 3 and 4 $V_{CC} = 3.6 V,$ Control inputs lιΝ μΑ $V_{IN} = 3.6 \text{ V to } 5.5 \text{ V or GND}$ $V_I = V_{CC} - 0.7 V \text{ to } 5.5 V$ $V_{CC} = 3.6 \text{ V},$ $V_I = 0.7 V$ to $V_{CC} - 0.7 V$ Switch ON, μΑ Ц $V_{IN} = V_{CC}$ or GND $V_{I} = 0 \text{ to } 0.7 \text{ V}$ $V_{CC} = 3.6 V$ $V_0 = 0 \text{ to } 5.5 \text{ V},$ loz‡ $V_{I} = 0$ , μΑ Switch OFF. $V_{IN} = V_{CC}$ or GND VCC = 0, $V_0 = 0 \text{ to } 5.5 \text{ V},$ μΑ loff $V_I = 0$ , $V_{CC} = 3.6 \text{ V},$ $V_I = V_{CC}$ or GND $I_{I/O} = 0$ , μΑ Icc Switch ON or OFF, $V_{I} = 5.5 V$ $V_{IN} = V_{CC}$ or GND $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ One input at V<sub>CC</sub> – 0.6 V, ∆ICC§ Control inputs μΑ Other inputs at V<sub>CC</sub> or GND $V_{CC} = 3.3 V,$ Cin Control inputs pF $V_{IN} = V_{CC}$ or GND $V_{CC} = 3.3 V,$ electrical characteristics over recommended operating free-air temperature range (unless V<sub>IN</sub> and I<sub>IN</sub> refer to control inputs. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data pins. $V_{CC} = 3 \text{ V}, V_{I} = 0$ $V_I = 0$ Switch OFF, $V_{IN} = V_{CC}$ or GND $V_{CC} = 3.3 \text{ V}$ , Switch ON. $V_{IN} = V_{CC} \text{ or GND}$ $V_{CC} = 2.3 \text{ V},$ TYP at $V_{CC} = 2.5 \text{ V}$ , otherwise noted) Cio(OFF) Cio(ON) $r_{on}$ ¶ $V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$ $V_{I/O} = 5.5 \text{ V or } 3.3 \text{ V}$ $V_{I/O} = GND$ $I_O = 24 \text{ mA}$ $I_O = 16 \text{ mA}$ $I_O = 64 \text{ mA}$ $I_O = 32 \text{ mA}$ <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameter IO7 includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------|------------------------------------|-----|------------------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | | | | ns | | t <sub>en</sub> | ŌE | A or B | | | | | ns | | <sup>t</sup> dis | ŌĒ | A or B | | | | • | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | 3.6 V or GND<br>5.5 V or GND | 30 pF<br>50 pF | | | t <sub>PLZ</sub> /t <sub>PZL</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | 3.6 V<br>5.5 V | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage #### **TYPICAL CHARACTERISTICS (continued)** # **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values ### SN74CB3T16211 24-BIT FET BUS SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS147 - OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 70 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, PCI Interface, Bus Isolation - Ideal for Low-Power Portable Equipment # DGG, DGV, OR DL PACKAGE (TOP VIEW) | NC | 1 · | 56 ] 1 <del>OE</del> | |------|-----|----------------------| | 1A1 | 2 | 55 2OE | | 1A2 | 3 | 54 🛮 1B1 | | 1A3 | 4 | 53 ] 1B2 | | 1A4 | 5 | 52 ] 1B3 | | 1A5 | 6 | 51 ] 1B4 | | 1A6 | 7 | 50 ] 1B5 | | GND | 8 | 49 GND | | 1A7 | 9 | 48 🛮 1B6 | | 1A8 | 10 | 47 🛮 1B7 | | 1A9 | 11 | 46 🛮 1B8 | | 1A10 | 12 | 45 🛮 1B9 | | 1A11 | 13 | 44 🛮 1B10 | | 1A12 | 14 | 43 🛮 1B11 | | 2A1 | 15 | 42 ] 1B12 | | 2A2 | 16 | 41 🛮 2B1 | | Vcc | 17 | 40 2B2 | | 2A3 | 18 | 39 🛮 2B3 | | GND | 19 | 38 ] GND | | 2A4 | 20 | 37 🛮 2B4 | | 2A5 | 21 | 36 🛮 2B5 | | 2A6 | 22 | 35 🛮 2B6 | | 2A7 | 23 | 34 🛮 2B7 | | 2A8 | 24 | 33 🛮 2B8 | | 2A9 | 25 | 32 🛮 2B9 | | 2A10 | 26 | 31 2B10 | | 2A11 | 27 | 30 2B11 | | 2A12 | 28 | 29 2B12 | NC - No internal connection #### description/ordering information The SN74CB3T16211 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T16211 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). Widebus is a trademark of Texas Instruments. #### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS147 - OCTOBER 2003 #### description/ordering information (continued) NOTE A: If the input high voltage $(V_{IH})$ level is greater than or equal to $V_{CC} - 1$ V, and less than or equal to 5.5 V, then the output high voltage (VOH) level will be equal to approximately the VCC voltage level. Figure 1. Typical DC Voltage-Translation Characteristics The SN74CB3T16211 is organized as two 12-bit bus switches with separate ouput-enable (1OE, 2OE) inputs. It can be used as two 12-bit bus switches or as one 24-bit bus switch. When OE is low, the associated 12-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 12-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | CCOD DI | Tube | SN74CB3T16211DL | CDOT4CO44 | | | SSOP – DL | Tape and reel | SN74CB3T16211DLR | CB3T16211 | | -40°C to 85°C | | Tube | SN74CB3T16211DGG | 000740044 | | | TSSOP – DGG | Tape and reel | SN74CB3T16211DGGR | CB3T16211 | | | TVSOP - DGV | Tape and reel | SN74CB3T16211DGVR | KR211 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each 12-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER logic diagram (positive logic) #### simplified schematic, each FET switch (SW) ‡EN is the internal enable signal applied to the switch. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 V to 7 V | |----------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | | |------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|------|--| | Vcc | Supply voltage | | | | V | | | VIH | High lovel control input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | | V <sub>IL</sub> | Low-level control input voltage $ \frac{V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}}{V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}} $ | 0 | 0.7 | ., | | | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 8.0 | V | | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS147 - OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|------------------|------|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | Vон | | | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | ±10 | μΑ | | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | μА | | | lį | | Switch ON, | $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | | -40 | | | | | | $V_{IN} = V_{CC}$ or GND | V <sub>I</sub> = 0 to 0.7 V | | | ±5 | | | | l <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC} = 3.6 \text{ V}, \\ &V_{O} = 0 \text{ to } 5.5 \text{ V}, \\ &V_{I} = 0, \\ &\text{Switch OFF,} \\ &V_{IN} = V_{CC} \text{ or GND} \end{split}$ | | | | ±10 | μΑ | | | l <sub>off</sub> | V <sub>CC</sub> = 0, | | | | 10 | μА | | | | | | V <sub>CC</sub> = 3.6 V,<br>I <sub>I/O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 70 | • | | | ICC | | Switch ON or OFF, V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 70 | μΑ | | | ΔlCC§ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ One input at $V_{CC} - 0.6 \text{ V},$ Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 4 | | pF | | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 5 | | pF | | | C <sub>io(ON)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>Switch ON,<br>$V_{IN} = V_{CC} \text{ or GND}$ | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 5 | | pF | | | | | | $V_{I/O} = GND$ | | 13 | | Pi | | | r <sub>on</sub> ¶ | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V},$<br>$V_{I} = 0$ | I <sub>O</sub> = 24 mA | | 5 | 9.5 | | | | | | | $I_O = 16 \text{ mA}$ | | 5 | 9.5 | Ω | | | | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 8.5 | ] - | | | | | $V_1 = 0$ $I_O = 32 \text{ mA}$ | | | 5 | 8.5 | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. † All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>¶</sup>Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### SN74CB3T16211 24-BIT FET BUS SWITCH ## 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS147 - OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|-----------------|----------------|------------------------------------|------|------------------------------------|------|------| | | | | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1 | 12 | 1 | 10 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 7.5 | 1 | 8.5 | ns | <sup>†</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). # 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|-------------------|-------------------|-------|--------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V or GND | 30 pF | | | β(ο) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×VCC | 500 Ω | GND | 30 pF | 0.15 V | | PLZ/PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | 4 | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms ## TYPICAL CHARACTERISTICS Figure 3. Data Output Voltage vs Data Input Voltage # **TYPICAL CHARACTERISTICS (continued)** #### **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values # SN74CB3T3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS148 - OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 20 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 2000 V Human Body Model - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, USB Interface, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment # D, DBQ, DGV, OR PW PACKAGE (TOP VIEW) #### description/ordering information The SN74CB3T3253 is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3253 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). The SN74CB3T3253 is organized as two 1-of-4 multiplexer/demultiplexers with separate output-enable ( $1\overline{OE}$ , $2\overline{OE}$ ) inputs. The select (S0, S1) inputs control the data path of each multiplexer/demultiplexer. When $\overline{OE}$ is low, the associated multiplexer/demultiplexer is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated multiplexer/demultiplexer is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. ## description/ordering information (continued) NOTE A: If the input high voltage (V<sub>IH</sub>) level is greater than or equal to V<sub>CC</sub> – 1 V, and less than or equal to 5.5 V, then the output high voltage (V<sub>OH</sub>) level will be equal to approximately the V<sub>CC</sub> voltage level. Figure 1. Typical DC Voltage-Translation Characteristics To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE | <u>:</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-------------------|---------------|--------------------------|---------------------|--| | | SOIC - D | Tube | SN74CB3T3253D | CDOTOGO | | | | 201C - D | Tape and reel | SN74CB3T3253DR | CB3T3253 | | | 4000 to 0500 | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3T3253DBQR | KS253 | | | -40°C to 85°C | TSSOP – PW | Tube | SN74CB3T3253PW | KCOFO | | | | 1550P - PVV | Tape and reel | SN74CB3T3253PWR | KS253 | | | | TVSOP - DGV | Tape and reel | SN74CB3T3253DGVR | KS253 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. FUNCTION TABLE (each multiplexer) | | INPUTS | | INPUT/OUTPUT | FUNCTION | |----|--------|----|--------------|------------------| | OE | S1 | S0 | Α | FUNCTION | | L | L | L | B1 | A port = B1 port | | L | L | Н | B2 | A port = B2 port | | L | Н | L | В3 | A port = B3 port | | L | Н | Н | B4 | A port = B4 port | | Н | Χ | Χ | Z | Disconnect | # logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | –0.5 V to 7 V | |--------------------------------------------------------------------|-------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 a | and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): | : D package | 73°C/W | | | DBQ package | 90°C/W | | | DGV package | 120°C/W | | | PW package | 108°C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | .,, | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN74CB3T3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS148 - OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNIT | | |----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|-----|------|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | VOH | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | ±10 | μΑ | | | | - | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | μА | | | l <sub>i</sub> | | Switch ON, | $V_I = 0.7 \text{ V}$ to $V_{CC} - 0.7 \text{ V}$ | | | -40 | | | | | | $V_{IN} = V_{CC}$ or GND | $V_{I} = 0 \text{ to } 0.7 \text{ V}$ | | | ±5 | | | | I <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC}=3.6 \text{ V},\\ &V_{O}=0 \text{ to } 5.5 \text{ V},\\ &V_{I}=0,\\ &\text{Switch OFF,}\\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | ±10 | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | 10 | μΑ | | | | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | $V_I = V_{CC}$ or GND | | | 20 | | | | ICC | | Switch ON or OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 20 | μΑ | | | ΔlCC§ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V,}$<br>One input at $V_{CC} - 0.6 \text{ V,}$<br>Other inputs at $V_{CC}$ or GND | | | | 300 | μА | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 3 | | pF | | | _ | A port | V <sub>CC</sub> = 3.3 V,<br>V <sub>I/O</sub> = 5.5 V, 3.3 V, or GND, | | | 12 | | _ | | | C <sub>io(OFF)</sub> | B port | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 5 | | pF | | | | A | | $V_{I/O} = 5.5 \text{ V or } 3.3 \text{ V}$ | | 10 | | | | | C <sub>io(ON)</sub> | A port | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | $V_{I/O} = GND$ | | 22 | | pF | | | | B port | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I/O} = 5.5 \text{ V or } 3.3 \text{ V}$ | | 4 | | | | | | _ po | | $V_{I/O} = GND$ | | 22 | | | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V},$ | I <sub>O</sub> = 24 mA | | 5 | 8 | | | | $r_{on}\P$ | | $V_I = 0$ | I <sub>O</sub> = 16 mA | | 5 | 8 | Ω | | | ·011" | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 7 | | | | | | $V_{I} = 0$ $I_{O} = 32 \text{ mA}$ | | | 5 | 7 | | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. <sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # SN74CB3T3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS148 - OCTOBER 2003 ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |--------------------|---------|----------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> pd(s) | S | A | 1 | 10.5 | 1 | 8 | ns | | | S | В | 1 | 10 | 1 | 8 | | | <sup>t</sup> en | ŌĒ | A or B | 1 | 8.5 | 1 | 8 | ns | | 4 | S | В | 1 | 7.5 | 1 | 8.5 | | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6.5 | 1 | 8 | ns | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |---------------|-------------------|-------------------|--------------|--------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | <b>500</b> Ω | 3.6 V or GND | 30 pF | | | (-) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×VCC | 500 Ω | GND | 30 pF | 0.15 V | | 'PLZ''PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tp.1.7/tp.7.1 | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms # TYPICAL CHARACTERISTICS Figure 3. Data Output Voltage vs Data Input Voltage # **TYPICAL CHARACTERISTICS (continued)** #### **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values # SN74CB3T3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS149 - OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 20 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, USB Interface, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment # DGV OR PW PACKAGE (TOP VIEW) #### description/ordering information The SN74CB3T3257 is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3257 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). #### ORDERING INFORMATION | TA | PACKAGE | <u></u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | -40°C to 85°C | TSSOP – PW | Tube | SN74CB3T3257PW | 1/0057 | | | | Tape and reel | SN74CB3T3257PWR | KS257 | | | TVSOP - DGV | Tape and reel | SN74CB3T3257DGVR | KS257 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # description/ordering information (continued) NOTE A: If the input high voltage ( $V_{IH}$ ) level is greater than or equal to $V_{CC}$ – 1 V, and less than or equal to 5.5 V, then the output high voltage ( $V_{OH}$ ) level will be equal to approximately the $V_{CC}$ voltage level. Figure 1. Typical DC Voltage-Translation Characteristics The SN74CB3T3257 is a 4-bit 1-of-2 multiplexer/demultiplexer with a single output-enable $(\overline{OE})$ input. The select (S) input controls the data path of the multiplexer/demultiplexer. When $\overline{OE}$ is low, the multiplexer/demultiplexer is enabled, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the multiplexer/demultiplexer is disabled, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each multiplexer) | INPU | INPUTS INPUT/OUTPUT | | FUNCTION | |------|---------------------|----|------------------| | OE S | | Α | FUNCTION | | L | L | B1 | A port = B1 port | | L | Н | B2 | A port = B2 port | | Н | X | Z | Disconnect | # logic diagram (positive logic) # simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. # SN74CB3T3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS149 - OCTOBER 2003 absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | $-0.5 \text{ V to 7 V}$ | |----------------------------------------------------------------------|-------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $-0.5 \text{ V to 7 V}$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $-0.5 \text{ V to 7 V}$ | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGV package | 120°C/W | | PW package | | | Storage temperature range, T <sub>sto</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ## recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | V <sub>CC</sub> Supply voltage | | | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | V <sub>IH</sub> | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | ′ 2 | 5.5 | V | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | ′ 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN74CB3T3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS149 - OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNIT | | |---------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|-----|------|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | VOH | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | ±10 | μΑ | | | | - | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | | l <sub>i</sub> | | Switch ON, | $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | | $V_{IN} = V_{CC}$ or GND | $V_{I} = 0 \text{ to } 0.7 \text{ V}$ | | | ±5 | | | | I <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC}=3.6 \text{ V},\\ &V_{O}=0 \text{ to } 5.5 \text{ V},\\ &V_{I}=0,\\ &\text{Switch OFF,}\\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | ±10 | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | 10 | μΑ | | | lcc | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 20 | | | | | | Switch ON or OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 20 | μΑ | | | ΔlCC§ | Control inputs | $V_{CC}$ = 3 V to 3.6 V,<br>One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | | | | 300 | μА | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 3 | | pF | | | _ | A port | V <sub>CC</sub> = 3.3 V,<br>V <sub>I/O</sub> = 5.5 V, 3.3 V, or GND, | | | 7 | | _ | | | Cio(OFF) R port | | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 5 | | pF | | | | A | | $V_{I/O} = 5.5 \text{ V or } 3.3 \text{ V}$ | | 6 | | | | | C <sub>io(ON)</sub> | A port | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | $V_{I/O} = GND$ | | 16 | | pF | | | | B port | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I/O} = 5.5 \text{ V or } 3.3 \text{ V}$ | | 4 | | ы | | | | _ po | | $V_{I/O} = GND$ | | 16 | | | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V},$ | I <sub>O</sub> = 24 mA | | 5 | 8 | | | | $r_{on}\P$ | | $V_I = 0$ | I <sub>O</sub> = 16 mA | | 5 | 8 | Ω | | | ·011" | V <sub>CC</sub> = 3 V, | | I <sub>O</sub> = 64 mA | | 5 | 7 | | | | | | $V_{\parallel} = 0$ | I <sub>O</sub> = 32 mA | | 5 | 7 | | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. <sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # SN74CB3T3257 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V TOLERANT LEVEL SHIFTER SCDS149 - OCTOBER 2003 ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |--------------------|---------|----------|-------------------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> pd(s) | S | A | 1 | 9.5 | 1 | 7 | ns | | | S | В | 1 | 9 | 1 | 7.5 | | | <sup>t</sup> en | ŌĒ | A or B | 1 | 9 | 1 | 7.5 | ns | | | S | В | 1 | 7 | 1 | 7.5 | | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6 | 1 | 8 | ns | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\Delta}$ | |------------|-------------------|-------------------|-------|--------------|-------|------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V or GND | 30 pF | | | ρα(ο) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpl z/tpzl | 2.5 V $\pm$ 0.2 V | 2×V <sub>CC</sub> | 500 Ω | GND | 30 pF | 0.15 V | | 'PLZ''PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | t/t | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | tPHZ/tPZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage # **TYPICAL CHARACTERISTICS (continued)** #### **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values # SN74CB3T3383 10-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158 - OCTOBER 2003 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics - Low Input/Output Capacitance Minimizes Loading - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | | | | _ | |-----|----|------|-----------------| | BE | 1 | U 24 | v <sub>cc</sub> | | 1B1 | 2 | 23 | 5B2 | | 1A1 | 3 | 22 | 2 5A2 | | 1A2 | 4 | 21 | 5A1 | | 1B2 | 5 | 20 | 5B1 | | 2B1 | 6 | 19 | 4B2 | | 2A1 | 7 | 18 | 3 AA2 | | 2A2 | 8 | 17 | 7 3 4A1 | | 2B2 | 9 | 16 | 3 4B1 | | 3B1 | 10 | 15 | 3B2 | | 3A1 | 11 | 14 | 1 3A2 | | GND | 12 | 13 | 3 Вх | | | _ | | _ | #### description/ordering information #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CB3T3383DW | | | | SOIC – DW | Tape and reel | SN74CB3T3383DWR | | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3T3383DBQR | | | | TSSOP - PW | Tape and reel | SN74CB3T3383PWR | | | | TVSOP - DGV | Tape and reel | SN74CB3T3383DGVR | | T Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## description/ordering information (continued) The SN74CB3T3383 is a high-speed TTL-compatible FET bus-exchange switch with low ON-state resistance (ron), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks V<sub>CC</sub>. The SN74CB3T3383 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). NOTE A: If the input high voltage (VIH) level is greater than or equal to VCC - 1 V, and less than or equal to 5.5 V, then the output high voltage (VOH) level will be equal to approximately the VCC voltage level. Figure 1. Typical DC Voltage Translation Characteristics The SN74CB3T3383 is organized as a 10-bit bus switch or as a 5-bit bus-exchange with enable (BE) input. When used as a 5-bit bus-exchange, the device provides data exchanging between four signal ports. When BE is low, the bus-exchange switch is ON, and the select input (BX) controls the data path. When BE is high, the bus-exchange switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, BE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. PRODUCT PREVIEW # FUNCTION TABLE (each 5-bit switch) | INP | UTS | INPUTS/0 | OUTPUTS | FUNCTION | |-----|-----|----------|---------|----------------------------------------| | BE | вх | A1 | A2 | FUNCTION | | L | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | L | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | | Н | Х | Z | Z | Disconnect | # logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>‡</sup>EN is the internal enable signal applied to the switch. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | –0.5 V to 7 V | |--------------------------------------------------------------------|------------|----------------| | Control input voltage range, VIN (see Notes 1 and | 2) | -0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and | d 3) | -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | 50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | 3 | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): DE | BQ package | 61°C/W | | DO | GV package | 86°C/W | | D/ | W package | 46°C/W | | PV | W package | 88°C/W | | Storage temperature range, T <sub>Stq</sub> | | 65°C to 150°C | | | | | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vсс | Supply voltage | 2.3 | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | 5.5 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 0.7 | ., | | V <sub>IL</sub> | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN74CB3T3383 10-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158 - OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONI | DITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | | |--------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | | V | | | Vон | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | | μΑ | | | IĮ | | V <sub>CC</sub> = 3.6 V,<br>Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ $V_I = 0 \text{ to } 0.7 \text{ V}$ | | | | μА | | | l <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC}=3.6 \text{ V,} \\ &V_{O}=0 \text{ to } 5.5 \text{ V,} \\ &V_{I}=0, \\ &\text{Switch OFF,} \\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | | μА | | | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | | $V_I = V_{CC}$ or GND | | | | | | | ICC | | Switch ON or OFF, V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | | μА | | | ΔlCC§ | Control inputs | $V_{CC}$ = 3 V to 3.6 V,<br>One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | | | | | μΑ | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | | | pF | | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | | | pF | | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V,<br>Switch ON. | V <sub>I/O</sub> = 5.5 V or 3.3 V | | | | pF | | | $V_{IN} = V_{CC}$ or GND | | $V_{I/O} = GND$ | V <sub>I/O</sub> = GND | | | ۲' | | | | | $V_{CC} = 2.3 \text{ V},$ TYP at $V_{CC} = 2.5 \text{ V},$ | | I <sub>O</sub> = 24 mA | | | | Ω | | | $r_{on}\P$ | | V <sub>I</sub> = 0 | I <sub>O</sub> = 16 mA | | | | | | | J | | V <sub>CC</sub> = 3 V, | $I_O = 64 \text{ mA}$ | | | | ] | | | | | V <sub>I</sub> = 0 | $I_O = 32 \text{ mA}$ | | | | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # SN74CB3T3383 10-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158 - OCTOBER 2003 switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> : | = 2.5 V<br>.2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |--------------------|---------|----------|-------------------|-----------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | | | | | | <sup>t</sup> pd(s) | BX | A or B | | | | | ns | | <sup>t</sup> en | BE | A or B | | | | | ns | | <sup>t</sup> dis | BE | A or B | | | | | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). # **10-BIT FET BUS-EXCHANGE SWITCH** 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFT ## SCDS158 - OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | 3.6 V or GND<br>5.5 V or GND | 30 pF<br>50 pF | | | t <sub>PLZ</sub> /t <sub>PZL</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | 3.6 V<br>5.5 V | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage # **TYPICAL CHARACTERISTICS (continued)** # OUTPUT VOLTAGE HIGH Figure 4. V<sub>OH</sub> Values # SN74CB3T16212 24-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFT SCDS157 - OCTOBER 2003 #### **Member of the Texas Instruments** Widebus™ Family - Output Voltage Translation Tracks V<sub>CC</sub> - **Supports Mixed-Mode Signal Operation On** All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero **Propagation Delay** - Low ON-State Resistance (ron) **Characteristics** - **Low Input/Output Capacitance Minimizes** Loading - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - **I**off Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Digital Applications: Level** Translation, PCI Interface, Bus Isolation - Ideal for Low-Power Portable Equipment # description/ordering information The SN74CB3T16212 is a high-speed TTL-compatible FET bus-exchange switch with low ON-state resistance (ron), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks V<sub>CC</sub>. The SN74CB3T16212 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). #### 56 S1 SOL 1A1 🛮 2 55 S2 1A2∏3 54**∏** 1B1 53 🛮 1B2 2A1 [ 4 2A2 🛮 5 52**∏** 2B1 3A1 🛮 6 51 **∏** 2B2 3A2**∏**7 50**∏** 3B1 GND 8 49 **∏** GND 4A1 🛮 9 48**∏** 3B2 4A2 10 47 4B1 5A1 Π 11 46**∏** 4B2 5A2 1 12 45 **∏** 5B1 6A1 13 44 🛮 5B2 6A2 1 14 43**∏** 6B1 7A1 ∏ 15 42**∏** 6B2 7A2 16 41 **∏** 7B1 V<sub>CC</sub> **□** 17 40**∏** 7B2 8A1 🛮 18 39 **∏** 8B1 GND ∏ 19 38 | GND 8A2 **2**0 37 N 8B2 9A1 [] 21 36 ¶ 9B1 9A2 22 35 9B2 10A1 🛮 23 34 10B1 10A2 24 33**∏** 10B2 32**|** 11B1 11A1 **□** 25 11A2 **1**26 31 11B2 12A1 27 30 12B1 12A2 🛮 28 DGG, DGV, OR DL PACKAGE (TOP VIEW) #### Widebus is a trademark of Texas Instruments. 29 12B2 ## description/ordering information (continued) NOTE A: If the input high voltage ( $V_{IH}$ ) level is greater than or equal to $V_{CC}$ – 1 V, and less than or equal to 5.5 V, then the output high voltage ( $V_{OH}$ ) level will be equal to approximately the $V_{CC}$ voltage level. Figure 1. Typical DC Voltage Translation Characteristics The SN74CB3T16212 operates as a 24-bit bus switch or as a 12-bit bus-exchange that provides data exchanging between four signal ports. The select (S0, S1, S2) inputs control the data path of the bus-exchange switch. When the bus-exchange switch is ON, the A port is connected to the B port, allowing bidirectional data flow between ports. When the bus-exchange switch is OFF, a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, each select input should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | SSOP - DL | Tube | SN74CB3T16212DL | | | | | Tape and reel | SN74CB3T16212DLR | | | | TSSOP – DGG | Tube | SN74CB3T16212DGG | | | | | Tape and reel | SN74CB3T16212DGGR | | | | TVSOP – DGV | Tape and reel | SN74CB3T16212DGVR | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # SN74CB3T16212 24-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS157 - OCTOBER 2003 #### **FUNCTION TABLE** | | INPUTS | | | OUTPUTS | FUNCTION | |----|--------|----|---------|---------|----------------------------------------| | S2 | S1 | S0 | A1 | A2 | FUNCTION | | L | L | L | Z | Z | Disconnect | | L | L | Н | B1 port | Z | A1 port = B1 port | | L | Н | L | B2 port | Z | A1 port = B2 port | | L | Н | Н | Z | B1 port | A2 port = B1 port | | Н | L | L | Z | B2 port | A2 port = B2 port | | Н | L | Н | Z | Z | Disconnect | | Н | Н | L | B1 port | B2 port | A1 port = B1 port<br>A2 port = B2 port | | Н | Н | Н | B2 port | B1 port | A1 port = B2 port<br>A2 port = B1 port | # logic diagram (positive logic) SN74CB3T16212 # simplified schematic, each FET switch (SW) ‡EN is the internal enable signal applied to the switch. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | -0.5 V to 7 V | |----------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | -0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stq</sub> 6 | 55°C to 150°C | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |------------------|----------------------------------|--------------------------------------------|-----|-----|------| | VCC | Supply voltage | | 2.3 | 3.6 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | ., | | $V_{IH}$ | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | 5.5 | V | | ., | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | ., | | VIL | Low-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | • | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN74CB3T16212 **24-BIT FET BUS-EXCHANGE SWITCH** 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS157 - OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNIT | | |----------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|-----|-----|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | | V | | | Vон | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | | μА | | | Iį | | $V_{CC} = 3.6 \text{ V},$<br>Switch ON,<br>$V_{IN} = V_{CC} \text{ or GND}$ | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$<br>$V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$<br>$V_I = 0 \text{ to } 0.7 \text{ V}$ | | | | μА | | | l <sub>OZ</sub> ‡ | | $V_{CC} = 3.6 \text{ V},$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | | | μА | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | | μА | | | | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ $V_{I} = V_{CC} \text{ or GND}$ | | | | | | | | lcc | | Switch ON or OFF, VIN = VCC or GND | V <sub>I</sub> = 5.5 V | | | | μΑ | | | ΔlCC§ | Control inputs | $V_{CC}$ = 3 V to 3.6 V,<br>One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | | | | | μА | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | | | pF | | | | A port | V <sub>CC</sub> = 3.3 V,<br>V <sub>I/O</sub> = 5.5 V, 3.3 V, or GND, | | | | | | | | C <sub>io(OFF)</sub> | B port | Switch OFF, VIN = VCC or GND | | | | | pF | | | | A port | V 22V | V <sub>I/O</sub> = 5.5 V or 3.3 V | | | | | | | C <sub>io(ON)</sub> | 7. poit | $V_{CC} = 3.3 \text{ V},$ Switch ON, | $V_{I/O} = GND$ | | | | pF | | | 10(011) | B port | $V_{IN} = V_{CC}$ or GND | $V_{I/O} = 5.5 \text{ V or } 3.3 \text{ V}$<br>$V_{I/O} = \text{GND}$ | | | | · | | | | <u> </u> | V <sub>CC</sub> = 2.3 V, | I <sub>O</sub> = 24 mA | | | | | | | | | TYP at $V_{CC} = 2.5 \text{ V}$ , | | | | | | | | $r_{on}\P$ | | V <sub>I</sub> = 0 | I <sub>O</sub> = 16 mA | | | | Ω | | | | | $V_{CC} = 3 V$ , $V_{I} = 0$ | I <sub>O</sub> = 64 mA | | | | | | | | | | $I_O = 32 \text{ mA}$ | | | | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. † All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup>Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # SN74CB3T16212 24-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS157 - OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> = | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | |--------------------|---------|----------|-------------------|------------------------------------|-----|------------------------------------|----| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | | | | | | t <sub>pd(s)</sub> | S | А | | | | | ns | | t <sub>en</sub> | S | В | | | | | ns | | <sup>t</sup> dis | S | В | | | | | ns | <sup>†</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS157 - OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\Delta}$ | |--------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------------------------------|----------------|------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | 3.6 V or GND<br>5.5 V or GND | 30 pF<br>50 pF | | | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | 3.6 V<br>5.5 V | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage ### **TYPICAL CHARACTERISTICS (continued)** # OUTPUT VOLTAGE HIGH vs Figure 4. V<sub>OH</sub> Values SCDS125A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Bus Isolation, Low-Distortion Signal Gating #### D OR PW PACKAGE (TOP VIEW) #### description/ordering information The SN74CBT3305C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3305C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3305C is organized as two 1-bit bus switches with separate output-enable (1OE, 2OE) inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When OE is high, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low, the associated 1-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 D | Tube | SN74CBT3305CD | 0110050 | | 4000 1- 0500 | SOIC - D | Tape and reel | SN74CBT3305CDR | CU305C | | –40°C to 85°C | TSSOP – PW | Tube | SN74CBT3305CPW | CLIDOEC | | | 13307 - PW | Tape and reel | SN74CBT3305CPWR | CU305C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS125A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. **FUNCTION TABLE** (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | Н | В | A port = B port | | L | Z | Disconnect | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. # SN74CBT3305C DUAL FET BUS SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS125A - SEPTEMBER 2003 - REVISED OCTOBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $\dots$ $-0.5$ V to 7 V | |--------------------------------------------------------------------|-------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $\dots$ -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): D package | | | PW package | | | Storage temperature range, T <sub>stg</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | $V_{IH}$ | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. SCDS125A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_I \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 3 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 12.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $r_{on}\P$ | | | 1 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> : | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------|-----------------------|-------------------|--------------|------| | | (INPOT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | OE | A or B | 4.4 | 1.5 | 4.1 | ns | | <sup>t</sup> dis | OE | A or B | 5.1 | 1.5 | 4.8 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | Voutu | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS125A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms # SN74CBTD3305C **DUAL FET BUS SWITCH WITH LEVEL SHIFTING** 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECT! SCDS126A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - Integrated Diode to V<sub>CC</sub> Provides 5-V Input **Down To 3.3-V Output Level Shift** - Bidirectional Data Flow, With Near-Zero **Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - V<sub>CC</sub> Operating Range From 4.5 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### description/ordering information The SN74CBTD3305C is a high-speed TTL-compatible FET bus switch with low ON-state resistance (ron), allowing for minimal propagation delay. This device features an integrated diode in series with V<sub>CC</sub> to provide level shifting for 5-V input down to 3.3-V output levels. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBTD3305C provides protection for undershoot up to −2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBTD3305C is organized as two 1-bit bus switches with separate output-enable (1OE, 2OE) inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When OE is high, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low, the associated 1-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 D | Tube | SN74CBTD3305CD | 000050 | | 4000 1- 0500 | SOIC - D | Tape and reel | SN74CBTD3305CDR | CC305C | | −40°C to 85°C | TOOOD DW | Tube | SN74CBTD3305CPW | CC20EC | | | TSSOP – PW | Tape and reel | SN74CBTD3305CPWR | CC305C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS126A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | Н | В | A port = B port | | L | Z | Disconnect | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. # SN74CBTD3305C DUAL FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS126A - SEPTEMBER 2003 - REVISED OCTOBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |-------------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, $\theta_{\text{JA}}$ (see Note 5): D package | 97°C/W | | PW package | 149°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Notes 6 and 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | - NOTES: 6. All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. - 7. In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. # SN74CBTD3305C DUAL FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS126A - SEPTEMBER 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | RAMETER | | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|--------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 V,$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | ٧ | | Vон | | See Figures 4 and 5 | | | | | | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | I <sub>OZ</sub> ‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 1.5 | mA | | ∆lCC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 12.5 | | pF | | | | 1. | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | | | $r_{on}$ ¶ | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | Ω | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 8 | 20 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | VCC = | UNIT | | |-------------------|---------|----------|-------|------|----| | | (INPUT) | (OUTPUT) | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | | 0.15 | ns | | t <sub>en</sub> | OE | A or B | 1.5 | 4.7 | ns | | <sup>t</sup> dis | OE | A or B | 1.5 | 5.3 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS126A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION FOR LEVEL SHIFTER | TEST | VCC | S1 | RL | ٧ <sub>I</sub> | CL | $v_{\!\scriptscriptstyle\Delta}$ | |------------------------------------|-----------------|------|-------|------------------------|-------|----------------------------------| | tpd(s) | 5 V $\pm$ 0.5 V | Open | 500 Ω | V <sub>CC</sub> or GND | 50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V | 7 V | 500 Ω | GND | 50 pF | 0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 5 V $\pm$ 0.5 V | Open | 500 Ω | vcc | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS126A - SEPTEMBER 2003 - REVISED OCTOBER 2003 100 $\mu$ A 6 mA 5.5 5.75 12 mA 24 mA #### **TYPICAL CHARACTERISTICS** #### OUTPUT VOLTAGE HIGH vs SUPPLY VOLTAGE Figure 4. V<sub>OH</sub> Values ### **TYPICAL CHARACTERISTICS (continued)** Figure 5. Data Output Voltage vs Data Input Voltage SCDS127A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Bus Isolation, Low-Distortion Signal Gating #### GND D OR PW PACKAGE #### description/ordering information The SN74CBT3306C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3306C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. 5 🛮 2A The SN74CBT3306C is organized as two 1-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When $\overline{OE}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 1-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 B | Tube | SN74CBT3306CD | 0110000 | | –40°C to 85°C | SOIC - D | Tape and reel | SN74CBT3306CDR | CU306C | | | TSSOP – PW | Tube | SN74CBT3306CPW | CU306C | | | 1330F - PW | Tape and reel | SN74CBT3306CPWR | C0306C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS127A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. # FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | # logic diagram (positive logic) #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. # SN74CBT3306C DUAL FET BUS SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS127A - SEPTEMBER 2003 - REVISED OCTOBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |--------------------------------------------------------------------|---------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): D package | 97°C/W | | PW package | 149°C/W | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. SCDS127A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ∆lCC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 12.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $r_{on}$ ¶ | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------------|-----------------------|-------------------|--------------|------| | | (INPUT) | (001F01) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌE | A or B | 4.6 | 1.5 | 4.2 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 4.3 | 1.5 | 4.3 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms # SN74CBTD3306C DUAL FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS128A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Integrated Diode to V<sub>CC</sub> Provides 5-V Input Down To 3.3-V Output Level Shift - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - V<sub>CC</sub> Operating Range From 4.5 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### description/ordering information The SN74CBTD3306C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. This device features an integrated diode in series with $V_{CC}$ to provide level shifting for 5-V input down to 3.3-V output levels. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBTD3306C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBTD3306C is organized as two 1-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When $\overline{OE}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 1-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | SOIC - D | Tube | SN74CBTD3306CD | 000000 | | 4000 1 - 0500 | | Tape and reel | SN74CBTD3306CDR | CC306C | | −40°C to 85°C | T000D DW | Tube | SN74CBTD3306CPW | 002060 | | | TSSOP – PW | Tape and reel | SN74CBTD3306CPWR | CC306C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS128A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. # FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | # logic diagram (positive logic) #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. # SN74CBTD3306C DUAL FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS128A - SEPTEMBER 2003 - REVISED OCTOBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |-------------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, $\theta_{\text{JA}}$ (see Note 5): D package | 97°C/W | | PW package | 149°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Notes 6 and 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | - NOTES: 6. All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. - 7. In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. # SN74CBTD3306C DUAL FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS128A - SEPTEMBER 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |----------------------|----------------|--------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | V <sub>CC</sub> = 4.5 V, | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_I \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | VOH | | See Figures 4 and 5 | | | | | | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 1.5 | mA | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 \text{ V or } 0$ | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 12.5 | | pF | | | | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | | | $r_{on}\P$ | | $V_{CC} = 4.5 \text{ V}$ $V_{I} = 0$ | V = U | I <sub>O</sub> = 30 mA | | 3 | 6 | Ω | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 9 | 20 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | ΥCC = | UNIT | | |-------------------|---------|----------|-------|------|----| | | (INPUT) | (OUTPUT) | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | | 0.15 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1.5 | 4.7 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1.5 | 4.7 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|---|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS128A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION FOR LEVEL SHIFTER | TEST | VCC | S1 | RL | ٧ <sub>I</sub> | CL | ${f v}_{\!\Delta}$ | |------------------------------------|-----------------|------|-------|------------------------|-------|--------------------| | tpd(s) | 5 V $\pm$ 0.5 V | Open | 500 Ω | V <sub>CC</sub> or GND | 50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V | 7 V | 500 Ω | GND | 50 pF | 0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 5 V ± 0.5 V | Open | 500 Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS128A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### **TYPICAL CHARACTERISTICS** #### OUTPUT VOLTAGE HIGH vs SUPPLY VOLTAGE Figure 4. V<sub>OH</sub> Values ## **TYPICAL CHARACTERISTICS (continued)** Figure 5. Data Output Voltage vs Data Input Voltage - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Bus Isolation, Low-Distortion Signal Gating ## D, DB, DGV, OR PW PACKAGE (TOP VIEW) #### RGY PACKAGE (TOP VIEW) #### DBQ PACKAGE (TOP VIEW) NC - No internal connection ## description/ordering information The SN74CBT3125C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3125C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3125C is organized as four 1-bit bus switches with separate output-enable ( $\overline{10E}$ , $\overline{20E}$ , $\overline{30E}$ , $\overline{40E}$ ) inputs. It can be used as four 1-bit bus switches or as one 4-bit bus switch. When $\overline{0E}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{0E}$ is high, the associated 1-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. #### description/ordering information (continued) To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGI | <u></u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3125CRGYR | CU125C | | | colo p | Tube | SN74CBT3125CD | CDT040FC | | | SOIC - D | Tape and reel | SN74CBT3125CDR | CBT3125C | | | SSOP - DB | Tube | SN74CBT3125CDB | 014050 | | -40°C to 85°C | | Tape and reel | SN74CBT3125CDBR | CU125C | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3125CDBQR | CU125C | | | | Tube | SN74CBT3125CPW | 014050 | | | TSSOP – PW | Tape and reel | SN74CBT3125CPWR | CU125C | | | TVSOP – DGV | Tape and reel | SN74CBT3125CDGVR | CU125C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) Pin numbers shown are for the D, DB, DGV, PW, and RGY packages. #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------|----------------| | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): D package | 86°C/W | | (see Note 5): DB package | 96°C/W | | (see Note 5): DBQ package | 90°C/W | | (see Note 5): DGV package | 127°C/W | | (see Note 5): PW package | 113°C/W | | (see Note 6): RGY package | 47°C/W | | Storage temperature range, T <sub>stg</sub> | −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CBT3125C QUADRUPLE FET BUS SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS122A - JULY 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 3 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 12.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | ron¶ | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|---------|----------|-----------------------|------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌE | A or B | | 4.4 | 1.5 | 4 | ns | | t <sub>dis</sub> | ŌĒ | A or B | | 4.4 | 1.5 | 4.4 | ns | <sup>#</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS130A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### description/ordering information The SN74CBT3244C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3244C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3244C is organized as two 4-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 4-bit bus switches or as one 8-bit bus switch. When $\overline{OE}$ is low, the associated 4-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 4-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. SCDS130A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | ORDERING IN ORMATION | | | | | | | | | |----------------------|-------------------|---------------|--------------------------|---------------------|--|--|--|--| | TA | PACKAGI | <b>E</b> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | | | | | | QFN – RGY | Tape and reel | SN74CBT3244CRGYR | CU244C | | | | | | | SOIC - DW | Tube | SN74CBT3244CDW | 00700440 | | | | | | | | Tape and reel | SN74CBT3244CDWR | CBT3244C | | | | | | | SSOP – DB | Tube | SN74CBT3244CDB | 0110440 | | | | | | –40°C to 85°C | | Tape and reel | SN74CBT3244CDBR | CU244C | | | | | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3244CDBQR | CBT3244C | | | | | | | TOOOD DW | Tube | SN74CBT3244CPW | 0110440 | | | | | | | TSSOP – PW | Tape and reel | SN74CBT3244CPWR | CU244C | | | | | | | TVSOP - DGV | Tape and reel | SN74CBT3244CDGVR | CU244C | | | | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 4-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. SCDS130A - SEPTEMBER 2003 - REVISED OCTOBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |---------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DB package | 70°C/W | | (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): DW package | 58°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CBT3244C **8-BIT FET BUS SWITCH** 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECT SCDS130A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |--------------------------------------|-------------------|----------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | 0 mA > $I_I \ge -50$ mA,<br>$V_{IN} = V_{CC}$ or GND, | Switch ()EE | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μΑ | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 4 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 14 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | r <sub>on</sub> ¶ | r <sub>on</sub> ¶ | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | $V_{CC} = 4.5 \text{ V}$ $V_{I} = 0$ | | v = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | = VCC<br>± 0.5 | = 5 V<br>5 V | UNIT | |------------------|-----------------|----------------|-----------------------|----------------|--------------|------| | | (INPOT) | (001701) | MIN MAX | MIN | MAX | | | tpd# | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌĒ | A or B | 5.2 | 1.5 | 4.8 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 5.1 | 1.5 | 5.7 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS130A - SEPTEMBER 2003 - REVISED OCTOBER 2003 ## undershoot characteristics (see Figures 1 and 2) | | PARAMETER | | TEST CONDITIONS | | | TYP† | MAX | UNIT | |---|-----------|---------------------------|-----------------|--------------------------|-----|----------------------|-----|------| | ſ | Vоити | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 ' | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>overline{\dagger}$ All typical values are at $V_{CC} = 5$ V (unless otherwise noted), $T_A = 25$ °C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS130A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS131A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) NC - No internal connection - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating **RGY PACKAGE** NC - No internal connection #### description/ordering information The SN74CBT3245C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3245C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3245C is organized as an 8-bit bus switch with a single output-enable ( $\overline{OE}$ ) input. When $\overline{OE}$ is low, the bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the bus switch is OFF, and the high-impedance state exists between the A and B ports. SCDS131A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGI | <u></u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-------------------|---------------|--------------------------|---------------------|--| | | QFN – RGY | Tape and reel | SN74CBT3245CRGYR | CU245C | | | | 0010 014 | Tube | SN74CBT3245CDW | 00700450 | | | | SOIC - DW | Tape and reel | SN74CBT3245CDWR | CBT3245C | | | | 0000 00 | Tube | SN74CBT3245CDB | 0110450 | | | -40°C to 85°C | SSOP – DB | Tape and reel | SN74CBT3245CDBR | CU245C | | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3245CDBQR | CBT3245C | | | | TOOOD DW | Tube | SN74CBT3245CPW | 0110450 | | | | TSSOP – PW | Tape and reel | SN74CBT3245CPWR | CU245C | | | | TVSOP – DGV | Tape and reel | SN74CBT3245CDGVR | CU245C | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | upply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------|---------------| | witch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | N-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | ackage thermal impedance, $\theta_{JA}$ (see Note 5): DB package | 70°C/W | | (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): DW package | 58°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | torage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS131A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{O} = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 4 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 14 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | VCC = 4.5 V | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------------|-----------------------|-------------------|--------------|------| | | (INPOT) | (001701) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌE | A or B | 5.1 | 1.5 | 4.7 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 4.9 | 1.5 | 5.3 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS131A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS129A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### description/ordering information The SN74CBT3345C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3345C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3345C is organized as an 8-bit bus switch with two output-enable ( $\overline{OE}$ ) inputs. When $\overline{OE}$ is high or $\overline{OE}$ is low, the bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is low and $\overline{OE}$ is high, the bus switch is OFF and the high-impedance state exists between the A and B ports. #### SCDS129A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{\mbox{off}}$ . The $I_{\mbox{off}}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor, and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3345CRGYR | CU345C | | | 0010 014 | Tube | SN74CBT3345CDW | 00700450 | | | SOIC - DW | Tape and reel | SN74CBT3345CDWR | CBT3345C | | | SSOP – DB | Tube | SN74CBT3345CDB | 0110450 | | -40°C to 85°C | | Tape and reel | SN74CBT3345CDBR | CU345C | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3345CDBQR | CBT3345C | | | TOOOD DW | Tube | SN74CBT3345CPW | 0110450 | | | TSSOP – PW | Tape and reel | SN74CBT3345CPWR | CU345C | | | TVSOP - DGV | Tape and reel | SN74CBT3345CDGVR | CU345C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INP | UTS | INPUT/OUTPUT | FUNCTION | |-----|-----|--------------|-----------------| | OE | OE | Α | FUNCTION | | Н | Х | В | A port = B port | | Х | L | В | A port = B port | | L | Н | Z | Disconnect | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | |---------------------------------------------------------------------|----------------| | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DB package | 70°C/W | | (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): DW package | 58°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | Storage temperature range, T <sub>stg</sub> | −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS129A - SEPTEMBER 2003 - REVISED OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | RAMETER | | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|------|------|--| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μА | | | ∆lCC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 4 | | pF | | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 14 | | pF | | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | | $r_{on}\P$ | | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 5 | 10 | | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|----------|----------------|-----------------------|----------------------------------|------|------| | | (INPUT) | (001701) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | OE or OE | A or B | 5.3 | 1.5 | 4.9 | ns | | t <sub>dis</sub> | OE or OE | A or B | 5.8 | 1.5 | 5.7 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS140 - OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - B-Port Outputs Are Precharged by Bias Voltage (BIASV) to Minimize Signal Distortion During Live Insertion and Hot-Plugging - Supports PCI Hot Plug - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: PCI Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### description/ordering information The SN74CBT6845C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT6845C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. ## SN74CBT6845C 8-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS140 - OCTOBER 2003 #### description/ordering information (continued) The SN74CBT6845C is an 8-bit bus switch with a single output-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the 8-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the 8-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. The B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor when $\overline{OE}$ is high, or if the device is powered down ( $V_{CC} = 0 \text{ V}$ ). During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT6845CRGYR | CT6845C | | | 0010 014 | Tube | SN74CBT6845CDW | 00700450 | | | SOIC – DW | Tape and reel | SN74CBT6845CDWR | CBT6845C | | | SSOP – DB | Tube | SN74CBT6845CDB | OT00450 | | -40°C to 85°C | | Tape and reel | SN74CBT6845CDBR | CT6845C | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT6845CDBQR | CBT6845C | | | TOOOD DW | Tube | SN74CBT6845CPW | 0700450 | | | TSSOP – PW | Tape and reel | SN74CBT6845CPWR | CT6845C | | | TVSOP – DGV | Tape and reel | SN74CBT6845CDGVR | CT6845C | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|------------------------------| | L | В | A port = B port | | Н | Z | Disconnect<br>B port = BIASV | ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ## SN74CBT6845C 8-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS140 - OCTOBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |---------------------------------------------------------------------|------------------------------------------------| | Bias supply voltage range, BIASV | 0.5 V to 7 V | | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DB package | 70°C/W | | (see Note 5): DBQ package | 68°C/W | | (see Note 5): DGV package | 92°C/W | | (see Note 5): DW package | 58°C/W | | (see Note 5): PW package | 83°C/W | | (see Note 6): RGY package | 37°C/W | | Storage temperature range, T <sub>stq</sub> | $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | BIASV | Bias supply voltage | 0 | VCC | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | V <sub>IL</sub> | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input. ## SN74CBT6845C 8-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS140 - OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|---------------------|------------------|-------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | VO(USP) <sup>‡</sup> | | V <sub>CC</sub> = BIASV = 5 V, | $I_I = -10 \text{ mA},$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | 3 | | | V | | VO | B port | V <sub>CC</sub> = 0 V, | $BIASV = V_X$ , | IO = 0 | V <sub>X</sub> -0.1 | | $V_X$ | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 5.5 V, | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | IO | B port | V <sub>CC</sub> = 4.5 V, | BIASV = 2.4 V,<br>V <sub>O</sub> = 0, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | 0.25 | | mA | | loz§ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_O = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | $\Delta I_{CC}$ ¶ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 4 | | pF | | C <sub>io(OFF)</sub> | A port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | _ | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 13.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | ron# | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | V <sub>I</sub> = | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | TEST<br>CONDITIONS | FROM | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|--------------------|---------|----------|-----------------------|------|----------------------------------|------|------| | | CONDITIONS | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | | A or B | B or A | | 0.24 | | 0.15 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌĒ | A or B | | 5.2 | 1.5 | 4.8 | | | <sup>t</sup> PZL | BIASV = 3 V | OE | | | 5.2 | 1.5 | 4.8 | ns | | <sup>t</sup> PHZ | BIASV = GND | ŌĒ | A or B | | 4.9 | 1.5 | 5.3 | ns | | t <sub>PLZ</sub> | BIASV = 3 V | OE . | AUIB | | 4.9 | 1.5 | 5.3 | 115 | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . $<sup>\</sup>ddagger$ V<sub>O(USP)</sub> = A-port undershoot static protection. <sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current. This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 1. Test Circuit and Voltage Waveforms ## SN74CBT3384C 10-BIT FET BUS SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS132A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: PCI Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | 10E | 1 | $\cup_{24}$ | v <sub>cc</sub> | |-------|----|-------------|-----------------| | 1B1 [ | 2 | 23 | 2B5 | | 1A1 [ | 3 | 22 | 2A5 | | 1A2 [ | 4 | 21 | 2A4 | | 1B2 [ | 5 | 20 | 2B4 | | 1B3 [ | 6 | 19 | 2B3 | | 1A3[ | 7 | 18 | 2A3 | | 1A4 [ | 8 | 17 | 2A2 | | 1B4 [ | 9 | 16 | 2B2 | | 1B5 [ | 10 | 15 | 2B1 | | 1A5 [ | 11 | 14 | 2A1 | | GND[ | 12 | 13 | ] 2OE | | | | | | #### description/ordering information The SN74CBT3384C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3384C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3384C is organized as two 5-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 5-bit bus switches or as one 10-bit bus switch. When $\overline{OE}$ is low, the associated 5-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 5-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. #### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE PART NUMBER | | | |---------------|-------------------|---------------|-----------------------|----------|--| | | SOIC - DW | Tube | SN74CBT3384CDW | CBT3384C | | | | | Tape and reel | SN74CBT3384CDWR | | | | | SSOP - DB | Tube | SN74CBT3384CDB | CBT3384C | | | -40°C to 85°C | | Tape and reel | SN74CBT3384CDBR | | | | -40°C 10 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3384CDBQR | CBT3384C | | | | T000D DW | Tube | SN74CBT3384CPW | 0112040 | | | | TSSOP – PW | Tape and reel | SN74CBT3384CPWR | CU384C | | | | TVSOP – DGV | Tape and reel | SN74CBT3384CDGVR | CU384C | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 5-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |--------------------------------------------------------------------|-------------|---------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 ar | | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | 50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): | DB package | 63°C/W | | | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CBT3384C 10-BIT FET BUS SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS132A - SEPTEMBER 2003 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | 0 mA > $I_I \ge -50$ mA,<br>$V_{IN} = V_{CC}$ or GND, | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{O} = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μΑ | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 12.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | r <sub>on</sub> ¶ | | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{\mbox{\footnotesize{IN}}}$ and $I_{\mbox{\footnotesize{IN}}}$ refer to control inputs. $V_{\mbox{\footnotesize{I}}},\,V_{\mbox{\footnotesize{O}}},\,I_{\mbox{\footnotesize{I}}},$ and $I_{\mbox{\footnotesize{O}}}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|-----------------|----------------|-----------------------|----------------------------------|------|------| | | (INPOT) | (001701) | MIN MAX | MIN | MAX | | | tpd# | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌE | A or B | 5 | 1.5 | 4.2 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 5 | 1.5 | 4.5 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### undershoot characteristics (see Figures 1 and 2) | | PARAMETER | TEST CONDITIONS | | | | TYP† | MAX | UNIT | |---|-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | ſ | Vоити | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 ' | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>overline{\dagger}$ All typical values are at $V_{CC} = 5$ V (unless otherwise noted), $T_A = 25$ °C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CBTD3384C 10-BIT FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS133A -SEPTEMBER 2003 - REVISED OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Integrated Diode to V<sub>CC</sub> Provides 5-V Input Down To 3.3-V Output Level Shift - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - V<sub>CC</sub> Operating Range From 4.5 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | 1 | $\bigcup_{24}$ | ] v <sub>cc</sub> | |----|---------------------------------------|--------------------------------------------------------------------------------| | 2 | 23 | 2B5 | | 3 | 22 | 2A5 | | 4 | 21 | 2A4 | | 5 | 20 | 2B4 | | 6 | 19 | 2B3 | | 7 | 18 | 2A3 | | 8 | 17 | 2A2 | | 9 | 16 | 2B2 | | 10 | 15 | 2B1 | | 11 | 14 | 2A1 | | 12 | 13 | 20E | | | 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 2 23<br>3 22<br>4 21<br>5 20<br>6 19<br>7 18<br>8 17<br>9 16<br>10 15<br>11 14 | #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGI | ΕŤ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CBTD3384CDW | CDTD2204C | | | SOIC - DW | Tape and reel | SN74CBTD3384CDWR | CBTD3384C | | | CCOD DD | Tube | SN74CBTD3384CDB | 000040 | | -40°C to 85°C | SSOP – DB | Tape and reel | SN74CBTD3384CDBR | CC384C | | -40 C to 65 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTD3384CDBQR | CBTD3384C | | | TOOOD DW | Tube | SN74CBTD3384CPW | 000040 | | | TSSOP – PW | Tape and reel | SN74CBTD3384CPWR | CC384C | | | TVSOP – DGV | Tape and reel | SN74CBTD3384CDGVR | CC384C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### description/ordering information (continued) The SN74CBTD3384C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. This device features an integrated diode in series with $V_{CC}$ to provide level shifting for 5-V input down to 3.3-V output levels. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBTD3384C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBTD3384C is organized as two 5-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 5-bit bus switches or as one 10-bit bus switch. When $\overline{OE}$ is low, the associated 5-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 5-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each 5-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |--------------------------------------------------------------------|--------------|---------------| | Control input voltage range, VIN (see Notes 1 a | | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | , and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5) | : DB package | 63°C/W | | • | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stq</sub> | | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. $I_I$ and $I_O$ are used to denote specific conditions for $I_{I/O}$ . - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Notes 6 and 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | V <sub>IL</sub> | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | - NOTES: 6. All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. - 7. In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. ## SN74CBTD3384C 10-BIT FET BUS SWITCH WITH LEVEL SHIFTING 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS133A -SEPTEMBER 2003 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | |----------------------|----------------|--------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | V <sub>CC</sub> = 4.5 V, | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_I \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | VOH | | See Figures 4 and 5 | | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 5.5 V, | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 1.5 | mA | | ∆ICC§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 \text{ V or } 0$ | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 12.5 | | pF | | | | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | | | $r_{on}\P$ | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | Ω | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 8 | 20 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | ⊥ 0.5 ¥ | | | | |-------------------|---------|------------------|-----|------|----| | | (INPOT) | (INPUT) (OUTPUT) | | MAX | | | t <sub>pd</sub> # | A or B | B or A | | 0.15 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1.5 | 4.8 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.5 | 4.8 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION FOR LEVEL SHIFTER | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |------------------------------------|-----------------|------|-------|------------------------|-------|----------------------------------| | tpd(s) | 5 V $\pm$ 0.5 V | Open | 500 Ω | V <sub>CC</sub> or GND | 50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V | 7 V | 500 Ω | GND | 50 pF | 0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 5 V ± 0.5 V | Open | 500 Ω | VCC | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** #### OUTPUT VOLTAGE HIGH vs SUPPLY VOLTAGE Figure 4. V<sub>OH</sub> Values ### **TYPICAL CHARACTERISTICS (continued)** Figure 5. Data Output Voltage vs Data Input Voltage ## SN74CBT6800C 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS138 - OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up to -2 V - **B-Port Outputs Are Precharged by Bias** Voltage (BIASV) to Minimize Signal **Distortion During Live Insertion and Hot-Plugging** - **Supports PCI Hot Plug** - Bidirectional Data Flow, With Near-Zero **Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5.5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 3 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - **I**off Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II - **ESD Performance Tested Per JESD 22** 2000-V Human-Body Model - (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog** Applications: PCI Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) #### description/ordering information The SN74CBT6800C is a high-speed TTL-compatible FET bus switch with low ON-state resistance $(r_{on})$ , allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT6800C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. Widebus is a trademark of Texas Instruments. ## SN74CBT6800C 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS138 - OCTOBER 2003 #### description/ordering information (continued) The SN74CBT6800C is a 10-bit bus switch with a single output-enable $(\overline{ON})$ input. When $\overline{ON}$ is low, the 10-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When ON is high, the 10-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. The B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor when $\overline{ON}$ is high, or if the device is powered down ( $V_{CC} = 0 \text{ V}$ ). During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, ON should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 011 | Tube | SN74CBT6800CDW | ODTOGGG | | | SOIC - DW | Tape and reel | SN74CBT6800CDWR | CBT6800C | | | CCOD DD | Tube | SN74CBT6800CDB | CTCCCC | | -40°C to 85°C | SSOP – DB | Tape and reel | SN74CBT6800CDBR | CT6800C | | -40 C to 65 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT6800CDBQR | CBT6800C | | | TOOOD DW | Tube | SN74CBT6800CPW | ОТОООО | | | TSSOP – PW | Tape and reel | SN74CBT6800CPWR | CT6800C | | | TVSOP – DGV | Tape and reel | SN74CBT6800CDGVR | CT6800C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>ON | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|------------------------------| | L | В | A port = B port | | Н | Z | Disconnect<br>B port = BIASV | SCDS138 - OCTOBER 2003 ## logic diagram (positive logic) ## simplified schematic, each FET switch (SW) $\ensuremath{^\dagger}\text{EN}$ is the internal enable signal applied to the switch. ## SN74CBT6800C 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS138 - OCTOBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | . $-0.5 \text{ V}$ to 7 V | |--------------------------------------------------------------------|-------------|---------------------------| | Bias supply voltage range, BIASV | | . $$ -0.5 V to 7 V | | Control input voltage range, V <sub>IN</sub> (see Notes 1 a | nd 2) | . $$ -0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | . $$ -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): | DB package | 63°C/W | | | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | BIASV | Bias supply voltage | 0 | VCC | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input. ## SN74CBT6800C 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS138 - OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | PARAMETER TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | | | |----------------------|---------------------------|----------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------|---------------------|------|-------|----| | VIK | Control inputs | V <sub>CC</sub> = 4.5 V, | I <sub>IN</sub> = -18 mA | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_I \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | VO(USP) <sup>‡</sup> | : | V <sub>CC</sub> = BIASV = 5 V, | $I_I = -10 \text{ mA},$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | 3 | | | V | | VO | B port | $V_{CC} = 0 V$ , | $BIASV = V_X$ | IO = 0 | V <sub>X</sub> -0.1 | | $V_X$ | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 5.5 V, | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | IO | B port | V <sub>CC</sub> = 4.5 V, | BIASV = 2.4 V,<br>V <sub>O</sub> = 0, | Switch OFF,<br>$V_{IN} = V_{CC}$ or GND | | 0.25 | | mA | | I <sub>OZ</sub> § | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ΔICC¶ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 4 | | pF | | C <sub>io(OFF)</sub> | A port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 13.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | ron# | ron# | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{\mbox{\footnotesize{IN}}}$ and $I_{\mbox{\footnotesize{IN}}}$ refer to control inputs. $V_{\mbox{\footnotesize{I}}},\,V_{\mbox{\footnotesize{O}}},\,I_{\mbox{\footnotesize{I}}},$ and $I_{\mbox{\footnotesize{O}}}$ refer to data pins. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | TEST<br>CONDITIONS | FROM | TO (OUTPUT) | V <sub>CC</sub> = | 4 V | VCC = | = 5 V<br>5 V | UNIT | |------------------|--------------------|---------|-------------|-------------------|------|-------|--------------|------| | | CONDITIONS | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | | A or B | B or A | | 0.24 | | 0.15 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌĒ | A D | | 6.2 | 1.5 | 5.9 | | | <sup>t</sup> PZL | BIASV = 3 V | OE | A or B | | 6.2 | 1.5 | 5.9 | ns | | <sup>t</sup> PHZ | BIASV = GND | ŌĒ | A or B | | 5.6 | 1.5 | 6.2 | ns | | t <sub>PLZ</sub> | BIASV = 3 V | OE OE | AOIB | | 5.6 | 1.5 | 6.2 | 115 | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}C$ . $<sup>\</sup>ddagger$ V<sub>O(USP)</sub> = A-port undershoot static protection. <sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current. This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 1. Test Circuit and Voltage Waveforms ## SN74CBT16244C **16-BIT FET BUS SWITCH** 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS134A - SEPTEMBER 2003 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5.5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 3 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog Applications: PCI Interface, Memory** Interleaving, Bus Isolation, Low-Distortion Signal Gating #### DGG, DGV, OR DL PACKAGE (TOP VIEW) | 1 ( | | | |-----|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | ] 1 | 48 | 2 <mark>0E</mark> | | 2 | | ] 1A1 | | 3 | 46 | ] 1A2 | | 4 | 45 | GND | | 5 | 44 | ] 1A3 | | 6 | 43 | ] 1A4 | | 7 | 42 | ] v <sub>cc</sub> | | 8 | 41 | 2A1 | | 9 | 40 | 2A2 | | 10 | 39 | GND | | 11 | 38 | 2A3 | | 12 | 37 | 2A4 | | 13 | | ] 3A1 | | 14 | 35 | 3A2 | | 15 | | GND | | 16 | 33 | 3A3 | | 17 | 32 | 3A4 | | 18 | 31 | $V_{\rm cc}$ | | 19 | 30 | 4A1 | | 20 | 29 | 4A2 | | 21 | 28 | GND | | 22 | 27 | 4A3 | | 23 | 26 | 4 <u>A4</u> | | 24 | 25 | 3 <u>OE</u> | | | 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | 2 47 3 46 4 45 5 44 6 43 7 42 8 41 9 40 10 39 11 38 12 37 13 36 14 35 15 34 16 33 17 32 18 31 19 30 20 29 21 28 22 27 23 26 | ### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | DACKAGET I | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|-------------------|-----------|--------------------------|---------------------| | | 2005 51 | | SN74CBT16244CDL | CDT46044C | | | | −40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16244CDLR | CBT16244C | | | | | TSSOP – DGG | Tube | SN74CBT16244CDGG | CBT16244C | | | | | 1550P - DGG | Tape and reel | SN74CBT16244CDGGR | CB116244C | | | | | TVSOP - DGV | Tape and reel | SN74CBT16244CDGVR | CY244C | | | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. #### description/ordering information (continued) The SN74CBT16244C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16244C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT16244C is organized as four 4-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE}, 3\overline{OE}, 4\overline{OE})$ inputs. It can be used as four 4-bit bus switches, two 8-bit bus switches, or as one 16-bit bus switch. When $\overline{OE}$ is low, the associated 4-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 4-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ## FUNCTION TABLE (each 4-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) ### simplified schematic, each FET switch (SW) <sup>†</sup> EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |--------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): DGG package | 70°C/W | | DGV package | 58°C/W | | DL package | 63°C/W | | Storage temperature range, T <sub>sta</sub> | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μА | | ∆lCC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 14 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $r_{on}$ ¶ | | | 1 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO | TO VCC = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |------------------------------|-----------------|----------|--------------|-----|----------------------------------|----| | | (INPUT) | (001F01) | MIN MAX | MIN | MAX | . | | <sup>t</sup> pd <sup>#</sup> | A or B | B or A | 0.24 | | 0.15 | ns | | <sup>t</sup> en | ŌĒ | A or B | 5.1 | 1.5 | 4.7 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 5.2 | 1.5 | 5.4 | ns | <sup>#</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CBT16245C 16-BIT FET BUS SWITCH 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS139 - OCTOBER 2003 - Member of the Texas Instruments Widebus™ Family - Undershoot Protection for Off-Isolation on A and B Ports Up to -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: PCI Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating #### (TOP VIEW) NC 48 1 1 OE 47 🛮 1A1 1B1 🛚 1B2 🛮 3 46 1 1A2 45 I GND GND 4 1B3 🛮 5 44 🛛 1A3 43 🛮 1A4 1B4 🛮 6 V<sub>CC</sub> **□** 7 42 V<sub>CC</sub> 41 1 1A5 1B5 | 8 40 🛮 1A6 1B6 📙 9 GND 10 39 GND 1B7 🛮 11 38 🛮 1A7 37 1A8 1B8 12 2B1 ∏ 13 36 T 2A1 2B2 14 35 2A2 GND 15 34 GND 2B3 16 33 2A3 2B4 🛮 17 32 2A4 31 V<sub>CC</sub> 18 $V_{CC}$ $\cup{4}$ 2B5 🛮 19 30 2A5 29 🛮 2A6 2B6 20 GND [] 21 28 GND 2B7 22 27 2A7 2B8 23 26 2A8 NC 24 25 20E DGG, DGV, OR DL PACKAGE NC - No internal connection #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | 0000 01 | Tube | SN74CBT16245CDL | ODT400450 | | | SSOP – DL | Tape and reel | SN74CBT16245CDLR | CBT16245C | | | TSSOP – DGG | Tube | SN74CBT16245CDGG | CBT16245C | | | | Tape and reel | SN74CBT16245CDGGR | CB1 16245C | | | TVSOP - DGV | Tape and reel | SN74CBT16245CDGVR | CY245C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. #### description/ordering information (continued) The SN74CBT16245C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16245C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT16245C is organized as two 8-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 8-bit bus switches or as one 16-bit bus switch. When $\overline{OE}$ is low, the associated 8-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 8-bit bus switch is OFF and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each 8-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) SCDS139 - OCTOBER 2003 #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | -0.5 V to 7 V | |----------------------------------------------------------------------|---------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | Control input clamp current, $I_{IK}$ ( $V_{IN} < 0$ ) | | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | | | DGV package | | | DL package | | | Storage temperature range, T <sub>stg</sub> | | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. SCDS139 - OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|------|----| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μА | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 14 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | r <sub>on</sub> ¶ | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------------|-----------------------|-------------------|--------------|------| | | (INPOT) | (001F01) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌĒ | A or B | 5.4 | 1.5 | 5 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 5.6 | 1.5 | 5.6 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS139 - OCTOBER 2003 ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ## SN74CBT16210C **20-BIT FET BUS SWITCH** 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS115C - JANUARY 2003 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5.5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 3 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog Applications: PCI Interface, Memory** Interleaving, Bus Isolation, Low-Distortion Signal Gating #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | CCOD DI | Tube | SN74CBT16210CDL | CDT4C040C | | | SSOP – DL | Tape and reel | SN74CBT16210CDLR | CBT16210C | | | TSSOP – DGG | Tube | SN74CBT16210CDGG | CBT16210C | | | 1330P - DGG | Tape and reel | SN74CBT16210CDGGR | CB116210C | | | TVSOP - DGV | Tape and reel | SN74CBT16210CDGVR | CY210C | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. #### SCDS115C - JANUARY 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) The SN74CBT16210C is a high-speed TTL-compatible FET bus switch with low ON-state resistance (ron), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16210C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT16210C is organized as two 10-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is high, the associated 10-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. **FUNCTION TABLE** (each 10-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ## logic diagram (positive logic) SCDS115C - JANUARY 2003 - REVISED OCTOBER 2003 ### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 70°C/W | | DGV package | 58°C/W | | DL package | 63°C/W | | Storage temperature range, T <sub>sto</sub> | . −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS115C - JANUARY 2003 - REVISED OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | | TYP | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|--|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | IIN | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μА | | ∆lCC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 4.5 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 14.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | r <sub>on</sub> ¶ | | | T., . | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------------|-----------------------|-------------------|-----------------|------| | | (INPOT) | (001701) | MIN MAX | MIN | <b>MAX</b> 0.15 | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌĒ | A or B | 6.5 | 1.5 | 6 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 6.5 | 1.5 | 6 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | Voutu | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ### SN74CBT16800C 20-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION BIASV [ 1A1 **∏** 2 1A2 🛮 3 1A3 **∏** 4 GND **1** 17 2A5 **1** 19 2A6 🛮 20 18 2A4 [ SCDS117C - JANUARY 2003 - REVISED OCTOBER 2003 48 1 10E 47 20E 46 1 1B1 45 1B2 32 GND 31 T 2B4 30 1 2B5 29 1 2B6 DGG, DGV, OR DL PACKAGE (TOP VIEW) - **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - **B-Port Outputs Are Precharged by Bias** Voltage (BIASV) to Minimize Signal **Distortion During Live Insertion and Hot-Plugging** - **Supports PCI Hot Plug** - Bidirectional Data Flow, With Near-Zero **Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5.5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 3 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog Applications: PCI Interface, Memory** Interleaving, Bus Isolation, Low-Distortion Signal Gating #### 1A4 **∏** 5 44 1 1B3 1A5 **∏** 6 43 1B4 1A6 **∏** 7 42 1 1B5 GND **1**8 41 GND 1A7 **∏** 40**∏** 1B6 9 39 1B7 1A8 **∏** 10 1A9 **∏** 11 38 1B8 1A10 **∏** 37 1 1B9 12 2A1 **∏** 13 36 **1** 1B10 2A2 **1** 14 35 2B1 34 1 2B2 V<sub>CC</sub> [] 15 33 2B3 2A3 **1** 16 #### 2A7 [ 21 28 2B7 2A8 **□** 22 27 7 2B8 26 2B9 2A9 **□** 23 2A10 **∏** 24 25 2B10 ### description/ordering information The SN74CBT16800C is a high-speed TTL-compatible FET bus switch with low ON-state resistance (ron), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16800C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. Widebus is a trademark of Texas Instruments. ### SN74CBT16800C 20-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS117C - JANUARY 2003 - REVISED OCTOBER 2003 ### description/ordering information (continued) The SN74CBT16800C is organized as two 10-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 10-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. The B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor when $\overline{OE}$ is high, or if the device is powered down ( $V_{CC} = 0$ V). During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | | 000D DI | Tube | SN74CBT16800CDL | ODT40000 | | | SSOP – DL | Tape and reel | SN74CBT16800CDLR | CBT16800C | | -40°C to 85°C | TOCOD DOC | Tube | SN74CBT16800CDGG | CBT16800C | | | TSSOP – DGG | Tape and reel | SN74CBT16800CDGGR | CB110800C | | | TVSOP - DGV | Tape and reel | SN74CBT16800CDGVR | CY800C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 10-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|------------------------------| | L | В | A port = B port | | Н | Z | Disconnect<br>B port = BIASV | ### logic diagram (positive logic) ### simplified schematic, each FET switch (SW) <sup>†</sup> EN is the internal enable signal applied to the switch. # SN74CBT16800C 20-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS117C - JANUARY 2003 - REVISED OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |----------------------------------------------------------------------|---------------| | Bias supply voltage range, BIASV | 0.5 V to 7 V | | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 70°C/W | | DGV package | 58°C/W | | DL package | 63°C/W | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | BIASV | Bias supply voltage | 0 | VCC | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | V <sub>IL</sub> | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input. ### SN74CBT16800C 20-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS117C - JANUARY 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|---------------------|------------------|---------|------| | VIK | Control inputs | V <sub>CC</sub> = 4.5 V, | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $ 0 \text{ mA} > I_{I} \ge -50 \text{ mA}, $ $ V_{IN} = V_{CC} \text{ or GND}, $ | Switch OFF | | | -2 | V | | VO(USP) <sup>‡</sup> | : | V <sub>CC</sub> = BIASV = 5 V, | $I_I = -10 \text{ mA},$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | 3 | | | V | | VO | B port | V <sub>CC</sub> = 0 V, | $BIASV = V_X$ , | IO = 0 | V <sub>X</sub> -0.1 | | $V_{X}$ | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 5.5 V, | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | Ю | B port | V <sub>CC</sub> = 4.5 V, | BIASV = 2.4 V,<br>V <sub>O</sub> = 0, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | 0.25 | | mA | | loz§ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_O = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ΔICC¶ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFF)</sub> | A port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 15.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | ron# | | | \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | TEST | FROM | | | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |------------------|--------------------|---------|----------|-----|-----------------------|-----|----------------------------------|-----| | | CONDITIONS (INPUT) | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | | A or B | B or A | | 0.24 | | 0.15 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌĒ | A or B | | 6.5 | 1.5 | 6 | | | <sup>t</sup> PZL | BIASV = 3 V | OE | | | 6.5 | 1.5 | 6 | ns | | <sup>t</sup> PHZ | BIASV = GND | ŌĒ | A or B | | 6.5 | 1.5 | 6 | ns | | t <sub>PLZ</sub> | BIASV = 3 V | | AUID | | 6.5 | 1.5 | 6 | 115 | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup>V<sub>O(USP)</sub> = A-port undershoot static protection. <sup>§</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 1. Test Circuit and Voltage Waveforms ### SN74CBT16211C 24-BIT FET BUS SWITCH 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS116C - JANUARY 2003 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5.5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 3 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog Applications: PCI Interface, Memory** Interleaving, Bus Isolation, Low-Distortion Signal Gating #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection ### description/ordering information ### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | SSOP - DL | Tube | SN74CBT16211CDL | CDT4CO44C | | -40°C to 85°C | 550P - DL | Tape and reel | SN74CBT16211CDLR | CBT16211C | | | T000D D00 | Tube | SN74CBT16211CDGG | CBT16211C | | | TSSOP - DGG | Tape and reel | SN74CBT16211CDGGR | CBT162TIC | | | TVSOP - DGV | Tape and reel | SN74CBT16211CDGVR | CY211C | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. ### description/ordering information (continued) The SN74CBT16211C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16211C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT16211C is organized as two 12-bit bus switches with separate output-enable ( $1\overline{OE}$ , $2\overline{OE}$ ) inputs. It can be used as two 12-bit bus switches or as one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 12-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each 12-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | ### logic diagram (positive logic) ### simplified schematic, each FET switch (SW) †EN is the internal enable signal applied to the switch. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stq</sub> | . −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. If and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 3 | μΑ | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 4.5 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 14.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | r <sub>on</sub> ¶ | | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_{A}$ = 25°C. ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------------|-----------------------|-------------------|--------------|------| | | (INPOT) | (001701) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌĒ | A or B | 6.5 | 1.5 | 6 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 6.5 | 1.5 | 6 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | Voutu | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $tp_{LH}$ and $tp_{HL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ### SN74CBT16811C 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS118C - JANUARY 2003 - REVISED OCTOBER 2003 DGG, DGV, OR DL PACKAGE - **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - **B-Port Outputs Are Precharged by Bias** Voltage (BIASV) to Minimize Signal **Distortion During Live Insertion and Hot-Plugging** - **Supports PCI Hot Plug** - Bidirectional Data Flow, With Near-Zero **Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 5.5 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 3 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog Applications: PCI Interface, Memory** Interleaving, Bus Isolation, Low-Distortion Signal Gating #### (TOP VIEW) 56 10E BIASV [ 1A1 🛮 2 55 2OE 1A2 🛚 3 54 🛮 1B1 53 🛮 1B2 1A3 🛮 4 1A4 🛮 5 52 1B3 1A5 [] 6 51 1 1B4 1A6 **1**7 50 1 1B5 GND [] 8 49 GND 1A7 🛮 9 48 🛮 1B6 47 1 1B7 1A8 🛮 10 1A9 🛮 11 46 **∐** 1B8 1A10 🛮 12 45 🛮 1B9 13 44 1 1B10 1A11 📙 14 1A12 🛮 43 1B11 15 42 1B12 2A1 [] 2A2 16 41 2B1 17 40 2B2 $V_{CC}$ 2A3 🛮 18 39 **∏** 2B3 GND [ 19 38 | GND 2A4 [] 20 37 2B4 2A5 🛮 21 36 2B5 2A6 🛮 22 35 2B6 2A7 🛮 23 34 **□** 2B7 2A8 [] 24 33 🛮 2B8 2A9 [ 25 32 1 2B9 2A10 1 26 31 2B10 2A11 1 27 30 **∏** 2B11 28 29**∏**2B12 2A12 [ ### description/ordering information The SN74CBT16811C is a high-speed TTL-compatible FET bus switch with low ON-state resistance (ron), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16811C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. Widebus is a trademark of Texas Instruments. ### SN74CBT16811C 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS118C - JANUARY 2003 - REVISED OCTOBER 2003 ### description/ordering information (continued) The SN74CBT16811C is organized as two 12-bit bus switches with separate output-enable ( $1\overline{OE}$ , $2\overline{OE}$ ) inputs. It can be used as two 12-bit bus switches or as one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 12-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. The B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor when $\overline{OE}$ is high, or if the device is powered down ( $V_{CC} = 0$ V). During insertion (or removal) of a card into (or from) an active bus, the card's output voltage may be close to GND. When the connector pins make contact, the card's parasitic capacitance tries to force the bus signal to GND, creating a possible glitch on the active bus. This glitching effect can be reduced by using a bus switch with precharged bias voltage (BIASV) of the bus switch equal to the input threshold voltage level of the receivers on the active bus. This method will ensure that any glitch produced by insertion (or removal) of the card will not cross the input threshold region of the receivers on the active bus, minimizing the effects of live-insertion noise. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACK | AGET | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | | 000D DI | Tube | SN74CBT16811CDL | ODT400440 | | | SSOP – DL | Tape and reel | SN74CBT16811CDLR | CBT16811C | | -40°C to 85°C | TSSOP - DGG | Tube | SN74CBT16811CDGG | CBT16811C | | | 1330F - DGG | Tape and reel | SN74CBT16811CDGGR | CBI 10811C | | | TVSOP - DGV | Tape and reel | SN74CBT16811CDGVR | CY811C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 12-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|------------------------------| | L | В | A port = B port | | Н | Z | Disconnect<br>B port = BIASV | ### logic diagram (positive logic) ### simplified schematic, each FET switch (SW) <sup>†</sup> EN is the internal enable signal applied to the switch. # SN74CBT16811C 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS118C - JANUARY 2003 - REVISED OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |----------------------------------------------------------------------|---------------| | Bias supply voltage range, BIASV | -0.5 V to 7 V | | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | –0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | –0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | 50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | 50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> – | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | BIASV | Bias supply voltage | 0 | VCC | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | V <sub>IL</sub> | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. BIASV is a supply voltage, not a control input. ### SN74CBT16811C 24-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS118C - JANUARY 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|---------------------|------------------|---------|------| | VIK | Control inputs | V <sub>CC</sub> = 4.5 V, | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $ 0 \text{ mA} > I_{I} \ge -50 \text{ mA}, $ $ V_{IN} = V_{CC} \text{ or GND}, $ | Switch OFF | | | -2 | V | | VO(USP) <sup>‡</sup> | : | V <sub>CC</sub> = BIASV = 5 V, | $I_I = -10 \text{ mA},$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | 3 | | | V | | VO | B port | V <sub>CC</sub> = 0 V, | $BIASV = V_X$ , | IO = 0 | V <sub>X</sub> -0.1 | | $V_{X}$ | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 5.5 V, | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | Ю | B port | V <sub>CC</sub> = 4.5 V, | BIASV = 2.4 V,<br>V <sub>O</sub> = 0, | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | 0.25 | | mA | | loz§ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_O = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ΔICC¶ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFF)</sub> | A port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 15.5 | | pF | | . , | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | ron# | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | VIN and IIN refer to control inputs. VI, VO, II, and IO refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | TEST<br>CONDITIONS | FROM | TO | V <sub>CC</sub> = | = 4 V | ν <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |------------------|--------------------|---------|----------|-------------------|-------|-------------------|--------------|------| | | CONDITIONS | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | | A or B | B or A | | 0.24 | | 0.15 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌĒ | A D | | 6.5 | 1.5 | 6 | | | <sup>t</sup> PZL | BIASV = 3 V | OE | A or B | | 6.5 | 1.5 | 6 | ns | | <sup>t</sup> PHZ | BIASV = GND | ŌĒ | A or B | | 6.5 | 1.5 | 6 | ns | | t <sub>PLZ</sub> | BIASV = 3 V | OE . | AUID | | 6.5 | 1.5 | 6 | 115 | The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup>V<sub>O(USP)</sub> = A-port undershoot static protection. <sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current. This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>#</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 1. Test Circuit and Voltage Waveforms ### SN74CBT3253C DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS123A - JULY 2003 - REVISED OCTOBER 2003 - SN74CBT3253C Functionally Identical to Industry-Standard '3253 Function - Undershoot Protection for Off-Isolation on A and B Ports Up To –2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports I<sup>2</sup>C Bus Expansion - Supports Both Digital and Analog Applications: USB Interface, Bus Isolation, Low-Distortion Signal Gating # D, DB, DBQ, OR PW PACKAGE (TOP VIEW) ### RGY PACKAGE (TOP VIEW) ### description/ordering information The SN74CBT3253C is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3253C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3253C is organized as two 1-of-4 multiplexer/demultiplexers with separate output-enable (10E, 20E) inputs. The select (S0, S1) inputs control the data path of each multiplexer/demultiplexer. When $\overline{OE}$ is low, the associated multiplexer/demultiplexer is enabled, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated multiplexer/demultiplexer is disabled, and a high-impedance state exists between the A and B ports. # SN74CBT3253C DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS123A - JULY 2003 - REVISED OCTOBER 2003 ### description/ordering information (continued) This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### **ORDERING INFORMATION** | TA | PACKAGE† | | PACKAGET ORDERABLE PART NUMBER | | |---------------|-------------------|---------------|--------------------------------|----------| | | QFN – RGY | Tape and reel | SN74CBT3253CRGYR | CU253C | | | 0010 D | Tube | SN74CBT3253CD | ODTOOFOO | | | SOIC - D | Tape and reel | SN74CBT3253CDR | CBT3253C | | | SSOP – DB | Tube | SN74CBT3253CDB | CU253C | | -40°C to 85°C | | Tape and reel | SN74CBT3253CDBR | CU253C | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3253CDBQR | CBT3253C | | | TSSOP – PW | Tube | SN74CBT3253CPW | CU253C | | | 1330F - PW | Tape and reel | SN74CBT3253CPWR | C0253C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each multiplexer) | | INPUTS | | INPUT/OUTPUT | FUNCTION | |----|--------|----|--------------|------------------| | OE | S1 | S0 | Α | FUNCTION | | L | L | L | B1 | A port = B1 port | | L | L | Н | B2 | A port = B2 port | | L | Н | L | В3 | A port = B3 port | | L | Н | Н | B4 | A port = B4 port | | Н | Χ | Χ | Z | Disconnect | ### logic diagram (positive logic) ## simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. # SN74CBT3253C DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS123A - JULY 2003 - REVISED OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $-0.5\ V$ to 7 $V$ | |--------------------------------------------------------------------|-------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $-0.5 \text{ V to 7 V}$ | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $-0.5\ V$ to $7\ V$ | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): D package | 73°C/W | | (see Note 5): DB package | 82°C/W | | (see Note 5): DBQ package | 90°C/W | | (see Note 5): PW package | 108°C/W | | (see Note 6): RGY package | 39°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### SN74CBT3253C DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS123A - JULY 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | V <sub>CC</sub> = 4.5 V, | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | 0 mA > $I_I \ge -50$ mA,<br>$V_{IN} = V_{CC}$ or GND, | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 3.5 | | pF | | | A port | V 2.V 2.70 | Cuitab OFF | V V m CND | | 14 | | pF | | C <sub>io(OFF)</sub> | B port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 22 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | r <sub>on</sub> ¶ | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |--------------------|---------|----------|-----------------------|------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | | 0.24 | | 0.15 | ns | | t <sub>pd(s)</sub> | S | A | | 5.9 | 1.5 | 5.4 | ns | | | S | В | | 6.2 | 1.5 | 5.8 | | | <sup>t</sup> en | ŌĒ | A or B | | 5.7 | 1.5 | 5.3 | ns | | <sup>t</sup> dis | S | В | | 6.2 | 1.5 | 5.8 | | | | ŌĒ | A or B | | 5.7 | 1.5 | 5.3 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS123A - JULY 2003 - REVISED OCTOBER 2003 ### undershoot characteristics (see Figures 1 and 2) | | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |---|-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | ſ | Vоити | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 ' | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>overline{\dagger}$ All typical values are at $V_{CC} = 5$ V (unless otherwise noted), $T_A = 25$ °C. Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS123A - JULY 2003 - REVISED OCTOBER 2003 ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|------------------------|----------------|----------------------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \,\Omega$ , $t_f \leq 2.5 \,\text{ns}$ , $t_f \leq 2.5 \,\text{ns}$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms ### SN74CBT3257C 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS137 - OCTOBER 2003 - Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5.5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports I<sup>2</sup>C Bus Expansion - Supports Both Digital and Analog Applications: USB Interface, Bus Isolation, Low-Distortion Signal Gating # D, DB, DBQ, OR PW PACKAGE (TOP VIEW) ### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|------------------------------------------|---------------|--------------------------|---------------------| | | QFN – RGY Tape and reel SN74CBT3257CRGYR | | SN74CBT3257CRGYR | CU257C | | | colo p | Tube | SN74CBT3257CD | ODT20570 | | | SOIC - D | Tape and reel | SN74CBT3257CDR | CBT3257C | | -40°C to 85°C | SSOP - DB | Tape and reel | SN74CBT3257CDBR | CU257C | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3257CDBQR | CU257C | | | TSSOP – PW | Tube | SN74CBT3257CPW | CU257C | | | 13307 - 777 | Tape and reel | SN74CBT3257CPWR | 002370 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## SN74CBT3257C 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS137 - OCTOBER 2003 ### description/ordering information (continued) The SN74CBT3257C is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3257C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3257C is a 4-bit 1-of-2 multiplexer/demultiplexer with a single output-enable $(\overline{OE})$ input. The select (S) input controls the data path of the multiplexer/demultiplexer. When $\overline{OE}$ is low, the multiplexer/demultiplexer is enabled and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the multiplexer/demultiplexer is disabled and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **FUNCTION TABLE** | INP | JTS | INPUT/OUTPUT | FUNCTION | |-----|-----|--------------|------------------| | OE | S1 | Α | FUNCTION | | L | L | B1 | A port = B1 port | | L | Н | B2 | A port = B2 port | | Н | X | Z | Disconnect | ## logic diagram (positive logic) # simplified schematic, each FET switch (SW) $\ensuremath{^\dagger}\text{EN}$ is the internal enable signal applied to the switch. # SN74CBT3257C 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS137 - OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $\dots$ -0.5 V to 7 V | |--------------------------------------------------------------------|--------------------------------------------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | $\dots$ -0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | $\dots$ -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): D package | 73°C/W | | (see Note 5): DB package | 82°C/W | | (see Note 5): DBQ package | 90°C/W | | (see Note 5): PW package | 108°C/W | | (see Note 6): RGY package | 39°C/W | | Storage temperature range, T <sub>stq</sub> | . $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### SN74CBT3257C 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS137 - OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITION | ONS | MIN | TYP† | MAX | UNIT | |---------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | trol inputs $V_{CC} = 5.5 \text{ V}$ , $V_{IN} = V_{CC} \text{ or GND}$ | | | | ±1 | μΑ | | | | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ∆I <sub>CC</sub> § Control inputs | | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> Control inputs | | V <sub>IN</sub> = 3 V or 0 | | | | 3.5 | | pF | | C | A port | 2 / 2 / 2 0 | Switch OFF | V V or CND | | 8.5 | | pF | | Cin(OFF) | B port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 5.5 | | pF | | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 16.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $_{ron}\P$ | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | I <sub>CC</sub> ΔI <sub>CC</sub> § C <sub>in</sub> C <sub>io(OFF)</sub> C <sub>io(ON)</sub> | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | _ | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | |--------------------|---------|----------|-----------------------|----------------------------------|------|------|--| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | | <sup>t</sup> pd(s) | S | А | 6 | 1.5 | 5.6 | ns | | | | S | В | 6.3 | 1.5 | 5.8 | | | | <sup>t</sup> en | ŌĒ | A or B | 6.3 | 1.5 | 5.8 | ns | | | <b>+</b> | S | В | 6.5 | 1.5 | 6 | | | | <sup>t</sup> dis | ŌĒ | A or B | 5.9 | 1.5 | 5.9 | ns | | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS137 - OCTOBER 2003 ### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>overline{\dagger}$ All typical values are at $V_{CC} = 5$ V (unless otherwise noted), $T_A = 25$ °C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS137 - OCTOBER 2003 ### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |------------------------------------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis- - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms #### SN74CBT16214C 12-BIT 1-OF-3 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS121B - JUNE 2003 - REVISED OCTOBER 2003 | <ul> <li>Member of the Texas Instruments</li> <li>Widebus™ Family</li> </ul> | DGG OR DL<br>(TOP \ | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------| | <ul> <li>Undershoot Protection for Off-Isolation on<br/>A and B Ports Up To –2 V</li> </ul> | S0 [ 1 | 56 S1 | | Bidirectional Data Flow, With Near-Zero Propagation Delay | 1A [] 2<br>1B3 [] 3<br>2A [] 4 | 55 ] S2<br>54 ] 1B1<br>53 ] 1B2 | | <ul> <li>Low ON-State Resistance (r<sub>on</sub>)</li> <li>Characteristics (r<sub>on</sub> = 3 Ω Typical)</li> </ul> | 2B3 [ 5<br>3A [ 6 | 52 2B1<br>51 2B2 | | Low Input/Output Capacitance Minimizes Loading and Signal Distortion | 3B3 [ 7<br>GND [ 8 | 50 3B1<br>49 GND | | (C <sub>io(OFF)</sub> = 5.5 pF Typical) ■ Data and Control Inputs Provide Undershoot Clamp Diodes | 4A [] 9<br>4B3 [] 10<br>5A [] 11 | 48 3B2<br>47 4B1<br>46 4B2 | | <ul> <li>Low Power Consumption<br/>(I<sub>CC</sub> = 3 μA Max)</li> </ul> | 5B3 [ 12<br>6A [ 13<br>6B3 [ 14 | 45 ] 5B1<br>44 ] 5B2<br>43 ] 6B1 | | <ul> <li>V<sub>CC</sub> Operating Range From 4 V to 5.5 V</li> <li>Data I/Os Support 0 to 5-V Signaling Levels<br/>(0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V)</li> </ul> | 7A 🛮 15<br>7B3 🗓 16 | 42 6B2<br>41 7B1<br>40 7B2 | | <ul> <li>Control Inputs Can Be Driven by TTL or<br/>5-V/3.3-V CMOS Outputs</li> </ul> | V <sub>CC</sub> [ 17<br>8A [ 18<br>GND [ 19 | 39 8B1<br>38 GND | | <ul> <li>I<sub>off</sub> Supports Partial-Power-Down Mode<br/>Operation</li> </ul> | 8B3 🛮 20<br>9A 📗 21 | 37 8B2<br>36 9B1 | | <ul> <li>Latch-Up Performance Exceeds 100 mA Per<br/>JESD 78, Class II</li> </ul> | 9B3 22<br>10A 23 | 35 9B2<br>34 10B1 | | <ul> <li>ESD Performance Tested Per JESD 22</li> <li>2000-V Human-Body Model<br/>(A114-B, Class II)</li> </ul> | 10B3 | 33 10B2<br>32 11B1<br>31 11B2 | | <ul> <li>1000-V Charged-Device Model (C101)</li> <li>Supports Both Digital and Analog</li> </ul> | 12A 📗 27<br>12B3 🔲 28 | 30 12B1<br>29 12B2 | #### description/ordering information **Supports Both Digital and Analog** **Low-Distortion Signal Gating** Applications: PCI Interface, Bus Isolation, #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16214CDL | ODT400440 | | 4000 / 0500 | SSOP – DL | Tape and reel | SN74CBT16214CDLR | CBT16214C | | –40°C to 85°C | T000D D00 | Tube | SN74CBT16214CDGG | CBT16214C | | | TSSOP – DGG | Tape and reel | SN74CBT16214CDGGR | CB116214C | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### SN74CBT16214C 12-BIT 1-OF-3 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS121B - JUNE 2003 - REVISED OCTOBER 2003 #### description/ordering information (continued) The SN74CBT16214C is a high-speed TTL-compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16214C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT16214C is a 12-bit 1-of-3 multiplexer/demultiplexer. The select (S0, S1, S2) inputs control the data path of each multiplexer/demultiplexer. When the multiplexer/demultiplexer is enabled, the A port is connected to the B port, allowing bidirectional data flow between ports. When the multiplexer/demultiplexer is disabled, a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, each select input should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. #### **FUNCTION TABLE** | | INPUTS | | INPUT/OUTPUT | FUNCTION | | | | |----|------------|----|--------------|------------------|--|--|--| | S2 | <b>S</b> 1 | S0 | Α | FUNCTION | | | | | L | L | L | Z | Disconnect | | | | | L | L | Н | B1 | A port = B1 port | | | | | L | Н | L | B2 | A port = B2 port | | | | | L | Н | Н | Z | Disconnect | | | | | Н | L | L | Z | Disconnect | | | | | Н | L | Н | В3 | A port = B3 port | | | | | Н | Н | L | B1 | A port = B1 port | | | | | Н | Н | Н | B2 | A port = B2 port | | | | #### logic diagram (positive logic) #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. #### SN74CBT16214C 12-BIT 1-OF-3 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS121B - JUNE 2003 - REVISED OCTOBER 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O}$ < 0) | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): DGG package | 64°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### SN74CBT16214C 12-BIT 1-OF-3 FET MULTIPLEXER/DEMULTIPLEXER 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS121B - JUNE 2003 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | PARAMETER TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | | | |----------------------|---------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|----| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 3.5 | | pF | | C | A port | V 2 V or 0 | Switch OFF | V V or CND | | 10 | | pF | | C <sub>io(OFF)</sub> | B port | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | Switch OFF, $V_{IN} = V_{CC}$ or GND | | 5.5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | $V_{IN} = V_{CC}$ or GND | | 18 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $_{ron}\P$ | | | V <sub>CC</sub> = 4.5 V V <sub>I</sub> = 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_{O} = -15 \text{ mA}$ | | 5 | 10 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. ## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |--------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>pd(s)</sub> | S | A | 6.7 | 1.5 | 6.3 | ns | | t <sub>en</sub> | S | В | 7.2 | 1.5 | 6.6 | ns | | <sup>t</sup> dis | S | В | 7.5 | 1.5 | 7.3 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS121B - JUNE 2003 - REVISED OCTOBER 2003 #### undershoot characteristics (see Figures 1 and 2) | PARAMETER | TEST CONDITIONS | | | | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|---|----------------------|-----|------| | Voutu | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}C$ . Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS121B - JUNE 2003 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | ${f v}_{\!\Delta}$ | |--------------------|--------------------------------------------------------------------------------|--------------|---------------------------|------------------------|----------------|--------------------| | <sup>t</sup> pd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | v <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms #### SN74CBT16212C 24-BIT FET BUS-EXCHANGE SWITCH 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS146 - OCTOBER 2003 #### **Member of the Texas Instruments** Widebus™ Family - **Undershoot Protection for Off-Isolation on** A and B Ports Up To -2 V - **Bidirectional Data Flow, With Near-Zero Propagation Delay** - Low ON-State Resistance (ron) Characteristics ( $r_{on} = 3 \Omega$ Typical) - **Low Input/Output Capacitance Minimizes Loading and Signal Distortion** $(C_{io(OFF)} = 8 pF Typical)$ - **Data and Control Inputs Provide Undershoot Clamp Diodes** - **Low Power Consumption** $(I_{CC} = 5 \mu A Max)$ - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - **Supports Both Digital and Analog Applications: PCI Interface, Memory** Interleaving, Bus Isolation, Low-Distortion Signal Gating #### DGG, DGV, OR DL PACKAGE (TOP VIEW) | | | | | 1 | |----------|----|---|----|--------| | S0[ | 1 | O | 56 | ] S1 | | 1A1 [ | 2 | | 55 | ] S2 | | 1A2 | 3 | | 54 | ] 1B1 | | 2A1 | 4 | | 53 | ] 1B2 | | 2A2 🛚 | 5 | | 52 | ] 2B1 | | 3A1 [ | 6 | | 51 | ] 2B2 | | 3A2 | 7 | | 50 | ] 3B1 | | GND [ | 8 | | 49 | GND | | 4A1 [ | 9 | | 48 | 3B2 | | 4A2 🛚 | 10 | | 47 | ] 4B1 | | 5A1 | 11 | | 46 | 4B2 | | 5A2 🛚 | 12 | | 45 | ] 5B1 | | 6A1 | 13 | | 44 | 5B2 | | 6A2 | 14 | | 43 | ] 6B1 | | 7A1 [ | 15 | | 42 | ] 6B2 | | 7A2 🛚 | 16 | | 41 | ] 7B1 | | $v_{cc}$ | 17 | | 40 | ] 7B2 | | 8A1 [ | 18 | | 39 | ] 8B1 | | GND [ | 19 | | 38 | ] GND | | 8A2 [ | 20 | | 37 | 8B2 | | 9A1 [ | 21 | | 36 | 9B1 | | 9A2 | 22 | | 35 | ] 9B2 | | 10A1 [ | 23 | | 34 | ] 10B1 | | 10A2 | 24 | | 33 | ] 10B2 | | 11A1 [ | 25 | | 32 | ] 11B1 | | 11A2[ | 26 | | 31 | ] 11B2 | | 12A1 [ | 27 | | 30 | ] 12B1 | | 12A2[ | 28 | | 29 | ] 12B2 | #### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 2005 51 | | SN74CBT16212CDL | ODT400400 | | | SSOP – DL | Tape and reel | SN74CBT16212CDLR | CBT16212C | | -40°C to 85°C | | Tube | SN74CBT16212CDGG | ODT400400 | | | TSSOP – DGG | Tape and reel | SN74CBT16212CDGGR | CBT16212C | | | TVSOP - DGV | Tape and reel | SN74CBT16212CDGVR | CY212C | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. #### SN74CBT16212C 24-BIT FET BUS-EXCHANGE SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS146 - OCTOBER 2003 #### description/ordering information (continued) The SN74CBT16212C is a high-speed TTL-compatible FET bus-exchange switch with low ON-state resistance $(r_{on})$ , allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT16212C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT16212C operates as a 24-bit bus switch, or as a 12-bit bus-exchange that provides data exchanging between four signal ports. The select (S0, S1, S2) inputs control the data path of the bus-exchange switch. When the bus-exchange switch is ON, the A port is connected to the B port, allowing bidirectional data flow between ports. When the bus-exchange switch is disabled, a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, each select input should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. FUNCTION TABLE (each 12-bit bus-exchange) | | INPUTS | | INPUTS/ | OUTPUTS | | |----|--------|----|---------|---------|----------------------------------------| | S2 | S1 | S0 | A1 | A2 | FUNCTION | | L | L | L | Z | Z | Disconnect | | L | L | Н | B1 | Z | A1 port = B1 port | | L | Н | L | B2 | Z | A1 port = B2 port | | L | Н | Н | Z | B1 | A2 port = B1 port | | Н | L | L | Z | B2 | A2 port = B2 port | | Н | L | Н | Z | Z | Disconnect | | Н | Н | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | Н | Н | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | #### logic diagram (positive logic) #### SCDS146 - OCTOBER 2003 #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |--------------------------------------------------------------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, I <sub>I/OK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | ±128 mA | | Continuous current through V <sub>CC</sub> or GND terminals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): DGG package | 64°C/W | | DGV package | 48°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. If and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 6) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 8.0 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### SN74CBT16212C **24-BIT FET BUS-EXCHANGE SWITCH** 5-V BUS SWITCH WITH -2-V UNDERSHOOT PROTECTION SCDS146 - OCTOBER 2003 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------------------|------|----------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | <b>V</b> | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC} \text{ or GND},$ | Switch ON or OFF | | | 5 | μΑ | | ΔICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | V <sub>IN</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF</sub> | ·) | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 8 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 19 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $r_{on}\P$ | | | | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | ] | | | | | $V_{I} = 2.4 V,$ | $I_{O} = -15 \text{ mA}$ | _ | 5 | 10 | | #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO $V_{CC} = 4 \text{ V}$ $V_{CC} = 5 \text{ V}$ $\pm 0.5 \text{ V}$ | | = 5 V<br>5 V | UNIT | | |------------------|---------|----------------------------------------------------------------------|---------|--------------|------|----| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | tpd# | A or B | B or A | 0.24 | | 0.15 | ns | | tpd(s) | S | А | 6.6 | 1.5 | 5.9 | ns | | t <sub>en</sub> | S | В | 7 | 1.5 | 6.8 | ns | | <sup>t</sup> dis | S | В | 7.4 | 1.5 | 7.2 | ns | <sup>#</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. † All typical values are at $V_{CC} = 5$ V (unless otherwise noted), $T_{A} = 25$ °C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS146 - OCTOBER 2003 #### undershoot characteristics (see Figures 1 and 2) | | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |---|-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | ſ | Vоити | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 ' | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>overline{\dagger}$ All typical values are at $V_{CC} = 5$ V (unless otherwise noted), $T_A = 25$ °C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) SCDS146 - OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|--------------------------------------------------|----------------|----------------------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms SCDS046G - FEBRUARY 1998 - REVISED JANUARY 2003 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Control Input Levels - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ## DBV OR DCK PACKAGE (TOP VIEW) OE 1 5 VCC A 2 BND 3 4 B #### description/ordering information The SN74CBT1G125 features a single high-speed line switch. The switch is disabled when the output-enable (OE) input is high. #### **ORDERING INFORMATION** | TA | PACKAG | εt | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | |---------------|--------------------|--------------|--------------------------|----------------------| | | 00T (00T 00) | Reel of 3000 | SN74CBT1G125DBVR | 005 | | 4000 1- 0500 | SOT (SOT-23) – DBV | Reel of 250 | SN74CBT1G125DBVT | S25_ | | –40°C to 85°C | 007 (00 70) | Reel of 3000 | SN74CBT1G125DCKR | CM | | | SOT (SC-70) – DCK | Reel of 250 | SN74CBT1G125DCKT | SM_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### logic diagram (positive logic) <sup>‡</sup>The actual top-side marking has one additional character that designates the assembly/test site. SCDS046G - FEBRUARY 1998 - REVISED JANUARY 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |----------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{ K }(V_{ O } < 0)$ | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBV package | 206°C/W | | DCK package | 252°C/W | | Storage temperature range, T <sub>stg</sub> | −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | | MIN | TYP‡ | MAX | UNIT | |-------------------|---------------|----------------------------|------------------------------|----------------------------------------|------------------------|-----|------|------|------| | ٧ıK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | | -1.2 | V | | Ц | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | | ±1 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | $I_{O} = 0$ , | V <sub>I</sub> = V <sub>CC</sub> or GN | ND | | | 1 | μΑ | | Ci | Control input | V <sub>I</sub> = 3 V or 0 | | | | | 3 | | pF | | C <sub>io(C</sub> | OFF) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | | 4 | | pF | | | | V <sub>CC</sub> = 4 V, | TYP at $V_{CC} = 4 V$ , | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | . 8 | | | ., . | I <sub>I</sub> = 64 mA | | | 5 | 7 | Ω | | r <sub>on</sub> § | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | • | | 5 | 7 | 52 | | | | | $V_1 = 2.4 V$ | I <sub>I</sub> = 15 mA | | | 10 | 15 | | $<sup>\</sup>pm$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. ### switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|---------|----------------|-----------------------|----------------------------------|------|------| | | (INPUT) | (001701) | MIN MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 5.5 | 1.6 | 4.9 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 4.5 | 1 | 4.2 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. **SN74CBT1G125** #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega,\,t_f\leq$ 2.5 ns, $t_f\leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 1. Load Circuit and Voltage Waveforms - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Control Input Levels** #### **DBV OR DCK PACKAGE** (TOP VIEW) 5 [] V<sub>CC</sub> ## вП GND #### description/ordering information The SN74CBT1G384 features a single high-speed line switch. The switch is disabled when the output-enable (OE) input is high. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | |---------------|----------------------|--------------|--------------------------|----------------------| | | 00T (00T 00) | Reel of 3000 | SN74CBT1G384DBVR | 000 | | | SOT (SOT-23) – DBV | Reel of 250 | SN74CBT1G384DBVT | S8D_ | | –40°C to 85°C | 00T (00 70) POK | Reel of 3000 | SN74CBT1G384DCKR | Co | | | SOT (SC-70) – DCK | Reel of 250 | SN74CBT1G384DCKT | S8_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### logic diagram (positive logic) <sup>&</sup>lt;sup>‡</sup> The actual top-side marking has one additional character that designates the assembly/test site. SCDS065F - JULY 1998 - REVISED JANUARY 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | |----------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{ K }(V_{ O } < 0)$ | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBV package | 206°C/W | | DCK package | 252°C/W | | Storage temperature range, T <sub>stg</sub> | −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDI | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | |--------------------|---------------|------------------------------|---------------------------------------|------------------------|------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | | -1.2 | V | | lį | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 5.5 V or GND | | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | VI = VCC or $G$ | SND | | | 1 | μΑ | | Ci | Control input | V <sub>I</sub> = 3 V or 0 | | | | | 3 | | pF | | C <sub>io(OF</sub> | ·F) | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | | 4 | | pF | | | | V <sub>CC</sub> = 4 V, | TYP at $V_{CC} = 4 V$ , | $V_1 = 2.4 V$ , | I <sub>I</sub> = 15 mA | | 14 | 20 | | | r <sub>on</sub> § | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | | 5 | 7 | Ω | | ions | | $V_{CC} = 4.5 V$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | | 5 | 7 | 52 | | | | | V <sub>I</sub> = 2.4 V, | $I_I = 15 \text{ mA}$ | | | 10 | 15 | | $<sup>\</sup>pm$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. ## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|-----------------|----------|-----------------------|------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> ¶ | A or B | B or A | | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | | 5.5 | 1.6 | 4.9 | ns | | t <sub>dis</sub> | ŌĒ | A or B | | 4.5 | 1 | 4.2 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The output is measured with one input transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS063K - JULY 1998 - REVISED JANUARY 2003 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Control Input Levels - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) # DBV OR DCK PACKAGE (TOP VIEW) OE 1 5 VCC A 2 GND 3 4 B #### description/ordering information The SN74CBTD1G125 features a single high-speed line switch. The switch is disabled when the output-enable $(\overline{OE})$ input is high. A diode to $V_{CC}$ is integrated on the chip to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. #### ORDERING INFORMATION | TA | PACKAGI | ΕŤ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING <sup>‡</sup> | |---------------|--------------------|--------------|--------------------------|----------------------------------| | | COT (COT OO) DDV | Reel of 3000 | SN74CBTD1G125DBVR | DOE | | | SOT (SOT-23) – DBV | Reel of 250 | SN74CBTD1G125DBVT | P25_ | | –40°C to 85°C | 00T (00 70) DOI | Reel of 3000 | SN74CBTD1G125DCKR | DM | | | SOT (SC-70) – DCK | Reel of 250 | SN74CBTD1G125DCKT | PM_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### logic diagram (positive logic) <sup>&</sup>lt;sup>‡</sup>The actual top-side marking has one additional character that designates the assembly/test site. #### SN74CBTD1G125 SINGLE FET BUS SWITCH WITH LEVEL SHIFTING SCDS063K - JULY 1998 - REVISED JANUARY 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|---------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{ K }(V_{ O} < 0)$ | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBV package | 206°C/W | | DCK package | 252°C/W | | Storage temperature range, T <sub>stra</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | | TYP <sup>‡</sup> | MAX | UNIT | |----------------------|---------------|----------------------------|------------------------------|----------------------------------------|--|------------------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | VOH | | See Figure 2 | | | | | | | | II | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 1.5 | mA | | ∆l <sub>CC</sub> § | Control input | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control input | V <sub>I</sub> = 3 V or 0 | | | | 2 | | pF | | C <sub>io(OFF)</sub> | ) | $V_0 = 3 \text{ V or } 0,$ | OE = VCC | | | 3.5 | | pF | | | | | 1/4 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | $r_{on}\P$ | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | $I_I = 30 \text{ mA}$ | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 35 | 50 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals. SCDS063K - JULY 1998 - REVISED JANUARY 2003 ## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |-------------------|-----------------|----------------|-----|------|------| | t <sub>pd</sub> † | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 2 | 5.9 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 4.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** #### **OUTPUT VOLTAGE HIGH** Figure 2. V<sub>OH</sub> Values SCDS066J - JULY 1998 - REVISED JANUARY 2003 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Control Input Levels - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II ### #### description/ordering information The SN74CBTD1G384 features a single high-speed line switch. The switch is disabled when the output-enable $(\overline{OE})$ input is high. A diode to $V_{CC}$ is integrated on the chip to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. #### **ORDERING INFORMATION** | TA | PACKAGE | <u>:</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | |---------------|--------------------|--------------|--------------------------|----------------------| | | SOT (SOT-23) – DBV | Reel of 3000 | SN74CBTD1G384DBVR | DOD | | | | Reel of 250 | SN74CBTD1G384DBVT | P8D_ | | -40°C to 85°C | SOT (SC-70) – DCK | Reel of 3000 | SN74CBTD1G384DCKR | Do | | | | Reel of 250 | SN74CBTD1G384DCKT | P8_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | #### logic diagram (positive logic) <sup>‡</sup> The actual top-side marking has one additional character that designates the assembly/test site. ## SN74CBTD1G384 SINGLE FET BUS SWITCH WITH LEVEL SHIFTING SCDS066J - JULY 1998 - REVISED JANUARY 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|---------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBV package | 206°C/W | | DCK package | 252°C/W | | Storage temperature range, T <sub>sto</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDIT | TIONS | MIN | TYP <sup>‡</sup> | MAX | UNIT | | |---------------------|---------------|------------------------------|------------------------------|----------------------------------------|------------------|-----|------|---------------------------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | Vон | | See Figure 2 | | | | | | | | II | | V <sub>C</sub> C = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | V <sub>C</sub> C = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 1.5 | mA | | ∆l <sub>CC</sub> § | Control input | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control input | V <sub>I</sub> = 3 V or 0 | | | | 2 | | pF | | C <sub>io(OFF</sub> | =) | $V_{O} = 3 \text{ V or } 0,$ | OE = VCC | | | 3.5 | | pF | | ron¶ | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | V<br>μA<br>mA<br>mA<br>pF | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 35 | 50 | | $<sup>\</sup>pm$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS066J - JULY 1998 - REVISED JANUARY 2003 ## switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |-------------------|-----------------|----------------|-----|------|------| | t <sub>pd</sub> † | A or B | B or A | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 2 | 5.9 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 4.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The output is measured with one input transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** ## OUTPUT VOLTAGE HIGH VS SUPPLY VOLTAGE Figure 2. V<sub>OH</sub> Values - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ## description The SN74CBT3306 dual FET bus switch features independent line switches. Each switch is disabled when the associated output-enable (OE) input is high. #### D OR PW PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKA | <sub>GE</sub> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|------------|-----------------|--------------------------|---------------------| | -40°C to 85°C | 0010 B | Tube | SN74CBT3306D | 011000 | | | SOIC - D | Tape and reel | SN74CBT3306DR | CU306 | | | TSSOP - PW | Tape and reel | SN74CBT3306PWR | CU306 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ## logic diagram (positive logic) SCDS016G - MAY 1995 - REVISED OCTOBER 2000 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | |--------------------------------------------------------------------|---------|----------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | | Continuous channel current | | 128 mA | | Input clamp current, $I_K (V_{I/O} < 0)$ | | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | | 97°C/W | | PW package | 1 | 149°C/W | | Storage temperature range, T <sub>Stg</sub> | -65°C t | :o 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |----------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | $V_{IL}$ | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITION | ONS | MIN | TYP‡ | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | рF | | C <sub>io(OFF</sub> | ) | $V_0 = 3 \text{ V or } 0,$ | OE = VCC | | | 4 | | рF | | r <sub>on</sub> ¶ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | $V_{CC} = 4.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. **ENABLE AND DISABLE TIMES** # switching characteristics over recommended operating free-air temperature range, $C_L = 50 pF$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 5.6 | 1.8 | 5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 4.6 | 1 | 4.3 | ns | <sup>&</sup>lt;sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION **TEST** Open 500 $\Omega$ From Output Open tpd GND **Under Test** tPLZ/tPZL 7 V tPHZ/tPZH Open $C_I = 50 pF$ 500 $\Omega$ (see Note A) Output 1.5 V 1.5 V **LOAD CIRCUIT** Control - tplz <sup>t</sup>PZL Output 3.5 V Waveform 1 S1 at 7 V Input 1.5 V V<sub>OL</sub> + 0.3 V 1.5 V (see Note B) $v_{OL}$ tPZH → - tPHZ <sup>t</sup>PLH Output — Vон ۷он Waveform 2 **VOH - 0.3 V** Output 1.5 V S1 at Open (see Note B) 0 V $v_{OL}$ **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS** NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. PROPAGATION DELAY TIMES - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS030K - JANUARY 1996 - REVISED JULY 2002 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Designed to Be Used in Level-Shifting Applications ## description/ordering information The SN74CBTD3306 features two independent line switches. Each switch is disabled when the associated output-enable $(\overline{OE})$ input is high. A diode to $V_{CC}$ is integrated on the chip to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. #### D OR PW PACKAGE (TOP VIEW) #### ORDERING INFORMATION | TA | PACK | AGEŤ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|------------|---------------|--------------------------|---------------------| | | 0010 D | Tube | SN74CBTD3306D | 00000 | | -40°C to 85°C | SOIC - D | Tape and reel | SN74CBTD3306DR | CC306 | | | TSSOP - PW | Tape and reel | SN74CBTD3306PWR | CC306 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ## logic diagram (positive logic) ## SN74CBTD3306 **DUAL FET BUS SWITCH** WITH LEVEL SHIFTING SCDS030K - JANUARY 1996 - REVISED JULY 2002 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |--------------------------------------------------------------------|---------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 97°C/W | | PW package | 149°C/W | | Storage temperature range, Teta | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | P | ARAMETER | | TEST CONDIT | TIONS | MIN | TYP‡ | MAX | UNIT | |---------------------|----------------|--------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | Vон | | See Figure 2 | | | | | | | | lį | | V <sub>C</sub> C = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | V <sub>C</sub> C = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 1.5 | mA | | ∆lcc§ | Control inputs | V <sub>C</sub> C = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFI</sub> | =) | $V_{O} = 3 \text{ V or } 0,$ | OE = VCC | | | 4 | | pF | | | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | | | $r_{on}$ ¶ | | $V_{CC} = 4.5 \text{ V}$ $V_{I} = 0$ | VI = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 35 | 50 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS030K - JANUARY 1996 - REVISED JULY 2002 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature range, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|------|------| | <sub>tpd</sub> † | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 2.1 | 5.4 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 4.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tp7I and tp7H are the same as ten. - G. tpHL and tpLH are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** **OUTPUT VOLTAGE HIGH** ## **OUTPUT VOLTAGE HIGH** Figure 2. V<sub>OH</sub> Values SCDS029H - JANUARY 1996 - REVISED NOVEMBER 2001 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ### description The SN74CBTS3306 features independent line switches with Schottky diodes on the I/Os to clamp undershoot. Each switch is disabled when the associated output-enable (OE) input is high. #### D OR PW PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 B | Tube | SN74CBTS3306D | ODOO | | –40°C to 85°C | SOIC – D | Tape and reel | SN74CBTS3306DR | CR306 | | | TSSOP – PW | Tape and reel | SN74CBTS3306PWR | CR306 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ## logic diagram (positive logic) ## SN74CBTS3306 **DUAL FET BUS SWITCH** WITH SCHOTTKY DIODE CLAMPING SCDS029H - JANUARY 1996 - REVISED NOVEMBER 2001 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | | |--------------------------------------------------------------------|---------|----------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 | V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O}$ < 0) | | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | | 97°C/W | | PW package | ′ | 149°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C 1 | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITION | ONS | MIN | TYP‡ | MAX | UNIT | |----------------------|-----------------|----------------------------------------------------------|-------------------------|----------------------------------------|-----|------|------|------| | ., | A or B inputs | V 45.V | 1 40 1 | | | | -0.7 | ., | | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | | I <sub>IL</sub> | $V_{CC} = 5.5 \text{ V},$ | $V_I = GND$ | | | | -1 | ^ | | II. | Iн | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | | 150 | μΑ | | ICC | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆l <sub>CC</sub> § | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 5 | | pF | | C <sub>io(OFF)</sub> | ) | $V_0 = 3 \text{ V or } 0,$ | OE = VCC | | | 6 | | pF | | r <sub>on</sub> ¶ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | | 1/2 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. $<sup>\</sup>S$ This is the increase in supply current for each input that is at the specified TTL voltage level rather than V $_{CC}$ or GND. <sup>¶</sup>Measured by the voltage drop between the A and B pin at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) pins. SCDS029H - JANUARY 1996 - REVISED NOVEMBER 2001 # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|-----------------|----------|-----------------------|----------------------------------|------|------| | | (INPOT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 5.6 | 1.8 | 5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 4.6 | 1 | 4.3 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5$ ns, $t_f \leq 2.5$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. - G. tpHL and tpLH are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - Standard '125-Type Pinout (D, DB, DGV, and PW Packages) - 5- $\Omega$ Switch Connection Between Two Ports - TTL-Compatible Input Levels ## description/ordering information The SN74CBT3125 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable $(\overline{OE})$ input is high. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3125RGYR | CU125 | | | colo D | Tube | SN74CBT3125D | CDT2405 | | | SOIC - D | Tape and reel | SN74CBT3125DR | CBT3125 | | -40°C to 85°C | SSOP – DB | Tape and reel | SN74CBT3125DBR | CU125 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3125DBQR | CU125 | | | TSSOP - PW | Tape and reel | SN74CBT3125PWR | CU125 | | | TVSOP - DGV | Tape and reel | SN74CBT3125DGVR | CU125 | <sup>&</sup>lt;sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ## logic diagram (positive logic) Pin numbers shown are for the D, DB, DGV, PW, and RGY packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------|---------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | | | | Input clamp current, $I_K$ ( $V_{I/O}$ < 0) | | | (see Note 2): DB package | | | (see Note 2): DBQ package | | | (see Note 2): DGV package | | | (see Note 2): PW package | | | (see Note 3): RGY package | 47°C/W | | Storage temperature range, T <sub>stq</sub> – | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS021I - MAY 1995 - REVISED SEPTEMBER 2002 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4 V$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | IĮ | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF</sub> | =) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4 | | pF | | r <sub>on</sub> § | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 16 | 22 | | | | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}C$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 6 | 1.6 | 5.4 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 5.1 | 1 | 4.7 | ns | <sup>¶</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{r} \leq$ 2.5 ns. $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - Standard '126-Type Pinout (D, DB, DGV, and PW Packages) - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 250 mA Per JESD 17 #### description/ordering information The SN74CBT3126 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable (OE) input is low. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | | SN74CBT3126RGYR | CU126 | | -40°C to 85°C | colo p | Tube | SN74CBT3126D | CDT040C | | | SOIC - D | Tape and reel | SN74CBT3126DR | CBT3126 | | | SSOP – DB | Tape and reel | SN74CBT3126DBR | CU126 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3126DBQR | CU126 | | | TOOOD DW | Tube | SN74CBT3126PW | 011400 | | | TSSOP – PW | Tape and reel | SN74CBT3126PWR | CU126 | | | TVSOP - DGV | Tape and reel | SN74CBT3126DGVR | CU126 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|------------| | L | Disconnect | | Н | A = B | ## logic diagram (positive logic) Pin numbers shown are for the D, DB, DGV, PW, and RGY packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | $-0.5 \text{ V to 7 V}$ | |-----------------------------------------------|---------------------------|-------------------------| | Input voltage range, V <sub>I</sub> (see Note | 1) | $-0.5\ V$ to $7\ V$ | | Continuous channel current | | 128 mA | | Input clamp current, $I_K (V_{I/O} < 0)$ | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> | (see Note 2): D package | 86°C/W | | | (see Note 2): DB package | 96°C/W | | | (see Note 2): DBQ package | 90°C/W | | | (see Note 2): DGV package | 127°C/W | | | (see Note 2): PW package | 113°C/W | | | (see Note 3): RGY package | 47°C/W | | Storage temperature range, T <sub>sto</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |----------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | $V_{IH}$ | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS020K - MAY 1995 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | |---------------------|----------------|----------------------------|-------------------------------|------------------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | IĮ | | V <sub>C</sub> C = 5.5 V, | V <sub>I</sub> = 5.5 V or GND | | | | ±1 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 3 | μΑ | | ∆l <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF</sub> | =) | $V_0 = 3 \text{ V or } 0,$ | OE = GND | | | 4 | | рF | | | | V <sub>CC</sub> = 4 V, | TYP at $V_{CC} = 4 V$ , | V <sub>I</sub> = 2.4 V, I <sub>I</sub> = 15 mA | | 16 | 22 | | | 8 | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | 0 | | r <sub>on</sub> § | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | $V_{I} = 2.4 V,$ | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | OE | A or B | 5.4 | 1.6 | 5.1 | ns | | <sup>t</sup> dis | OE | A or B | 5 | 1 | 4.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup>This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. CL includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{r} \leq$ 2.5 ns. $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - Standard '244-Type Pinout - 5-Ω Switch Connection Between Two Ports ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) ### TTL-Compatible Input Levels #### GQN OR ZQN PACKAGE (TOP VIEW) ## terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|-----|-----|-------------------| | Α | 1A1 | 1OE | VCC | 2 <mark>OE</mark> | | В | 1A2 | 2A4 | 2B4 | 1B1 | | С | 1A3 | 2B3 | 2A3 | 1B2 | | D | 1A4 | 2A2 | 2B2 | 1B3 | | Е | GND | 2B1 | 2A1 | 1B4 | ## description/ordering information ## **ORDERING INFORMATION** | TA | PACKAGE <sup>1</sup> | + | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3244RGYR | CU244 | | | 0010 014 | Tube | SN74CBT3244DW | 0070044 | | | SOIC - DW | Tape and reel | SN74CBT3244DWR | CBT3244 | | | SSOP - DB | Tape and reel | SN74CBT3244DBR | CU244 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3244DBQR | CBT3244 | | | TOCOD DW | Tube | SN74CBT3244PW | CHOAA | | | TSSOP – PW | Tape and reel | SN74CBT3244PWR | CU244 | | | TVSOP – DGV | Tape and reel | SN74CBT3244DGVR | CU244 | | | VFBGA – GQN | Tana and saal | SN74CBT3244GQNR | CHOAA | | | VFBGA – ZQN (Pb-free) | Tape and reel | SN74CBT3244ZQNR | CU244 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## description/ordering information (continued) The SN74CBT3244 provides eight bits of high-speed TTL-compatible bus switching. The SOIC, SSOP, TSSOP, and TVSOP packages provide a standard '244 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as two 4-bit low-impedance switches with separate output-enable $(\overline{OE})$ inputs. When OE is low, the switch is on, and data can flow from port A to port B, or vice versa. When OE is high, the switch is open, and the high-impedance state exists between the two ports. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. **FUNCTION TABLE** (each 4-bit bus switch) | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | ## logic diagram (positive logic) Pin numbers shown are for the DB, DBQ, DGV, DW, RGY, and PW packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> –0.5 V to 7 V | |---------------------------------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | Continuous channel current | | Clamp current, I <sub>K</sub> (V <sub>I/O</sub> < 0) –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package | | (see Note 2): DBQ package | | (see Note 2): DGV package | | (see Note 2): DW package | | (see Note 2): GQN/ZQN package | | (see Note 2): PW package | | (see Note 3): RGY package | | Storage temperature range, T <sub>stq</sub> –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | P | ARAMETER | | TEST CONDITIONS | | | TYP‡ | MAX | UNIT | |---------------------|----------------|------------------------------|------------------------------|----------------------------------------|--|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±5 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 50 | μΑ | | Δlcc§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 3.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF</sub> | =) | $V_{O} = 3 \text{ V or } 0,$ | OE = VCC | | | 6 | | pF | | | | | V. 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | $r_{on}\P$ | | $V_{CC} = 4.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. ## switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|------|------| | <sub>tpd</sub> † | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1 | 8.9 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 7.4 | ns | <sup>†</sup> This propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50~\Omega$ , $t_\Gamma \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - Standard '245-Type Pinout - 5-Ω Switch Connection Between Two Ports ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) NC - No internal connection ## TTL-Compatible Input Levels NC - No internal connection #### GQN OR ZQN PACKAGE (TOP VIEW) ## terminal assignments | | 1 | 2 | 3 | 4 | |---|-----|----|-----|----| | Α | A1 | NC | Vcc | OE | | В | А3 | B2 | A2 | B1 | | С | A5 | A4 | B4 | B3 | | D | A7 | B6 | A6 | B5 | | Е | GND | A8 | B8 | B7 | NC - No internal connection #### description/ordering information The SN74CBT3245A provides eight bits of high-speed TTL-compatible bus switching. The SOIC, SSOP, TSSOP, and TVSOP packages provide a standard '245 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 8-bit switch. When the output-enable $(\overline{OE})$ input is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ## description/ordering information (continued) #### **ORDERING INFORMATION** | TA | PACKAGE | PACKAGET | | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|------------------|---------------------| | –40°C to 85°C | QFN – RGY | Tape and reel | SN74CBT3245ARGYR | CU245A | | | COIC DW | Tube | SN74CBT3245ADW | CDT2045A | | | SOIC – DW | Tape and reel | SN74CBT3245ADWR | CBT3245A | | | SSOP – DB | Tape and reel | SN74CBT3245ADBR | CU245A | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3245ADBQR | CBT3245A | | | TOOOD DW | Tube | SN74CBT3245APW | 0110454 | | | TSSOP – PW | Tape and reel | SN74CBT3245APWR | CU245A | | | TVSOP - DGV | Tape and reel | SN74CBT3245ADGVR | CU245A | | | VFBGA – GQN | Tape and reel | SN74CBT3245AGQNR | CU245A | | | VFBGA – ZQN (Pb-free) | Tape and reel | SN74CBT3245AZQNR | C0245A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ## logic diagram (positive logic) Pin numbers shown are for the DB, DBQ, DGV, DW, PW, and RGY packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | -0.5~V to $7~V$ | |---------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | -0.5~V to $7~V$ | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package | 70°C/W | | (see Note 2): DBQ package | 68°C/W | | (see Note 2): DGV package | 92°C/W | | (see Note 2): DW package | 58°C/W | | (see Note 2): GQN/ZQN package | 78°C/W | | (see Note 2): PW package | 83°C/W | | (see Note 3): RGY package | 37°C/W | | Storage temperature range, T <sub>stq</sub> | 35°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |----------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | $V_{IL}$ | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | | |---------------------|----------------|---------------------------------------------------------|------------------------------|----------------------------------------|------|------|------|----| | VIK | | $V_{CC} = 4.5 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | II | | $V_{CC} = 5.5 V,$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±5 | μΑ | | Icc | | $V_{CC} = 5.5 V,$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 50 | μΑ | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 3.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4 | | рF | | C <sub>io(OFF</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4 | | pF | | | | | \\\. 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | $r_{on}$ ¶ | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | PARAMETER | | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-----------|-------------------|------------------|---------|-----------------------|----------------------------------|------|------| | | | (INPUT) (OUTPUT) | MIN MAX | MIN | MAX | | | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | | <sup>t</sup> en | ŌĒ | A or B | 6.4 | 1.9 | 5.9 | ns | | | <sup>t</sup> dis | ŌE | A or B | 5.7 | 2.1 | 6 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_\Gamma \leq 2.5~ns$ , $t_f \leq 2.5~ns$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - Standard '245-Type Pinout - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ## description The SN74CBT3345 provides eight bits of high-speed TTL-compatible bus switching in a standard '245 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 8-bit switch bank with dual output-enable (OE and $\overline{OE}$ ) inputs. When $\overline{OE}$ is low or OE is high, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high and OE is low, the switch is open, and the high-impedance state exists between the two ports. ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | 0010 PW | Tube | SN74CBT3345DW | ODT0045 | | | SOIC - DW | Tape and reel | SN74CBT3345DWR | CBT3345 | | | SSOP – DB | Tape and reel | SN74CBT3345DBR | CU345 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3345DBQR | CBT3345 | | | TSSOP - PW | Tape and reel | SN74CBT3345PWR | CU345 | | | TVSOP – DGV | Tape and reel | SN74CBT3345DGVR | CU345 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INP | JTS | FUNCTION | | | |-----|-----|-----------------|--|--| | OE | OE | FUNCTION | | | | Н | Х | A port = B port | | | | Х | L | A port = B port | | | | L | Н | Disconnect | | | ## logic diagram (positive logic) TEXAS INSTRUMENTS SCDS027H - MAY 1995 - REVISED JUNE 2002 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | . $$ -0.5 V to 7 V | |--------------------------------------------------------|--------------|----------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | . $$ -0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | : DB package | $\dots \dots 70^{\circ} C$ | | - | DBQ package | 68°C | | | DGV package | 92°C | | | DW package | 58°C | | | PW package | 83°C | | Storage temperature range, T <sub>sta</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP <sup>‡</sup> | MAX | UNIT | |----------------------|----------------|------------------------------|--------------------------------------------------------------------------------|------------------------|-----|------------------|------|------| | ٧ıK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | lį | All inputs | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | ICC | | V <sub>C</sub> C = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 50 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{CC} = 5.5 \text{ V}$ , One input at 3.4 V, Other inputs at $V_{CC}$ or GND | | | | 3.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | V <sub>I</sub> = 3 V or 0 | | | 3 | | pF | | C <sub>io(OFF)</sub> | | $V_{O} = 3 \text{ V or } 0,$ | $\overline{OE} = V_{CC}$ or $OE = G$ | GND | | 6 | | рF | | r <sub>on</sub> ¶ | | | V <sub>CC</sub> = 4.5 V | I <sub>I</sub> = 64 mA | | 5 | 7 | | | | | V <sub>CC</sub> = 4.5 V | | $I_I = 30 \text{ mA}$ | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|----------|----------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | OE or OE | A or B | 1 | 9.1 | ns | | <sup>t</sup> dis | OE or OE | A or B | 1 | 8.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. Figure 1. Load Circuit and Voltage Waveforms - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ## description The SN74CBT3384A provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as two 5-bit switches with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | 10E | 1 | $\bigcup_{24}$ | v <sub>cc</sub> | |-------|----|----------------|-----------------| | 1B1[ | 2 | 23 | 2B5 | | 1A1 | 3 | 22 | 2A5 | | 1A2 | 4 | 21 | 2A4 | | 1B2 | 5 | 20 | 2B4 | | 1B3[ | 6 | 19 | 2B3 | | 1A3 | 7 | 18 | 2A3 | | 1A4 [ | 8 | 17 | 2A2 | | 1B4 | 9 | 16 | 2B2 | | 1B5 | 10 | 15 | 2B1 | | 1A5 | 11 | 14 | 2A1 | | GND[ | 12 | 13 | 20E | #### ORDERING INFORMATION | TA | PACKAGI | <u>=</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CBT3384ADW | ODT22044 | | | SOIC - DW | Tape and reel | SN74CBT3384ADWR | CBT3384A | | -40°C to 85°C | SSOP – DB | Tape and reel | SN74CBT3384ADBR | CU384A | | -40 C to 65 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3384ADBQR | CBT3384A | | | TSSOP - PW | Tape and reel | SN74CBT3384APWR | CU384A | | | TVSOP - DGV | Tape and reel | SN74CBT3384ADGVR | CU384A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 5-bit bus switch) | INP | UTS | INPUTS/OUTPUTS | | | | |-----|-----|----------------|---------|--|--| | 10E | 2OE | 1B1-1B5 | 2B1-2B5 | | | | L | L | 1A1-1A5 | 2A1-2A5 | | | | L | Н | 1A1-1A5 | Z | | | | Н | L | Z | 2A1-2A5 | | | | Н | Н | Z | Z | | | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |--------------------------------------------------------|--------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | : DB package | 63°C/W | | | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | II | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4 | | pF | | C <sub>io(OFF)</sub> | | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4.5 | | pF | | r <sub>on</sub> § | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | | $V_1 = 0$ | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. ## switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> ± 0. | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |------------------|---------|----------|-----------------------|----------------------|----------------------------------|----| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 6.2 | 1.9 | 5.7 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 5.5 | 2.1 | 5.2 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. § Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS025Q - MAY 1995 - REVISED JULY 2002 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Designed to Be Used in Level-Shifting Applications #### description/ordering information The 'CBTD3384 devices provide ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switches allows connections to be made without adding propagation delay. A diode to $V_{\rm CC}$ is integrated on the die to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. These devices are organized as two 5-bit switches with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. #### SN54CBTD3384 . . . JT OR W PACKAGE SN74CBTD3384 . . . DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) ## SN54CBTD3384 . . . FK PACKAGE (TOP VIEW) NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE | <u></u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------------|---------------|--------------------------|---------------------| | | 0010 DW | Tube | SN74CBTD3384DW | ODTD0004 | | | SOIC – DW | Tape and reel | SN74CBTD3384DWR | CB1D3384 | | 4000 to 0500 | SSOP – DB | Tape and reel | SN74CBTD3384DBR | CC384 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTD3384DBQR | CBTD3384 | | | TSSOP – PW | Tape and reel | SN74CBTD3384PWR | CC384 | | | TVSOP – DGV | Tape and reel | SN74CBTD3384DGVR | CC384 | | | CDIP – JT | Tube | SNJ54CBTD3384JT | SNJ54CBTD3384JT | | -55°C to 125°C | CFP – W | Tube | SNJ54CBTD3384W | SNJ54CBTD3384W | | | LCCC – FK | Tube | SNJ54CBTD3384FK | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each 5-bit bus switch) | INP | UTS | INPUTS/OUTPUTS | | | | |-----|-----|----------------|---------|--|--| | 1OE | 2OE | 1B1-1B5 | 2B1-2B5 | | | | L | L | 1A1-1A5 | 2A1-2A5 | | | | L | Н | 1A1-1A5 | Z | | | | Н | L | Z | 2A1-2A5 | | | | Н | Н | Z | Z | | | ### logic diagram (positive logic) Pin numbers shown are for the DB, DBQ, DGV, DW, JT, PW, and W packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |---------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Continuous channel current | | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB package | | | DBQ package | 61°C/W | | DGV package | 86°C/W | | DW package | 46°C/W | | PW package | 88°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ## SN54CBTD3384, SN74CBTD3384 10-BIT FET BUS SWITCHES WITH LEVEL SHIFTING SCDS025Q - MAY 1995 - REVISED JULY 2002 ### recommended operating conditions (see Note 3) | | | SN54CBTD3384 | | SN74CBT | | | |-----|----------------------------------|--------------|-----|---------|-----|------| | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | | 0.8 | V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | | | TEGT CONDITIONS | | SN5 | 4CBTD3 | 384 | SN7 | 4CBTD3 | 384 | | |---------------------|----------------|----------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|-----|------------------|------|-----|--------|------|------| | PA | RAMETER | | TEST CONDIT | IONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP† | MAX | UNIT | | ٧ıK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | | | -1.2 | V | | Vон | | See Figure 2 | | | | | | | | | | | II | | V <sub>C</sub> C = 5.5 V, | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 5.5 V or GND | | | | ±1 | | | ±1 | μА | | ICC | | $V_{CC} = 5.5 \text{ V}, I_{O} = 0, V_{I} = V_{CC} \text{ or GND}$ | | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 1.5 | | | 1.5 | mA | | ΔI <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 5.5 V, O<br>Other inputs at | | V, | | | 2.5 | | | 2.5 | mA | | C <sub>i</sub> | Control inputs | $V_I = 3 \text{ V or } 0$ | | | | 3 | | | 3 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = VCC | | | 3.5 | | | 3.5 | | pF | | | | | | I <sub>I</sub> = 64 mA | | 5 | | | 5 | 7 | | | ron§ | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 35 | | | 35 | 50 | | <sup>†</sup> Typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended ranges of supply voltage and operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | DARAMETER | FROM | то | SN54CBTD3384 | | SN74CBTD3384 | | | |-------------------|---------|----------|--------------|------|--------------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | UNIT | | t <sub>pd</sub> ¶ | A or B | B or A | | 0.25 | | 0.25 | ns | | <sup>t</sup> en | ŌE | A or B | 2.2 | 9.7 | 2.3 | 7 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.5 | 8.6 | 1.7 | 5.3 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. SCDS025Q - MAY 1995 - REVISED JULY 2002 #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** ### **OUTPUT VOLTAGE HIGH** SUPPLY VOLTAGE $T_A = 25^{\circ}C$ 3.75 100 $\mu$ A 3.5 V<sub>OH</sub> - Output Voltage High - V 6 mA 3.25 12 mA 24 mA 3 2.75 2.5 2.25 2 1.75 1.5 L 4.5 4.75 5.5 5.25 5.75 V<sub>CC</sub> - Supply Voltage - V ## **OUTPUT VOLTAGE HIGH SUPPLY VOLTAGE** $T_A = 0^{\circ}C$ 3.75 3.5 3.25 Figure 2. V<sub>OH</sub> Values SCDS024M - MAY 1995 - REVISED JULY 2003 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ### description/ordering information The SN74CBTS3384 provides ten bits of high-speed TTL-compatible bus switching with Schottky diodes on the I/Os to clamp undershoot. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as two 5-bit bus switches with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | | | - | | | |-------|----|---|----|-------------------| | 10E | 1 | U | 24 | ] v <sub>cc</sub> | | 1B1 [ | 2 | | 23 | 2B5 | | 1A1 [ | 3 | | 22 | 2A5 | | 1A2 [ | 4 | | 21 | 2A4 | | 1B2 [ | 5 | | 20 | 2B4 | | 1B3 [ | 6 | | 19 | 2B3 | | 1A3 [ | 7 | | 18 | 2A3 | | 1A4 [ | 8 | | 17 | 2A2 | | 1B4 [ | 9 | | 16 | 2B2 | | 1B5 [ | 10 | | 15 | 2B1 | | 1A5 [ | 11 | | 14 | 2A1 | | GND [ | 12 | | 13 | 20E | #### **ORDERING INFORMATION** | TA | PACKAGI | ʆ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CBTS3384DW | CDTC2204 | | | SOIC - DW | Tape and reel | SN74CBTS3384DWR | CBTS3384 | | | SSOP – DB | Tape and reel | SN74CBTS3384DBR | CR384 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTS3384DBQR | CBTS3384 | | | TSSOP – PW | Tube | SN74CBTS3384PW | CR384 | | | 1330F - PW | Tape and reel | SN74CBTS3384PWR | UN304 | | | TVSOP – DGV | Tape and reel | SN74CBTS3384DGVR | CR384 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 5-bit bus switch) | INP | UTS | INPUTS/OUTPUTS | | | | | |-----|-----|----------------|---------|--|--|--| | 10E | 2OE | 1B1-1B5 | 2B1-2B5 | | | | | L | L | 1A1-1A5 | 2A1-2A5 | | | | | L | Н | 1A1-1A5 | Z | | | | | Н | L | Z | 2A1-2A5 | | | | | Н | Н | Z | Z | | | | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | 0.5 V t | o 7 V | |----------------------------------------------------------|---------------|------------|-------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V t | o 7 V | | Continuous channel current | | | 8 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | | 0 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DB package | 63 | °C/W | | | DBQ package . | 61 | °C/W | | | DGV package . | 86 | °C/W | | | DW package | 46 | °C/W | | | PW package | 88 | °C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 1 | 50°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SCDS024M - MAY 1995 - REVISED JULY 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITION | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|------------------|----------------------------------------------------------|-------------------------|----------------------------------------|-----|------------------|------|------| | ., | A or B inputs | V 45V | 1 10 1 | | | | -0.6 | ., | | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | | I <sub>I</sub> L | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = GND | | | | -1 | ^ | | l <sub>l</sub> | I <sub>I</sub> H | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | | 150 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 6 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 6.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | ron§ | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | $<sup>\</sup>overline{\dagger}$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. ## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 6.2 | 1.9 | 5.7 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 5.5 | 2.1 | 5.2 | ns | <sup>¶</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. SCDS024M - MAY 1995 - REVISED JULY 2003 #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq 2.5 \,$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 250 mA Per JESD 17 #### description The SN74CBT3861 provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 10-bit switch with a single output-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. ## DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CBT3861DW | CDT20C4 | | –40°C to 85°C | SOIC – DW | Tape and reel | SN74CBT3861DWR | CBT3861 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3861DBQR | CBT3861 | | | TSSOP – PW | Tape and reel | SN74CBT3861PWR | CU861 | | | TVSOP - DGV | Tape and reel | SN74CBT3861DGVR | CU861 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | | | | |-------------|-----------------|--|--|--| | L | A port = B port | | | | | Н | Disconnect | | | | ## logic diagram (positive logic) SCDS061D - APRIL 1998 - REVISED OCTOBER 2000 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | -0.5 | $V \ to \ 7 \ V$ | |----------------------------------------------------------|---------------|--------|----------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | -0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | | Continuous channel current | | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DBQ package | | 61°C/W | | | DGV package | | 86°C/W | | | DW package | | 46°C/W | | | PW package | | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C t | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITIONS | | | TYP‡ | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|--|------|------|--------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | IĮ | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 22 | | | $r_{on}\P$ | $r_{on}$ ¶ | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | $V_{CC} = 4.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | <br> - | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>¶</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 8.1 | 3.8 | 7.5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 6.3 | 3.4 | 6.6 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ## PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 1. Load Circuit and Voltage Waveforms SCDS084G - JULY 1998 - REVISED JULY 2002 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Designed to Be Used in Level-Shifting Applications #### description/ordering information The SN74CBTD3861 provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. A diode to $V_{CC}$ is integrated on the die to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. The device is organized as one 10-bit switch with a single output-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. ## DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | 0010 PW | Tube | SN74CBTD3861DW | 0070004 | | | SOIC – DW | Tape and reel | SN74CBTD3861DWR | CBTD3861 | | | SSOP – DB | Tape and reel | SN74CBTD3861DBR | CC861 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTD3861DBQR | CBTD3861 | | | TSSOP – PW | Tape and reel | SN74CBTD3861PWR | CC861 | | | TVSOP – DGV | Tape and reel | SN74CBTD3861DGVR | CC861 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |----------------------------------------------------------|--------------|---------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | –0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DB package | 63°C/W | | | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SCDS084G - JULY 1998 - REVISED JULY 2002 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |---------------------|----------------|----------------------------|------------------------------|----------------------------------------|------------------|-----|------|----| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | Vон | | See Figure 2 | | | | | | | | II | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 1.5 | mA | | Δl <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | $V_I = 3 \text{ V or } 0$ | | | | 2.5 | | pF | | C <sub>io(OFF</sub> | =) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4 | | pF | | | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | | | ron§ | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 20 | 50 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|------|------| | $t_{pd}\P$ | A or B | B or A | | 0.35 | ns | | t <sub>en</sub> | ŌĒ | A or B | 2.6 | 10 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** #### OUTPUT VOLTAGE HIGH vs SUPPLY VOLTAGE Figure 2. V<sub>OH</sub> Values 15 **∏** B9 14 B10 13 BIASV - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Outputs Are Precharged by Bias Voltage to Minimize Signal Distortion During Live Insertion ### description The SN74CBT6800A provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows bidirectional connections to be made while adding near-zero propagation delay. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. #### (TOP VIEW) 24 V<sub>CC</sub> ON Α1 23 T B1 22 B2 A2 АЗ 21 **∏** B3 A4 20 B4 A5 19 **∏** B5 A6 18∏ B6 17 B7 A7 Α8 16 B8 A9 🛮 10 GND A10 11 12 DB, DBQ, DGV, DW, OR PW PACKAGE The SN74CBT6800A is organized as one 10-bit switch with a single enable $(\overline{ON})$ input. When $\overline{ON}$ is low, the switch is on, and port A is connected to port B. When $\overline{ON}$ is high, the switch between port A and port B is open. When $\overline{ON}$ is high or $V_{CC}$ is 0 V, B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | 0010 PW | Tube | SN74CBT6800ADW | ODTOGGA | | | SOIC – DW | Tape and reel | SN74CBT6800ADWR | CBT6800A | | | SSOP – DB | Tape and reel | SN74CBT6800ADBR | CT6800A | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT6800ADBQR | CBT6800A | | | TSSOP - PW | Tape and reel | SN74CBT6800APWR | CT6800A | | | TVSOP – DGV | Tape and reel | SN74CBT6800ADGVR | CT6800A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>ON | FUNCTION | |-------------|------------------------------| | L | A port = B port | | Н | A port = Z<br>B port = BIASV | ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |----------------------------------------------------------|--------------|--------------| | Continuous channel current | | | | Input clamp current, $I_{IK}(V_I < 0)$ | | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DB package | 63°C/W | | | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | BIASV | Supply voltage | 1.3 | VCC | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITION | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|------|------------------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | lį | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±5 | μΑ | | lo | | $V_{CC} = 4.5 \text{ V},$ | BIASV = 2.4 V, | V <sub>O</sub> = 0 | 0.25 | | | mA | | ICC | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 50 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 3.5 | | pF | | C <sub>o(OFF)</sub> | | $V_0 = 3 \text{ V or } 0,$ | Switch off | | | 4.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 11 | 20 | | | r <sub>on</sub> § | | | ., . | I <sub>I</sub> = 64 mA | | 3 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 3 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 6 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. ## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | TEST<br>CONDITIONS | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|--------------------|-----------------|-------------|-----------------------|----------------------------------|------|------| | | CONDITIONS | | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> ¶ | | A or B | B or A | 0.35 | | 0.25 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌN | ON A 27 B | 6 | 2 | 5.1 | | | t <sub>PZL</sub> | BIASV = 3 V | ON | A or B | 6 | 2 | 5.6 | ns | | <sup>t</sup> PHZ | BIASV = GND | ON | A or B | 5.5 | 1 | 5 | ns | | t <sub>PLZ</sub> | BIASV = 3 V | ON | AUIB | 5.5 | 2 | 5.9 | 115 | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBTK6800 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS AND ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS107B - APRIL 2000 - REVISED OCTOBER 2000 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Power Off Disables Outputs, Permitting Live Insertion - Outputs Are Precharged by Bias Voltage to Minimize Signal Distortion During Live Insertion - Active-Clamp Undershoot-Protection Circuit on the I/Os Clamps Undershoots Down to -2 V - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### (TOP VIEW) 24 VCC ON 23 B1 Α1 22 B2 A2 [ 3 А3 21 B3 A4 20 ¶ B4 A5 6 19 B5 A6 18 B6 A7 17 **∏** B7 16**∏** B8 **A8** 15 B9 A9 10 A10 🛮 11 14 B10 13 BIASV **GND** DBQ, DGV, DW, OR PW PACKAGE ## description The SN74CBTK6800 device provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows bidirectional connections to be made while adding near-zero propagation delay. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. The A and B ports have an active-clamp undershoot-protection circuit. When there is an undershoot, the active-clamp circuit is enabled and current from $V_{CC}$ is supplied to clamp the output, preventing the pass transistor from turning on. The SN74CBTK6800 is organized as one 10-bit switch with a single enable $(\overline{ON})$ input. When $\overline{ON}$ is low, the switch is on, and port A is connected to port B. When $\overline{ON}$ is high, the switch between port A and port B is open. When $\overline{ON}$ is high or $V_{CC}$ is 0 V, B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CBTK6800DW | CDTICOOO | | -40°C to 85°C | SOIC - DW | Tape and reel | SN74CBTK6800DWR | CBTK6800 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTK6800DBQR | CBTK6800 | | | TSSOP - PW | Tape and reel | SN74CBTK6800PWR | BK6800 | | | TVSOP - DGV | Tape and reel | SN74CBTK6800DGVR | BK6800 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>ON | FUNCTION | |-------------|------------------------------| | L | A port = B port | | Н | A port = Z<br>B port = BIASV | SCDS107B - APRIL 2000 - REVISED OCTOBER 2000 ### logic diagram (positive logic) <sup>†</sup> Undershoot clamp ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |-----------------------------------------------------------|-------------|---------------| | Bias voltage range, BIASV | | 0.5 V to 7 V | | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | DBQ package | 61°C/W | | • | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>sto</sub> | | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | BIASV | Supply voltage | 1.3 | VCC | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CBTK6800 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS AND ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS107B - APRIL 2000 - REVISED OCTOBER 2000 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER TEST CONDITIONS | | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | | |--------------------|-------------------------|----------------------------------------------------------|----------------------------------|----------------------------------------|------------------|-----|------|----------| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | VIKU | | V <sub>CC</sub> = 5.5 V, | $0~mA \geq I_{I} \geq -50~mA,$ | OE = 5.5 V | | | -2 | V | | II | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 5.5 V or GND | | | | ±5 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 5.5 V, | BIASV = Open | | | 20 | μΑ | | IO | | V <sub>CC</sub> = 4.5 V, | V <sub>O</sub> = 0, | BIASV = 2.4 V | 0.25 | | | mA | | Icc | | V <sub>CC</sub> = 5.5 V, | $V_I = V_{CC}$ or GND, | I <sub>O</sub> = 0 | | | 20 | μΑ | | ∆l <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>o(OFF</sub> | ·) | V <sub>O</sub> = 3 V or 0, | Switch off | | | 8.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 11 | 20 | | | ron§ | | | | I <sub>I</sub> = 64 mA | | 3 | 7 | $\Omega$ | | " | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 3 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 6 | 15 | | $<sup>\</sup>overline{\dagger}$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | RAMETER FROM TO TEST CONDITIONS | | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | |-------------------|---------------------------------|----------|-----------------------|--------|----------------------------------|-----|------|----| | | (INPUT) | (OUTPUT) | CONDITIONS | MIN MA | ΛX | MIN | MAX | | | t <sub>pd</sub> ¶ | A or B | B or A | | 0.5 | 35 | | 0.25 | ns | | <sup>t</sup> PZH | ON | A on D | BIASV = GND | | 6 | 2 | 5.1 | | | tPZL | ON | A or B | BIASV = 3 V | | 6 | 2 | 5.6 | ns | | t <sub>PHZ</sub> | <del>ON</del> | A or B | BIASV = GND | 5 | .5 | 1 | 5 | 20 | | t <sub>PLZ</sub> | ON | AUID | BIASV = 3 V | 5 | .5 | 2 | 5.9 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL-voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### undershoot characteristics | ı | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |---|-----------|----------------------------------|-----|----------------------|-----|------| | | Voutu | See Figures 1 and 2, and Table 1 | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>overline{\dagger}$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage Waveform **Table 1. Device Test Conditions** | PARAMETER | VALUE | UNIT | |--------------------|--------------|------| | B port under test‡ | See Figure 1 | | | VIN | See Figure 2 | V | | t <sub>W</sub> | 20 | ns | | t <sub>r</sub> | 2 | ns | | t <sub>f</sub> | 2 | ns | | R1 = R2 | 100 | kΩ | | $V_{TR}$ | 11 | V | | Vcc | 5.5 | V | | BIASV | Open | · | <sup>&</sup>lt;sup>‡</sup>Other B-port outputs are open. SCDS107B - APRIL 2000 - REVISED OCTOBER 2000 #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega,\,t_f\leq$ 2.5 ns, $t_f\leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms ## SN74CBTS6800 **10-BIT FET BUS SWITCH** WITH PRECHARGED OUTPUTS AND SCHOTTKY DIODE CLAMPI SCDS102C - JUNE 1999 - REVISED OCTOBER 2000 - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** - **Outputs Are Precharged by Bias Voltage to Minimize Signal Distortion During Live** Insertion - Schottky Diodes on the I/Os to Clamp Undershoots up to -2 V ## description The SN74CBTS6800 provides ten bits of high-speed TTL-compatible bus switching with Schottky diodes on the I/Os to clamp undershoots. The low on-state resistance of the switch allows bidirectional connections to be made, while adding near-zero propagation delay. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. #### DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) The SN74CBTS6800 is organized as one 10-bit switch with a single enable $(\overline{ON})$ input. When $\overline{ON}$ is low, the switch is on, and port A is connected to port B. When $\overline{ON}$ is high, the switch between port A and port B is open. When $\overline{ON}$ is high or $V_{CC}$ is 0 V, B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74CBTS6800DW | CDTCCOOO | | | SOIC - DW | Tape and reel | SN74CBTS6800DWR | CBTS6800 | | -40°C to 85°C | SSOP – DB | Tape and reel | SN74CBTS6800DBR | CS6800 | | -40 C to 65 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTS6800DBQR | CBTS6800 | | | TSSOP - PW | Tape and reel | SN74CBTS6800PWR | CS6800 | | | TVSOP - DGV | Tape and reel | SN74CBTS6800DGVR | CS6800 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | ON | B1-B10 | FUNCTION | |----|--------|-----------| | L | A1-A10 | Connect | | Н | BIASV | Precharge | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | $\dots$ -0.5 V to 7 V | |-----------------------------------------------------------|--------------|-----------------------| | Bias voltage range, BIASV | | $\dots$ -0.5 V to 7 V | | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DB package | 63°C/W | | | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>sto</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | BIASV | Supply voltage | 1.3 | VCC | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CBTS6800 10-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS AND SCHOTTKY DIODE CLAMPING SCDS102C - JUNE 1999 - REVISED OCTOBER 2000 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITION | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|---------------------------------------|----------------------------------------|------|------------------|------|------| | ., | A or B inputs | V 45V | | | | | -0.7 | ., | | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = –18 mA | | | | -1.2 | V | | I <sub>IL</sub> | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = GND | | | | -5 | μΑ | | ΙΗ | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | | 150 | μΑ | | IO | | $V_{CC} = 4.5 \text{ V},$ | BIASV = 2.4 V, | V <sub>O</sub> = 0 | 0.25 | | | mA | | ICC | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | | $V_0 = 3 \text{ V or } 0,$ | ON = V <sub>CC</sub> | | | 4.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 11 | 20 | | | ron§ | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | 3 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 3 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 6 | 15 | | $<sup>\</sup>overline{\dagger}$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS | V <sub>CC</sub> = 4 V | V <sub>CC</sub> : | = 5 V<br>5 V | UNIT | | |------------------|-----------------|----------------|--------------------|-----------------------|-------------------|--------------|------|----| | | (INPOT) | (001701) | CONDITIONS | MIN MAX | MIN | MAX | | | | $t_{pd}$ ¶ | A or B | B or A | | 0.35 | | 0.25 | ns | | | <sup>t</sup> PZH | ŌN | A D | BIASV = GND | 6 | 2 | 5.1 | | | | <sup>t</sup> PZL | ON | A or B | AOIB | BIASV = 3 V | 6 | 2 | 5.6 | ns | | <sup>t</sup> PHZ | <del>ON</del> | A or B | BIASV = GND | 5.5 | 1 | 5 | ns | | | t <sub>PLZ</sub> | ON | AUB | BIASV = 3 V | 5.5 | 2 | 5.9 | 115 | | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\Omega} = 50 \Omega$ , $t_r \leq 2.5$ ns, $t_f \leq 2.5$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS031I - MAY 1996 - REVISED OCTOBER 2000 - Members of Texas Instruments' Widebus™ Family - Standard '16244-Type Pinout - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels #### description The 'CBT16244 devices provide 16 bits of high-speed TTL-compatible bus switching in a standard '16244 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. These devices are organized as four 4-bit low-impedance switches with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the switch is on, and data can flow from port A to port B, or vice versa. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. #### SN54CBT16244 . . . WD PACKAGE SN74CBT16244 . . . DGG, DGV, OR DL PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | PACKAGE <sup>†</sup> ORDERABLE PART NUMBER | | TOP-SIDE<br>MARKING | |----------------|----------------------|---------------|--------------------------------------------|-----------------|---------------------| | 1000 / 0700 | 0000 0 | Tube | SN74CBT16244DL | ODT40044 | | | | SSOP – DL | Tape and reel | SN74CBT16244DLR | CBT16244 | | | -40°C to 85°C | TSSOP – DGG | Tape and reel | SN74CBT16244DGGR | CBT16244 | | | | TVSOP – DGV | Tape and reel | SN74CBT16244DGVR | CY244 | | | -55°C to 125°C | CFP – WD | Tube | SNJ54CBT16244WD | SNJ54CBT16244WD | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 4-bit bus switch) | INPUT<br>OE | OUTPUTS<br>A, B | | | |-------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | <br>–0.5 V to 7 V | |---------------------------------------------------------|---------------|-------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | <br>0.5 V to 7 V | | Continuous channel current | | <br>128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | <br>–50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | <br>70°C/W | | | DGV package . | <br>58°C/W | | | DL package | <br>63°C/W | | Storage temperature range, T <sub>sto</sub> | | <br>65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ## recommended operating conditions (see Note 3) | | | SN54CBT16244 | | SN74CBT16244 | | | |-----|----------------------------------|--------------|-----|--------------|-----|------| | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 4 | 5.5 | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | | 0.8 | V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | TEGT CONDITIONS | | SN5 | 4CBT16 | 244 | SN7 | 4CBT16 | 244 | LINUT | | |---------------------|----------------|--------------------------------------------------------------------|-------------------------------|------------------------|--------|-----|------|--------|-----|-------|----| | PARAI | METER | TEST CONDITIONS | | MIN | TYP | MAX | MIN | TYP† | MAX | UNIT | | | ٧ıK | | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | | | -1.2 | V | | | | VCC = 0 | V <sub>I</sub> = 5.5 V | | | | 10 | | | 10 | | | 11 | | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 5.5 V or GND | | ±1 | | | ±1 | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$<br>$V_{I} = V_{CC} \text{ or GND}$ | I <sub>O</sub> = 0, | | | | 3.2 | | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 5.5 V,<br>Other inputs at V <sub>CC</sub> or GND | One input at | 3.4 V, | | | 2.5 | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | | 2.5 | | pF | | C <sub>io(OFI</sub> | <del>-</del> ) | $V_O = 3 V \text{ or } 0,$ | OE = VCC | | | 4.5 | | | 4.5 | | pF | | | | V <sub>CC</sub> = 4 V, | $V_{I} = 2.4 V$ , | I <sub>I</sub> = 15 mA | | | 20 | | | 20 | | | r <sub>on</sub> § | | | $V_{I} = 0$ , | I <sub>I</sub> = 64 mA | | 5 | 10 | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | $V_{I} = 0$ , | $I_I = 30 \text{ mA}$ | | 5 | 10 | | 5 | 7 | 22 | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 14 | | 8 | 12 | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | | | TO<br>(OUTPUT) | SN54CBT16244 | | | SN74CBT16244 | | | | | | |------------------|-----------------|----------------|--------------|-------|-------------------|--------------|-------------------|-------|-------------------|--------------|------| | PARAMETER | FROM<br>(INPUT) | | VCC : | = 4 V | V <sub>CC</sub> : | = 5 V<br>5 V | V <sub>CC</sub> : | = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | $_{tpd}^{\P}$ | A or B | B or A | | | | 0.8* | | 0.35 | | 0.25 | ns | | ten | ŌĒ | A or B | | 10.3 | 1 | 9.2 | | 5.5 | 1 | 5.1 | ns | | <sup>t</sup> dis | ŌĒ | A or B | | 9.7 | 1 | 8.2 | | 5.2 | 1 | 5.4 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS031I - MAY 1996 - REVISED OCTOBER 2000 #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - Member of Texas Instruments' Widebus™ **Family** - Standard '16245-Type Pinout - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description The SN74CBT16245 device provides 16 bits of high-speed TTL-compatible bus switching in a standard '16245 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as two 8-bit low-impedance switches with separate output-enable (OE) inputs. When $\overline{OE}$ is low, the switch is on, and data can flow from the A port to the B port, or vice versa. When OE is high, the switch is open, and the high-impedance state exists between the two ports. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|---------------------------|---------------|--------------------------|---------------------| | | Tube | | SN74CBT16245DL | ODT40045 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16245DLR | CBT16245 | | -40 C to 65 C | TSSOP – DGG | Tape and reel | SN74CBT16245DGGR | CBT16245 | | | TVSOP – DGV Tape and reel | | SN74CBT16245DGVR | CY245 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each 8-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | . $-0.5 \text{ V}$ to 7 V | |----------------------------------------------------------|---------------|---------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | . $-0.5 \text{ V}$ to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>stq</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITI | MIN | TYP† | MAX | UNIT | | |----------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|------|-----|------|----| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | • | | I <sub>I</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆l <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | | $V_0 = 3 \text{ V or } 0,$ | OE = VCC | | | 4.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | r <sub>on</sub> § | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 6.1 | 1.2 | 5.6 | ns | | <sup>t</sup> dis | ŌE | A or B | 7.5 | 3.9 | 7.7 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBTK16245 16-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS105D - APRIL 2000 - REVISED NOVEMBER 2001 - Standard '16245-Type Pinout - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Active-Clamp Undershoot-Protection Circuit on the I/Os Clamps Undershoots up to -2 V - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description The SN74CBTK16245 device provides 16 bits of high-speed TTL-compatible bus switching in a standard '16245 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The A and B ports have an active-clamp undershoot-protection circuit. When there is an undershoot, the active-clamp circuit is enabled, and current from $V_{CC}$ is supplied to clamp the output, preventing the pass transistor from turning on. NC - No internal connection The device is organized as two 8-bit low-impedance switches with separate output-enable ( $\overline{OE}$ ) inputs. When $\overline{OE}$ is low, the switch is on, and data can flow from the A port to the B port, or vice versa. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|---------------------------|---------------|--------------------------|---------------------| | | CCOD DI | Tube | SN74CBTK16245DL | ODTIVACO 45 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBTK16245DLR | CBTK16245 | | -40°C to 85°C | TSSOP – DGG | Tape and reel | SN74CBTK16245DGGR | CBTK16245 | | | TVSOP – DGV Tape and reel | | SN74CBTK16245DGVR | CP245 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS #### **FUNCTION TABLE** (each 8-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ## logic diagram (positive logic) † Undershoot clamp ## SN74CBTK16245 16-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS105D - APRIL 2000 - REVISED NOVEMBER 2001 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |---------------------------------------------------------|---------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | –0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>sto</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | | |----------------------|----------------|----------------------------------------------------------|--------------------------------|----------------------------------------|------|-----|------|----------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | VIKU | | V <sub>C</sub> C = 5.5 V, | $0~mA \geq I_{I} \geq -50~mA,$ | OE = 5.5 V | | | -2 | V | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | • | | l <sub>l</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 5.5 V | | | | 20 | μΑ | | Icc | _ | V <sub>C</sub> C = 5.5 V, | $V_I = V_{CC}$ or GND, | IO = 0 | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | r <sub>on</sub> ¶ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | $\Omega$ | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL-voltage level rather than VCC or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS105D - APRIL 2000 - REVISED NOVEMBER 2001 ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | У <sub>СС</sub> : | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |-------------------|---------|--------------------|-----------------------|-------------------|----------------------------------|----| | | (INPUT) | (OUTPUT) MIN MAX N | | | | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 7.4 | 1.6 | 4.9 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 7.4 | 4.2 | 7.5 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### undershoot characteristics | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |-----------|----------------------------------|-----|----------------------|-----|------| | Voutu | See Figures 1 and 2, and Table 1 | | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>pm$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage Waveform **Table 1. Device Test Conditions** | PARAMETER | VALUE | UNIT | |--------------------|--------------|------| | B port under test§ | See Figure 1 | | | VIN | See Figure 2 | V | | t <sub>W</sub> | 20 | ns | | t <sub>r</sub> | 2 | ns | | t <sub>f</sub> | 2 | ns | | R1 = R2 | 100 | kΩ | | $V_{TR}$ | 11 | V | | Vcc | 5.5 | V | § Other B-port outputs are open. SCDS105D - APRIL 2000 - REVISED NOVEMBER 2001 #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq 2.5 \,\text{ns}$ , $t_f \leq 2.5 \,\text{ns}$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms - Member of Texas Instruments' Widebus™ **Family** - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** #### description The SN74CBT16210 provides 20 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as a dual 10-bit bus switch with separate output-enable (OE) inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the ports. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16210DL | ODT40040 | | 40°C to 95°C | SSOP – DL | Tape and reel | SN74CBT616210DLR | CBT16210 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBT16210DGGR | CBT16210 | | | TVSOP – DGV | Tape and reel | SN74CBT16210DGVR | CY210 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each 10-bit bus switch) | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |-----------------------------------------------------------|---------------|--------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | : DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>sta</sub> | | °C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | MIN | MAX | UNIT | |----------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | Supply voltage | 4 | 5.5 | V | | High-level control input voltage | 2 | | V | | Low-level control input voltage | | 8.0 | V | | Operating free-air temperature | -40 | 85 | °C | | | High-level control input voltage Low-level control input voltage | Supply voltage 4 High-level control input voltage 2 Low-level control input voltage | Supply voltage 4 5.5 High-level control input voltage 2 Low-level control input voltage 0.8 | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | PARAMETER TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|---------------------------|----------------------------------------------------------|------------------------------|----------------------------------------|------------------|-----|------|----| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | 1. | | $V_{CC} = 0 V$ , | V <sub>I</sub> = 5.5 V | | | | 10 | ^ | | 1 <sub>1</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFF)</sub> | | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | ron§ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | | V: - 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | PARAMETER FROM TO (OUTPUT) | | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|----------------------------|----------------------|-----------------------|----------------------------------|------|------| | | (INPOT) | (OUTPUT) MIN MAX MIN | | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 9.3 | 3.3 | 8.6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 7.1 | 2.8 | 7.9 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - Member of Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Designed to Be Used in Level-Shifting Applications #### description/ordering information The SN74CBTD16210 provides 20 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. A diode to $V_{CC}$ is integrated in the circuit to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. The device is organized as a dual 10-bit bus switch with separate output-enable $(\overline{OE})$ inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the ports. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | 0000 51 | 0000 01 | Tube | SN74CBTD16210DL | ODTD40040 | | 4000 / 0500 | SSOP – DL | Tape and reel | SN74CBTD16210DLR | CBTD16210 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBTD16210DGGR | CBTD16210 | | | TVSOP - DGV | Tape and reel | SN74CBTD16210DGVR | CYD210 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 10-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Z | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |-----------------------------------------------------------|-------------|-----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | . −0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>stq</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SCDS049H - MARCH 1998 - REVISED JULY 2002 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | Vон | | See Figure 2 | | | | | | | | 1. | | $V_{CC} = 0 V$ | V <sub>I</sub> = 5.5 V | | | | 10 | ^ | | I <sub>I</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 1.5 | mA | | ΔI <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFF)</sub> | | $V_0 = 3 \text{ V or } 0,$ | OE = VCC | | | 5.5 | | pF | | | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | r <sub>on</sub> § | | V <sub>CC</sub> = 4.5 V | V = 0 | $I_I = 30 \text{ mA}$ | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 35 | 50 | | ## switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |-------------------|-----------------|----------------|-----|------|------| | t <sub>pd</sub> ¶ | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1.5 | 9.8 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.5 | 8.9 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. § Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** **OUTPUT VOLTAGE HIGH** #### **OUTPUT VOLTAGE HIGH SUPPLY VOLTAGE** $T_A = 0^{\circ}C$ 3.75 **–100** μ**A** -6 mA 3.5 V<sub>OH</sub>- Output Voltage High - V -12 mA 3.25 -24 mA 3 2.75 2.5 2.25 2 1.75 1.5 4.5 4.75 5 5.25 5.5 5.75 V<sub>CC</sub> - Supply Voltage - V Figure 2. V<sub>OH</sub> Values - Member of Texas Instruments' Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II #### description The SN74CBT16861 provides 20 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one dual 10-bit switch with separate output-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16861DL | ODT40004 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16861DLR | CBT16861 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBT16861DGGR | CBT16861 | | | TVSOP - DGV | Tape and reel | SN74CBT16861DGVR | CY861 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 10-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | $-0.5 \text{ V to 7 V}$ | |----------------------------------------------------------|-------------|-------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>Stq</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITI | ONS | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | ^ | | 1 <sub>1</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF)</sub> | ) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 22 | | | ron§ | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>C</sub> C = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | |------------------|---------|----------|-----------------------|------|----------------------------------|------|------|--| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | $t_{pd}\P$ | A or B | B or A | | 0.35 | | 0.25 | ns | | | t <sub>en</sub> | ŌĒ | A or B | 2.7 | 6.3 | 1.7 | 6.5 | ns | | | t <sub>dis</sub> | ŌĒ | A or B | 1.5 | 8 | 1.8 | 7.1 | ns | | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - Member of the Texas Instruments Widebus™ Family - 25-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### description The SN74CBTR16861 provides 20 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one dual 10-bit switch with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. The device has equivalent 25- $\Omega$ series resistors to reduce signal-reflection noise. This eliminates the need for external terminating resistors. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | CCOD DI | Tube | SN74CBTR16861DL | CDTD46064 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBTR16861DLR | CBTR16861 | | -40 C to 65 C | TSSOP - DGG | Tape and reel | SN74CBTR16861DGGR | CBTR16861 | | | TVSOP - DGV | Tape and reel | SN74CBTR16861DGVR | CZ861 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 10-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | $-0.5 \text{ V to 7 V}$ | |----------------------------------------------------------|-------------|-------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>Stq</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDIT | IONS | MIN | TYP† | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | | | 1 <sub>1</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆l <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFI</sub> | =) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | 20 | 37 | 50 | | | ron§ | | | ., . | I <sub>I</sub> = 64 mA | 20 | 33 | 47 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | 20 | 33 | 47 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | 20 | 35 | 48 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> : | = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |------------------|---------|----------|-------------------|-------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | $t_{\sf pd}\P$ | A or B | B or A | | 1.25 | | 1.25 | ns | | t <sub>en</sub> | ŌE | A or B | 3.1 | 9 | 2.7 | 8.6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 2.7 | 6.3 | 2.3 | 6.9 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq 2.5 \,$ ns. $t_f \leq 2.5 \,$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - Member of the Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels #### description/ordering information The SN74CBT16211A provides 24 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device operates as a dual 12-bit bus switch or single 24-bit bus switch. When 1OE is low, 1A is connected to 1B. When 2OE is low, 2A is connected to 2B. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) | | | т т | | 1 | |-----------------|----|--------|----|-------------| | NC [ | 1 | $\cup$ | 56 | 1 <u>OE</u> | | 1A1 [ | 2 | | 55 | 20E | | 1A2 [ | 3 | | 54 | ]1B1 | | 1A3 [ | 4 | | 53 | ] 1B2 | | 1A4 🛚 | 5 | | 52 | ] 1B3 | | 1A5 🛚 | 6 | | 51 | ] 1B4 | | 1A6 🛚 | 7 | | | ] 1B5 | | GND [ | 8 | | 49 | GND | | 1A7 | 9 | | 48 | ] 1B6 | | 1A8 🗌 | 10 | | 47 | P . – . | | 1A9 | 11 | | | 1B8 | | 1A10 | 12 | | 45 | ] 1B9 | | 1A11 | 13 | | 44 | P . – . v | | 1A12 | 14 | | 43 | ] 1B11 | | 2A1 | 15 | | 42 | P | | 2A2 | 16 | | 41 | 2B1 | | V <sub>CC</sub> | 17 | | 40 | 2B2 | | 2A3 | 18 | | 39 | P | | GND [ | 19 | | 38 | GND | | 2A4 | 20 | | 37 | 2B4 | | 2A5 L | 21 | | 36 | 2B5 | | 2A6 L | 22 | | 35 | 2B6 | | 2A7 | 23 | | 34 | 2B7 | | 2A8 | 24 | | 33 | 2B8 | | 2A9 | 25 | | 32 | L | | 2A10 | 26 | | 31 | 2B10 | | 2A11 | 27 | | 30 | 2B11 | | 2A12 | 28 | | 29 | 2B12 | | | | | | | NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16211ADL | ODT40044A | | | SSOP – DL | Tape and reel | SN74CBT16211ADLR | CBT16211A | | 4000 to 0500 | TSSOP - DGG | Tape and reel | SN74CBT16211ADGGR | CBT16211A | | -40°C to 85°C | TVSOP – DGV | Tape and reel | SN74CBT16211ADGVR | CY211A | | | VFBGA – GQL | Tono and roal | SN74CBT16211AGQLR | CY211A | | | VFBGA – ZQL (Pb-free) | Tape and reel | SN74CBT16211AZQLR | CTZTIA | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS ## GQL OR ZQL PACKAGE (TOP VIEW) | | | 1 | 2 | 3 | 4 | 5 | 6 | | |---|---|------------|------------|------------|------------|------------|------------|---| | Α | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | В | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | С | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | D | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | Е | | $\bigcirc$ | $\bigcirc$ | | | $\bigcirc$ | $\bigcirc$ | | | F | | $\bigcirc$ | $\bigcirc$ | | | $\bigcirc$ | $\bigcirc$ | | | G | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | Н | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | J | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | K | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | | \ | | | | | | | _ | ## terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------|------|------|------|------|------| | Α | 1A2 | 1A1 | NC | 1OE | 2OE | 1B1 | | В | 1A5 | 1A4 | 1A3 | 1B2 | 1B3 | 1B4 | | С | 1A7 | GND | 1A6 | 1B5 | GND | 1B6 | | D | 1A10 | 1A8 | 1A9 | 1B8 | 1B7 | 1B9 | | Ε | 1A12 | 1A11 | | | 1B10 | 1B11 | | F | 2A1 | 2A2 | | | 2B1 | 1B12 | | G | VCC | GND | 2A3 | 2B3 | GND | 2B2 | | Н | 2A4 | 2A5 | 2A6 | 2B6 | 2B5 | 2B4 | | J | 2A7 | 2A8 | 2A9 | 2B9 | 2B8 | 2B7 | | K | 2A10 | 2A11 | 2A12 | 2B12 | 2B11 | 2B10 | NC - No internal connection ## FUNCTION TABLE (each 12-bit bus switch) | INP | UTS | INPUTS/0 | DUTPUTS | |-----|-----|----------|---------| | 10E | 20E | 1A, 1B | 2A, 2B | | L | L | 1A = 1B | 2A = 2B | | L | Н | 1A = 1B | Z | | Н | L | Z | 2A = 2B | | Н | Н | Z | Z | ## logic diagram (positive logic) Pin numbers shown are for the DGG, DGV, and DL packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | -0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | |-----------------------------------------------------------|-----------------|--------|----------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | -0.5 | $V$ to $7\ V$ | | Continuous channel current | | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | ): DGG package | | 64°C/W | | | DGV package | | 48°C/W | | | DL package | | 56°C/W | | | GQL/ZQL package | | 42°C/W | | Storage temperature range, T <sub>stg</sub> | | 35°C t | o 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | RAMETER | TEST CONDITIONS | | | MIN | TYP <sup>‡</sup> | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | | $V_{CC} = 0 V$ | V <sub>I</sub> = 5.5 V | | | | 10 | A | | 11 | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ΔICC§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(off)</sub> | | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | r <sub>on</sub> ¶ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | | V <sub>1</sub> 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. ## switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|-----------------|----------------|-----------------------|----------------------------------|------|------| | | | | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 9.3 | 3.3 | 8.6 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 7.1 | 2.8 | 7.9 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzI and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS048H - MARCH 1998 - REVISED JULY 2002 - Member of Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Designed to Be Used in Level-Shifting Applications #### description/ordering information The SN74CBTD16211 provides 24 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. A diode to $V_{CC}$ is integrated in the circuit to allow for level shifting from 5-V signals at the device inputs to 3.3-V signals at the device outputs. The device is organized as a dual 12-bit bus switch with separate output-enable $(\overline{OE})$ inputs. It can be used as two 12-bit bus switches or as one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the ports. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) | 1 | | l I | | 1 | |-------------------|----|--------|----|--------| | NC [ | 1 | $\cup$ | 56 | 10E | | 1A1 [ | 2 | | 55 | 20E | | 1A2 🛚 | 3 | | 54 | ] 1B1 | | 1A3 🛚 | 4 | | 53 | ] 1B2 | | 1A4 [ | 5 | | 52 | ] 1B3 | | 1A5 [ | 6 | | 51 | ] 1B4 | | 1A6 [ | 7 | | 50 | ] 1B5 | | GND [ | 8 | | 49 | GND | | 1A7 🛚 | 9 | | 48 | ] 1B6 | | 1A8 🛚 | 10 | | 47 | ] 1B7 | | 1A9 [ | 11 | | 46 | ] 1B8 | | 1A10 🛚 | 12 | | 45 | ] 1B9 | | 1A11 [ | 13 | | 44 | ] 1B10 | | 1A12 🛚 | 14 | | 43 | ] 1B11 | | 2A1 [ | 15 | | 42 | ] 1B12 | | 2A2 [ | 16 | | 41 | 2B1 | | V <sub>CC</sub> [ | 17 | | 40 | 2B2 | | 2A3 🛚 | 18 | | 39 | 2B3 | | GND [ | 19 | | 38 | GND | | 2A4 🛚 | 20 | | 37 | 2B4 | | 2A5 🗌 | 21 | | 36 | 2B5 | | 2A6 🛚 | 22 | | 35 | 2B6 | | 2A7 🛛 | 23 | | 34 | 2B7 | | 2A8 🛚 | 24 | | 33 | 2B8 | | 2A9 🛚 | 25 | | 32 | 2B9 | | 2A10 [ | 26 | | 31 | 2B10 | | 2A11 [ | 27 | | 30 | 2B11 | | 2A12 [ | 28 | | 29 | 2B12 | NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|----------------------|---------------|--------------------------|---------------------|--| | -40°C to 85°C | SSOP – DL | Tube | SN74CBTD16211DL | CBTD16211 | | | | | Tape and reel | SN74CBTD16211DLR | | | | | TSSOP - DGG | Tape and reel | SN74CBTD16211DGGR | CBTD16211 | | | | TVSOP - DGV | Tape and reel | SN74CBTD16211DGVR | CYD211 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS ## FUNCTION TABLE (each 12-bit bus switch) | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |---------------------------------------------------------|-------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | –0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}(V_I < 0)$ | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>sta</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. SCDS048H - MARCH 1998 - REVISED JULY 2002 #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | V | | $V_{IH}$ | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | In applications with fast edge rates, multiple outputs switching, and operating at high frequencies, the output may have little or no level-shifting effect. NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|------------------------------|------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | Vон | | See Figure 2 | | | | | | | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | ICC | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 1.5 | mA | | ∆l <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF</sub> | ) | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | ron§ | | V <sub>CC</sub> = 4.5 V | V <sub>CC</sub> = 4.5 V | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | $V_1 = 2.4 V$ , | I <sub>I</sub> = 15 mA | | 35 | 50 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |-------------------|-----------------|----------------|-----|------|------| | t <sub>pd</sub> ¶ | A or B | B or A | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1.5 | 9.8 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.5 | 8.9 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **TYPICAL CHARACTERISTICS** **OUTPUT VOLTAGE HIGH** #### **OUTPUT VOLTAGE HIGH SUPPLY VOLTAGE** $T_A = 0^{\circ}C$ 3.75 **–100** μ**A** 3.5 -6 mA V<sub>OH</sub>- Output Voltage High - V -12 mA 3.25 -24 mA 3 2.75 2.5 2.25 2 1.75 1.5 4.5 4.75 5 5.25 5.5 5.75 V<sub>CC</sub> - Supply Voltage - V - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Bus Hold on Data Inputs/Outputs Eliminates the Need for External Pullup/Pulldown Resistors #### description The SN74CBTH16211 provides 24 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as dual 12-bit bus switches with separate output-enable $(\overline{OE})$ inputs. It can be used as two 12-bit bus switches or one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is on, and the A port is connected to the B port. When $\overline{OE}$ is high, the switch is open, and a high-impedance state exists between the two ports. Active bus-hold circuitry is provided to hold unused or floating A and B ports at a valid logic level. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) | NC | 1 ~ | 56 10E | |-----------------|-----|-------------------| | 1A1 | 2 | 55 2OE | | 1A2 | 3 | 54 🛮 1B1 | | 1A3 [ | 4 | 53 🛮 1B2 | | 1A4 | 5 | 52 🛮 1B3 | | 1A5 | 6 | 51 🛮 1B4 | | 1A6 | 7 | 50 🛮 1B5 | | GND [ | 8 | 49 🛮 GND | | 1A7 | 9 | 48 🛮 1B6 | | 1A8 | 10 | 47 🛮 1B7 | | 1A9 | 11 | 46 🛮 1B8 | | 1A10 | 12 | 45 🛮 1B9 | | 1A11 | 13 | 44 🛮 1B10 | | 1A12 | 14 | 43 🛮 1B11 | | 2A1 | 15 | 42 1B12 | | 2A2 | 16 | 41 🛮 2B1 | | V <sub>CC</sub> | 17 | 40 <b>2</b> B2 | | 2A3 | 18 | 39 🛮 2B3 | | GND | 19 | 38 🛮 GND | | 2A4 | 20 | 37 🛮 2B4 | | 2A5 | 21 | 36 🛮 2B5 | | 2A6 | 22 | 35 🛮 2B6 | | 2A7 | 23 | 34 🛮 2B7 | | 2A8 | 24 | 33 🛮 2B8 | | 2A9 | 25 | 32 <b>[</b> ] 2B9 | | 2A10 | 26 | 31 2B10 | | 2A11 | 27 | 30 2B11 | | 2A12 | 28 | 29 2B12 | NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBTH16211DL | ODT: 14.0044 | | 4000 1- 0500 | SSOP – DL | Tape and reel | SN74CBTH16211DLR | CBTH16211 | | -40°C to 85°C | TSSOP – DGG | Tape and reel | SN74CBTH16211DGGR | CBTH16211 | | | TVSOP – DGV | Tape and reel | SN74CBTH16211DGVR | CYH211 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |-------------------------------------------------------------|-------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DG | GG package 64°C/W | | DG | GV package 48°C/W | | DL | package 56°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | P/ | ARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |--------------------|----------------|----------------------------------------------------------|---------------------------------------|----------------------------------------|------|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | Control inputs | $V_{CC} = 0 V$ , | V <sub>I</sub> = 5.5 V | | | | ±10 | | | ΙΙ | All inputs | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±10 | μΑ | | I <sub>BHL</sub> ‡ | | $V_{CC} = 4.5 \text{ V},$ | V <sub>I</sub> = 0.8 V | | 100 | | | μΑ | | I <sub>BHH</sub> § | | $V_{CC} = 4.5 \text{ V},$ | V <sub>I</sub> = 2 V | | -100 | | | μΑ | | IBHLO | ¶ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0 to 5.5 V | | 500 | | | μΑ | | Івннс | ) <sup>#</sup> | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0 \text{ to } 5.5 \text{ V}$ | | -500 | | | μΑ | | ICC | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ΔICC | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | ron <sup>☆</sup> | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> □ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 9.9 | 1 | 9.6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 9.5 | 1 | 8.3 | ns | <sup>□</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup>The bus hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max. <sup>§</sup> The bus hold circuit can source at least the minimum high sustaining current at VIH min. IBHH should be measured after raising VIN to VCC and then lowering it to VIH min. $<sup>\</sup>P$ An external driver must source at least I<sub>BHLO</sub> to switch this node from low to high. <sup>#</sup> An external driver must sink at least I<sub>BHHO</sub> to switch this node from high to low. This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>\*</sup>Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_r \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS050D - MARCH 1998 - REVISED OCTOBER 2000 - Member of Texas Instruments' Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input and Output Levels #### description The SN74CBTS16211 provides 24 bits of high-speed TTL-compatible bus switching with Schottky diodes on the I/Os to clamp undershoot. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device can operate as a dual 12-bit bus switch or as a single 24-bit bus switch. When $1\overline{OE}$ is low, 1A is connected to 1B. When $2\overline{OE}$ is low, 2A is connected to 2B. ## DGG, DGV, OR DL PACKAGE (TOP VIEW) | 1 | | Т | | 1 | |-----------------|----|--------|----|--------| | NC [ | 1 | $\cup$ | 56 | 10E | | 1A1 [ | 2 | | 55 | 20E | | 1A2 🛚 | 3 | | 54 | ]1B1 | | 1A3 🛚 | 4 | | 53 | ] 1B2 | | 1A4 🛚 | 5 | | 52 | ] 1B3 | | 1A5 🛚 | 6 | | 51 | ] 1B4 | | 1A6 [ | 7 | | 50 | ] 1B5 | | GND [ | 8 | | 49 | GND | | 1A7 🛚 | 9 | | 48 | ] 1B6 | | 1A8 | 10 | | 47 | ] 1B7 | | 1A9 | 11 | | | 1B8 | | 1A10 | 12 | | 45 | ] 1B9 | | 1A11 | 13 | | 44 | ] 1B10 | | 1A12 | 14 | | 43 | ] 1B11 | | 2A1 🛛 | 15 | | 42 | ]1B12 | | 2A2 | 16 | | 41 | 2B1 | | V <sub>CC</sub> | 17 | | 40 | 2B2 | | 2A3 | 18 | | 39 | | | GND [ | 19 | | 38 | GND | | 2A4 | 20 | | 37 | 2B4 | | 2A5 | 21 | | 36 | 2B5 | | 2A6 | 22 | | 35 | 2B6 | | 2A7 | 23 | | 34 | 2B7 | | 2A8 | 24 | | 33 | 2B8 | | 2A9 | 25 | | 32 | 2B9 | | 2A10 | 26 | | 31 | 2B10 | | 2A11 | 27 | | 30 | 2B11 | | 2A12 | 28 | | 29 | 2B12 | | | | | | | NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBTS16211DL | ODT040044 | | 4000 to 0500 | SSOP – DL | Tape and reel | SN74CBTS16211DLR | CBTS16211 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBTS16211DGGR | CBTS16211 | | | TVSOP - DGV | Tape and reel | SN74CBTS16211DGVR | CYS211 | <sup>&</sup>lt;sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS ## FUNCTION TABLE (each 12-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 \ | |-----------------------------------------------------------|--------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 \ | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): [ | DGG package 64°C/W | | ] | DGV package 48°C/W | | ] | DL package 56°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SCDS050D - MARCH 1998 - REVISED OCTOBER 2000 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | PARAMETER TEST CONDITIONS MIN TYP <sup>†</sup> MA | | MAX | UNIT | | | | |----------------------|---------------------------------------------------|----------------------------------------------------------|--------------------------|----------------------------------------|-----|------|----| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | | I <sub>IL</sub> | $V_{CC} = 5.5 \text{ V},$ | $V_I = GND$ | | | -1 | | | 1 <sub>1</sub> | I <sub>IH</sub> | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | 150 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | 3 | | pF | | C <sub>io(OFF)</sub> | ) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | 5.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | 14 | 20 | | | ron§ | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | v = 0 | I <sub>I</sub> = 30 mA | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | 8 | 12 | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | |------------------|---------|----------|-----------------------|------|----------------------------------|------|------|--| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | $t_{pd}\P$ | A or B | B or A | | 0.35 | | 0.25 | ns | | | t <sub>en</sub> | ŌĒ | A or B | | 9.3 | 3.3 | 8.6 | ns | | | t <sub>dis</sub> | ŌĒ | A or B | | 7.1 | 2.8 | 7.9 | ns | | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. SCDS050D - MARCH 1998 - REVISED OCTOBER 2000 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS104C - APRIL 2000 - REVISED SEPTEMBER 2003 - Member of the Texas Instruments Widebus+™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Flow-Through Architecture Optimizes PCB Layout #### description/ordering information The SN74CBT32245 provides 32 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as four 8-bit bus switches, two 16-bit bus switches, or one 32-bit bus switch. When output enable $(\overline{OE})$ is low, the switch is on and port A is connected to port B. When $\overline{OE}$ is high, the switch is open and the high-impedance state exists between the two ports. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | LFBGA – GKE | Tone and real | SN74CBT32245GKER | BV245 | | -40°C to 85°C | LFBGA – ZKE (Pb-free) | Tape and reel | SN74CBT32245ZKER | BV243 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 8-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | #### **GKE OR ZKE PACKAGE** (TOP VIEW) | | | 1 | 2 | 3 | 4 | 5 | 6 | |---|---|------------|------------|------------|------------|------------|------------| | Α | / | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\circ$ | | В | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | С | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | D | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Е | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | F | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | G | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Н | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | J | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | K | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | L | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | М | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | N | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Р | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | R | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | Т | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | / | | | | | | | ### terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-----|-----|-----------------|-----|-----| | Α | 1B2 | 1B1 | NC | 1OE | 1A1 | 1A2 | | В | 1B4 | 1B3 | GND | GND | 1A3 | 1A4 | | С | 1B6 | 1B5 | VCC | VCC | 1A5 | 1A6 | | D | 1B8 | 1B7 | GND | GND | 1A7 | 1A8 | | Е | 2B2 | 2B1 | GND | GND | 2A1 | 2A2 | | F | 2B4 | 2B3 | VCC | V <sub>CC</sub> | 2A3 | 2A4 | | G | 2B6 | 2B5 | GND | GND | 2A5 | 2A6 | | Н | 2B7 | 2B8 | NC | 2OE | 2A8 | 2A7 | | J | 3B2 | 3B1 | NC | 3OE | 3A1 | 3A2 | | K | 3B4 | 3B3 | GND | GND | 3A3 | 3A4 | | L | 3B6 | 3B5 | VCC | VCC | 3A5 | 3A6 | | M | 3B8 | 3B7 | GND | GND | 3A7 | 3A8 | | N | 4B2 | 4B1 | GND | GND | 4A1 | 4A2 | | Р | 4B4 | 4B3 | VCC | V <sub>CC</sub> | 4A3 | 4A4 | | R | 4B6 | 4B5 | GND | GND | 4A5 | 4A6 | | Т | 4B7 | 4B8 | NC | 4OE | 4A8 | 4A7 | NC - No internal connection ### logic diagram (positive logic) SCDS104C - APRIL 2000 - REVISED SEPTEMBER 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |--------------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O}$ < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): GKE/ZKE package | 40°C/W | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |----------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | $V_{IL}$ | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | METER TEST CONDITIONS | | | | TYP‡ | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|-------------------------------|-----------------------------------------|--|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 5.5 V or GND | | | | ±5 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 6 | μΑ | | Δlcc§ | Control inputs | $V_{CC} = 5.5 V,$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 3.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | $r_{on}\P$ | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL-voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | ± 0.5 | = 5 V<br>5 V | UNIT | |-------------------|---------|----------|-----------------------|-------|--------------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 6.1 | 1.2 | 5.6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 7.5 | 3.9 | 7.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ### SN74CBTK32245 32-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS106E - APRIL 2000 - REVISED SEPTEMBER 2003 - Member of the Texas Instruments Widebus+™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Active-Clamp Undershoot-Protection Circuit on the I/Os Clamps Undershoots Up To -2 V - Flow-Through Architecture Optimizes PCB Layout - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description/ordering information The SN74CBTK32245 provides 32 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The A and B ports have an active-clamp undershoot-protection circuit. When there is an undershoot, the active-clamp circuit is enabled and current from $V_{CC}$ is supplied to clamp the output, preventing the pass transistor from turning on. The device is organized as four 8-bit bus switches, two 16-bit bus switches, or one 32-bit bus switch. When the output-enable $(\overline{OE})$ input is low, the switch is on and port A is connected to port B. When $\overline{OE}$ is high, the switch is open and the high-impedance state exists between the two ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | 40°C to 95°C | LFBGA – GKE | Topo and roal | SN74CBTK32245GKER | KT245 | | –40°C to 85°C | LFBGA – ZKE (Pb-free) | Tape and reel | SN74CBTK32245ZKER | N1240 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each 8-bit bus switch) | (500) | bit buo omiton, | |-------------|-----------------| | INPUT<br>OE | FUNCTION | | L | A port = B port | | Н | Disconnect | Widebus+ is a trademark of Texas Instruments. #### **GKE OR ZKE PACKAGE** (TOP VIEW) | | | 1 | 2 | 3 | 4 | 5 | 6 | | |---|---|------------|------------|------------|------------|------------|------------|---| | Α | / | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 1 | | В | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | С | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | D | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | E | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | F | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | G | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | Н | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | J | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | K | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | L | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | М | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | N | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | Р | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | R | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | | Т | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | ### terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-----|-----|-----------------|-----|-----| | Α | 1B2 | 1B1 | NC | 10E | 1A1 | 1A2 | | В | 1B4 | 1B3 | GND | GND | 1A3 | 1A4 | | С | 1B6 | 1B5 | VCC | V <sub>CC</sub> | 1A5 | 1A6 | | D | 1B8 | 1B7 | GND | GND | 1A7 | 1A8 | | Ε | 2B2 | 2B1 | GND | GND | 2A1 | 2A2 | | F | 2B4 | 2B3 | VCC | VCC | 2A3 | 2A4 | | G | 2B6 | 2B5 | GND | GND | 2A5 | 2A6 | | Н | 2B7 | 2B8 | NC | 20E | 2A8 | 2A7 | | J | 3B2 | 3B1 | NC | 3OE | 3A1 | 3A2 | | K | 3B4 | 3B3 | GND | GND | 3A3 | 3A4 | | L | 3B6 | 3B5 | Vcc | Vcc | 3A5 | 3A6 | | M | 3B8 | 3B7 | GND | GND | 3A7 | 3A8 | | N | 4B2 | 4B1 | GND | GND | 4A1 | 4A2 | | Р | 4B4 | 4B3 | VCC | VCC | 4A3 | 4A4 | | R | 4B6 | 4B5 | GND | GND | 4A5 | 4A6 | | Т | 4B7 | 4B8 | NC | 4OE | 4A8 | 4A7 | NC - No internal connection SCDS106E - APRIL 2000 - REVISED SEPTEMBER 2003 ### logic diagram (positive logic) <sup>†</sup> Undershoot clamp ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7 V | |--------------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O}$ < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): GKE/ZKE package | 40°C/W | | Storage temperature range, T <sub>stg</sub> | −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ### SN74CBTK32245 32-BIT FET BUS SWITCH WITH ACTIVE-CLAMP UNDERSHOOT-PROTECTION CIRCUIT SCDS106E - APRIL 2000 - REVISED SEPTEMBER 2003 #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|--------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | VIKU | | $V_{CC} = 5.5 V,$ | $0~mA \geq I_{I} \geq -50~mA,$ | <del>OE</del> = 5.5 V | | | -2 | V | | lį | | $V_{CC} = 5.5 V,$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±5 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 5.5 $V$ | | | | 20 | μΑ | | ICC | | $V_{CC} = 5.5 V$ , | $V_I = V_{CC}$ or GND, | IO = 0 | | | 6 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | $V_{CC} = 5.5 V$ , | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 3.5 | mA | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 3.5 | | pF | | C <sub>io(OFF</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | ron§ | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | $V_1 = 2.4 V,$ | I <sub>I</sub> = 15 mA | | 8 | 12 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | - | | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|---------|----------|---------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> ¶ | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 7.4 | 1.6 | 4.9 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 7.4 | 4.2 | 7.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL-voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### undershoot characteristics | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |-----------|----------------------------------|-----|----------------------|-----|------| | Voutu | See Figures 1 and 2, and Table 1 | 2 | V <sub>OH</sub> -0.3 | | V | <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage Waveform **Table 1. Device Test Conditions** | PARAMETER | VALUE | UNIT | |--------------------------------|--------------|------| | B port under test <sup>‡</sup> | See Figure 1 | | | VIN | See Figure 2 | V | | t <sub>W</sub> | 20 | ns | | t <sub>r</sub> | 2 | ns | | t <sub>f</sub> | 2 | ns | | R1 = R2 | 100 | kΩ | | $V_{TR}$ | 11 | V | | Vcc | 5.5 | V | <sup>‡</sup>Other B-port outputs are open SCDS106E - APRIL 2000 - REVISED SEPTEMBER 2003 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{r} \leq$ 2.5 ns. $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms **DBB PACKAGE** (TOP VIEW) - Member of Texas Instruments' Widebus+™ **Family** - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** - Flow-Through Architecture Optimizes PCB Layout - **I**off Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description The SN74CBT34X245 provides 32 bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as four 8-bit bus switches, two 16-bit bus switches, or one 32-bit bus switch. When output enable $(\overline{OE})$ is low, the switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. This device is fully specified for partial-powerdown applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. | | - 1 | | _ | | | | |-----|-----|----|--------|----|----|-----------------| | NC | Ц | 1 | $\cup$ | 80 | h | V <sub>CC</sub> | | 1A1 | П | 2 | | 79 | fi | 10E | | 1A2 | ī | 3 | | 78 | fi | 1B1 | | 1A3 | d | 4 | | 77 | Б | 1B2 | | 1A4 | d | 5 | | 76 | Б | 1B3 | | 1A5 | 0 | 6 | | 75 | 6 | 1B4 | | 1A6 | | 7 | | 74 | Б | 1B5 | | 1A7 | | 8 | | 73 | 6 | 1B6 | | 1A8 | | 9 | | 72 | þ | 1B7 | | GND | | 10 | | 71 | | 1B8 | | NC | | 11 | | 70 | | Vcc | | 2A1 | | 12 | | 69 | | 2 <b>O</b> E | | 2A2 | | 13 | | 68 | | 2B1 | | 2A3 | | 14 | | 67 | | 2B2 | | 2A4 | | 15 | | 66 | | 2B3 | | 2A5 | | 16 | | 65 | | 2B4 | | 2A6 | | 17 | | 64 | | 2B5 | | 2A7 | | 18 | | 63 | | 2B6 | | 2A8 | | 19 | | 62 | | 2B7 | | GND | | 20 | | 61 | | 2B8 | | NC | Ц | 21 | | 60 | | V <sub>CC</sub> | | 3A1 | | 22 | | 59 | | 3OE | | 3A2 | Ц | 23 | | 58 | | 3B1 | | 3A3 | Ц | 24 | | 57 | | 3B2 | | 3A4 | | 25 | | 56 | | 3B3 | | 3A5 | | 26 | | 55 | | 3B4 | | 3A6 | | 27 | | 54 | | 3B5 | | 3A7 | | 28 | | 53 | | 3B6 | | 3A8 | | 29 | | 52 | | 3B7 | | GND | | 30 | | 51 | | 3B8 | | NC | | 31 | | 50 | | V <sub>CC</sub> | | 4A1 | | 32 | | 49 | | 40E | | 4A2 | Ц | 33 | | 48 | Ц | 4B1 | | 4A3 | Ц | 34 | | 47 | 2 | 4B2 | | 4A4 | Ц | 35 | | 46 | Ц | 4B3 | | 4A5 | Ц | 36 | | 45 | Į | 4B4 | | 4A6 | Ц | 37 | | 44 | Į | 4B5 | | 4A7 | 9 | 38 | | 43 | Į | 4B6 | | 4A8 | Ц | 39 | | 42 | Į | 4B7 | | GND | Ц | 40 | | 41 | | 4B8 | NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGET | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|---------------------------|--|--------------------------|---------------------|--| | -40°C to 85°C | TVSOP – DBB Tape and reel | | SN74CBT34X245DBBR | CBT34X245 | | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each 8-bit bus switch) | INPUT<br>OE | FUNCTION | | | | |-------------|-----------------|--|--|--| | L | A port = B port | | | | | Н | Disconnect | | | | #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | . $-0.5 \text{ V}$ to 7 V | |-------------------------------------------------------------|---------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | . $$ -0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | 64°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITION | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|---------------------------------|----------------------------------------|-----|------------------|------|------| | ٧ <sub>IK</sub> | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 5.5 V$ , | $V_I = 5.5 \text{ V or GND}$ | | | | ±5 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 5.5 V | | | | 10 | μΑ | | Icc | - | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 6 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 3.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(OFF</sub> | =) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 11 | 17 | | | ron§ | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | · | 8 | 13 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |------------------|---------|----------|-----------------------|-----|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | X MIN MAX | | | | $t_{pd}\P$ | A or B | B or A | | | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 2.2 | 6.5 | 1.9 | 6 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.9 | 6.2 | 2.2 | 6.7 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** #### D, DB, DBQ, OR PW PACKAGE (TOP VIEW) 16 V<sub>CC</sub> В4 15 B5 B3 [ B2 🛮 3 14 🛮 B6 В1 П 13 **∏** B7 12 B8 NC 6 11 S0 OE 10 S1 S2 **GND** 9 NC - No internal connection NC - No internal connection #### description/ordering information The SN74CBT3251 is a 1-of-8 high-speed TTL-compatible FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. When output enable (OE) is low, the SN74CBT3251 is enabled. S0, S1, and S2 select one of the B outputs for the A-input data. #### **ORDERING INFORMATION** | TA | PACKAGE | <u> </u> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3251RGYR | CU251 | | | colo D | Tube | SN74CBT3251D | CDT2054 | | 4000 to 0500 | SOIC - D | Tape and reel | SN74CBT3251DR | CBT3251 | | -40°C to 85°C | SSOP - DB | Tape and reel | SN74CBT3251DBR | CU251 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3251DBQR | CU251 | | | TSSOP - PW | Tape and reel | SN74CBT3251PWR | CU251 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. FUNCTION TABLE (each multiplexer/demultiplexer) | | INPUTS | | | FUNCTION | |----|--------|----|----|------------------| | OE | S2 | S1 | S0 | FUNCTION | | L | L | L | L | A port = B1 port | | L | L | L | Н | A port = B2 port | | L | L | Н | L | A port = B3 port | | L | L | Н | Н | A port = B4 port | | L | Н | L | L | A port = B5 port | | L | Н | L | Н | A port = B6 port | | L | Н | Н | L | A port = B7 port | | L | Н | Н | Н | A port = B8 port | | Н | Χ | Χ | Χ | Disconnect | ### logic diagram (positive logic) SCDS019K - MAY 1995 - REVISED SEPTEMBER 2002 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> –0. | 5 V to 7 V | |--------------------------------------------------------------------|------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 5 V to 7 V | | Continuous channel current | . 128 mA | | Input clamp current, $I_K$ ( $V_{I/O} < 0$ ) | 50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | . 73°C/W | | (see Note 2): DB package | . 82°C/W | | (see Note 2): DBQ package | . 90°C/W | | (see Note 2): PW package | 108°C/W | | (see Note 3): RGY package | . 39°C/W | | Storage temperature range, T <sub>stq</sub> –65°C | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDIT | IONS | MIN | TYP‡ | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------------------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{ } = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>C</sub> C = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ΔICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | | A port | V 0V 0 | <del></del> | | | 17.5 | | F | | C <sub>io(OFF)</sub> | B port | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4 | -1.2<br>±1 | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | r <sub>on</sub> ¶ | | | \/. 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | ±1 3 2.5 5 6 7 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | | | <sup>‡</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>3.</sup> The package thermal impedance is calculated in accordance with JESD 51-5. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS019K - MAY 1995 - REVISED SEPTEMBER 2002 # switching characteristics over recommended operating free-air temperature range, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |------------------|---------|----------|-----------------------|-----------------|----------------------------------|----| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | <sub>tpd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | <sup>t</sup> pd | S | А | 6 | 2 | 5.5 | ns | | | S | В | 6.4 | 1.5 | 5.6 | | | t <sub>en</sub> | ŌĒ | A or B | 6.4 | 1.6 | 5.8 | ns | | | S | В | 6.8 | 1.9 | 6.4 | | | <sup>t</sup> dis | ŌĒ | A or B | 6 | 2.3 | 6.2 | ns | <sup>&</sup>lt;sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms #### TTL-Compatible Input Levels #### description/ordering information The SN74CBT3253 is a dual 1-of-4 high-speed TTL-compatible FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. 1<del>OE</del>, 2<del>OE</del>, S0, and S1 select the appropriate B output for the A-input data. #### **ORDERING INFORMATION** | TA | PACKAGE | <u>:</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-------------------|---------------|--------------------------|---------------------|--| | | QFN – RGY | Tape and reel | SN74CBT3253RGYR | CU253 | | | –40°C to 85°C | SOIC - D | Tube | SN74CBT3253D | CDTOCCO | | | | | Tape and reel | SN74CBT3253DR | CBT3253 | | | | SSOP – DB | Tape and reel | SN74CBT3253DBR | CU253 | | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3253DBQR | CU253 | | | | TSSOP - PW | Tape and reel | SN74CBT3253PWR | CU253 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | | INPUTS | | | FUNCTION | |-----|-------------------|----|----|-------------------------| | 10E | 2 <mark>OE</mark> | S1 | S0 | FUNCTION | | Х | Н | Χ | Х | Disconnect 1A and 2A | | Н | X | Χ | X | Disconnect 1A and 2A | | L | L | L | L | 1A to 1B1 and 2A to 2B1 | | L | L | L | Н | 1A to 1B2 and 2A to 2B2 | | L | L | Н | L | 1A to 1B3 and 2A to 2B3 | | L | L | Н | Н | 1A to 1B4 and 2A to 2B4 | SCDS018N - MAY 1995 - REVISED SEPTEMBER 2002 #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> –0.5 V to 7 V | |--------------------------------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | Continuous channel current | | Input clamp current, $I_K$ ( $V_{I/O} < 0$ ) | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | | (see Note 2): DB package 82°C/W | | (see Note 2): DBQ package 90°C/W | | (see Note 2): PW package | | (see Note 3): RGY package | | Storage temperature range, T <sub>stq</sub> 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ### SN74CBT3253 DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER SCDS018N - MAY 1995 - REVISED SEPTEMBER 2002 #### recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|----------------|------------------------------|------------------------------------------------------------|------------------------|------------------|-----|------|----| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>C</sub> C = 5 V, | V <sub>I</sub> = 5.5 V or GND | | | | ±1 | μΑ | | Icc | _ | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | рF | | _ | A port | V 0.V 0 | OE = V <sub>CC</sub> | | | 10 | | | | C <sub>io(OFF)</sub> | B port | $V_{O} = 3 \text{ V or } 0,$ | | | | 4 | | pF | | | | | ' 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | r <sub>on</sub> § | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |------------------|---------|----------|-----------------------|-----------------|----------------------------------|----| | | (INPUT) | (OUTPUT) | MIN MA | X MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | 0.3 | 5 | 0.25 | ns | | <sup>t</sup> pd | S | A or B | 6 | 6 1.6 | 6.2 | ns | | <sup>t</sup> en | S | A or B | 7 | 1 1.3 | 6.3 | | | | ŌĒ | | 7 | 3 1.4 | 6.4 | ns | | <sup>t</sup> dis | S | A or B | 7. | 9 1.1 | 7.4 | 20 | | | ŌE | | 7. | 3 2.3 | 7 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals. SCDS018N - MAY 1995 - REVISED SEPTEMBER 2002 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{r} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpHL and tpLH are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels #### description/ordering information The SN74CBT3257 is a 4-bit 1-of-2 high-speed TTL-compatible FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. Output-enable (OE) and select-control (S) inputs select the appropriate B1 and B2 outputs for the A-input data. #### **ORDERING INFORMATION** | TA | PACKAGI | <u>:</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3257RGYR | CU257 | | -40°C to 85°C | SOIC - D | Tube | SN74CBT3257D | CDT2057 | | | | Tape and reel | SN74CBT3257DR | CBT3257 | | | SSOP – DB | Tape and reel | SN74CBT3257DBR | CU257 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3257DBQR | CU257 | | | TSSOP – PW | Tape and reel | SN74CBT3257PWR | CU257 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPU | JTS | FUNCTION | | |------|-----|------------------|--| | OE | S | FUNCTION | | | L | L | A port = B1 port | | | L | Н | A port = B2 port | | | Н | Χ | Disconnect | | ### logic diagram (positive logic) SCDS017L - MAY 1995 - REVISED SEPTEMBER 2002 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | -0.5 V to 7 V | |--------------------------------------------------------------------|---------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, $I_K (V_{I/O} < 0)$ | 50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 73°C/W | | (see Note 2): DB package | 82°C/W | | (see Note 2): DBQ package | 90°C/W | | (see Note 2): PW package | 108°C/W | | (see Note 3): RGY package | 39°C/W | | Storage temperature range, T <sub>stq</sub> –6 | 5°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 4) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITIONS | | | TYP‡ | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|---------------------------------------|----------------------------------------|--|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{ } = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | _ | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | <sub>∇</sub> ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | • | A port | V 0.V 0 | <del>=</del> ,, | | | 6.5 | | | | C <sub>io(OFF)</sub> | B port | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 4 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | $r_{on}\P$ | ron¶ | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. SCDS017L - MAY 1995 - REVISED SEPTEMBER 2002 # switching characteristics over recommended operating free-air temperature range, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|---------|----------|-----------------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>pd</sub> | S | A | 5.5 | 1.6 | 5 | ns | | _ | S | В | 5.7 | 1.6 | 5.2 | | | t <sub>en</sub> | ŌE | A or B | 5.6 | 1.8 | 5.1 | ns | | | S | В | 5.2 | 1 | 5 | | | <sup>t</sup> dis | ŌE | A or B | 5.5 | 2.2 | 5.5 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega,\,t_f\leq$ 2.5 ns, $t_f\leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBT16292 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS053E - MARCH 1998 - REVISED OCTOBER 2000 - Member of Texas Instruments' Widebus™ Family - 4-Ω Switch Connection Between Two Ports - TTL-Compatible Control Input Levels - Make-Before-Break Feature - Internal 500-Ω Pulldown Resistors to Ground - Latch-Up Performance Exceeds 250 mA Per JESD 17 #### description The SN74CBT16292 is a 12-bit 1-of-2 high-speed TTL-compatible FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. When the select (S) input is low, port A is connected to port B1, and $R_{INT}$ is connected to port B2. When S is high, port A is connected to port B2, and $R_{INT}$ is connected to port B1. # DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16292DL | ODT40000 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16292DLR | CBT16292 | | -40 C to 65 C | TSSOP – DGG | Tape and reel | SN74CBT16292DGGR | CBT16292 | | | TVSOP - DGV | Tape and reel | SN74CBT16292DGVR | CY292 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. publication date. Texas Instruments necessarily include TEXAS INSTRUMENTS ### **FUNCTION TABLE** | INPUT<br>S | FUNCTION | |------------|------------------------------------------------| | L | A port = B1 port<br>R <sub>INT</sub> = B2 port | | Н | A port = B2 port<br>R <sub>INT</sub> = B1 port | ## logic diagram (positive logic) ## SN74CBT16292 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS053E - MARCH 1998 - REVISED OCTOBER 2000 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |-----------------------------------------------------------|---------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | –0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITION | ONS | MIN | TYP‡ | MAX | UNIT | |-------------------|---------------|----------------------------------------------------------|---------------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>CC</sub> = 5.5 V, | $V_I = V_{CC}$ or GND | | | | ±5 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc§ | Control input | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control input | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | Cio | | $V_{CC} = 0$ , | $V_O = 3 V \text{ or } 0$ | | | 8 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 20 | | | r <sub>on</sub> ¶ | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | 3 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 3 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 5 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CBT16292 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS053E - MARCH 1998 - REVISED OCTOBER 2000 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|---------|------------------|-----------------------|-------------------|--------------|------| | | (INPUT) | (INPUT) (OUTPUT) | | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.5 | | 0.25 | ns | | t <sub>en</sub> | S | A or B | 6.8 | 1 | 6 | ns | | t <sub>dis</sub> | S | A or B | 7 | 1 | 6.3 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | RAMETER DESCRIPTION | | DESCRIPTION | | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |--------------------|------------------------|---|-------------|-----|-----------------------|----|----------------------------------|--| | | | | MAX | MIN | MAX | | | | | t <sub>mbb</sub> ‡ | Make-before-break time | 0 | 2 | 0 | 2 | ns | | | <sup>&</sup>lt;sup>‡</sup> The make-before-break time is the time interval between make and break, during the transition from one selected port to the other. SCDS053E - MARCH 1998 - REVISED OCTOBER 2000 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when connected to the internal $500-\Omega$ pulldown resistor. Waveform 2 is for an output with internal conditions such that the output is high except when connected to the internal $500-\Omega$ pulldown resistor. - C. All pulse inputs and DC inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq 2.5~ns$ , $t_f \leq 2.5~ns$ . - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . $Z = R_{INT} = 500~\Omega$ - F. $\,$ tpzL and tpzH are the same as $t_{en}.$ Z = $R_{INT}$ = 500 $\Omega$ - G. tplH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBT162292 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS052E - MARCH 1998 - REVISED OCTOBER 2000 - Member of Texas Instruments' Widebus™ **Family** - **TTL-Compatible Control Input Levels** - **Isolation Under Power-Off Conditions** - Make-Before-Break Feature - Internal 500-\Omega Pulldown Resistors to Ground - A-Port Inputs/Outputs Have Equivalent 25- $\Omega$ Series Resistors, So No External **Resistors Are Required** - Latch-Up Performance Exceeds 250 mA Per **JESD 17** ### description The SN74CBT162292 is a 12-bit 1-of-2 high-speed TTL-compatible FET multiplexer/ demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. When the select (S) input is low, port A is connected to port B1, and RINT is connected to port B2. When S is high, port A is connected to port B2, and R<sub>INT</sub> is connected to port B1. The A-port inputs/outputs include equivalent 25- $\Omega$ series resistors to reduce overshoot and undershoot. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT162292DL | ODT400000 | | –40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT162292DLR | CBT162292 | | -40°C 10 85°C | TSSOP - DGG | Tape and reel | SN74CBT162292DGGR | CBT162292 | | | TVSOP - DGV | Tape and reel | SN74CBT162292DGVR | CY2292 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. STRUMENTS SCDS052E - MARCH 1998 - REVISED OCTOBER 2000 ### **FUNCTION TABLE** | INPUT<br>S | FUNCTION | |------------|------------------------------------------------| | L | A port = B1 port<br>$R_{INT}$ = B2 port | | Н | A port = B2 port<br>R <sub>INT</sub> = B1 port | ## logic diagram (positive logic) ## SN74CBT162292 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS052E - MARCH 1998 - REVISED OCTOBER 2000 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | $\dots$ -0.5 V to 7 V | |-----------------------------------------------------------|---------------|-----------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | $\dots$ -0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | | . −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITION | ONS | MIN | TYP‡ | MAX | UNIT | |------------------|---------------|----------------------------------------------------------|-----------------------------|----------------------------------------|-----|------|------|------| | ٧ <sub>IK</sub> | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | lį | | V <sub>CC</sub> = 5.5 V, | $V_I = V_{CC}$ or GND | | | | ±5 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 7 $V$ | | | | 10 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆ICC§ | Control input | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control input | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io</sub> | | $V_{CC} = 0$ , | $V_O = 3 V \text{ or } 0$ | | | 8 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 38 | 55 | | | $_{ron}\P$ | | | | I <sub>I</sub> = 45 mA | | 39 | 63 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 37 | 55 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 37 | 55 | | $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CBT162292 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS052E - MARCH 1998 - REVISED OCTOBER 2000 # switching characteristics over recommended operating free-air temperature range, $C_L = 50$ pF, (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | VCC : | = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|---------|----------|-------|-------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 1.9 | | 1.85 | ns | | t <sub>en</sub> | S | A or B | 1 | 10.7 | 1 | 9.5 | ns | | <sup>t</sup> dis | S | A or B | 1 | 10.9 | 1 | 9.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). # switching characteristics over recommended operating free-air temperature range, $C_L = 50$ pF, (unless otherwise noted) (see Figure 1) | PARAMETER | PARAMETER DESCRIPTION | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | |--------------------|------------------------|-----------------------|-----|----------------------------------|-----|------|--| | | | MIN | MAX | MIN | MAX | | | | t <sub>mbb</sub> ‡ | Make-before-break time | 0 | 2 | 0 | 2 | ns | | <sup>&</sup>lt;sup>‡</sup>The make-before-break time is the time interval between make and break, during the transition from one selected port to the other. SCDS052E - MARCH 1998 - REVISED OCTOBER 2000 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when connected to the internal $500-\Omega$ pulldown resistor. Waveform 2 is for an output with internal conditions such that the output is high except when connected to the internal $500-\Omega$ pulldown resistor. - C. All pulse inputs and DC inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq 2.5~\text{ns},~t_f \leq 2.5~\text{ns}.$ - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . $Z = R_{INT} = 500 \ \Omega$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . $Z = R_{INT} = 500 \ \Omega$ . - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBT16214 12-BIT 1-OF-3 FET MULTIPLEXER/DEMULTIPLEXER DGG OR DL PACKAGE (TOP VIEW) SCDS008L - MAY 1993 - REVISED NOVEMBER 2001 - Member of the Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ### description The SN74CBT16214 provides 12 bits of high-speed TTL-compatible bus switching between three separate ports. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device operates as a 12-bit bus-select switch via the data-select (S0–S2) terminals. #### S<sub>0</sub> 56 N S1 55 S2 1A 🛮 2 1B3 **∏** 3 54 1 1B1 2A **∏** 4 53**∏**1B2 2B3 ∏ 52 2B1 51 2B2 3A **∏** 6 3B3 **∏** 7 50 3B1 GND ¶8 49 | GND 48 3B2 4A 🛮 9 4B3 **∏** 10 47 1 4B1 46 \ 4B2 5A 🛮 11 45 1 5B1 5B3 **1** 12 6A ∏ 13 44 1 5B2 6B3 **∏** 14 43 6B1 42 6B2 7A 🛮 15 41 **1** 7B1 7B3 ∏ 16 V<sub>CC</sub> ☐ 17 40**∏**7B2 39 8B1 8A 🛮 18 GND **1** 19 38 | GND 37 1 8B2 8B3 **[**] 20 36 9B1 9A 🛮 21 9B3 🛮 22 35 ¶ 9B2 10A 🛮 23 34 **1** 10B1 10B3 **∏** 24 33**∏** 10B2 11A **∏** 25 32 **1**11B1 31 11B2 11B3 🛮 26 12A 🛮 27 30 12B1 12B3 🛮 28 29**∏** 12B2 ### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16214DL | 00740044 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16214DLR | CBT16214 | | | TSSOP - DGG | Tape and reel | SN74CBT16214DGGR | CBT16214 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS SCDS008L - MAY 1993 - REVISED NOVEMBER 2001 | | | | | | F | |--|--|--|--|--|---| | | | | | | | | | | | | | | | | INPUTS | | INPUT/OUTPUT | FUNCTION | |----|--------|----|--------------|------------------| | S2 | S1 | S0 | Α | FUNCTION | | L | L | L | Z | Disconnect | | L | L | Н | B1 | A port = B1 port | | L | Н | L | B2 | A port = B2 port | | L | Н | Н | Z | Disconnect | | Н | L | L | Z | Disconnect | | Н | L | Н | В3 | A port = B3 port | | Н | Н | L | B1 | A port = B1 port | | Н | Н | Н | B2 | A port = B2 port | ## logic diagram (positive logic) ## SN74CBT16214 12-BIT 1-OF-3 FET MULTIPLEXER/DEMULTIPLEXER SCDS008L - MAY 1993 - REVISED NOVEMBER 2001 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package | 64°C | | DL package | 56°C | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | $V_{IH}$ | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDIT | IONS | MIN | TYP‡ | MAX | UNIT | |---------------------|----------------|----------------------------------------------------------|--------------------------------|----------------------------------------|-----|------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | ^ | | l <sub>l</sub> | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 5.5 V or GND | | | | ±1 | μΑ | | Icc | | V <sub>CC</sub> = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4 | | pF | | C <sub>io(OFF</sub> | ) | $V_{O} = 3 \text{ V or } 0,$ | $S_0$ , $S_1$ , and $S_2 = GI$ | ND | | 7.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | $r_{on}\P$ | | | ., . | I <sub>I</sub> = 64 mA | | 4 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 4 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 6 | 12 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}C$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS008L - MAY 1993 - REVISED NOVEMBER 2001 ### switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | | PARAMETER FROM | | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |--|-------------------|----------|--------|-----------------------|------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | | t <sub>pd</sub> † | A or B | B or A | | 0.35 | | 0.25 | ns | | | <sup>t</sup> pd | S | B or A | | 15.3 | 5.5 | 13.9 | ns | | | t <sub>en</sub> | S | A or B | | 16 | 5.1 | 14.5 | ns | | | <sup>t</sup> dis | S | A or B | | 12.1 | 3.6 | 11.7 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50~\Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBT16232 SYNCHRONOUS 16-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER SCDS009M - MAY 1995 - REVISED NOVEMBER 2001 DGG OR DL PACKAGE (TOP VIEW) - Member of the Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input and Output Levels ### description The SN74CBT16232 is a synchronous 16-bit 1-of-2 FET multiplexer/demultiplexer used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single path. Two select (S0 and S1) inputs control the data flow. A clock (CLK) and a clock enable ( $\overline{\text{CLKEN}}$ ) synchronize the device operation. When $\overline{\text{CLKEN}}$ is high, the bus switch remains in the last clocked function. #### 1A [ 56 **∏** 1B1 2B1 **∏** 55 1 1B2 2 2B2 **□** 3 54 🛮 2A 3A **∏**4 53 **∏** 3B1 4B1 **Π** 52 **1** 3B2 4B2 **1**6 51 **1** 4A 5A **∏** 7 50 **∏** 5B1 6B1 **∏** 8 49 **∏** 5B2 6B2 **9** 48 **∏** 6A 7A **∏** 10 47 7B1 8В1 П 11 46 7B2 8B2 **∏** 12 45 **1** 8A GND ∏ 13 44 | GND 43 🛮 V<sub>CC</sub> Vcc [ 14 9A 🛮 15 42 **9**B1 10B1 **1** 16 41 **∏** 9B2 10B2 **∏** 17 40 **∏** 10A 39 🗍 11B1 11A [ 18 38 1 11B2 12B1 **∏** 19 37 1 12A 12B2 **∏**20 13A [ 21 36 1 13B1 14B1 **∏**22 35 1 13B2 14B2 23 34 🗍 14A 15A [ 24 33 1 15B1 16B1 **∏** 25 32 **1** 15B2 16B2 **1**26 31 1 16A CLK [] 27 30 SO CLKEN 28 29 N S1 ### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | PACKAGET ORDERABLE PART NUMBER | | |---------------|----------------------|---------------|--------------------------------|----------| | | 0000 01 | Tube | SN74CBT16232DL | 00740000 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16232DLR | CBT16232 | | | TSSOP – DGG | Tape and reel | SN74CBT16232DGGR | CBT16232 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS #### **FUNCTION TABLE** | | INF | PUTS | FUNCTION | | |----|-----|------------|----------|-------------------| | S1 | S0 | CLK | CLKEN | FUNCTION | | Х | Χ | Χ | Н | Last state | | L | L | $\uparrow$ | L | Disconnect | | L | Н | $\uparrow$ | L | A = B1 and A = B2 | | Н | L | $\uparrow$ | L | A = B1 | | Н | Н | $\uparrow$ | L | A = B2 | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package | 64°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # SYNCHRONOUS 16-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER SCDS009M - MAY 1995 - REVISED NOVEMBER 2001 ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | V <sub>C</sub> C = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4.5 | | pF | | 0 | A port | V <sub>O</sub> = 3 V or 0, | CLKEN = 0, | S0 and S1 = GND | | 6.5 | | | | C <sub>io(OFF)</sub> | B port | | | | | 4 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | ron§ | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | | | | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |-----------------|-----------------|--------------------|-----|-----|-----|----------------------------------|-----| | | | | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | | 150 | | 150 | MHz | | t <sub>W</sub> | Pulse duration | CLK high or low | 3.3 | | 3.3 | | ns | | | | S0, S1 before CLK↑ | 2.2 | | 1.9 | | | | t <sub>su</sub> | Setup time | CLKEN before CLK↑ | 2.4 | | 1.9 | | ns | | 4. | Hold time | S0, S1 after CLK↑ | 0.5 | | 1 | | 20 | | t <sub>h</sub> | | CLKEN after CLK↑ | 1.9 | | 1.8 | | ns | <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS009M - MAY 1995 - REVISED NOVEMBER 2001 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|-----------------|-----------|-----------------------|------|----------------------------------|------|------| | | | (OUTPUT) | MIN | MAX | MIN | MAX | | | fmax | | | 150 | | 150 | | MHz | | t <sub>pd</sub> † | A or B | B or A | | 0.35 | | 0.25 | ns | | t <sub>pd</sub> | CLK | A or B | | 6.1 | 2 | 5.8 | ns | | | CLK | A, B1, B2 | | 6.8 | 1.8 | 6.2 | | | t <sub>en</sub> | | B1 and B2 | | 8.5 | 3.1 | 7.9 | ns | | <sup>t</sup> dis | CLK | A or B | | 5.8 | 1.9 | 6.2 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms 1A [ SCDS010K - MAY 1995 - REVISED NOVEMBER 2001 - **Member of the Texas Instruments** Widebus™ Family - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** ### description The SN74CBT16233 is a 16-bit 1-of-2 FET multiplexer/demultiplexer used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single path. This device can be used for memory interleaving, where two different banks of memory need to be addressed simultaneously. The device can be used as two 8-bit to 16-bit multiplexers or as one 16-bit to 32-bit multiplexer. Two select (SEL1 and SEL2) inputs control the data flow. When the TEST inputs are asserted, the A port is connected to both the B1 and the B2 ports. SEL1, SEL2, and the TEST inputs can be driven with a 5-V CMOS, a 5-V TTL, or a low-voltage TTL driver. This device is designed so it does not have through current when switching directions. DGG, DGV, OR DL PACKAGE (TOP VIEW) #### 10B2 17 40 10A 11A 🛮 18 39 **11B1** 12B1 119 38 ¶ 11B2 12B2 **2**0 37 12A 13A ∏ 21 36**∏** 13B1 35 13B2 14B2 **2**3 34 🛮 14A 15A 🛮 24 33 15B1 16B1 25 32 **∏** 15B2 16B2 **1**26 31 16A 14B1 | 22 TEST1 ∏27 30 **∏** SEL1 TEST2 28 29 SEL2 #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBT16233DL | ODT40000 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16233DLR | CBT16233 | | -40 C to 65 C | TSSOP - DGG | Tape and reel | SN74CBT16233DGGR | CBT16233 | | | TVSOP – DGV | Tape and reel | SN74CBT16233DGVR | CY233 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. STRUMENTS # FUNCTION TABLE (each multiplexer/demultiplexer) | INP | UTS | FUNCTION | |-----|------|-------------------| | SEL | TEST | FUNCTION | | L | L | A = B1 | | Н | L | A = B2 | | Х | Н | A = B1 and A = B2 | ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |-----------------------------------------------------------|---------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>sta</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CBT16233 16-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER SCDS010K - MAY 1995 - REVISED NOVEMBER 2001 ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |----------|----------------------------------|------|------|------| | Vcc | Supply voltage | 4.75 | 5.25 | V | | VIH | High-level control input voltage | 2 | | V | | $V_{IL}$ | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |---------------------|----------------|---------------------------|---------------------------------------|-----------------------------------------|-----|------------------|------|------|--| | ٧ıK | | $V_{CC} = 4.75 V$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.25 V | | | | 10 | μΑ | | | i i | | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 5.25 V or GND | | | | ±1 | μΑ | | | Icc | | V <sub>CC</sub> = 5.25 V, | I <sub>O</sub> = 0, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 3 | μΑ | | | ∆lcc <sup>‡</sup> | Control inputs | V <sub>CC</sub> = 5.25 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 4.5 | | pF | | | C <sub>io(OFF</sub> | ·) | $V_O = 3 V \text{ or } 0$ | | | | 4 | | pF | | | , | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | 5 | 7 | | | | r <sub>on</sub> § | | $V_{CC} = 4.75 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 7 | 12 | | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|------|------| | $t_{pd}\P$ | A or B | B or A | | 0.25 | ns | | <sup>t</sup> pd | SEL | A | 1.6 | 5.3 | ns | | <sup>t</sup> en | TEST or SEL | В | 1.3 | 5.2 | ns | | <sup>t</sup> dis | TEST or SEL | В | 1 | 5.3 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBT16390 16-BIT TO 32-BIT FET MULTIPLEXER/DEMULTIPLEXER BUS SWITCH SCDS035E - OCTOBER 1997 - REVISED OCTOBER 2000 - Member of Texas Instruments' Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ### description The SN74CBT16390 is a 16-bit to 32-bit switch used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single path. This device can be used for memory interleaving, in which two different banks of memory must be addressed simultaneously. This device also can be used to connect or isolate the PCI bus to one or two slots simultaneously. Two output enables (OE1 and OE2) control the data flow. When OE1 is low, A port is connected to 1B port. When OE2 is low, A port is connected to 2B port. When both OE1 and OE2 are low, the A port is connected to both 1B and 2B ports. The control inputs can be driven with a 5-V CMOS, 5-V TTL, or an LVTTL driver. # DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | | CCOD DI | Tube | SN74CBT16390DL | CDT46200 | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBT16390DLR | CBT16390 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBT16390DGGR | CBT16390 | | | TVSOP - DGV | Tape and reel | SN74CBT16390DGVR | CY390 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS #### **FUNCTION TABLE** | INP | UTS | FUNCTION | |-----|-----|-------------------| | OE1 | OE2 | FUNCTION | | L | L | A = 1B and A = 2B | | L | Н | A = 1B | | Н | L | A = 2B | | Н | Н | Isolation | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | | |-----------------------------------------------------------|---------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>sta</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CBT16390 16-BIT TO 32-BIT FET MULTIPLEXER/DEMULTIPLEXER BUS SWITCH SCDS035E - OCTOBER 1997 - REVISED OCTOBER 2000 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | P/ | ARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |---------------------|----------------|---------------------------|------------------------------|---------------------------------------|-----|------|------|------| | VIK | | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | | | | | $V_{CC} = 5.5 V$ , | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | lcc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other input at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 5 | | pF | | C <sub>io(OFF</sub> | .) | V <sub>O</sub> = 3 V or 0 | | | | 5.5 | | pF | | r <sub>on</sub> § | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | | | $V_{CC} = 4.5 V$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 7 | 12 | ĺ | $<sup>\</sup>overline{\dagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|------|------| | $t_{pd}\P$ | A or B | B or A | | 0.25 | ns | | <sup>t</sup> en | ŌE | A or B | 1.3 | 5.9 | ns | | <sup>t</sup> dis | ŌE | A or B | 1 | 5.3 | ns | The propagation delay is based on the RC time constant of the typical on-state resistance of the switch and a load capacitance of 50 pF, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\Omega} = 50 \Omega$ , $t_r \leq 2.5$ ns, $t_f \leq 2.5$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN54CBT3383, SN74CBT3383 10-BIT FET BUS-EXCHANGE SWITCHES SCDS003M - NOVEMBER 1992 - REVISED NOVEMBER 2001 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels ## description The 'CBT3383 devices provide ten bits of high-speed TTL-compatible bus switching or exchanging. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The devices operate as a 10-bit bus switch or a 5-bit bus exchanger, which provides swapping of the A and B pairs of signals. The bus-exchange function is selected when BX is high. The switches are connected when $\overline{\rm BE}$ is low. #### SN54CBT3383 . . . JT OR W PACKAGE SN74CBT3383 . . . DB, DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | BE | d | 1 | U | 24 | þ | Vcc | |-----|---|----|---|----|---|-----| | 1B1 | Ц | 2 | | 23 | 1 | 5B2 | | 1A1 | П | 3 | | 22 | 0 | 5A2 | | 1A2 | П | 4 | | 21 | 1 | 5A1 | | 1B2 | Ц | 5 | | 20 | 1 | 5B1 | | 2B1 | Ц | 6 | | 19 | 1 | 4B2 | | 2A1 | Ц | 7 | | 18 | 1 | 4A2 | | 2A2 | П | 8 | | 17 | 1 | 4A1 | | 2B2 | Ц | 9 | | 16 | P | 4B1 | | 3B1 | П | 10 | | 15 | P | 3B2 | | 3A1 | П | 11 | | 14 | 1 | 3A2 | | GND | Ц | 12 | | 13 | 1 | ВХ | #### ORDERING INFORMATION | TA | PACKAGE | <u></u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------------|---------------|--------------------------|---------------------| | | SOIC - DW | Tube | SN74CBT3383DW | CDT2202 | | | SOIC - DW | Tape and reel | SN74CBT3383DWR | CBT3383 | | 4000 +- 0500 | SSOP – DB | Tape and reel | SN74CBT3383DBR | CU383 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3383DBQR | CBT3383 | | | TSSOP – PW | Tape and reel | SN74CBT3833PWR | CU383 | | | TVSOP – DGV | Tape and reel | SN74CBT3833DGVR | CU383 | | −55°C to 125°C | CDIP – JT | Tube | SNJ54CBT3383JT | SNJ54CBT3383JT | | -55°C to 125°C | CFP – W | Tube | SNJ54CBT3383W | SNJ54CBT3383W | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | l | INP | UTS | INPUTS/OUTPUTS | | | | |---|-----|-----|----------------|---------|--|--| | | BE | вх | 1A1-5A1 | 1A2-5A2 | | | | ſ | L | L | 1B1-5B1 | 1B2-5B2 | | | | | L | Н | 1B2-5B2 | 1B1-5B1 | | | | l | Н | Χ | Z | Z | | | ### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> Input voltage range, V <sub>I</sub> (see Note 1) | | | |----------------------------------------------------------------------------------------|-------------|----------------| | Continuous channel current | | | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | | | | , | DBQ package | | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 3) | | | | | SN74CBT3383 | | | |-----|----------------------------------|-----|-----|-------------|-----|------| | | | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level control input voltage | 2 | | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | | 0.8 | V | | TA | Operating free-air temperature | -55 | 125 | 0 | 70 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | SN54CBT3383 | | SN74CBT3383 | | | | | | | | |----------------------|-----------------|----------------------------------------------------------------------------------------|------------------------------------------------------|------------------------|------------------------|-------------|-----|------|------|------|----|---|--| | | | | | MIN | TYP† | MAX | MIN | TYP† | MAX | UNIT | | | | | VIK | | $V_{CC} = 4.5 \text{ V}, \qquad I_{I} = -18 \text{ mA}$ | | | | -1.2 | | | -1.2 | V | | | | | I <sub>I</sub> | | $V_{CC} = 5.5 \text{ V}, \qquad V_I = 5.5 \text{ V or GND}$ | | | | ±5 | | | ±1 | μΑ | | | | | Icc | | V <sub>C</sub> C = 5.5 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 50 | | | 50 | μΑ | | | | ΔI <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 5.5 V, One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | | | | | 2.5 | | | 2.5 | mA | | | | | Orașia li anula | V <sub>I</sub> = 3 V or 0 | | | | | | | 3 | | | | | | Ci | Control inputs | V <sub>I</sub> = 2.5 V | | | | | 5 | | | | pF | | | | C <sub>io(OFF)</sub> | | $V_O = 3 \text{ V or } 0, \overline{BE} = V_{CC}$ | | | | | | 6 | | | | | | | | | $V_0 = 2.5 V$ , | $V_O = 2.5 \text{ V}, \qquad \overline{BE} = V_{CC}$ | | | 6 | | | | | pF | | | | | | | | I <sub>I</sub> = 64 mA | | 5 | 9.2 | | 5 | 7 | | | | | r <sub>on</sub> § | | V <sub>CC</sub> = 4.5 V | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | | | | 5 | 7 | Ω | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 17 | | 10 | 15 | | | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | BADAMETED | FROM | ТО | SN54CBT3383 | | SN74CBT3383 | | | |-------------------|---------|----------|-------------|------|-------------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | UNIT | | t <sub>pd</sub> ¶ | A or B | B or A | | 1.5 | | 0.25 | ns | | <sup>t</sup> pd | BX | A or B | 1 | 10.2 | 1 | 9.2 | ns | | <sup>t</sup> en | BE | A or B | 1 | 10.8 | 1 | 8.6 | ns | | <sup>t</sup> dis | BE | A or B | 1 | 8.2 | 1 | 7.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the input terminal and the output terminal at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## SN54CBT16209, SN74CBT16209A 18-BIT FET BUS-EXCHANGE SWITCHES SCDS006N - NOVEMBER 1992 - REVISED NOVEMBER 2001 - **Members of the Texas Instruments** Widebus™ Family - **5-** $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** ### description The SN54CBT16209 and SN74CBT16209A provide 18 bits of high-speed TTL-compatible bus switching or exchanging. The low on-state resistance of the switches allows connections to be made with minimal propagation delay. The devices operate as an 18-bit bus switch or a 9-bit bus exchanger, which provides data exchanging between the four signal ports via the data-select (S0, S1, S2) terminals. #### SN54CBT16209 . . . WD PACKAGE SN74CBT16209A...DGG, DGV, OR DL PACKAGE (TOP VIEW) #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |----------------|----------------------|---------------|--------------------------|---------------------|--| | | SSOP - DL | Tube | SN74CBT16209ADL | CDT4C000A | | | 4000 1- 0500 | | Tape and reel | SN74CBT616209ADLR | CBT16209A | | | -40°C to 85°C | TSSOP – DGG | Tape and reel | SN74CBT16209ADGGR | CBT16209A | | | | TVSOP - DGV | Tape and reel | SN74CBT16209ADGVR | CY209A | | | -55°C to 125°C | CFP – WD | Tube | SNJ54CBT16209WD | SNJ54CBT16209WD | | $<sup>^\</sup>dagger$ Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. # SN54CBT16209, SN74CBT16209A 18-BIT FET BUS-EXCHANGE SWITCHES SCDS006N - NOVEMBER 1992 - REVISED NOVEMBER 2001 ### **FUNCTION TABLE** | INPUTS | | INPUTS/ | OUTPUTS | FUNCTION | | | |--------|----|---------|------------|----------|----------------------------------------|--| | S2 | S1 | S0 | <b>A</b> 1 | A2 | FUNCTION | | | L | L | L | Z | Z | Disconnect | | | L | L | Н | B1 | Z | A1 port = B1 port | | | L | Н | L | B2 | Z | A1 port = B2 port | | | L | Н | Н | Z | B1 | A2 port = B1 port | | | Н | L | L | Z | B2 | A2 port = B2 port | | | Н | L | Н | Z | Z | Disconnect | | | Н | Н | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | | Н | Н | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | | #### logic diagram (positive logic) #### SN54CBT16209, SN74CBT16209A 18-BIT FET BUS-EXCHANGE SWITCHES SCDS006N - NOVEMBER 1992 - REVISED NOVEMBER 2001 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | $-0.5\ V$ to $7\ V$ | |----------------------------------------------------------|---------------|-----------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | $-0.5 \ V$ to $7 \ V$ | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>stg</sub> | | −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | SN54CB1 | Г16209 | 6209 SN74CBT16209A | | | |-----------------|----------------------------------|---------|--------|--------------------|-----|------| | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 4 | 5.5 | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 0.8 | | 0.8 | V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITION | ONS | MIN | TYP‡ | MAX | UNIT | | |---------------------|----------------|-----------------------------------------|------------------------------|----------------------------------------|-----|------|------|------|--| | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | | | | IJ | | V <sub>CC</sub> = 5.5 V, | $V_I = 5.5 \text{ V or GND}$ | | | ±1 | μΑ | | | | Icc | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | | | pF | | | C <sub>io(OFF</sub> | ) | $V_{O} = 3 \text{ V or } 0,$ | S0, S1, and S2 = GI | ND | | 7.5 | | pF | | | | | $V_{CC} = 4 V$<br>TYP at $V_{CC} = 4 V$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | $r_{on}\P$ | | | ., . | I <sub>I</sub> = 64 mA | | 4 | 8 | Ω | | | ••• | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 4 | 8 | | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 6 | 15 | | | <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | | | | SN54CBT16209 | | | | SN74CBT16209A | | | | | |------------------|-----------------|----------------|-----------------------|------|----------------------------------|------|-----------------------|------|----------------------------------|------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | <sub>tpd</sub> † | A or B | B or A | | | | 0.8* | | 0.35 | | 0.25 | ns | | <sup>t</sup> pd | S | A or B | | 14 | 2 | 13.1 | | 9.9 | 1.5 | 9 | ns | | t <sub>en</sub> | S | A or B | | 16 | 1.7 | 15.3 | | 10.3 | 1.5 | 9.8 | ns | | <sup>t</sup> dis | S | A or B | | 14.5 | 1 | 13.2 | | 9.3 | 1.5 | 8.8 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\Omega} = 50 \Omega$ , $t_{f} \leq 2.5$ ns. $t_{f} \leq 2.5$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 1. Load Circuit and Voltage Waveforms <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### SN54CBT16212A, SN74CBT16212A 24-BIT FET BUS-EXCHANGE SWITCHES SCDS007T - NOVEMBER 1992 - REVISED SEPTEMBER 2003 - **Members of the Texas Instruments** Widebus™ Family - 5- $\Omega$ Switch Connection Between Two Ports - **TTL-Compatible Input Levels** - Latch-Up Performance Exceeds 250 mA Per **JESD 17** - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### description/ordering information The 'CBT16212A devices provide 24 bits of high-speed TTL-compatible bus switching or exchanging. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. Each device operates as a 24-bit bus switch or a 12-bit bus exchanger that provides data exchanging between the four signal ports via the data-select (S0, S1, S2) terminals. #### SN54CBT16212A . . . WD PACKAGE SN74CBT16212A...DGG, DGV, OR DL PACKAGE (TOP VIEW) | | | | | ì | |-------------------|----|--------|----|--------| | S0[ | 1 | $\cup$ | 56 | ] S1 | | 1A1 [ | 2 | | 55 | ] S2 | | 1A2[ | 3 | | 54 | ] 1B1 | | 2A1 | 4 | | 53 | ] 1B2 | | 2A2[ | 5 | | 52 | ] 2B1 | | 3A1 [ | 6 | | 51 | ] 2B2 | | 3A2[ | 7 | | 50 | ] 3B1 | | GND[ | 8 | | 49 | ] GND | | 4A1 [ | 9 | | 48 | ] 3B2 | | 4A2[ | 10 | | 47 | ] 4B1 | | 5A1 | 11 | | 46 | ] 4B2 | | 5A2 | 12 | | 45 | ] 5B1 | | 6A1 | 13 | | 44 | ] 5B2 | | 6A2 | 14 | | 43 | ] 6B1 | | 7A1 [ | 15 | | 42 | ] 6B2 | | 7A2 [ | 16 | | 41 | ] 7B1 | | v <sub>cc</sub> [ | 17 | | 40 | ] 7B2 | | 8A1 [ | 18 | | 39 | ] 8B1 | | GND [ | 19 | | 38 | ] GND | | 8A2[ | 20 | | 37 | ] 8B2 | | 9A1 | 21 | | 36 | ] 9B1 | | 9A2[ | 22 | | 35 | ] 9B2 | | 10A1 | 23 | | 34 | ] 10B1 | | 10A2 | 24 | | 33 | ] 10B2 | | 11A1 [ | 25 | | 32 | ] 11B1 | | 11A2 [ | 26 | | 31 | ] 11B2 | | 12A1 [ | 27 | | 30 | ] 12B1 | | 12A2[ | 28 | | 29 | ] 12B2 | #### **ORDERING INFORMATION** | TA | PACKAGE <sup>1</sup> | † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------------------|---------------|--------------------------|---------------------| | | SSOP – DL | Tube | SN74CBT16212ADL | CDT4C040A | | 4000 to 0500 | 550P - DL | Tape and reel | SN74CBT16212ADLR | CBT16212A | | | TSSOP - DGG | Tape and reel | SN74CBT16212ADGGR | CBT16212A | | -40°C to 85°C | TVSOP – DGV | Tape and reel | SN74CBT16212ADGVR | CY212A | | | VFBGA – GQL | T | SN74CBT16212AGQLR | 0)/0404 | | | VFBGA – ZQL (Pb-free) | Tape and reel | SN74CBT16212AZQLR | CY212A | | -55°C to 125°C | CFP – WD | Tube | SNJ54CBT16212AWD | SNJ54CBT16212AWD | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. #### SN54CBT16212A, SN74CBT16212A 24-BIT FET BUS-EXCHANGE SWITCHES SCDS007T - NOVEMBER 1992 - REVISED SEPTEMBER 2003 ## GQL OR ZQL PACKAGE (TOP VIEW) #### terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------|------|------|------|------|------| | Α | 1A2 | 1A1 | S0 | S1 | S2 | 1B1 | | В | 3A1 | 2A2 | 2A1 | 1B2 | 2B1 | 2B2 | | С | 4A1 | GND | 3A2 | 3B1 | GND | 3B2 | | D | 5A2 | 4A2 | 5A1 | 4B2 | 4B1 | 5B1 | | Е | 6A2 | 6A1 | | | 5B2 | 6B1 | | F | 7A1 | 7A2 | | | 7B1 | 6B2 | | G | VCC | GND | 8A1 | 8B1 | GND | 7B2 | | Н | 8A2 | 9A1 | 9A2 | 9B2 | 9B1 | 8B2 | | J | 10A1 | 10A2 | 11A1 | 11B1 | 10B2 | 10B1 | | K | 11A2 | 12A1 | 12A2 | 12B2 | 12B1 | 11B2 | #### **FUNCTION TABLE** | | INPUTS | | INPUTS/0 | OUTPUTS | FUNCTION | |----|--------|----|----------|---------|----------------------------------------| | S2 | S1 | S0 | A1 | A2 | FUNCTION | | L | L | L | Z | Z | Disconnect | | L | L | Н | B1 port | Z | A1 port = B1 port | | L | Н | L | B2 port | Z | A1 port = B2 port | | L | Н | Н | Z | B1 port | A2 port = B1 port | | Н | L | L | Z | B2 port | A2 port = B2 port | | Н | L | Н | Z | Z | Disconnect | | Н | Н | L | B1 port | B2 port | A1 port = B1 port<br>A2 port = B2 port | | Н | Н | Н | B2 port | B1 port | A1 port = B2 port<br>A2 port = B1 port | #### logic diagram (positive logic) Pin numbers shown are for the DGG, DGV, DL, and WD packages. SCDS007T - NOVEMBER 1992 - REVISED SEPTEMBER 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |--------------------------------------------------------|-----------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}(V_I < 0)$ | | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | | GQL/ZQL package | 42°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | SN54CBT | 16212A | SN74CBT | | | |-----|----------------------------------|---------|--------|---------|-----|------| | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | 4 | 5.5 | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | | 0.8 | V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | - | | | CONDITIONS | | SN54 | 4CBT162 | 12A | SN74 | CBT162 | 12A | | | |----------------------|----------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------|------|---------|------|------|--------|------|------|--| | PAI | RAMETER | IEST | CONDITIONS | • | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | | VIK | | $V_{CC} = 4.5 V,$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | | | -1.2 | V | | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | | | 10 | | | | 1 <sub>1</sub> | | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 5.5 V or | r GND | | | ±1 | | | ±1 | μΑ | | | ICC | | $V_{CC} = 5.5 V,$ | I <sub>O</sub> = 0, V <sub>I</sub> = | V <sub>CC</sub> or GND | | | 3.2 | | | 3 | μΑ | | | ΔICC§ | Control inputs | | V <sub>CC</sub> = 5.5 V, One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | | | | 2.5 | | | 2.5 | mA | | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | | 2.5 | | pF | | | C <sub>io(off)</sub> | | $V_0 = 3 \text{ V or } 0,$ | S0, S1, and | S2 = GND | | 7.5 | | | 7.5 | | pF | | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | 14 | 20 | | | | r <sub>on</sub> ¶ | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | I <sub>I</sub> = 64 mA | | 4 | 10 | | 4 | 7 | Ω | | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 4 | 10 | | 4 | 7 | | | | | | | $V_{I} = 2.4 V$ , | I <sub>I</sub> = 15 mA | | 6 | 14 | | 6 | 12 | | | <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS007T - NOVEMBER 1992 - REVISED SEPTEMBER 2003 # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | | | | SN54CBT16212A | | | SN74CBT16212A | | | | | | |-------------------|-----------------|----------------|-----------------------|------|----------------------------------|---------------|-----------------------|------|----------------------------------|------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | V <sub>CC</sub> = 4 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | | | 0.8* | | 0.35 | | 0.25 | ns | | <sup>t</sup> pd | S | A or B | | 14 | 1.5 | 13 | | 10 | 1.5 | 9.1 | ns | | t <sub>en</sub> | S | A or B | | 15 | 1.5 | 13.7 | | 10.4 | 1.5 | 9.7 | ns | | <sup>t</sup> dis | S | A or B | | 14.2 | 1.5 | 13.5 | | 9.2 | 1.5 | 8.8 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS036E - DECEMBER 1997 - REVISED NOVEMBER 2001 - Member of the Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### description The SN74CBTS16212 provides 24 bits of high-speed TTL-compatible bus switching or exchanging with Schottky diodes on the I/Os to clamp undershoot. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device operates as a 24-bit bus switch or as a 12-bit bus exchanger that provides data exchanging between the four signal ports via the data-select (S0–S2) terminals. ### DGG, DGV, OR DL PACKAGE (TOP VIEW) #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|----------------------|---------------|--------------------------|---------------------|--| | -40°C to 85°C | 0000 01 | Tube | SN74CBTS16212DL | ODT040040 | | | | SSOP – DL | Tape and reel | SN74CBTS16212DLR | CBTS16212 | | | | TSSOP - DGG | Tape and reel | SN74CBTS16212DGGR | CBTS16212 | | | | TVSOP - DGV | Tape and reel | SN74CBTS16212DGVR | CYS212 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS #### **FUNCTION TABLE** | INPUTS | | | INPUTS/ | OUTPUTS | FUNCTION | |--------|----|----|------------|---------|----------------------------------------| | S2 | S1 | S0 | <b>A</b> 1 | A2 | FUNCTION | | L | L | L | Z | Z | Disconnect | | L | L | Н | B1 | Z | A1 port = B1 port | | L | Н | L | B2 | Z | A1 port = B2 port | | L | Н | Н | Z | B1 | A2 port = B1 port | | Н | L | L | Z | B2 | A2 port = B2 port | | Н | L | Н | Z | Z | Disconnect | | Н | Н | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | Н | Н | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | #### logic diagram (positive logic) #### SN74CBTS16212 24-BIT FET BUS-EXCHANGE SWITCH WITH SCHOTTKY DIODE CLAMPING SCDS036E - DECEMBER 1997 - REVISED NOVEMBER 2001 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | -0.5 | $V$ to $7\ V$ | |----------------------------------------------------------|---------------|--------|------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | -0.5 | $V \ to \ 7 \ V$ | | Continuous channel current | | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DGG package | | 64°C/W | | • | DGV package | | 48°C/W | | | DL package | | 56°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C t | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | | TEST CONDITION | ONS | MIN | TYP <sup>‡</sup> | MAX | UNIT | |----------------------|-----------------|------------------------------|--------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | I <sub>IL</sub> | $V_{CC} = 5.5 \text{ V},$ | $V_I = GND$ | | | | -1 | A | | 11 | lіН | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | | 150 | μΑ | | ICC | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | pF | | C <sub>io(OFF)</sub> | ) | $V_{O} = 3 \text{ V or } 0,$ | S0, S1, and S2 = GI | ND | | 10.5 | | pF | | | | $V_{CC} = 4 V$ , | $V_{I} = 2.4 V,$ | I <sub>I</sub> = 15 mA | | | 20 | · | | r <sub>on</sub> ¶ | | | V 0 | I <sub>I</sub> = 64 mA | | 4 | 7 | Ω | | 'on" | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 4 | 7 | 52 | | | | | $V_{I} = 2.4 V,$ | I <sub>I</sub> = 15 mA | | 6 | 12 | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. SCDS036E - DECEMBER 1997 - REVISED NOVEMBER 2001 #### switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|---------|----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | <sup>t</sup> pd | S | A or B | 10 | 1.5 | 9.1 | ns | | t <sub>en</sub> | S | A or B | 10.4 | 1.5 | 9.7 | ns | | <sup>t</sup> dis | S | A or B | 9.2 | 1.5 | 8.8 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\Omega} = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS026I - MAY 1995 - REVISED NOVEMBER 2001 - Member of the Texas Instruments Widebus™ Family - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels #### description The SN74CBT16213 provides 24 bits of high-speed TTL-compatible bus switching or exchanging. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device operates as a 24-bit bus switch or a 12-bit bus exchanger that provides data exchanging between the four signal ports via the data-select (S0–S2) terminals. #### DGG OR DL PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | –40°C to 85°C | 0000 01 | Tube | SN74CBT16213DL | 00740040 | | | SSOP – DL | Tape and reel | SN74CBT16213DLR | CBT16213 | | | TSSOP – DGG | Tape and reel | SN74CBT16213DGGR | CBT16213 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS INSTRUMENTS SCDS026I - MAY 1995 - REVISED NOVEMBER 2001 #### **FUNCTION TABLE** | | INPUTS | | INPUTS/0 | OUTPUTS | FUNCTION | |----|--------|----|-----------|-----------|----------------------------------------| | S2 | S1 | S0 | A1 | A2 | FUNCTION | | L | L | L | Z | Z | Disconnect | | L | L | Н | B1 | Z | A1 port = B1 port | | L | Н | L | B2 | Z | A1 port = B2 port | | L | Н | Н | Z | B1 | A2 port = B1 port | | Н | L | L | Z | B2 | A2 port = B2 port | | Н | L | Н | A2 and B2 | A1 and B2 | A1 port = A2 port = B2 port | | Н | Н | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | Н | Н | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | #### logic diagram (positive logic) SCDS026I - MAY 1995 - REVISED NOVEMBER 2001 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | $-0.5\ V$ to 7 $V$ | |----------------------------------------------------------------------|---------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5\ V$ to $7\ V$ | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package | 64°C/W | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------|----------------------------------|-----|-----|------| | VCC | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | V <sub>IL</sub> | Low-level control input voltage | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP‡ | MAX | UNIT | |----------------------|-------------------------------------------------------|----------------------------------------------------------|------------------------------|----------------------------------------|-----|------|------|------| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | I <sub>I</sub> = -18 mA | | | -1.2 | V | | | | $V_{CC} = 0$ , | V <sub>I</sub> = 5.5 V | | | | 10 | ^ | | l <sub>l</sub> | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | ICC | | $V_{CC} = 5.5 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆ICC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 4.5 | | pF | | 0 | B port | V- 2.V0 | | | | 8.5 | | ו | | C <sub>io(OFF)</sub> | A port | $V_O = 3 \text{ V or } 0$ , S0, S1, and S2 = GND | | | 8 | | pF | | | | A to B or | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 20 | | | | | A to B or<br>B to A<br>VCC = 4.5 V | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | | B to A | | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 5 | 7 | | | . ¶ | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 8 | 15 | 0 | | r <sub>on</sub> ¶ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 22 | 30 | Ω | | | A1 to A2 | | V 0 | I <sub>I</sub> = 64 mA | | 10 | 14 | | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 30 mA | | 10 | 14 | | | | $V_{l} = 2.4 \text{ V}, \qquad I_{l} = 15 \text{ mA}$ | I <sub>I</sub> = 15 mA | | 16 | 22 | | | | $<sup>\</sup>ddagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. #### switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|---------|-----------|-----------------------|----------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN | MAX | | | , + | A or B | B or A | 0.35 | | 0.25 | | | t <sub>pd</sub> † | A1 | A2 | 0.5 | | 0.5 | ns | | t <sub>en</sub> | S | A or B | 12.4 | 3.2 | 11.1 | ns | | <sup>t</sup> dis | S | A or B | 12.4 | 2.3 | 11.9 | ns | | t <sub>en</sub> | S0 | A2 and B2 | 11.5 | 4 | 10.9 | ns | | <sup>t</sup> dis | S0 | A2 and B2 | 12.8 | 5.7 | 12 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\Omega} = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms SCDS057G - MARCH 1998 - REVISED OCTOBER 2003 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation # DBV OR DCK PACKAGE (TOP VIEW) OE 1 5 VCC A 2 GND 3 4 B #### description/ordering information The SN74CBTLV1G125 features a single high-speed line switch. The switch is disabled when the output-enable (OE) input is high. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | |---------------|----------------------|---------------|--------------------------|----------------------| | 400C to 050C | SOT (SOT-23) – DBV | Tape and reel | SN74CBTLV1G125DBVR | V25_ | | -40°C to 85°C | SOT (SC-70) - DCK | Tape and reel | SN74CBTLV1G125DCKR | VM_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT FUNCTION | | | | |----------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | <sup>&</sup>lt;sup>‡</sup> The actual top-side marking has one additional character that designates the assembly/test site. SCDS057G - MARCH 1998 - REVISED OCTOBER 2003 #### logic diagram (positive logic) #### simplified schematic, each FET switch #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | . $-0.5\ V$ to 4.6 $V$ | |----------------------------------------------------------------------|------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | . $-0.5\ V$ to 4.6 $V$ | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBV package | 206°C/W | | DCK package | 252°C/W | | Storage temperature range, T <sub>stq</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> Supply voltage | | | 3.6 | V | | VIH | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | | ., | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | ., | Low-level control input voltage $ \frac{V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}}{V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}} $ | | 0.7 | ., | | VIL | | | 0.8 | V | | T <sub>A</sub> Operating free-air temperature | | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. #### SN74CBTLV1G125 LOW-VOLTAGE SINGLE FET BUS SWITCH SCDS057G - MARCH 1998 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITION | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|--------------------------------------------------------------|----------------------------|-------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | П | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V | | | 10 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 2.5 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 7 | | pF | | | | | ., . | I <sub>I</sub> = 64 mA | | 7 | 10 | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 7 | 10 | | | | . 8 | | 111 at v(( = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 15 | 25 | Ω | | r <sub>on</sub> § | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | \$2 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | $<sup>\</sup>overline{\dagger}$ All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |------------------|---------|----------|------------------------------------|------|------------------------------------|------|------|--| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | | t <sub>en</sub> | ŌĒ | A or B | 1 | 4 | 1 | 4 | ns | | | <sup>t</sup> dis | ŌE | A or B | 1 | 5 | 1 | 4.1 | ns | | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and a load capacitance of 50 pF, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than VCC or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|-------------------| | tPLH/tPHL | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |-------------------|-------|--------------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** **VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES** LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2 ns. $t_{f} \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS037J - DECEMBER 1997 - REVISED OCTOBER 2003 - Standard '125-Type Pinout - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II #### NC - No internal connection #### description/ordering information The SN74CBTLV3125 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable $(\overline{OE})$ input is high. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBTLV3125RGYR | CL125 | | -40°C to 85°C | colo p | Tube | SN74CBTLV3125D | CDTIVO405 | | | SOIC - D | Tape and reel | SN74CBTLV3125DR | CBTLV3125 | | | SOP - NS | Tape and reel | SN74CBTLV3125NSR | CBTLV3125 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3125DBQR | CL125 | | | TSSOP - PW | Tape and reel | SN74CBTLV3125PWR | CL125 | | | TVSOP - DGV | Tape and reel | SN74CBTLV3125DGVR | CL125 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | logic diagram (positive logic) Pin numbers shown are for the D, DGV, NS, PW, and RGY packages. #### simplified schematic, each FET switch #### SN74CBTLV3125 LOW-VOLTAGE QUADRUPLE FET BUS SWITCH SCDS037J - DECEMBER 1997 - REVISED OCTOBER 2003 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4.6 V | |--------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 4.6 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 86°C/W | | (see Note 2): DBQ package | 90°C/W | | (see Note 2): DGV package | 127°C/W | | (see Note 2): NS package | 76°C/W | | (see Note 2): PW package | 113°C/W | | (see Note 3): RGY package | 47°C/W | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | VIH | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 1.7 | | ., | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | | ., | Law law Law to Donat with an | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | V <sub>IL</sub> Low-level control input voltage | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8.0 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS037J - DECEMBER 1997 - REVISED OCTOBER 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|--------------------------------------------------------------|-------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V | | | 10 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆l <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | 2.5 | | рF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 7 | | рF | | | | | lı: | I <sub>I</sub> = 64 mA | | 5 | 8 | | | r <sub>on</sub> § | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | | | 111 at v(( = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | 0 | | | | ACC = 3 A | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = ± 0.3 | 3.3 V<br>3 V | UNIT | |-------------------|-----------------|-------------|-------------------|--------------|-------------------------|--------------|------| | | (INPOT) | T) (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> ¶ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 2 | 4.6 | 2 | 4.4 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1.1 | 3.9 | 1 | 4.2 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | $2 \times V_{CC}$ | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |--------------|-------|-------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | **LOW- AND HIGH-LEVEL ENABLING** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS038I - DECEMBER 1997 - REVISED OCTOBER 2003 - Standard '126-Type Pinout - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-up Performance Exceeds 100 mA per JESD 78, Class II NC - No internal connection #### description/ordering information The SN74CBTLV3126 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable (OE) input is low. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|----------------------|---------------|--------------------------|---------------------|--| | | QFN – RGY | Tape and reel | SN74CBTLV3126RGYR | CL126 | | | | SOIC - D | Tube | SN74CBTLV3126D | CBTLV3126 | | | -40°C to 85°C | | Tape and reel | SN74CBTLV3126DR | | | | -40 C to 65 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3126DBQR | CL126 | | | | TSSOP – PW | Tape and reel | SN74CBTLV3126PWR | CL126 | | | | TVSOP – DGV | Tape and reel | SN74CBTLV3126DGVR | CL126 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | Disconnect | | | | Н | A port = B port | | | #### logic diagram (positive logic) Pin numbers shown are for the D, DGV, PW, and RGY packages. #### simplified schematic, each FET switch SCDS038I - DECEMBER 1997 - REVISED OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | $\dots$ –0.5 V to 4.6 V | |--------------------------------------------------------------------|-------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $\dots$ –0.5 V to 4.6 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 86°C/W | | (see Note 2): DBQ package | 90°C/W | | (see Note 2): DGV package | | | (see Note 2): PW package | 113°C/W | | (see Note 3): RGY package | | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-----------------|----------------------------------------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | ., | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ., | | VIH | High-level control input voltage V <sub>CC</sub> = 2.7 V to 3.6 V | | 2 | | V | | ., | Low level control forest voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | V <sub>IL</sub> | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | 0.8 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | | TYP‡ | MAX | UNIT | |---------------------|----------------|--------------------------------------------------------------|-------------------------------|-----------------------------------------------|--|------|------|------| | VIK | | $V_{CC} = 3 V$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | П | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V <sub>I</sub> or V <sub>O</sub> = 0 to 3.6 V | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | Δlcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | pF | | C <sub>io(OFI</sub> | F) | $V_{O} = 3 \text{ V or } 0,$ | OE = GND | | | 7 | | pF | | | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | | I <sub>I</sub> = 24 mA | | 5 | 8 | | | . ¶ | | 111 at v(( = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | ron¶ | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | 22 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>‡</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}C$ . Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>3.</sup> The package thermal impedance is calculated in accordance with JESD 51-5. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. ## SN74CBTLV3126 LOW-VOLTAGE QUADRUPLE FET BUS SWITCH SCDS038I - DECEMBER 1997 - REVISED OCTOBER 2003 | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = | | V <sub>CC</sub> = ± 0.3 | | UNIT | |-------------------|-----------------|----------------|-------------------|------|-------------------------|------|------| | | (INFOT) | (6611-61) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | OE | A or B | 1.6 | 4.5 | 1.9 | 4.2 | ns | | <sup>t</sup> dis | OE | A or B | 1.3 | 4.7 | 1 | 4.8 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |--------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{f} \leq$ 2 ns, $t_{f} \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS034L - JULY 1997 - REVISED OCTOBER 2003 - Standard '245-Type Pinout - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) NC - No internal connection - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) NC - No internal connection 11 88 10 GND ### description/ordering information The SN74CBTLV3245A provides eight bits of high-speed bus switching in a standard '245 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 8-bit switch. When output enable $(\overline{OE})$ is low, the 8-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|---------------------------|---------------|----------------------|-----------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBTLV3245ARGYR | CL245A | | | | -40°C to 85°C | 0010 014 | Tube | SN74CBTLV3245ADW | ODTI \ /00 45 A | | | | | SOIC - DW | Tape and reel | SN74CBTLV3245ADWR | CBTLV3245A | | | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3245ADBQR | CBTLV3245A | | | | | TSSOP - PW | Tape and reel | SN74CBTLV3245APWR | CL245A | | | | | TVSOP – DGV Tape and reel | | SN74CBTLV3245ADGVR | CL245A | | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | | | | | |-------------|-----------------|--|--|--|--| | L | A port = B port | | | | | | Н | Disconnect | | | | | ### logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, $V_{CC}$ | | |----------------------------------------------------------------------|----------| | Continuous channel current | | | Input clamp current, $I_{IK}$ ( $V_{I/O}$ < 0) | . –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBQ package | | | (see Note 2): DGV package | | | (see Note 2): DW package | . 58°C/W | | (see Note 2): PW package | . 83°C/W | | (see Note 3): RGY package | . 37°C/W | | Storage temperature range, T <sub>stg</sub> –65°C | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. SCDS034L - JULY 1997 - REVISED OCTOBER 2003 ### recommended operating conditions (see Note 4) | | | | | UNIT | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> Supply voltage | | | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | ., | Low-level control input voltage $ \frac{V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}}{V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}} $ | | 0.7 | V | | VIL | | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITIO | NS | MIN | TYP† | MAX | UNIT | |---------------------|----------------|-----------------------------------------------------------|-------------------------------|----------------------------------------|-----|------|------|------| | ., | Control inputs | V 0.V | 1 40 ··· A | | | | -1.2 | ., | | VIK | Data inputs | $V_{CC} = 3 V$ | I <sub>I</sub> = –18 mA | | | | -0.8 | V | | lį | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | | ±60 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 3.6 $V$ | | | | 40 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 20 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \ V \ or \ 0,$ | OE = VCC | | | 9 | | pF | | | | $V_{CC} = 2.3 \text{ V},$ TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>O</sub> = 64 mA | | 5 | 8 | | | | | | | I <sub>O</sub> = 24 mA | | 5 | 8 | | | ron§ | | 111 di vec = 2.0 v | V <sub>I</sub> = 1.7 V, | I <sub>O</sub> = 15 mA | | 27 | 40 | Ω | | ions | | | V 0 | I <sub>O</sub> = 64 mA | | 5 | 7 | 22 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = 15 mA | | 10 | 15 | | $<sup>\</sup>overline{\dagger}$ All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C. | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|-----------------|----------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1 | 6 | 1 | 4.7 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6.1 | 1 | 6.4 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | $2 \times V_{CC}$ | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |-------------------|-------|--------------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** LOW- AND HIGH-LEVEL ENABLING NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2$ ns. $t_f \leq 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS059F - MARCH 1998 - REVISED OCTOBER 2003 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ### description/ordering information The SN74CBTLV3384 provides ten bits of high-speed bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as dual 5-bit bus switches with separate output-enable $(\overline{OE})$ inputs. It can be used as two 5-bit bus switches or one 10-bit bus switch. When $\overline{OE}$ is low, the associated 5-bit bus switch is on and A port is connected to B port. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QSOP – DBQ | Tape and reel | SN74CBTLV3384DBQR | CL384 | | | 2010 514 | Tube | SN74CBTLV3384DW | ODTI \ /0004 | | -40°C to 85°C | SOIC - DW | Tape and reel | SN74CBTLV3384DWR | CBTLV3384 | | | TSSOP - PW | Tape and reel | SN74CBTLV3384PWR | CL384 | | | TVSOP - DGV | Tape and reel | SN74CBTLV3384DGVR | CL384 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each 5-bit bus switch) | INP | UTS | INPUTS/OUTPUTS | | |-----|-----|----------------|---------| | 10E | 2OE | 1B1-1B5 | 2B1-2B5 | | L | L | 1A1-1A5 | 2A1-2A5 | | L | Н | 1A1-1A5 | Z | | Н | L | Z | 2A1-2A5 | | Н | Н | Z | Z | # DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. ### logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |--------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DBQ | package 61°C/W | | DGV | package 86°C/W | | DW p. | ackage 46°C/W | | PW pa | ackage 88°C/W | | Storage temperature range, T <sub>stg</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. SCDS059F - MARCH 1998 - REVISED OCTOBER 2003 ### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | |-----------------|----------------------------------|---------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | ., | Vieto la calcactual institutoria | CC = 2.3 V to 2.7 V | 1.7 | | ., | | VIH | High-level control input voltage | CC = 2.7 V to 3.6 V | 2 | | V | | ., | V <sub>1</sub> | CC = 2.3 V to 2.7 V | | 0.7 | \/ | | V <sub>IL</sub> | Low-level control input voltage | CC = 2.7 V to 3.6 V | | 0.8 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |---------------------|----------------|--------------------------------------------------------------|-------------------------------|----------------------------------------|-----|-----|------|------| | VIK | | $V_{CC} = 3 V$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | l <sub>l</sub> | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 3.6 $V$ | | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc‡ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFI</sub> | =) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 10 | | pF | | | | | | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | - 8 | | 111 at v(C = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | 0 | | r <sub>on</sub> § | | | | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. | PARAMETER | FROM | TO | V <sub>CC</sub> = | | V <sub>CC</sub> = ± 0.3 | | UNIT | |------------------|---------|----------|-------------------|------|-------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 1 | 5 | 1 | 4.3 | ns | | <sup>t</sup> dis | ŌE | A or B | 1 | 5.5 | 1 | 5.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |-------------------|-------|--------------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - Enable Signal Is SSTL\_2 Compatible - Flow-Through Architecture Optimizes PCB Layout - Designed for Use With 200 Mbit/s Double Data-Rate (DDR) SDRAM Applications - Switch On-State Resistance Is Designed to Eliminate Series Resistor to DDR SDRAM - Internal 10-kΩ Pulldown Resistors to Ground on B Port - Internal 50-kΩ Pullup Resistor on Output-Enable Input - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II # DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) ### description/ordering information This 10-bit FET bus switch is designed for 3-V to 3.6-V V<sub>CC</sub> operation and SSTL\_2 output-enable (OE) input levels. When $\overline{OE}$ is low, the 10-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. There are 10-k $\Omega$ pulldown resistors to ground on the B port. The FET switch on-state resistance is designed to replace the series terminating resistor in the SSTL\_2 data path. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. ### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QSOP – DBQ | Tape and reel | SN74CBTLV3857DBQR | CL857 | | | 0010 5111 | Tube | SN74CBTLV3857DW | CDTI \/2057 | | -40°C to 85°C | SOIC - DW | Tape and reel | SN74CBTLV3857DWR | CBTLV3857 | | | TSSOP - PW | Tape and reel | SN74CBTLV3857PWR | CL857 | | | TVSOP - DGV | Tape and reel | SN74CBTLV3857DGVR | CL857 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ### logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 4.6 V | |-------------------------------------------------------------|---------------|-----------------| | Input voltage range (OE only), V <sub>I</sub> (see Note 1) | | | | Input voltage range (except OE), V <sub>I</sub> (see Note 1 | 1) | –0.5 V to 4.6 V | | Continuous channel current | | 48 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 3) | | | MIN | NOM | MAX | UNIT | |------------------|---------------------------------------------|---------------------------|------|---------------------------|------| | VCC | Supply voltage | 3 | 3.3 | 3.6 | V | | V <sub>REF</sub> | Reference voltage (0.38 × V <sub>CC</sub> ) | 1.15 | 1.25 | 1.35 | V | | VIH | AC high-level control input voltage | V <sub>REF</sub> + 350 mV | | | V | | VIL | AC low-level control input voltage | | | V <sub>REF</sub> – 350 mV | V | | VIH | DC high-level control input voltage | V <sub>REF</sub> + 180 mV | | | V | | V <sub>IL</sub> | DC low-level control input voltage | | | V <sub>REF</sub> – 180 mV | V | | TA | Operating free-air temperature | -40 | | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | | | TYP <sup>†</sup> | MAX | UNIT | |--------------------|---------------------|-------------------------------------------|-------------------------------------------------|------------------------|---|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | | ŌE | | | | | | ±1 | mA | | ١. | A port | | V V 01 | 10 | | | ±5 | μΑ | | Ц | B port | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or $GN$ | טו | | | ±1 | mA | | | V <sub>REF</sub> | | | | | | ±5 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | $I_{O} = 0$ , | $V_I = V_{CC}$ or GND | | | 25 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3.5 | | pF | | C <sub>io(</sub> | OFF) | V <sub>O</sub> = 3 V or 0, | OE = VCC | | | 5 | | pF | | | | | $V_{I} = 0$ , | I <sub>I</sub> = 24 mA | | 5 | 8 | | | . + | | | $V_{I} = 0.9 V$ , | I <sub>I</sub> = 24 mA | | 6 | 11 | | | r <sub>on</sub> ‡ | | VCC = 3 V | V <sub>I</sub> = 1.25 V, I <sub>I</sub> = 24 mA | | | 7 | 13 | Ω | | | | | V <sub>I</sub> = 1.6 V, | I <sub>I</sub> = 24 mA | | 9 | 40 | | | . + | V <sub>CC</sub> = 0 | | | 1 | | | 140 | | | r <sub>off</sub> ‡ | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ | V <sub>I</sub> = 1.65 V, | OE = VCC | 1 | | | MΩ | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . | PARAMETER | FROM TO | | FROM TO $\pm 0.3 \text{ V}$ (INPUT) (OUTPUT) | | | | UNIT | |-------------------|---------|----------|----------------------------------------------|------|----|--|------| | | (INPOT) | (001F01) | MIN | MAX | | | | | t <sub>pd</sub> § | A or B | B or A | | 0.25 | ns | | | | <sup>t</sup> en | ŌĒ | A or B | 1.4 | 4.2 | ns | | | | <sup>t</sup> dis | ŌE | A or B | 1.4 | 4.8 | ns | | | <sup>§</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. Resistance is determined by the lower of the voltages of the two (A or B) terminals. ### PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 3.3 V ± 0.3 V AND $V_{DDQ}$ = 2.5 ± 0.2 V $<sup>^{\</sup>dagger}$ V<sub>REF</sub> = $0.38 \times$ V<sub>CC</sub> NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{r} \leq$ 2 ns. $t_{f} \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms $V_{IH}(AC) = V_{REF} + 350 \text{ mV}$ <sup>§</sup> V<sub>IL</sub>(AC) = V<sub>REF</sub> - 350 mV SCDS041H - DECEMBER 1997 - REVISED OCTOBER 2003 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Flow-Through Architecture Optimizes PCB Layout - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II ### description/ordering information The SN74CBTLV3861 provides ten bits of high-speed bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 10-bit bus switch. When output enable $(\overline{OE})$ is low, the 10-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and the high-impedance state exists between the two ports. # DBQ, DGV, DW, NS, OR PW PACKAGE (TOP VIEW) NC - No internal connection This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QSOP – DBQ | Tape and reel | SN74CBTLV3861DBQR | CL861 | | | COIC DW | Tube | SN74CBTLV3861DW | CDTI VODCA | | -40°C to 85°C | SOIC - DW | Tape and reel | SN74CBTLV3861DWR | CBTLV3861 | | -40 C to 65 C | SOP - NS | Tape and reel | SN74CBTLV3861NSR | CBTLV3861 | | | TSSOP - PW | Tape and reel | SN74CBTLV3861PWR | CL861 | | | TVSOP - DGV | Tape and reel | SN74CBTLV3861DGVR | CL861 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | | |-------------|-----------------|--| | L | A port = B port | | | Н | Disconnect | | ### logic diagram (positive logic) ### simplified schematic, each FET switch ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |--------------------------------------------------------------|------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 4.6 V | | Continuous channel current | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DB0 | Q package 61°C/W | | DG | V package 86°C/W | | DW | / package 46°C/W | | NS | package | | PW | package 88°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. SCDS041H - DECEMBER 1997 - REVISED OCTOBER 2003 ### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | |----------|--------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | V | High level control topological | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ., | | VIH | VIH High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | W | Law lavel control input valtage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | $V_{IL}$ | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|--------------------------------------------------------------|----------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | $I_{\parallel} = -18 \text{ mA}$ | | | | -1.2 | V | | I <sub>I</sub> | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 3.6 $V$ | , | | | 10 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | Δl <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFI</sub> | F) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5 | | pF | | | | ., | | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | r <sub>on</sub> § | | 111 at vCC = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | iona | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | 52 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. | PARAMETER | FROM | | | 2.5 V<br>2 V | V <sub>CC</sub> = | | UNIT | |-------------------|---------|----------|-----|--------------|-------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> ¶ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 2.1 | 5.5 | 2.1 | 4.9 | ns | | <sup>t</sup> dis | ŌE | A or B | 1.7 | 5.5 | 2.5 | 5.8 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |--------------|-------|--------------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | <b>500</b> Ω | 0.3 V | LOW- AND HIGH-LEVEL ENABLING **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS042I - DECEMBER 1997 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - 5- $\Omega$ Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - **I**off Supports Partial-Power-Down Mode Operation ### description/ordering information The SN74CBTLV16210 provides 20 bits of high-speed bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as dual 10-bit bus switches with separate output-enable $(\overline{OE})$ inputs. It can be used as two 10-bit bus switches or as one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is on, and port A is connected to port B. When OE is high, the switch is open, and the high-impedance state exists between the two ports. device This is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | 0000 01 | Tube | SN74CBTLV16210DL | ODTI \ | | | SSOP – DL | Tape and reel | SN74CBTLV16210DLR | CBTLV16210 | | | TSSOP - DGG | Tape and reel | SN74CBTLV16210GR | CBTLV16210 | | | TVSOP - DGV | Tape and reel | SN74CBTLV16210VR | CN210 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ### **FUNCTION TABLE** (each 10-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | Widebus is a trademark of Texas Instruments. ### logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | | |-----------------------------------------------------------|---------------|----------------| | Continuous channel current | | | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | : DGG package | 70°C/W | | | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. SCDS042I - DECEMBER 1997 - REVISED OCTOBER 2003 ### recommended operating conditions (see Note 3) | | | MI | MAX | UNIT | |-----|------------------------------------------------------------------|--------|------|------| | Vcc | V <sub>CC</sub> Supply voltage | | | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.3 \text{ V}$ | 7 V 1. | 7 | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.$ | 6 V | 2 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.3 \text{ V}$ | 7 V | 0.7 | | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.$ | 6 V | 0.8 | V | | TA | Operating free-air temperature | -4 | 0 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITI | IONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|--------------------------------------------------------------|---------------------------|----------------------------------------|-----|------------------|------|------| | ٧ıK | | $V_{CC} = 3 V$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 3.6 | V | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFF</sub> | | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 6.5 | | pF | | | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | ı | | 8 | | 1111 at v(C = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | | | r <sub>on</sub> § | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>C</sub> C = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | ı | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | ı | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = ± 0.3 | 3.3 V<br>3 V | UNIT | |-------------------|-----------------|----------------|-------------------------|--------------|-------------------------|--------------|------| | | (INPOT) | (001701) | MIN MAX MIN MAX | | | | | | t <sub>pd</sub> ¶ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌE | A or B | 1 | 6.8 | 1 | 6 | ns | | <sup>t</sup> dis | ŌE | A or B | 1 | 7.3 | 1 | 7.4 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_\Delta$ | |--------------|-------|-------|------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** **ENABLE AND DISABLE TIMES** LOW- AND HIGH-LEVEL ENABLING NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ### SN74CBTLV16800 **LOW-VOLTAGE 20-BIT FET BUS SWITCH** WITH PRECHARGED OUTPL DGG, DGV, OR DL PACKAGE (TOP VIEW) SCDS045J - DECEMBER 1997 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - 5- $\Omega$ Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - **I**off Supports Partial-Power-Down Mode Operation - **B-Port Outputs Are Precharged by Bias Voltage to Minimize Signal Distortion During Live Insertion** - Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ### description/ordering information The SN74CBTLV16800 provides 20 bits of high-speed bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. The device is organized as dual 10-bit bus switches with separate output-enable $(\overline{OE})$ inputs. It can be used as two 10-bit bus switches or one 20-bit bus switch. When $\overline{OE}$ is low, the 48 1 10E **BIASV** 1A1 [ 47 20E 2 1A2 🛮 3 46 ¶ 1B1 1A3 **∏** 4 45 ¶ 1B2 1A4 **∏** 5 44 1 1B3 1A5 🛮 6 43 1B4 1A6 **∏** 7 42 1 1B5 GND ∏8 41 | GND 1A7 🛮 9 40 1B6 1A8 **∏** 10 39 **1** 1B7 1A9 **1** 11 38 1B8 1A10 🛮 12 37 **∏** 1B9 2A1 **∏** 13 36 ¶ 1B10 2A2 35 **□** 2B1 14 34 2B2 V<sub>CC</sub> 15 2A3 1 16 33 2B3 GND II 17 32 | GND 31 2B4 2A4 🛮 18 2A5 **∏** 19 30 **∏** 2B5 29 2B6 2A6 🛮 20 28 2B7 2A7 | 21 2A8 | 22 27 II 2B8 2A9 🛮 23 26 2B9 2A10 24 25 2B10 associated 10-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, the high-impedance state exists between the two ports, and port B is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\sf OE}$ should be tied to ${\sf V_{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | SSOP – DL | Tube | SN74CBTLV16800DL | CDT1)/4C000 | | -40°C to 85°C | 350P - DL | Tape and reel | SN74CBTLV16800DLR | CBTLV16800 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBTLV16800GR | CBTLV16800 | | -40 C to 65 C | TVSOP - DGV | Tape and reel | SN74CBTLV16800VR | CN800 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. SCDS045J - DECEMBER 1997 - REVISED OCTOBER 2003 ### **FUNCTION TABLE** (each 10-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|------------------------------| | L | A port = B port | | Н | A port = Z<br>B port = BIASV | # logic diagram (positive logic) ### simplified schematic, each FET switch ### SN74CBTLV16800 LOW-VOLTAGE 20-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS SCDS045J - DECEMBER 1997 - REVISED OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | <br>0.5 V to 4.6 V | |-----------------------------------------------------------|------------------|-------------------------| | Bias voltage range, BIASV | | <br>0.5 V to 4.6 V | | Input voltage range, V <sub>I</sub> (see Note 1) | | <br>$-0.5$ V to $4.6$ V | | Continuous channel current | | <br>128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | <br>–50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | ): DGG package . | <br>70°C/W | | | DGV package | <br>58°C/W | | | DL package | <br>63°C/W | | Storage temperature range, T <sub>stg</sub> | | <br>. −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |--------------------------------|-----------------------------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> Supply voltage | | 2.3 | 3.6 | V | | BIASV | Bias voltage | 1.3 | Vcc | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | V <sub>IL</sub> | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP‡ | MAX | UNIT | | |---------------------|----------------|--------------------------------------------------------------|-------------------------------|------------------------|---------------------------|------|------|------|----| | ٧ıK | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | | -1.2 | V | | lį | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | | ±1 | μΑ | | l <sub>off</sub> | A port | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V | | | | 10 | μΑ | | IO | | V <sub>CC</sub> = 3 V, | BIASV = 2.4 V, | V <sub>O</sub> = 0, | OE = V <sub>CC</sub> | | 0.25 | | mA | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or $Q$ | GND | | | 10 | μΑ | | ∆l <sub>CC</sub> § | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs a | at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | $V_I = 3 V \text{ or } 0$ | | | | | 4.5 | | pF | | C <sub>io(OFF</sub> | ·) | $V_0 = 3 \text{ V or } 0,$ | Switch off, | BIASV = Oper | n | | 6.5 | | pF | | | | | | I <sub>I</sub> = 64 mA | | | 5 | 9 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | | 5 | 9 | | | r <sub>on</sub> ¶ | | 111 at v(( = 2.0 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | | 25 | 35 | 0 | | | | | | I <sub>I</sub> = 64 mA | | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | | 8 | 15 | | <sup>‡</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. ## SN74CBTLV16800 LOW-VOLTAGE 20-BIT FET BUS SWITCH WITH PRECHARGED OUTPUTS SCDS045J - DECEMBER 1997 - REVISED OCTOBER 2003 | PARAMETER | TEST | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|-------------|-----------------|-------------|------------------------------------|------|------------------------------------|------|------| | | CONDITIONS | | (OUTPUT) | MIN | MAX | MIN | MAX | | | <sub>tpd</sub> † | | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> PZH | BIASV = GND | ŌĒ | A D | 2.9 | 7.7 | 2.2 | 5.5 | | | tPZL | BIASV = 3 V | OE | A or B | 2.8 | 6.4 | 2.1 | 5.3 | ns | | t <sub>PHZ</sub> | BIASV = GND | ŌĒ | A or B | 1.4 | 6.8 | 2.6 | 7.6 | 20 | | t <sub>PLZ</sub> | BIASV = 3 V | OE | AUID | 1.3 | 4.2 | 1.5 | 5.1 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |--------------|-------|-------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{f} \leq$ 2 ns, $t_{f} \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms - **Member of the Texas Instruments** Widebus™ Family - 5- $\Omega$ Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - **I**off Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per **JESD 17** - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ### description/ordering information The SN74CBTLV16211 provides 24 bits of high-speed bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as dual 12-bit bus switches with separate output-enable $(\overline{OE})$ inputs. It can be used as two 12-bit bus switches or as one 24-bit bus switch. When $\overline{OE}$ is low, the associated 12-bit bus switch is on, and port A is connected to port B. When OE is high, the switch is open, and the high-impedance state exists between the two ports. This device is fully specified partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection ### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 000D DI | Tube | SN74CBTLV16211DL | ODTI \ | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBTLV16211DLR | CBTLV16211 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBTLV16211GR | CBTLV16211 | | | TVSOP - DGV | Tape and reel | SN74CBTLV16211VR | CN211 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. # FUNCTION TABLE (each 12-bit bus switch) | INPUT<br>OE | FUNCTION | |-------------|-----------------| | L | A port = B port | | Н | Disconnect | ### logic diagram (positive logic) ### simplified schematic, each FET switch ### SN74CBTLV16211 LOW-VOLTAGE 24-BIT FET BUS SWITCH SCDS043I - DECEMBER 1997 - REVISED OCTOBER 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 4.6 V | |-----------------------------------------------------------|----------------|------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 4.6 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | ): DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | | . −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |--------------------------------|-----------------------------------------------------------------------------|-----|-----|------| | V <sub>CC</sub> Supply voltage | | | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | · | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8.0 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SCDS043I - DECEMBER 1997 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|----------------|--------------------------------------------------------------|-------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | $V_{CC} = 3 V$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | IĮ | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 3.6 $V$ | | | | 10 | μΑ | | ICC | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆l <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3.3 V or 0 | | | | 4.5 | | pF | | C <sub>io(OFF</sub> | =) | $V_O = 3.3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 6.5 | | pF | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | | | I <sub>I</sub> = 24 mA | | 5 | 8 | | | r <sub>on</sub> § | | 1111 at vCC = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | 0 | | | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | VCC = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = ± 0.2 | | V <sub>CC</sub> = | | UNIT | |------------------|-----------------|----------|-------------------------|------|-------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1 | 7 | 1 | 6.2 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 7.2 | 1 | 7.7 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |--------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS054I - MARCH 1998 - REVISED OCTOBER 2003 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II NC - No internal connection ### description/ordering information The SN74CBTLV3251 device is a 1-of-8 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The select inputs (S0, S1, S2) control the data flow. The FET multiplexers/demultiplexers are disabled when the output-enable $(\overline{OE})$ input is high. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGI | <u>=</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBTLV3251RGYR | CL251 | | | 0010 D | Tube | SN74CBTLV3251D | ODTI \ (0054 | | -40°C to 85°C | SOIC - D | Tape and reel | SN74CBTLV3251DR | CBTLV3251 | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3251DBQR | CL251 | | | TSSOP - PW | Tape and reel | SN74CBTLV3251PWR | CL251 | | | TVSOP - DGV | Tape and reel | SN74CBTLV3251DGVR | CL251 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. | | | TΔ | | |--|--|----|--| | | | | | | | | | | | | INP | FUNCTION | | | |----|-----|------------|----|------------------| | OE | S2 | <b>S</b> 1 | S0 | FUNCTION | | L | L | L | L | A port = B1 port | | L | L | L | Н | A port = B2 port | | L | L | Н | L | A port = B3 port | | L | L | Н | Н | A port = B4 port | | L | Н | L | L | A port = B5 port | | L | Н | L | Н | A port = B6 port | | L | Н | Н | L | A port = B7 port | | L | Н | Н | Н | A port = B8 port | | Н | Χ | Χ | Χ | Disconnect | ## logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | 1) | | |---------------------------------------------|---------------------------|----------------| | | | | | | | | | | (see Note 2): D package | | | | (see Note 2): DBQ package | 90°C/W | | | (see Note 2): DGV package | 120°C/W | | | (see Note 2): PW package | 108°C/W | | | (see Note 3): RGY package | 39°C/W | | Storage temperature range, T <sub>sta</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |----------|----------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ., | | VIH | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | ., | Law law Law to Panet with a | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | $V_{IL}$ | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8.0 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCDS054I - MARCH 1998 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDIT | IONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|--------------------------------------------------------------|-------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | i V | | | 20 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ΔI <sub>CC</sub> ‡ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | | A port | V 0.V - = 0 | <del></del> | | | 40.5 | | | | C <sub>io(OFF)</sub> | B port | $V_{O} = 3 \text{ V or } 0,$ | OF = ACC | OE = V <sub>CC</sub> | | 6 | | pF | | | | ., | V. 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | r <sub>on</sub> § | | | $V_{I} = 1.7 V,$ | I <sub>I</sub> = 15 mA | | 27 | 40 | 0 | | ions | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | VCC = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO $\frac{V_{CC} = 2.5 \text{ V}}{\pm 0.2 \text{ V}} = \frac{V_{CC} = 2.5 \text{ V}}{\pm 0.3}$ | | | UNIT | | | |------------------|---------|------------------------------------------------------------------------------------------------|-----------------|------|------|------|----| | | (INPUT) | (001P01) | MIN MAX MIN MAX | | | | | | | A or B¶ | B or A | | 0.15 | | 0.25 | | | <sup>t</sup> pd | S | A | 1 | 6.1 | 1 | 5.3 | ns | | t <sub>en</sub> | S | В | 1 | 4.1 | 1 | 3.6 | ns | | <sup>t</sup> dis | S | В | 1 | 3.5 | 1 | 3.3 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1 | 5.2 | 1 | 4.5 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 6.7 | 1 | 7.2 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |--------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS **LOW- AND HIGH-LEVEL ENABLING** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCDS039H - DECEMBER 1997 - REVISED OCTOBER 2003 - **Functionally Equivalent to QS3253** - 5- $\Omega$ Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II #### description/ordering information The SN74CBTLV3253 is a dual 1-of-4 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The select (S0, S1) inputs control the data flow. The FET multiplexers/demultiplexers are disabled when the associated output-enable (OE) input is high. This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{\sf OE}$ should be tied to $\sf V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGI | ĘŤ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBTLV3253RGYR | CL253 | | | colo p | Tube | SN74CBTLV3253D | CDTI VOOES | | | SOIC - D | Tape and reel | SN74CBTLV3253DR | CBTLV3253 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3253DBQR | CL253 | | | TSSOP - PW | Tape and reel | SN74CBTLV3253PWR | CL253 | | | TVSOP – DGV | Tape and reel | SN74CBTLV3253DGVR | CL253 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # FUNCTION TABLE (each multiplexer/demultiplexer) | | INPUTS | ; | FUNCTION | |----|--------|----|------------------| | OE | S1 | S0 | FUNCTION | | L | L | L | A port = B1 port | | L | L | Н | A port = B2 port | | L | Н | L | A port = B3 port | | L | Н | Н | A port = B4 port | | Н | Χ | Χ | Disconnect | ## logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | -0.5 V to 4.6 V | |--------------------------------------------------------------------|-----------------| | nput voltage range, V <sub>I</sub> (see Note 1) | −0.5 V to 4.6 V | | Continuous channel current | 128 mA | | nput clamp current, I <sub>IK</sub> (V <sub>I/O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 73°C/W | | (see Note 2): DBQ package | 90°C/W | | (see Note 2): DGV package | 120°C/W | | (see Note 2): PW package | 108°C/W | | (see Note 3): RGY package | 39°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-------------------------|-----------------------------------------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | V <sub>IH</sub> High-le | High level control investments | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | | | | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 2 | | V | | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | 0.8 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN74CBTLV3253 LOW-VOLTAGE DUAL 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER SCDS039H - DECEMBER 1997 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | METER TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | | |----------------------|----------------|--------------------------------------------------------------|------------------------------------------|----------------------------------------|------------------|------|------|----| | VIK | | V <sub>CC</sub> = 3 V, | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | SV | | | 15 | μΑ | | Icc | | $V_{CC} = 3.6 \text{ V},$ | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ΔI <sub>CC</sub> ‡ | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | | A port | V 0.V 0 | <del></del> | | 20 | 20.5 | | | | C <sub>io(OFF)</sub> | B port | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | 5.5 | | pF | | | | | ., | V 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | r <sub>on</sub> § | | 111 di VCC = 2.0 V | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | | | | \\\. \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | I <sub>I</sub> = 64 mA | | 5 | 7 | 22 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | ] | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|---------|----------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | A or B¶ | B or A | | 0.15 | | 0.25 | | | <sup>t</sup> pd | S | A or B | 1 | 6.8 | 1 | 5.5 | ns | | t <sub>en</sub> | S | A or B | 1 | 4.3 | 1 | 4 | ns | | t <sub>dis</sub> | S | A or B | 1 | 5.1 | 1 | 5.5 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1 | 5 | 1 | 4.8 | ns | | tdis | ŌĒ | A or B | 1 | 5.5 | 1 | 5.4 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |--------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** **VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. Output - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2$ ns. $t_f \leq 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. VOL - E. tpl 7 and tpH7 are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBTLV3257 LOW-VOLTAGE 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER SCDS040I - DECEMBER 1997 - REVISED OCTOBER 2003 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### description/ordering information The SN74CBTLV3257 is a 4-bit 1-of-2 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The select (S) input controls the data flow. The FET multiplexers/demultiplexers are disabled when the output-enable $(\overline{OE})$ input is high. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBTLV3257RGYR | CL257 | | | colo p | Tube | SN74CBTLV3257D | CDTI \/2057 | | -40°C to 85°C | SOIC - D | Tape and reel | SN74CBTLV3257DR | CBTLV3257 | | -40 C to 65 C | SSOP (QSOP) – DBQ | Tape and reel | SN74CBTLV3257DBQR | CL257 | | | TSSOP – PW | Tape and reel | SN74CBTLV3257PWR | CL257 | | | TVSOP – DGV | Tape and reel | SN74CBTLV3257DGVR | CL257 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCDS040I - DECEMBER 1997 - REVISED OCTOBER 2003 #### **FUNCTION TABLE** | INPU | JTS | FUNCTION | |------|-----|------------------| | OE | S | FUNCTION | | L | L | A port = B1 port | | L | Н | A port = B2 port | | Н | Χ | Disconnect | ## logic diagram (positive logic) ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------|----------------| | Continuous channel current | | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | | | (see Note 2): DBQ package | 90°C/W | | (see Note 2): DGV package | 120°C/W | | (see Note 2): PW package | 108°C/W | | | 39°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. The package thermal impedance is calculated in accordance with JESD 51-5. ## recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|------| | V <sub>CC</sub> Supply voltage | | | 2.3 | 3.6 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 1.7 | | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | | | Low-level control input voltage $ \frac{V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}}{V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}} $ | | | 0.7 | ., | | VIL | | | | 8.0 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74CBTLV3257 LOW-VOLTAGE 4-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER SCDS040I - DECEMBER 1997 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDITION | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|--------------------------------------------------------------|-------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | lį | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V | | | 15 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ΔlCC <sup>‡</sup> | Control inputs | $V_{CC} = 3.6 \text{ V},$ | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | | A port | V 0.V 0 | <del>_</del> | | 1 | 10.5 | | | | C <sub>io(OFF)</sub> | B port | $V_{O} = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | OF = ACC | | 5.5 | | pF | | | | | V 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | r <sub>on</sub> § | | | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | | | | V: 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | 52 | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|---------|----------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | A or B¶ | B or A | | 0.15 | | 0.25 | | | <sup>t</sup> pd | S | A or B | 1.8 | 6.1 | 1.8 | 5.3 | ns | | t <sub>en</sub> | S | A or B | 1.7 | 6.1 | 1.7 | 5.3 | ns | | <sup>t</sup> dis | S | A or B | 1 | 4.8 | 1 | 4.5 | ns | | t <sub>en</sub> | ŌĒ | A or B | 1.9 | 5.6 | 2 | 5 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 1 | 5.5 | 1.6 | 5.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |-------------------|-------|-------|------------------| | 2.5 V $\pm$ 0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS **LOW- AND HIGH-LEVEL ENABLING** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBTLV16292 LOW-VOLTAGE 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS055K - MARCH 1998 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - 4- $\Omega$ Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - **I**off Supports Partial-Power-Down Mode Operation - Make-Before-Break Feature - Internal 500- $\Omega$ Pulldown Resistors to - Latch-Up Performance Exceeds 250 mA Per **JESD 17** ### description/ordering information The SN74CBTLV16292 is a 12-bit 1-of-2 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. When the select (S) input is low, port A is connected to port B1, and RINT is connected to port B2. When S is high, port A is connected to port B2, and R<sub>INT</sub> is connected to port B1. This device fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBTLV16292DL | ODTI \ | | -40°C to 85°C | SSOP – DL | Tape and reel | SN74CBTLV16292DLR | CBTLV16292 | | -40°C 10 85°C | TSSOP - DGG | Tape and reel | SN74CBTLV16292GR | CBTLV16292 | | | TVSOP - DGV | Tape and reel | SN74CBTLV16292VR | CN292 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. SCDS055K - MARCH 1998 - REVISED OCTOBER 2003 #### **FUNCTION TABLE** | INPUT<br>S | FUNCTION | |------------|------------------------------------------------| | L | A port = B1 port<br>$R_{INT}$ = B2 port | | Н | A port = B2 port<br>R <sub>INT</sub> = B1 port | ## logic diagram (positive logic) SCDS055K - MARCH 1998 - REVISED OCTOBER 2003 ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 4.6 | V | |-----------------------------------------------------------|---------------|---------------|----| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 4.6 | ٧ | | Continuous channel current | | 128 m | ıΑ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 m | ıΑ | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | : DGG package | 64°C/\ | W | | | DGV package | 48°C/\ | W | | | DL package | 56°C/\ | W | | Storage temperature range, T <sub>sta</sub> | | -65°C to 150° | С | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | |-------------------------------------------|-----------------------------------------------|--------------------------------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | V 18.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ., | | VIH | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | | V | | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | ., | | VIL | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8.0 | V | | TA | T <sub>A</sub> Operating free-air temperature | | | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CBTLV16292 LOW-VOLTAGE 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS055K - MARCH 1998 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | P/ | ARAMETER | | TEST CONDITI | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|---------------|--------------------------------------------------------------|---------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | lı | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 3.6 | 6 V | | | 10 | μА | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc‡ | Control input | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control input | V <sub>I</sub> = 3.3 V or 0 | | | | 3.5 | | pF | | C <sub>io</sub> | A or B port | V <sub>O</sub> = 3.3 V or 0 | | | | 22.5 | | pF | | | | | ., . | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | l | | . 8 | | 111 at VCC = 2.5 V | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 11 | 40 | | | r <sub>on</sub> § | | | | I <sub>I</sub> = 64 mA | | 3 | 7 | Ω | | | | VCC = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 3 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 7 | 15 | 1 | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V (unless otherwise noted), T<sub>A</sub> = 25°C. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |------------------|---------|----------|-------------------|--------------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | tpd# | S | А | 2.5 | 7.1 | 2.5 | 6.7 | ns | | t <sub>en</sub> | S | В | 1 | 5.6 | 1 | 5 | ns | | <sup>t</sup> dis | S | В | 1 | 5 | 1 | 4.5 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | DESCRIPTION | | DESCRIPTION $ \begin{array}{c} V_{CC} = 2.5 \text{ V} \\ \pm 0.2 \text{ V} \end{array} $ | | V <sub>CC</sub> = | UNIT | |------------------|------------------------|-----|------------------------------------------------------------------------------------------|-----|-------------------|------| | | | MIN | MAX | MIN | MAX | | | t <sub>mbb</sub> | Make-before-break time | 0 | 2 | 0 | 2 | ns | The make-before-break time is the time interval between make and break, during the transition from one selected port to the other. <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>#</sup>This propagation delay was measured by observing the change of voltage on the A output introduced by static levels equal to 3-V or 0 for 3.3 V ± 0.3 V or V<sub>CC</sub> or 0 for 2.5 V ± 0.2 V on B1 and B2 to achieve the desired transition. SCDS055K - MARCH 1998 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | $2 \times V_{CC}$ | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |-------------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBTLVR16292 LOW-VOLTAGE 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS056H - MARCH 1998 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - Rail-to-Rail Switching on Data I/O Ports - Ioff Supports Partial-Power-Down Mode Operation - Make-Before-Break Feature - Internal 500- $\Omega$ Pulldown Resistors to Ground - **Input/Output Ports Have Equivalent 25-**Ω Series Resistors, So No External Resistors Are Required - Latch-Up Performance Exceeds 250 mA Per JESD 17 - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) #### description/ordering information The SN74CBTLVR16292 is a 12-bit 1-of-2 high-speed FET multiplexer/demultiplexer. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. When the select (S) input is low, port A is connected to port B1, and RINT is connected to port B2. When S is high, port A is connected to port B2, and R<sub>INT</sub> is connected to port B1. The input/output ports include equivalent $25-\Omega$ series resistors to reduce overshoot and undershoot. This device is fully specified partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) NC - No internal connection #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74CBTLVR16292L | ODTI \ (D 4 0000 | | 400C to 950C | SSOP – DL | Tape and reel | SN74CBTLVR16292LR | CBTLVR16292 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBTLVR16292GR | CBTLVR16292 | | | TVSOP - DGV | Tape and reel | SN74CBTLVR16292VR | CE292 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. SCDS056H - MARCH 1998 - REVISED OCTOBER 2003 #### **FUNCTION TABLE** | INPUT<br>S | FUNCTION | |------------|------------------------------------------------| | L | A port = B1 port<br>R <sub>INT</sub> = B2 port | | Н | A port = B2 port<br>R <sub>INT</sub> = B1 port | ## logic diagram (positive logic) ## SN74CBTLVR16292 LOW-VOLTAGE 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS056H - MARCH 1998 - REVISED OCTOBER 2003 ### simplified schematic, each FET switch ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 4.6 V | |-----------------------------------------------------------|---------------|------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | –0.5 V to 4.6 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DGG package | 64°C/W | | | DGV package | 48°C/W | | | DL package | 56°C/W | | Storage temperature range, T <sub>stg</sub> | | . −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |---------------------------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | Supply voltage | 2.3 | 3.6 | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $V_{CC} = 2.3 \text{ V}$ to 2.7 V | 1.7 | | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ## SN74CBTLVR16292 LOW-VOLTAGE 12-BIT 1-OF-2 FET MULTIPLEXER/DEMULTIPLEXER WITH INTERNAL PULLDOWN RESISTORS SCDS056H - MARCH 1998 - REVISED OCTOBER 2003 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | ARAMETER | | TEST CONDIT | IONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|---------------|--------------------------------------------------------------|-------------------------------|----------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V, | $I_I = -18 \text{ mA}$ | | | | -1.2 | V | | IJ | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 | V | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆l <sub>CC</sub> ‡ | Control input | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control input | V <sub>I</sub> = 3.3 V or 0 | | | | 3.5 | | pF | | C <sub>io</sub> | A or B port | $V_0 = 3.3 \text{ V or } 0$ | | | | 23 | | pF | | | | ., | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 30 | 47 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | | I <sub>I</sub> = 24 mA | | 30 | 47 | | | . 8 | | 111 at vCC = 2.0 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 36 | 80 | | | r <sub>on</sub> § | | | | I <sub>I</sub> = 64 mA | | 30 | 42 | Ω | | | | VCC = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 30 | 42 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 32 | 47 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | _ U.Z V | | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------|-----|------|------------------------------------|------|------| | | (INPUT) | (001P01) | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>pd</sub> # | S | A | 3.2 | 8.5 | 3.2 | 8 | ns | | t <sub>en</sub> | S | В | 1 | 6.5 | 1 | 5.8 | ns | | <sup>t</sup> dis | S | В | 1 | 5.3 | 1 | 4.6 | ns | <sup>¶</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER DESCRIPTION | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-----------------------|------------------------|------------------------------------|-----|------------------------------------|-----|------| | | | | MAX | MIN | MAX | | | t <sub>mbb</sub> | Make-before-break time | 0 | 2 | 0 | 2 | ns | The make-before-break time is the time interval between make and break, during the transition from one selected port to the other. <sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. <sup>#</sup>This propagation delay was measured by observing the change of voltage on the A output introduced by static levels equal to 3-V or 0 for 3.3 V $\pm$ 0.3 V or V<sub>CC</sub> or 0 for 2.5 V $\pm$ 0.2 V on B1 and B2 to achieve the desired transition. SCDS056H - MARCH 1998 - REVISED OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |--------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ## SN74CBTLV3383 LOW-VOLTAGE 10-BIT FET BUS-EXCHANGE SWITCH SCDS047G - MARCH 1998 - REVISED OCTOBER 2003 - 5-Ω Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ### description/ordering information The SN74CBTLV3383 provides ten bits of high-speed bus switching or exchanging. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. # DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) The device operates as a 10-bit bus switch or as a 5-bit bus exchanger, which provides swapping of the A and B pairs of signals. The bus-exchange function is selected when BX is high, and BE is low. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | QSOP – DBQ | Tape and reel | SN74CBTLV3383DBQR | CL383 | | -40°C to 85°C | SOIC - DW | Tube | SN74CBTLV3383DW | CDTI VO202 | | | | Tape and reel | SN74CBTLV3383DWR | CBTLV3383 | | | TSSOP - PW | Tape and reel | SN74CBTLV3383PWR | CL383 | | | TVSOP - DGV | Tape and reel | SN74CBTLV3383DGVR | CL383 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INP | UTS | INPUTS/OUTPUTS | | | | |-----|-----|----------------|---------|--|--| | BE | вх | 1A1-5A1 | 1A2-5A2 | | | | L | L | 1B1-5B1 | 1B2-5B2 | | | | L | Н | 1B2-5B2 | 1B1-5B1 | | | | Н | Χ | Z | Z | | | ## logic diagram (positive logic) # simplified schematic, each FET switch SCDS047G - MARCH 1998 - REVISED OCTOBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | -0.5 V | ' to 4.6 V | |----------------------------------------------------------|-------------|--------|------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | -0.5 V | ' to 4.6 V | | Continuous channel current | | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | | -50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | DBQ package | | 61°C/W | | | DGV package | | 86°C/W | | | DW package | | 46°C/W | | | PW package | | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | |---------------------------------------|-----------------------------------------------------------|----------|-----|-----|------| | VCC | Supply voltage | | 2.3 | 3.6 | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $V_{CC} = 2.3 \text{ V}$ | to 2.7 V | 1.7 | 1.7 | | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V}$ | to 3.6 V | 2 | | · · | | | $V_{CC} = 2.3 \text{ V}$ | to 2.7 V | | 0.7 | | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V}$ | to 3.6 V | | 0.8 | V | | TA | erating free-air temperature | | | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | | TEST CONDITI | ONS | MIN TYP | ‡ мах | UNIT | |---------------------|----------------|--------------------------------------------------------------|---------------------------------|-----------------------------------------|---------|-------|------| | ٧ <sub>IK</sub> | | $V_{CC} = 3 V$ , | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | II | | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 V | 1 | | 10 | μΑ | | Icc | _ | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | V <sub>I</sub> = V <sub>CC</sub> or GND | | 10 | μΑ | | ∆lcc§ | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | 3. | 5 | pF | | C <sub>io(OFI</sub> | F) | $V_{O} = 3 \text{ V or } 0,$ | BE = V <sub>CC</sub> | | 13. | 5 | pF | | · | | | | I <sub>I</sub> = 64 mA | | 5 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 8 | | | . ¶ | | 111 at vCC = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | 2 | 7 40 | | | $r_{on}^{\P}$ | | | ., . | I <sub>I</sub> = 64 mA | | 5 7 | Ω | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 7 | 1 | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | 1 | 0 15 | 1 | <sup>‡</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than VCC or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. # SN74CBTLV3383 LOW-VOLTAGE 10-BIT FET BUS-EXCHANGE SWITCH SCDS047G - MARCH 1998 - REVISED OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|-----------------|----------------|------------------------------------|------|------------------------------------|------|------| | | | | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | t <sub>pd</sub> | BX | A or B | 1.5 | 5.8 | 1.5 | 4.7 | ns | | t <sub>en</sub> | BE | A or B | 1.5 | 5.3 | 1.5 | 4.7 | ns | | <sup>t</sup> dis | BE | A or B | 1 | 6 | 1 | 6 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | ${f v}_{\Delta}$ | |--------------|-------|-------|------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | 500 Ω | 0.3 V | **ENABLE AND DISABLE TIMES** LOW- AND HIGH-LEVEL ENABLING VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpZL and tpZH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms # SN74CBTLV16212 LOW-VOLTAGE 24-BIT FET BUS-EXCHANGE SWITCH SCDS044I - DECEMBER 1997 - REVISED OCTOBER 2003 - **Member of the Texas Instruments** Widebus™ Family - 4- $\Omega$ Switch Connection Between Two Ports - Rail-to-Rail Switching on Data I/O Ports - Ioff Supports Partial-Power-Down Mode Operation - **Break-Before-Make Feature** - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) ## description/ordering information The SN74CBTLV16212 provides 24 bits of high-speed bus switching or exchanging. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device operates as a 24-bit bus switch or a 12-bit bus exchanger, which provides data exchanging between the four signal ports via the data-select (S0, S1, S2) terminals. device is fully specified partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. The SN74CBTLV16212 is specified by the break-before-make feature to have no through current when switching between B ports. #### DGG, DGV, OR DL PACKAGE (TOP VIEW) #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | SSOP - DL | Tube | SN74CBTLV16212DL | CDTI VACOAO | | 4000 to 0500 | 550P – DL | Tape and reel | SN74CBTLV16212DLR | CBTLV16212 | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74CBTLV16212GR | CBTLV16212 | | | TVSOP - DGV | Tape and reel | SN74CBTLV16212VR | CN212 | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments # SN74CBTLV16212 LOW-VOLTAGE 24-BIT FET BUS-EXCHANGE SWITCH SCDS044I - DECEMBER 1997 - REVISED OCTOBER 2003 #### **FUNCTION TABLE** | | INPUTS | | | OUTPUTS | FUNCTION | |----|--------|----|----|---------|----------------------------------------| | S2 | S1 | S0 | A1 | A2 | FUNCTION | | L | L | L | Z | Z | Disconnect | | L | L | Н | B1 | Z | A1 port = B1 port | | L | Н | L | B2 | Z | A1 port = B2 port | | L | Н | Н | Z | B1 | A2 port = B1 port | | Н | L | L | Z | B2 | A2 port = B2 port | | Н | L | Н | Z | Z | Disconnect | | Н | Н | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | Н | Н | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | # logic diagram (positive logic) ## simplified schematic, each FET switch # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | _0.5 V to | 4.6 V | |-----------------------------------------------------------|-------------|-----------|-------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | | | Continuous channel current | | | | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | – | 50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | DGG package | 6 | 4°C/W | | | DGV package | 4 | 8°C/W | | | DL package | 5 | 6°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to | 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |---------------------------------------|-----------------------------------------------------------------------------|-----|-----|------| | Vcc | V <sub>CC</sub> Supply voltage | | 3.6 | V | | ., | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ., | | VIH | High-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | ., | | VIL | Low-level control input voltage $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # SN74CBTLV16212 LOW-VOLTAGE 24-BIT FET BUS-EXCHANGE SWITCH SCDS044I - DECEMBER 1997 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | | TEST CONDITI | ONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |---------------------|--------------------------------------------------------------|----------------------------|---------------------------------|----------------------------------------|-----|------------------|------|------| | ٧ıĸ | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | II | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 3.6 V | 1 | | | 10 | μΑ | | Icc | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | $V_I = V_{CC}$ or GND | | | 10 | μΑ | | ∆lcc <sup>‡</sup> | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 5 | | pF | | C <sub>io(OFF</sub> | =) | $V_0 = 3 V \text{ or } 0,$ | $S_1$ , $S_2$ , and $S_3 = GN$ | ID . | | 8 | | pF | | | | | . | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 8 | | | 8 | | 111 at v(C = 2.5 v | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | 0 | | r <sub>on</sub> § | | ., . | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | | VCC = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CC</sub> = | | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |------------------|---------|----------------|-------------------|------|-------------------|--------------|------| | | (INPUT) | | MIN | MAX | MIN | MAX | | | $t_{pd}\P$ | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> pd | S | B or A | 3 | 11.1 | 3 | 8.8 | ns | | t <sub>en</sub> | S | A or B | 3 | 10.9 | 3 | 8.6 | ns | | <sup>t</sup> dis | S | A or B | 1 | 8.7 | 2 | 8.8 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. | TEST | S1 | |------------------------------------|-------------------| | tPLH/tPHL | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | VCC | CL | RL | $v_{\scriptscriptstyle\Delta}$ | |-------------------|-------|-------|--------------------------------| | 2.5 V ±0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | 50 pF | 500 Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms # SN74AUC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPL SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 - **Available in the Texas Instruments** NanoStar™ and NanoFree™ Packages - Operates at 0.8 V to 2.7 V - Sub 1-V Operable - Low Power Consumption, 10 µA at 2.7 V - **High On-Off Output Voltage Ratio** - High Degree of Linearity - Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### **DCT OR DCU PACKAGE** (TOP VIEW) #### YEP OR YZP PACKAGE (BOTTOM VIEW) | GND | 0 4 | 50 | Α | |-----|-----|----|----| | GND | ○3 | 60 | Y2 | | INH | O 2 | 70 | Y1 | | COM | | | | | INH | 02 | 70 | Y1 | # description/ordering information This analog switch is operational at 0.8-V to 2.7-V $V_{CC}$ , but is designed specifically for 1.1-V to 2.7-V $V_{CC}$ operation. The SN74AUC2G53 can handle both analog and digital signals. The device permits signals with amplitudes of up to V<sub>CC</sub> (peak) to be transmitted in either direction. NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | | |---------------|----------------------------------------------------------------|--------------------------|----------------------|------| | | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | | SN74AUC2G53YEPR | | | -40°C to 85°C | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Tape and reel | SN74AUC2G53YZPR | U4_ | | | SSOP - DCT | Tape and reel | SN74AUC2G53DCTR | U53 | | | VSSOP - DCU | Tape and reel | SN74AUC2G53DCUR | U53_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. NanoStar and NanoFree are trademarks of Texas Instruments. <sup>‡</sup> DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition $(1 = SnPb, \bullet = Pb-free).$ SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 #### **FUNCTION TABLE** | CONT | | ON<br>CHANNEL | |------|---|---------------| | INH | Α | CHANNEL | | L | L | Y1 | | L | Н | Y2 | | Н | Χ | None | # logic diagram (positive logic) NOTE A: For simplicity, the test conditions shown in Figures 1 through 4 and 6 through 10 are for the demultiplexer configuration. Signals may be passed from COM to Y1 (Y2) or from Y1 (Y2) to COM. # simplified schematic, each switch (SW) # SN74AUC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | | |-------------------------------------------------------------------------|------------------------| | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1 and 2) | ) | | Control input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | I/O port diode current, $I_{IOK}$ ( $V_{I/O} < 0$ or $V_{I/O} > V_{CO}$ | c) ±50 mA | | On-state switch current, $I_T (V_{I/O} = 0 \text{ to } V_{CC}) \dots$ | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): D0 | CT package 220°C/W | | DO | CU package 227°C/W | | YE | EP/YZP package 102°C/W | | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |------------------|------------------------------------|------------------------------------|------------------------|----------------------|------| | Vcc | Supply voltage | | 0.8 | 2.7 | V | | | | V <sub>CC</sub> = 0.8 V | Vcc | | | | ViH | High-level input voltage | V <sub>CC</sub> = 1.1 V to 1.95 V | 0.65 × V <sub>CC</sub> | | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | | | | | V <sub>CC</sub> = 0.8 V | | 0 | | | ٧ <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 1.1 V to 1.95 V | | $0.35 \times V_{CC}$ | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | V <sub>I/O</sub> | I/O port voltage | | 0 | VCC | V | | ٧ı | Control input voltage | | 0 | 3.6 | V | | | | V <sub>CC</sub> = 0.8 V to 1.6 V | | 20 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 1.65 V to 1.95 V | | 10 | ns/V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 3.5 | | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # SN74AUC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDIT | IONS | VCC | MIN TYPT | MAX | UNIT | | |----------------------|----------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------|----------------------|--------|----------|-------------------|------|--| | | | | $V_I = V_{CC}$ or GND, | | 1.1 V | | 40 | | | | ron | On-state switch resistance | | VINH = VIL | $I_S = 4 \text{ mA}$ | 1.65 V | 12.5 | 20 | Ω | | | | | | (see Figures 1 and 2) | $I_S = 8 \text{ mA}$ | 2.3 V | 6 | 15 | | | | | | | $V_I = V_{CC}$ to GND, | l= - 4 m Δ | 1.1 V | 131 | 180 | Ω | | | ron(p) | Peak on resistance | | VINH = VIL | $I_S = 4 \text{ mA}$ | 1.65 V | 32 | 80 | | | | | | | (see Figures 1 and 2) | $I_S = 8 \text{ mA}$ | 2.3 V | 15 | 20 | | | | | 5 | | V <sub>I</sub> = V <sub>CC</sub> to GND, | | 1.1 V | | 4 | | | | Δr <sub>on</sub> | Difference of on-state resistance between switches | | VC = VIH | $I_S = 4 \text{ mA}$ | 1.65 V | | 1 | Ω | | | | 2011001101100 | | (see Figures 1 and 2) | $I_S = 8 \text{ mA}$ | 2.3 V | | 1 | | | | | | | $V_I = V_{CC}$ and $V_O = GND$ , or | | | | ±1 | | | | IS(off) | Off-state switch leakage current | | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_{INH} = V_{IH}$ (see Figure 3) | | 2.7 V | | ±0.1† | μА | | | | On state switch leaders as surrent | | V <sub>I</sub> = V <sub>CC</sub> or GND, V <sub>INH</sub> = V <sub>IL</sub> ,<br>V <sub>O</sub> = Open (see Figure 4) | | 0.7.1/ | | ±1 | | | | IS(on) | On-state switch leakage current | | | | 2.7 V | | ±0.1 <sup>†</sup> | μΑ | | | IĮ | Control input current | | V <sub>C</sub> = V <sub>CC</sub> or GND | | 2.7 V | | ±5 | μΑ | | | Icc | I <sub>CC</sub> Supply current | | $V_C = V_{CC}$ or GND | | 2.7 V | | 10 | μΑ | | | C <sub>ic</sub> | Cic Control input capacitance | | | | 2.5 V | 2 | | pF | | | Q | Christole import/output conscitoures | Υ | | | 251 | 3 | | | | | C <sub>io(off)</sub> | Switch input/output capacitance | COM | | | 2.5 V | 4.5 | | pF | | | C <sub>io(on)</sub> | Switch input/output capacitance | · | | | 2.5 V | 9 | | pF | | $<sup>†</sup>T_A = 25^{\circ}C$ # switching characteristics over recommended operating free-air temperature range, $C_L$ = 15 pF (unless otherwise noted) (see Figure 5) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = ± 0. | | V <sub>CC</sub> = | : 1.5 V<br>1 V | _ | C = 1.8<br>0.15 V | | V <sub>CC</sub> = | | UNIT | |------------------|-----------------|----------|-------------------------|------------------------|-----|-------------------|----------------|-----|-------------------|-----|-------------------|-----|------| | | | (OUTPUT) | TYP | MIN | MAX | MIN | MAX | MIN | TYP | MAX | MIN | MAX | | | tpd <sup>‡</sup> | COM or Y | Y or COM | 0.3 | | 0.3 | | 0.3 | | | 0.2 | | 0.1 | ns | | t <sub>en</sub> | INH | COM an V | 9.2 | 0.5 | 3.5 | 0.5 | 2.2 | 0.5 | 1 | 1.9 | 0.5 | 1.8 | 20 | | <sup>t</sup> dis | IINII | COM or Y | 8.1 | 0.5 | 4.2 | 0.5 | 3.2 | 0.5 | 1.9 | 3.4 | 0.5 | 2.6 | ns | | t <sub>en</sub> | • | COM an V | 9.2 | 0.5 | 3.6 | 0.5 | 2.3 | 0.5 | 1.1 | 1.9 | 0.5 | 1.6 | | | <sup>t</sup> dis | А | COM or Y | 10 | 0.5 | 3.6 | 0.5 | 2.3 | 0.5 | 1.1 | 2 | 0.5 | 1.6 | ns | <sup>‡</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). # SN74AUC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLÉXER/DEMULTIPLEXER SCES484A – AUGUST 2003 – REVISED NOVEMBER 2003 # switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF (unless otherwise noted) (see Figure 5) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | UNIT | |-------------------|-----------------|----------|-------------------------------------|-----|-----|------------------------------------|-----|------| | | | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | | | t <sub>pd</sub> † | COM or Y | Y or COM | | | 0.4 | | 0.2 | ns | | t <sub>en</sub> | INH | 0011 1/ | 0.5 | 1.6 | 3.1 | 0.5 | 2.2 | ns | | <sup>t</sup> dis | IINI | COM or Y | 0.5 | 2.2 | 3.4 | 0.5 | 2.2 | ns | | t <sub>en</sub> | | COMerv | 0.5 | 1.6 | 3 | 0.5 | 2.2 | ns | | <sup>t</sup> dis | A | COM or Y | 0.5 | 1.6 | 3 | 0.5 | 2.3 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). # analog switch characteristics, T<sub>A</sub> = 25°C | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | VCC | TYP | UNIT | |----------------------------------|-----------------|----------------|------------------------------------------------------------------------------------------------|--------|------|------| | | | | | 0.8 V | 90 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 1.1 V | 101 | 1 | | | | | $f_{in}$ = sine wave | 1.4 V | 110 | 1 | | | | | (see Figure 6) | 1.65 V | 122 | 1 | | Frequency response <sup>‡</sup> | | ., | | 2.3 V | 198 | 1 | | (switch ON) | COM or Y | Y or COM | | 0.8 V | >500 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 1.1 V | >500 | | | | | | fin = sine wave<br>(see Figure 6) | 1.4 V | >500 | | | | | | | 1.65 V | >500 | | | | | | | 2.3 V | >500 | | | | | Y or COM | | 0.8 V | -59 | dB | | | | | $C_L$ = 50 pF, $R_L$ = 600 $\Omega$ ,<br>$f_{\text{in}}$ = 1 MHz (sine wave)<br>(see Figure 7) | 1.1 V | -59 | | | | | | | 1.4 V | -59 | | | | | | | 1.65 V | -59 | | | Crosstalk§ | | | | 2.3 V | -60 | | | (between switches) | COM or Y | | | 0.8 V | -55 | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 1.1 V | -55 | 1 | | | | | $f_{in} = 1 \text{ MHz (sine wave)}$ | 1.4 V | -55 | 1 | | | | | (see Figure 7) | 1.65 V | -55 | 1 | | | | | | 2.3 V | -55 | 1 | | | | | | 0.8 V | 0.56 | | | | | | C 50 pE P 600 0 | 1.1 V | 0.68 | 1 | | Crosstalk | INH | COM or Y | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{\text{in}} = 1 \text{ MHz (square wave)}$ | 1.4 V | 0.81 | mV | | (control input to signal output) | | | (see Figure 8) | 1.65 V | 0.93 | | | | | | | 2.3 V | 1.5 | | <sup>‡</sup> Adjust f<sub>in</sub> voltage to obtain 0 dBm at output. Increase f<sub>in</sub> frequency until dB meter reads –3 dB. § Adjust f<sub>in</sub> voltage to obtain 0 dBm at input. # SN74AUC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 # analog switch characteristics, $T_A = 25^{\circ}C$ (continued) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | vcc | TYP | UNIT | |---------------------------|-----------------|----------------|-------------------------------------------------------|--------|------|-------| | | | | | 0.8 V | -60 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 1.1 V | -60 | | | | | | f <sub>in</sub> = 1 MHz (sine wave) | 1.4 V | -60 | | | | | | (see Figure 9) | 1.65 V | -60 | | | Feed-through attenuation§ | 2014 | V 2014 | | 2.3 V | -60 | ] _ [ | | (switch OFF) | COM or Y | Y or COM | | 0.8 V | -59 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 1.1 V | -59 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 9) | 1.4 V | -59 | | | | | | | 1.65 V | -59 | | | | | | | 2.3 V | -59 | | | | | | | 0.8 V | 6.19 | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 1.1 V | 0.39 | | | | | | $f_{in} = 1 \text{ kHz (sine wave)}$ | 1.4 V | 0.06 | | | | | | (see Figure 10) | 1.65 V | 0.02 | | | Oin a surrous distantia | 0014 1 | V 00M | | 2.3 V | 0.01 | | | Sine-wave distortion | COM or Y | Y or COM | | 0.8 V | 3.55 | % | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 1.1 V | 0.38 | | | | | | $f_{in} = 10 \text{ kHz (sine wave)}$ | 1.4 V | 0.04 | | | | | | (see Figure 10) | 1.65 V | 0.02 | 1 | | | | | | 2.3 V | 0.02 | | <sup>§</sup> Adjust f<sub>in</sub> voltage to obtain 0 dBm at input. # operating characteristics for INH input, $T_A = 25^{\circ}C$ | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = 1.2 V<br>TYP | V <sub>CC</sub> = 1.5 V<br>TYP | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | UNIT | |-----------------|-------------------------------|--------------------|-------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------| | C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 3 | 3 | 3 | 3 | 3 | pF | # operating characteristics for A input, $T_A = 25^{\circ}C$ | PARAMETER | | TEST | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = 1.2 V | V <sub>CC</sub> = 1.5 V | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | UNIT | | | |-----------------------------------|------------------|------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------|------|--| | | PARAMETE | · · | CONDITIONS | TYP | TYP | TYP | TYP | TYP | UNIT | | | Power Cpd dissipation capacitance | Outputs enabled | f 40 MHz | 5.5 | 5.5 | 5.5 | 5.5 | 5.5 | | | | | | Outputs disabled | f = 10 MHz | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | pF | | | Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Voltage (V<sub>I</sub>) for $V_{I} = 0$ to $V_{CC}$ SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Switch Leakage-Current Test Circuit SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 #### PARAMETER MEASUREMENT INFORMATION | TEST | <b>S</b> 1 | |------------------------------------|------------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | <sup>t</sup> PHZ <sup>/t</sup> PZH | GND | LOAD CIRCUIT | ., | INPUTS | | ., | | | | ., | |-------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------------------------| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $v_{\scriptscriptstyle\Delta}$ | | 0.8 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω | 0.1 V | | 1.2 V $\pm$ 0.1 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω | 0.1 V | | 1.5 V $\pm$ 0.1 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω | 0.1 V | | 1.8 V ± 0.15 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω | 0.15 V | | 1.8 V ± 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>500</b> Ω | 0.15 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms SCES484A – AUGUST 2003 – REVISED NOVEMBER 2003 Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk (Between Switches) SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 Figure 8. Crosstalk (Control Input, Switch Output) Figure 9. Feedthrough (Switch Off) SCES484A - AUGUST 2003 - REVISED NOVEMBER 2003 ## PARAMETER MEASUREMENT INFORMATION V<sub>CC</sub> = 0.8 V, V<sub>I</sub> = 0.7 V<sub>P-P</sub> V<sub>CC</sub> = 1.1 V, V<sub>I</sub> = 1 V<sub>P-P</sub> V<sub>CC</sub> = 1.4 V, V<sub>I</sub> = 1.2 V<sub>P-P</sub> V<sub>CC</sub> = 1.65 V, V<sub>I</sub> = 1.4 V<sub>P-P</sub> V<sub>CC</sub> = 2.3 V, V<sub>I</sub> = 2 V<sub>P-P</sub> Figure 10. Sine-Wave Distortion - **Available in the Texas Instruments** NanoStar™ and NanoFree™ Packages - Operates at 0.8 V to 2.7 V - Sub 1-V Operable - Max tpd of 0.5 ns at 1.8 V - Low Power Consumption, 10 µA at 2.7 V - **High On-Off Output Voltage Ratio** - **High Degree of Linearity** - Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II - **ESD Performance Tested Per JESD 22** - 2000-V Human-Body Model (A114-B, Class II) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### **DCT OR DCU PACKAGE** (TOP VIEW) #### YEP OR YZP PACKAGE (BOTTOM VIEW) | GND | O 4 | 50 | 2A | |-----|-----|----|-----| | 2C | ○3 | 60 | 2B | | | | 70 | | | 1A | 01 | 80 | Vcc | # description/ordering information This dual analog switch is operational at 0.8-V to 2.7-V $V_{CC}$ , but is designed specifically for 1.1-V to 2.7-V $V_{CC}$ The SN74AUC2G66 can handle both analog and digital signals. It permits signals with amplitudes of up to 2.7-V (peak) to be transmitted in either direction. NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | | |---------------|----------------------------------------------------------------|--------------------------|----------------------|------| | | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | Tape and reel | SN74AUC2G66YEPR | 110 | | -40°C to 85°C | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Tape and reel | SN74AUC2G66YZPR | U6_ | | | SSOP - DCT | Tape and reel | SN74AUC2G66DCTR | U66 | | | VSSOP - DCU | Tape and reel | SN74AUC2G66DCUR | U66_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. NanoStar and NanoFree are trademarks of Texas Instruments. <sup>‡</sup> DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition $(1 = SnPb, \bullet = Pb-free).$ #### **FUNCTION TABLE** | CONTROL<br>INPUT<br>(C) | SWITCH | |-------------------------|--------| | L | OFF | | Н | ON | # logic diagram (positive logic) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | -0.5 V to 3.6 V | |---------------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1 and 2) | | | Control input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | I/O port diode current, $I_{IOK}$ ( $V_{I/O} < 0$ or $V_{I/O} > V_{CC}$ ) | | | On-state switch current, $I_T (V_{I/O} = 0 \text{ to } V_{CC})$ | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DCT package | 220°C/W | | DCU package | 227°C/W | | YEP/YZP package | 102°C/W | | Storage temperature range, T <sub>sta</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. SCES507 - NOVEMBER 2003 # recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |------------------|------------------------------------|--------------------------------------------------------|-------------------------|----------------------|------|--| | Vcc | Supply voltage | | 0.8 | 2.7 | V | | | | | V <sub>CC</sub> = 0.8 V | Vcc | | | | | ViH | High-level input voltage | V <sub>CC</sub> = 1.1 V to 1.95 V | 0.65 × V <sub>C</sub> C | | V | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | | | | | | V <sub>CC</sub> = 0.8 V | | 0 | | | | ٧ <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 1.1 V to 1.95 V | | $0.35 \times V_{CC}$ | V | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | | V <sub>I/O</sub> | I/O port voltage | | 0 | VCC | V | | | ٧ı | Control input voltage | | 0 | 3.6 | V | | | | | $V_{CC} = 0.8 \text{ V to } 1.65 \text{ V}^{\dagger}$ | | 20 | | | | Δt/Δν | Input transition rise or fall rate | $V_{CC} = 1.65 \text{ V to } 2.3 \text{ V}^{\ddagger}$ | | 20 | ns/V | | | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}^{\ddagger}$ | | 20 | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | <sup>&</sup>lt;sup>†</sup> The data was taken at $C_L = 15$ pF, $R_L = 2$ k $\Omega$ (see Figure 1). # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | VCC | MIN TYP§ | MAX | UNIT | |----------------------|----------------------------------------------------|-------------------------------------------------------------|-------------------------------------------|-------------------|----------|-------------------|------| | | | V <sub>I</sub> = V <sub>CC</sub> or GND, | 1- 4 m A | 1.1 V | 17 | 40 | | | ron | On-state switch resistance | AC = AIH | $I_S = 4 \text{ mA}$ | 1.65 V | 7 | 20 | Ω | | | | (see Figures 1 and 2) | $I_S = 8 \text{ mA}$ | 2.3 V | 4 | 15 | | | | | $V_I = V_{CC}$ to GND, | In 1 m 1 | 1.1 V | 131 | 180 | | | ron(p) | Peak on resistance | VC = VIH | I <sub>S</sub> = 4 mA | 1.65 V | 32 | 80 | Ω | | , | | (see Figures 1 and 2) | $I_S = 8 \text{ mA}$ | 2.3 V | 15 | 20 | | | | | $V_I = V_{CC}$ to GND, | 1 4 4 | 1.1 V | | 3 | | | $\Delta r_{on}$ | Difference of on-state resistance between switches | VC = VIH | $I_S = 4 \text{ mA}$ | 1.65 V | | 1 | Ω | | | between switches | (see Figures 1 and 2) I <sub>S</sub> = 8 mA | I <sub>S</sub> = 8 mA | 2.3 V | | 1 | | | | 0" | $V_I = V_{CC}$ and $V_O = GI$ | | . = \/ | | ±1 | | | IS(off) | Off-state switch leakage current | $V_I = GND$ and $V_O = V_O$<br>$V_C = V_{IL}$ (see Figure 3 | | 2.7 V | | ±0.1† | μА | | | On state switch leaders as sument | $V_I = V_{CC}$ or GND, $V_C$ | = V <sub>IH</sub> , V <sub>O</sub> = Open | 0.7.1/ | | ±1 | A | | IS(on) | On-state switch leakage current | (see Figure 4) | | 2.7 V | | ±0.1 <sup>†</sup> | μΑ | | IĮ | Control input current | $V_I = V_{CC}$ or GND | | 0 to 2.7 V | | ±5 | μΑ | | ICC | Supply current | $V_I = V_{CC}$ or GND, $I_O = 0$ | | 0.8 V to<br>2.7 V | | 10 | μΑ | | C <sub>ic</sub> | Control input capacitance | | | 2.5 V | 2.5 | | pF | | C <sub>io(off)</sub> | Switch input/output capacitance | | | 2.5 V | 3 | | pF | | C <sub>io(on)</sub> | Switch input/output capacitance | | | 2.5 V | 7 | | pF | $<sup>\</sup>S T_A = 25^{\circ}C$ <sup>&</sup>lt;sup>‡</sup> The data was taken at $C_L = 30$ pF, $R_L = 500 \Omega$ (see Figure 1). NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. SCES507 - NOVEMBER 2003 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 15 pF (unless otherwise noted) (see Figure 5) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = | | V <sub>CC</sub> = | : 1.5 V<br>1 V | _ | C = 1.8 | | V <sub>CC</sub> = ± 0. | | UNIT | |------------------|-----------------|-------------|-------------------------|-------------------|-----|-------------------|----------------|-----|---------|-----|------------------------|-----|------| | | (INPUT) | (OUTPUT) | TYP | MIN | MAX | MIN | MAX | MIN | TYP | MAX | MIN | MAX | | | <sub>tpd</sub> † | A or B | B or A | 1 | | 0.6 | | 0.5 | | | 0.5 | | 0.4 | ns | | t <sub>en</sub> | С | A or B | 5 | 0.5 | 3 | 0.5 | 2.1 | 0.5 | 0.9 | 1.6 | 0.5 | 1.4 | ns | | <sup>t</sup> dis | С | A or B | 5.3 | 0.5 | 4 | 0.5 | 3 | 0.5 | 2.6 | 3.3 | 0.5 | 2.7 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). # switching characteristics over recommended operating free-air temperature range, $C_L$ = 30 pF (unless otherwise noted) (see Figure 5) | PARAMETER | FROM | TO | | C = 1.8<br>0.15 V | V | V <sub>CC</sub> = | | UNIT | |-------------------|---------|----------|-----|-------------------|-----|-------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | | 0.7 | | 0.7 | ns | | t <sub>en</sub> | С | A or B | 0.5 | 1.6 | 2.7 | 0.5 | 2.3 | ns | | <sup>t</sup> dis | С | A or B | 0.5 | 2.7 | 3.4 | 0.5 | 2 | ns | <sup>†</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). # analog switch characteristics, T<sub>A</sub> = 25°C | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | VCC | TYP | UNIT | |---------------------|-----------------|----------------|-----------------------------------------------------------------------------------------|--------|------|------| | | | | | 0.8 V | 101 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 1.1 V | 150 | | | | | | f <sub>in</sub> = sine wave | 1.4 V | 175 | ] | | | | | (see Figure 6) | 1.65 V | 250 | 1 | | Frequency response‡ | | | | 2.3 V | 400 | 1 | | (switch ON) | A or B | B or A | | 0.8 V | 450 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 1.1 V | >500 | | | | | | $f_{in}$ = sine wave<br>(see Figure 6) | 1.4 V | >500 | | | | | | | 1.65 V | >500 | | | | | | | 2.3 V | >500 | | | | | | | 0.8 V | -60 | | | | | | $C_L$ = 50 pF, $R_L$ = 600 $\Omega$ ,<br>$f_{in}$ = 1 MHz (sine wave)<br>(see Figure 7) | 1.1 V | -60 | | | | | | | 1.4 V | -60 | | | | | | | 1.65 V | -60 | | | Crosstalk§ | | | | 2.3 V | -60 | 1 | | (between switches) | A or B | B or A | | 0.8 V | -65 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 1.1 V | -65 | 1 | | | | | $f_{in} = 1 \text{ MHz (sine wave)}$ | 1.4 V | -65 | | | | | | (see Figure 7) | 1.65 V | -65 | | | | | | | 2.3 V | -65 | 1 | <sup>‡</sup> Adjust fin voltage to obtain 0 dBm at output. Increase fin frequency until dB meter reads –3 dB. <sup>§</sup> Adjust fin voltage to obtain 0 dBm at input. SCES507 - NOVEMBER 2003 # analog switch characteristics, $T_A = 25^{\circ}C$ (continued) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | vcc | TYP | UNIT | |----------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------|-----------|------| | | | | | 0.8 V | 9 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 1.1 V | 14 | | | Crosstalk (control input to signal output) | С | A or B | f <sub>in</sub> = 1 MHz (square wave) | 1.4 V | 15 | mV | | (control input to signal output) | | | (see Figure 8) | 1.65 V | 16 | | | | | | | 2.3 V | 20 | | | | | | | 0.8 V | -50 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 1.1 V | -50 | | | | | | fin = 1 MHz (sine wave) | 1.4 V | -50 | | | | | B B or A $ C_L = 5 \text{ pF, } R_L = 50 \Omega, \\ f_{\text{in}} = 1 \text{ MHz (sine wave)} \\ (\text{see Figure 9}) $ | 1.65 V | -50 | | | | Feed-through attenuation <sup>‡</sup> (switch OFF) | A or B | | | 2.3 V | -50 | dB | | | AUIB | | fin = 1 MHz (sine wave) | 0.8 V | -60 | | | | | | | 1.1 V | -60 | | | | | | | 1.4 V | -60 | | | | | | | 1.65 V | -60 | | | | | | | 2.3 V | -60 | | | | | | | 0.8 V | 7 | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}Ω,$ | 1.1 V | 0.25<br>6 | | | | A or B | B or A | f <sub>in</sub> = 1 kHz (sine wave)<br>(see Figure 10) | 1.4 V | 0.04 | | | | | | (See Figure 10) | 1.65 V | 0.03 | | | Sine-wave distortion | | | | 2.3 V | 0.01 | % | | | | | | 0.8 V | 3.7 | , , | | | | | $C_{\parallel} = 50 \text{ pF}, R_{\parallel} = 10 \text{ k}\Omega,$ | 1.1 V | 0.4 | | | | A or B | B or A | $f_{in} = 10 \text{ kHz (sine wave)}$ | 1.4 V | 0.04 | | | | | | (see Figure 10) | 1.65 V | 0.02 | | | | | | | 2.3 V | 0.02 | | <sup>‡</sup> Adjust f<sub>in</sub> voltage to obtain 0 dBm at input. # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST | $V_{CC} = 0.8 V$ | V <sub>CC</sub> = 1.2 V | V <sub>CC</sub> = 1.5 V | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | UNIT | |---|-------------------------------|------------|------------------|-------------------------|-------------------------|-------------------------|-------------------------|------| | | TANAMETER | CONDITIONS | TYP | TYP | TYP | TYP | TYP | UNIT | | C | Power dissipation capacitance | f = 10 MHz | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | pF | Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Voltage (V<sub>I</sub>) for $V_{I} = 0$ to $V_{CC}$ Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Leakage-Current Test Circuit | TEST | S1 | |------------------------------------|-------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | <sup>t</sup> PHZ <sup>/t</sup> PZH | GND | LOAD CIRCUIT | ., | INPUTS | | ., | V | | _ | ., | |--------------------|--------|--------------------------------|--------------------|-------------------|-------|--------------|------------| | VCC | VI | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $V_\Delta$ | | 0.8 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω | 0.1 V | | 1.2 V $\pm$ 0.1 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×VCC | 15 pF | <b>2</b> kΩ | 0.1 V | | 1.5 V $\pm$ 0.1 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×VCC | 15 pF | <b>2</b> kΩ | 0.1 V | | 1.8 V ± 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×VCC | 15 pF | <b>2</b> kΩ | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2</b> kΩ | 0.15 V | | 1.8 V $\pm$ 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Figure 6. Frequency Response (Switch ON) Figure 7. Crosstalk (Between Switches) Figure 8. Crosstalk (Control Input – Switch Output) Figure 9. Feed Through, Switch Off Figure 10. Sine-Wave Distortion Data sheet acquired from Harris Semiconductor SCHS026C – Revised September 2003 # CMOS Quad Bilateral Switch For Transmission or Multiplexing of Analog or Digital Signals High-Voltage Types (20-Volt Rating) CD4016B Series types are quad bilateral switches intended for the transmission or multiplexing of analog or digital signals. Each of the four independent bilateral switches has a single control signal input which simultaneously biases both the p and n device in a given switch on or off. The CD4016 "B" Series types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes). #### Features: - 20-V digital or ± 10-V peak-to-peak switching - 280-Ω typical on-state resistance for 15-V operation - Switch on-state resistance matched to within 10 $\Omega$ tvp. over 15-V signal-input range - High on/off output-voltage ratio: 65 dB typ. @ $f_{is}$ = 10 kHz, $R_L$ = 10 k $\Omega$ - High degree of linearity: <0.5% distortion typ. @ $f_{is}$ = 1 kHz, $V_{is}$ = 5 $V_{p-p}$ , $V_{DD}$ - $V_{SS}$ ≥ 10 V, R L = 10 k $\Omega$ - Extremely low off-state switch leakage resulting in very low offset current and high effective off-state resistance: 100 pA typ. @ VDD-VSS=18 V, TA=25°C - Extremely high control input impedance (control circuit isolated from signal circuit: $10^{12} \Omega$ typ. - Low crosstalk between switches: -50 dB typ. @ f<sub>is</sub> = 0.9 MHz, R<sub>L</sub> = 1 kΩ - Matched control-input to signal-output capacitance: Reduces output signal transients - Frequency response, switch on = 40 MHz (typ.) - 100% tested for quiescent current at 20 V - Maximum control input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V at 25°C - 5-V, 10-V, and 15-V parametric ratings Applications: - Analog signal switching/multiplexing Signal gating Modulator Squelch control Demodulator Chopper Commutating switch - Digital signal switching/multiplexing - CMOS logic implementation - Analog-to-digital & digital-toanalog conversion - Digital control of frequency, impedance, phase, and analog-signal gain # CD4016B Types # SIG A IN 2 13 CONTROL A 3 12 CONTROL B 5 10 OUT SIG D CONTROL Schematic diagram - 1 of 4 identical sections. #### **RECOMMENDED OPERATING CONDITIONS** For maximum reliability, nominal operating conditions should be selected so that operation is always within the following range: | CHARACTERISTIC | LIN | UNITS | | |-------------------------------------------------------------------------------|------|-------|--------| | | Min. | Max. | 0.41.3 | | Supply Voltage Range (For T <sub>A</sub> = Full Package<br>Temperature Range) | 3 | 18 | V | #### MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, $(V_{DD})$ Voltages referenced to $V_{SS}$ Terminal) -0.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS -0.5V to $V_{DD}$ +0.5V DC INPUT CURRENT, ANY ONE INPUT ±10mA POWER DISSIPATION PER PACKAGE ( $P_{D}$ ): For $T_{A}$ = -55°C to +100°C 500mW For $T_{A}$ = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR $T_{A}$ = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW OPERATING-TEMPERATURE RANGE ( $T_{S}$ ) -55°C to +125°C STORAGE TEMPERATURE RANGE ( $T_{S}$ ) -65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING): Fig. 1— Typ. on-state characteristics for 1 of 4 switches with $V_{DD} = +15 V$ , $V_{SS} = 0 V$ . Fig. 2— Typ. on-state characteristics for 1 of 4 switches with $V_{DD}$ = +10 V, $V_{SS}$ = 0 V. Copyright © 2003, Texas Instruments Incorporated # CD4016B Types #### **ELECTRICAL CHARACTERISTICS** | | | 191109 | | | Γ | | | | | | | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|----------|------------------------------------------|--------------|--------|------|------|------|-------------| | CHARACTERISTIC | TEST CONDITIONS | | | | LIMITS AT INDICATED<br>TEMPERATURES (°C) | | | | | | U R I T 0 | | + 12 to 4 to 2<br>to 4th<br>to 4th | V <sub>IN</sub> | | V <sub>DD</sub> | +25 | | | | | | S | | | · · · · · · · · · · · · · · · · · · · | | | (V) | (V) | -55 | 40 | +85 | +125 | Тур. | Max. | | | Outres to D | | | 0,5 | 5 | 0.25 | | 7.5 | _ | 0.01 | 0.25 | 1 | | Quiescent Device<br>Current, IDD | 0,10 | | | 10 | 0.5 | 0.5 | 15 | | 0.01 | 0.5 | μА | | . 00 | | | | 15<br>20 | 1 | <del>-</del> | 30 | 1 | 0.01 | 1 | - | | Signal Inputs (Vis | 0,20 and Output (V <sub>os</sub> ) | | | | 5 | 5 | 150 | 150 | 0.02 | 1 5 | <u> </u> | | | | | | | | <u> </u> | | | | | <del></del> | | On-State | VC = VDD | L | | | _ | <u> </u> | | | | | | | Resistance, ron | $V_C = V_{DD}$ $V_{is} = V_{DD}$ $V_{is} = V_{DD}$ | | VSS | 10 | 600 | 610 | _ | | | 660 | 1 1 | | Max. | Returned | V <sub>is</sub> =4.75 to | 5.75 V | 10 | 1870 | 1900 | 2380 | 2600 | _ | 2000 | | | | | V <sub>is</sub> =V <sub>DD</sub> or | VSS | 15 | 360 | 370 | 520 | 600 | _ | 400 | Ω | | 40.0 | . 2 . | V <sub>is</sub> =7.25 to | 7.75 V | 15 | 775 | 790 | 1080 | 1230 | | 850 | | | ∆On-State<br>Resistance | | | 5 | _ | | | | 15 | | | | | Between Any | $R_L = 10 \text{ k}\Omega$ , $V_C = V_{DD}$ | | | 10 | | - | | | 10 | | Ω | | 2 Switches, ∆r <sub>on</sub> | | | | 15 | - | _ | - | - | 5 | | | | Total Harmonic<br>Distortion,<br>THD | $V_C = V_{DD} = 5 \text{ V}, V_{SS} = -5 \text{ V}, V_{is}(p-p)$<br>= 5 V (Sine wave centered on 0 V)<br>$R_L = 10 \text{ k}\Omega, f_{is} = 1 \text{ kHz sine wave}$ | | | | _ | _ | _ | _ | 0.4 | - | % | | -3dB Cutoff<br>Frequency<br>(Switch on) | $V_{C}=V_{DD}=5V$ , $V_{SS}=-5V$ , $V_{is(p-p)}=5V$ (Sine wave centered on 0 V) $R_{L}=1$ k $\Omega$ , | | | | - | - | -<br>- | _ | 40 | - : | MHz | | -50dB Feed-<br>through<br>Frequency<br>(Switch off) | $V_{C}=V_{SS}=-5V$ , $V_{is(p-p)}=5V$<br>(Sine wave centered on $0V$ )<br>$R_{L}=1$ $Ik\Omega$ | | | | - | - | - | _ | 1.25 | _ | MHz | | Input/Output Leakage Current (Switch off) I <sub>is</sub> Max. | $V_{C} = 0 V$<br>$V_{is} = 18 V, V_{os} = 0 V;$<br>$V_{is} = 0 V,$<br>$V_{os} = 18 V$ | | | 18 | ±0.1 | ±0.1 | ±1 | ±1 | 10-4 | ±0.1 | μΑ | | -50 dB<br>Crosstalk<br>Frequency | $V_{C}(A) = V_{DD} = +5 \text{ V},$<br>$V_{C}(B) = V_{SS} = -5 \text{ V},$<br>$V_{is}(A) = 5 V_{p-p},$<br>$50 \Omega$ source<br>$R_{L} = 1 \text{ k}\Omega$ | | | 9 | | _ | 1 2 2 | _ | 0.9 | | MHz | | Propagation | R <sub>L</sub> = 200 kΩ<br>VC = V <sub>DD</sub> , V <sub>SS</sub> = GND,<br>C <sub>L</sub> = 50 pF<br>V <sub>IS</sub> = Square Wave<br>0 to V <sub>DD</sub><br>t <sub>r</sub> , t <sub>f</sub> = 20 ns | | | 5 | | _ | | - | 40 | 100 | | | Delay (Signal | | | | 10 | _ | _ | _ | - | 20 | | ns | | Input to Signal<br>Output) t <sub>pd</sub> | | | | 15 | - | - | - | - | 15 | 30 | | | Capacitance:<br>Input, C <sub>is</sub> | V <sub>DD</sub> = +5 V<br>V <sub>C</sub> = V <sub>SS</sub> = -5 V | | | | _ | _ | _ | _ | 4 | _ | | | Output, C <sub>OS</sub> | | | | | _ | _ | - | _ | 4 | - | рF | | Feedthrough,<br>C <sub>ios</sub> | | | | | _ | - | - | _ | 0.2 | | | Fig. 3—Typ. on-state characteristics for 1 of 4 switches with $V_{DD}$ = +5 V, $V_{SS}$ = 0 V. Fig. 4—Typ. on-state characteristics for 1 of 4 switches with V<sub>DD</sub> =+7.5 V, V<sub>SS</sub>=-7.5 V. Fig. 5— Typ. on-state characteristics for 1 of 4 switches with $V_{DD}$ = +5 V, $V_{SS}$ = -5 V. Fig. 6— Typ. on-state characteristics for 1 of 4 switches with $V_{DD}$ = +2.5 V, $V_{SS}$ = -2.5 V. # CD4016B Types | ELECTRICAL CHARACTERISTICS (cont'd) | | | | | | | | | | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------|------|-----|-------------------------|----------|--------------|-----| | CHARACTERISTIC | TEST CONDITIONS | | LIMITS AT INDICATED<br>TEMPERATURES (°C) | | | | | U N I | | | | | V <sub>DD</sub> | | | | +25 | | s | | | | | (v) | -55 | -40 | +85 | +125 | Тур. | Max. | | | Control (V <sub>C</sub> ) | | | | | | | | | | | Control Input<br>Low Voltage,<br>VILC (Max.) | $ I_{is} < 10 \mu A$<br>$V_{is} = V_{SS}, V_{OS} = V_{DD}$<br>and<br>$V_{is} = V_{DD}, V_{OS} = V_{SS}$ | 5,10,<br>15 | 0.9 | 0.9 | 0.4 | 0.4 | <u>-</u> | 0.7 | v, | | Control Input<br>High Voltage,<br>VIHC | See Fig. 10 | 5<br>10<br>15 | | | 7 ( | Min.)<br>Min.)<br>Min.) | | | ٧ | | Input Current,<br>IN (Max.) | V <sub>is</sub> ≤ V <sub>DD</sub><br>V <sub>DD</sub> - V <sub>SS</sub> = 18 V<br>V <sub>CC</sub> ≤ V <sub>DD</sub> - V <sub>SS</sub> | 18 | ±0.1 | ±0.1 | ±1 | ±1 | ±10-5 | ±0.1 | μΑ | | Crosstalk (Con-<br>trol Input to<br>Signal Output) | $V_C = 10 \text{ V (Sq. Wave)}$<br>$t_r$ , $t_f = 20 \text{ ns}$<br>$R_L = 10 \text{ k}\Omega$ | 10 | _ | _ | - | _ | 50 | | mV | | Turn-On | t <sub>r</sub> , t <sub>f</sub> = 20 ns | 5 | _ | _ | _ | _ | 35 | 70 | | | Propagation<br>Delay | CL = 50 pF<br>R <sub>I</sub> = 1 kΩ | 10 | _ | _ | - | - | 20 | 40 | ns | | Delay | 2 | 15 | _ | _ | - | _ | 15 | 30 | | | Maximum<br>Control Input<br>Repetition Rate | $\begin{aligned} &V_{is} = V_{DD}, V_{SS} = GND, \\ &R_{L} = 1 \text{ k}\Omega \text{ to gnd,} \\ &C_{L} = 50 \text{ pF,} \\ &V_{C} = 10 \text{ V(Square} \\ &\text{wave centered on 5 V)} \\ &t_{r}, t_{f} = 20 \text{ ns,} \\ &V_{OS} = \frac{1}{2} V_{OS} @ 1 \text{ kHz} \end{aligned}$ | 10 | | _ | _ | _ | 10 | <del>-</del> | MHz | | Input<br>Capacitance,<br>C <sub>IN</sub> | | | _ | _ | - | _ | 5 | 7.5 | μF | | | | | | Switch Ir | put | | | Switch | witch Output | | |-----|-----|-------|------------------------------------|-----------------|-------|-------|-------|--------|--------------|--| | VDD | Vis | | | V <sub>os</sub> | (V) | | | | | | | (V) | (V) | -55°C | 6°C -40°C 25°C* 25°CA +85°C +125°C | | | | | | Max. | | | 5 | 0 | 0.25 | 0.2 | 0.2 | 0.16 | 0.12 | 0.14 | _ | 0.4 | | | 5 | 5 | -0.25 | -0.2 | -0.2 | -0.16 | -0.12 | -0.14 | 4.6 | _ | | | 10 | 0 | 0.62 | 0.5 | 0.5 | 0.4 | 0.3 | 0.35 | - | 0.5 | | | 10 | 10 | -0.62 | 0.5 | -0.5 | -0.4 | -0.3 | -0.35 | 9.5 | - | | | 15 | 0 | 1.8 | 1.4 | 1.5 | 1.2 | 1 | 1.1 | - | 1.5 | | | 15 | 15 | -1.8 | -1.4 | -1.5 | -1.2 | -1 | -1.1 | 13.5 | _ | | | | 1 | | | l | | l . | 1 | | | | <sup>\*</sup> Plastic package Ceramic package Fig. 10— Determination of $r_{\rm OR}$ as a test condition for control input high voltage ( $V_{IHC}$ ) specification. Fig. 7.— Typ. on-state characteristics as a function of temp. for 1 of 4 switches with $V_{DD}$ = +5 V, $V_{SS}$ = -5 V. Fig. 8 — Typ. feedthru vs. frequency — switch off. Fig. 9— Typical crosstalk between switch circuits in the same package. Fig. 11 — Typical frequency response — switch on. # CD4016B Types # TYPICAL ON-STATE RESISTANCE CHARACTERISTICS, TA = 25°C | CHARAC-<br>TERISTIC* | SUP<br>COND | PLY<br>ITIONS: | | | | AD<br>ITIONS | | | | |------------------------|-----------------|----------------|----------------------|----------|------------------|--------------|-------|------------|--| | | | | R <sub>k</sub> = 1kΩ | | R <sub>L</sub> - | 10kΩ | | 100kΩ | | | ł | V <sub>DD</sub> | VSS | VALUE | 13 | VALUE | Vis | VALUE | Vis | | | | (V) | (V) | (25) | · (V), * | (52) | ( <b>V</b> ) | (22) | (V) | | | r | +15 | 0 | 200 | +15 | 200 | +15 | 180 | +15 | | | ron | | | 200 | 0 | 200 | 0 | 200 | 0 | | | ron (max.) | +15 | 0 | 300 | +11 | 300 | +9.3 | 320 | +9.2 | | | , | +10 | 0 | 290 | +10 | 250 | +10 | 240 | +10 | | | ron | *10 | U | 290 | 0 | 250 | 0 | 300 | 0 | | | r <sub>on</sub> (max.) | +10 | 0 | 500 | +7.4 | 560 | +5.6 | 610 | +5.5 | | | | + 5 | 0 | 860 | + 5 | 470 | + 5 | 450 | + 5 | | | ron | 75 0 | | 600 | 0 | . 580 | 0 | 800 | 0 | | | r <sub>on</sub> (max.) | + 5 | 0 | 1.7k | +4.2 | 7k | +2.9 | 33k | +2.7 | | | | .7E | 7 5 | 200 | +7.5 | 200 | +7.5 | 180 | +7.5 | | | ron | +7.5 | -7.5 | 200 | 7.5 | 200 | 7.5 | 180 | -7.5 | | | ron (max.) | +7.5 | -7.5 | 290 | ±0.25 | 280 | ±25 | 400 | ±0.25 | | | , | + 5 | - 5 | 260 | + 5 | 250 | + 5 | 240 | + 5 | | | ron | 7 5 | - 5 | 310 | - 5 | 250 | - 5 | - 240 | <b>– 5</b> | | | ron (max.) | + 5 | - 5 | 600 | ±0.25 | 580 | ±0.25 | 760 | ±0.25 | | | | .2.5 | 2.5 | 590 | +2.5 | 450 | +2.5 | 490 | +2.5 | | | ron | +2.5 | -2.5 | 720 | -2.5 | 520 | -2.5 | 520 | -2.5 | | | r <sub>on</sub> (max.) | +2.5 | -2.5 | 232k | ±0.25 | 300k | ±0.25 | 870k | ±0.25 | | <sup>\*</sup> Variation from aperfect switch, $r_{on} = 0 \Omega$ . SCALE: X \* 0.2 ma/DIV Y \* 2.0 V/DIV VDD = VC = +5 V, VSS = 5 V, R<sub>L</sub> = 10KΩ C<sub>L</sub> = 15 pF (I<sub>S</sub> = 1 KHz VI<sub>S</sub> = 5 V p p DISTORTION = 0.4 % 9205-27613 Fig. 15 – Typical sine wave response of $V_{DD}$ = +5 V, $V_{SS}$ = -5 V. $Q^{V_{DD}}$ ALL UNUSED TERMINALS ARE CONNECTED TO VSS Fig. 12 - Off-state switch input or output leakage current test circuit. ALL UNUSED TERMINALS ARE CONNECTED TO VSS Fig. 13 - Test circuit for square-wave response. SCALE: X = 0.2 ms/DIV Y = 2.0 V/DIV VDD = VC = +2.5V, VSS = -2.5V, R<sub>L</sub> = 10ΚΩ C<sub>L</sub> = 15 pF I<sub>S</sub> = 1 KHz V<sub>I</sub>S = 5V p.p DISTORTION = 3 % 92CS - 27614 92CS-27668 Fig. 16 – Typical sine wave response of $V_{DD}$ = +2.5 V, $V_{SS}$ = -2.5 V. SCALE: X = 0.2 ms/DIV Y = 2.0 V/DIV VDD = VC = +7.5V, VSS = -7.5V, RL = 10KΩ CL = 15 pF fls = 1 KHz VIS = 5V pp DISTORTION = 0.2 % 92CS-27612 Fig. 14 - Typical sine wave response of V<sub>DD</sub> = $+7.5 \text{ V}, \text{ V}_{SS} = -7.5 \text{ V}.$ 92CS-276I5 Fig. 17 - Typical square wave response at $V_{DD} = V_C = +15 \text{ V, } V_{SS} = Gnd.$ SCALE: X = 100 ns/DIV Y = 5.0 V/DIV 92CS-276I6 Fig. 18 — Typical square wave response at $V_{DD} = V_C = +10 \text{ V}$ , $V_{SS} = \text{Gnd}$ . SCALE: X = 100 ns/DIV Y = 2 V/DIV 92CS-27617 Fig.19 - Typical square wave response at V<sub>DD</sub> $= V_C = +5 V$ , $V_{SS} = Gnd$ . # CD4016B Types Fig. 20 - Crosstalk-control input to signal output. Fig.21 — Propagation delay time signal input (V<sub>IS</sub>) to signal output (V<sub>OS</sub>). Fig. 22 - Max. control-input repetition rate. Fig.23 - Switch threshold voltage. Fig.24 - Capacitance CIOS and COS. Fig.25 - Turn-On propagation delay-control input. # Dimensions and pad layout for CD4016BH Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$ inch). - 15-V Digital or ±7.5-V Peak-to-Peak **Switching** - 125-Ω Typical On-State Resistance for 15-V Operation - Switch On-State Resistance Matched to Within 5 $\Omega$ Over 15-V Signal-Input Range - **On-State Resistance Flat Over Full** Peak-to-Peak Signal Range - High On/Off Output-Voltage Ratio: 80 dB Typical at $f_{is} = 10 \text{ kHz}$ , $R_L = 1 \text{ k}\Omega$ - High Degree of Linearity: <0.5% Distortion Typical at $f_{is} = 1 \text{ kHz}$ , $V_{is} = 5 \text{ V p-p}$ , $V_{DD} - V_{SS} \ge 10 \text{ V}, R_L = 10 \text{ k}\Omega$ - Extremely Low Off-State Switch Leakage, Resulting in Very Low Offset Current and High Effective Off-State Resistance: 10 pA Typical at $V_{DD} - V_{SS} = 10 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ - **Extremely High Control Input Impedance** (Control Circuit Isolated From Signal Circuit): $10^{12} \Omega$ Typical - Low Crosstalk Between Switches: -50 dB Typical at $f_{is} = 8 \text{ MHz}$ , $R_L = 1 \text{ k}\Omega$ - **Matched Control-Input to Signal-Output** Capacitance: Reduces Output Signal - Frequency Response, Switch On = 40 MHz **Typical** - 100% Tested for Quiescent Current at 20 V - 5-V, 10-V, and 15-V Parametric Ratings - **Meets All Requirements of JEDEC Tentative** Standard No. 13-B, Standard Specifications for Description of "B" Series CMOS Devices - **Applications:** - Analog Signal Switching/Multiplexing: Signal Gating, Modulator, Squelch Control, Demodulator, Chopper, Commutating Switch - Digital Signal Switching/Multiplexing - Transmission-Gate Logic Implementation - Analog-to-Digital and Digital-to-Analog Conversion - Digital Control of Frequency, Impedance, Phase, and Analog-Signal Gain #### E, F, M, NS, OR PW PACKAGE (TOP VIEW) 14 🛮 V<sub>DD</sub> SIG A IN/OUT [ SIG A OUT/IN 12 13 CONTROL A SIG B OUT/IN 3 12 CONTROL D SIG B IN/OUT I 4 11 SIG D IN/OUT CONTROL B 1 5 10 SIG D OUT/IN CONTROL C 6 9 SIG C OUT/IN 8 SIG C IN/OUT V<sub>SS</sub> [ ### description/ordering information The CD4066B is a quad bilateral switch intended for the transmission or multiplexing of analog or digital signals. It is pin-for-pin compatible with the CD4016B, but exhibits a much lower on-state resistance. In addition, the on-state resistance is relatively constant over the full signal-input range. The CD4066B consists of four bilateral switches, each with independent controls. Both the p and the n devices in a given switch are biased on or off simultaneously by the control signal. As shown in Figure 1, the well of the n-channel device on each switch is tied to either the input (when the switch is on) or to V<sub>SS</sub> (when the switch is off). This configuration eliminates the variation of the switch-transistor threshold voltage with input signal and, thus, keeps the on-state resistance low over the full operating-signal range. The advantages over single-channel switches include peak input-signal voltage swings equal to the full supply voltage and more constant on-state impedance over the input-signal range. However, for sample-and-hold applications, the CD4016B is recommended. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # description/ordering information (continued) #### **ORDERING INFORMATION** | TA | PACK | PACKAGET | | TOP-SIDE<br>MARKING | | |----------------|------------|--------------|------------|---------------------|--| | | CDIP – F | Tube of 25 | CD4066BF3A | CD4066BF3A | | | | PDIP – E | Tube of 25 | CD4066BE | CD4066BE | | | | | Tube of 50 | CD4066BM | | | | -55°C to 125°C | SOIC - M | Reel of 2500 | CD4066BM96 | CD4066BM | | | -33 C to 123 C | | Reel of 250 | CD4066BMT | | | | | SOP - NS | Reel of 2000 | CD4066BNSR | CD4066B | | | | TSSOP – PW | Tube of 90 | CD4066BPW | CM066B | | | | 1330F - FW | Reel of 2000 | CD4066BPWR | CIVIOOOB | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. <sup>&</sup>lt;sup>†</sup> All control inputs are protected by the CMOS protection network. NOTES: A. All p substrates are connected to $V_{\mbox{\scriptsize DD}}$ . - B. Normal operation control-line biasing: switch on (logic 1), $V_C = V_{DD}$ ; switch off (logic 0), $V_C = V_{SS}$ - C. Signal-level range: $V_{SS} \le V_{is} \le V_{DD}$ 92CS-29113 Figure 1. Schematic Diagram of One-of-Four Identical Switches and Associated Control Circuitry SCHS051D - NOVEMBER 1998 - REVISED SEPTEMBER 2003 | absolute maximum ratings over operating free-air temperature | (unless otherwise noted)† | |--------------------------------------------------------------------------------------------|-------------------------------------------| | DC supply-voltage range, V <sub>DD</sub> (voltages referenced to V <sub>SS</sub> terminal) | –0.5 V to 20 V | | Input voltage range, V <sub>is</sub> (all inputs) | $\dots$ -0.5 V to V <sub>DD</sub> + 0.5 V | | DC input current, I <sub>IN</sub> (any one input) | ±10 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 1): E package | 80°C/W | | M package | 86°C/W | | NS package | 76°C/W | | PW package | 113°C/W | | Lead temperature (during soldering): | | | At distance $1/16 \pm 1/32$ inch $(1,59 \pm 0,79$ mm) from case for 10 s | $max \dots 265^{\circ}C$ | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions | | | MIN | MAX | UNIT | |----------|--------------------------------|-----|-----|------| | $V_{DD}$ | Supply voltage | 3 | 18 | V | | TA | Operating free-air temperature | -55 | 125 | °C | # electrical characteristics | | | | | | LIN | /IITS AT II | NDICATE | D TEMPE | RATURE | S | | | |------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------|-------|-------------|---------|---------|-------------------|------|------|--| | | PARAMETER | TEST CONDITIONS | VIN | V <sub>DD</sub> | | | | 40500 | 25 | °C | UNIT | | | | | | (V) | (V) | -55°C | -40°C | 85°C | 125°C | TYP | MAX | | | | | | | 0, 5 | 5 | 0.25 | 0.25 | 7.5 | 7.5 | 0.01 | 0.25 | | | | | Quiescent device | | 0, 10 | 10 | 0.5 | 0.5 | 15 | 15 | 0.01 | 0.5 | ^ | | | IDD | current | | 0, 15 | 15 | 1 | 1 | 30 | 30 | 0.01 | 1 | μΑ | | | | | | 0, 20 | 20 | 5 | 5 | 150 | 150 | 0.02 | 5 | | | | Signal | Inputs (Vis) and Outpu | | | | | | | | | | | | | | | $V_C = V_{DD}$ ,<br>$R_L = 10 \text{ k}\Omega \text{ returned}$ | | 5 | 800 | 850 | 1200 | 1300 | 470 | 1050 | | | | r <sub>on</sub> | On-state resistance (max) | to $\frac{(V_{DD} - V_{SS})}{2}$ , | | 10 | 310 | 330 | 500 | 550 | 180 | 400 | Ω | | | | | $V_{iS} = V_{SS}$ to $V_{DD}$ | | 15 | 200 | 210 | 300 | 320 | 125 | 240 | | | | | On-state resistance | | | 5 | | | | | 15 | | | | | $\Delta r_{\mbox{on}}$ | difference between | $R_L = 10 \text{ k}\Omega, V_C = V_{DD}$ | | 10 | | | | | 10 | | Ω | | | | any two switches | | | 15 | | | | | 5 | | | | | THD | Total harmonic distortion | $\begin{split} &V_C = V_{DD} = 5 \text{ V, } V_{SS} = -5 \text{ V,} \\ &V_{iS(p-p)} = 5 \text{ V (sine wave centered on 0 V),} \\ &R_L = 10 k\Omega, f_{iS} = 1\text{-kHz sine wave} \end{split}$ | | | | | | | 0.4 | | % | | | | -3-dB cutoff<br>frequency<br>(switch on) | V <sub>C</sub> = V <sub>DD</sub> = 5 V, V <sub>SS</sub> = -5 V<br>(sine wave centered on 0 V | V, V <sub>is(p-p</sub><br>/), R <sub>L</sub> = 1 | ) = 5 V<br>kΩ | | | | | 40 | | MHz | | | | -50-dB feedthrough frequency (switch off) | $V_C = V_{SS} = -5 \text{ V}, V_{is(p-p)} = 0$ (sine wave centered on 0 V | = 5 V<br>′), R <sub>L</sub> = 1 | kΩ | | | | | 1 | | MHz | | | I <sub>is</sub> | Input/output leakage<br>current (switch off)<br>(max) | $V_C = 0 \text{ V}, V_{is} = 18 \text{ V}, V_{os} = $ and $V_C = 0 \text{ V}, V_{is} = 0 \text{ V}, V_{os} = 1 $ | | 18 | ±0.1 | ±0.1 | ±1 | ±1 | ±10 <sup>-5</sup> | ±0.1 | μΑ | | | | –50-dB crosstalk frequency | $V_{C}(A) = V_{DD} = 5 \text{ V},$<br>$V_{C}(B) = V_{SS} = -5 \text{ V},$<br>$V_{is}(A) = 5 V_{p-p}, 50-\Omega \text{ source}$<br>$R_{L} = 1 \text{ k}\Omega$ | ce, | | | | | | 8 | | MHz | | | | Propagation delay | $R_L = 200 \text{ k}\Omega, V_C = V_{DD},$<br>$V_{SS} = GND, C_L = 50 \text{ pF},$ | | 5 | | | | | 20 | 40 | | | | t <sub>pd</sub> | (signal input to signal output) | V <sub>is</sub> = 10 V<br>(square wave centered on 5 | 5 V/) | 10 | | | | | 10 | 20 | ns | | | | oignai output) | $t_f$ , $t_f = 20 \text{ ns}$ | | 15 | | | | | 7 | 15 | | | | Cis | Input capacitance | $V_{DD} = 5 \text{ V}, V_{C} = V_{SS} = -5$ | | | | | | | 8 | | pF | | | Cos | Output capacitance | $V_{DD} = 5 \text{ V}, V_{C} = V_{SS} = -5$ | | | | | | | 8 | | pF | | | $C_{ios}$ | Feedthrough | $V_{DD} = 5 \text{ V}, V_{C} = V_{SS} = -5$ | V | | | | | | 0.5 | | pF | | # electrical characteristics (continued) | | | | | LIN | IITS AT II | NDICATE | D TEMPE | RATURE | S | | |-----------------|--------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|---------|------------|---------|---------|--------|------|------| | | CHARACTERISTIC | TEST CONDITIONS | V <sub>DD</sub> | | | | 40500 | 25 | °C | UNIT | | | | | (V) | −55°C | -40°C | 85°C | 125°C | TYP | MAX | | | Contro | ol (VC) | | | | | | | | | | | | Occided Second | I <sub>is</sub> < 10 μA, | 5 | 1 | 1 | 1 | 1 | | 1 | | | VILC | Control input, low voltage (max) | $V_{is} = V_{SS}$ , $V_{OS} = V_{DD}$ , and | 10 | 2 | 2 | 2 | 2 | | 2 | V | | | | $V_{iS} = V_{DD}, V_{OS} = V_{SS}$ | 15 | 2 | 2 | 2 | 2 | | 2 | | | | Ocated Count | | 5 | | | 3.5 (1 | MIN) | | | | | VIHC | Control input,<br>high voltage | See Figure 6 | 10 | 7 (MIN) | | | | | | V | | | riigii voitago | | 15 | | | 11 (N | | | | | | I <sub>IN</sub> | Input current (max) | $V_{is} \le V_{DD}$ , $V_{DD} - V_{SS} = 18 \text{ V}$ , $V_{CC} \le V_{DD} - V_{SS}$ | 18 | ±0.1 | ±0.1 | ±1 | ±1 | ±10-5 | ±0.1 | μΑ | | | Crosstalk (control input to signal output) | $V_C = 10 \text{ V (square wave)},$<br>$t_f$ , $t_f = 20 \text{ ns}$ , $R_L = 10 \text{ k}\Omega$ | 10 | | | | | 50 | | mV | | | | | 5 | | | | | 35 | 70 | | | | Turn-on and turn-off propagation delay | $V_{IN} = V_{DD}$ , $t_r$ , $t_f = 20$ ns,<br>$C_{I} = 50$ pF, $R_{I} = 1$ k $\Omega$ | 10 | | | | | 20 | 40 | ns | | | propagation delay | OL = 30 pr, IXL = 1 KS2 | 15 | | | | | 15 | 30 | | | | | V <sub>is</sub> = V <sub>DD</sub> , V <sub>SS</sub> = GND, | 5 | | | | | 6 | | | | | Maximum control input repetition rate | VC = 10 V (square wave | 10 | | | | | 9 | | MHz | | | | centered on 5 V), $t_r$ , $t_f = 20$ ns,<br>$V_{OS} = 1/2 V_{OS}$ at 1 kHz | 15 | | | | | 9.5 | | | | Cl | Input capacitance | | | | | | | 5 | 7.5 | pF | # switching characteristics | ., | | SWITCH INPUT | | | | | | SWITCH<br>OUTPUT, V <sub>OS</sub> | | |------------------------|-----------------|----------------------|-------|-------|-------|-------|------|-----------------------------------|--| | V <sub>DD</sub><br>(V) | V <sub>is</sub> | I <sub>iS</sub> (mA) | | | | | | ı, v <sub>os</sub> | | | , , | (V) | –55°C | -40°C | 25°C | 85°C | 125°C | MIN | MAX | | | 5 | 0 | 0.64 | 0.61 | 0.51 | 0.42 | 0.36 | | 0.4 | | | 5 | 5 | -0.64 | -0.61 | -0.51 | -0.42 | -0.36 | 4.6 | | | | 10 | 0 | 1.6 | 1.5 | 1.3 | 1.1 | 0.9 | | 0.5 | | | 10 | 10 | -1.6 | -1.5 | -1.3 | -1.1 | -0.9 | 9.5 | | | | 15 | 0 | 4.2 | 4 | 3.4 | 2.8 | 2.4 | | 1.5 | | | 15 | 15 | -4.2 | -4 | -3.4 | -2.8 | -2.4 | 13.5 | | | INPUT SIGNAL VOLTAGE (ALL TYPES) 300 Supply Voltage (VDD - VSS) = 10 V 150 TA = 125°C T **TYPICAL ON-STATE RESISTANCE** Figure 2 Figure 3 **TYPICAL ON-STATE RESISTANCE** 92CS-27329 Figure 4 SINPUT SIGNAL VOLTAGE (ALL TYPES) TA = 125°C TA = 125°C Supply Voltage (VDD - VSS) = 5 V 400 100 100 -10 -7.5 -5 -2.5 0 2.5 5 7.5 10 Vis - Input Signal Voltage - V 92CS-27330RI Figure 5 92CS-30966 Figure 6. Determination of ron as a Test Condition for Control-Input High-Voltage (VIHC) Specification 92CS-22716 Figure 7. Channel On-State Resistance Measurement Circuit Measured on Boonton capacitance bridge, model 75a (1 MHz); test-fixture capacitance nulled out. Figure 10. Typical On Characteristics for One of Four Channels All unused terminals are connected to VSS. Figure 12. Propagation Delay Time Signal Input $(V_{is})$ to Signal Output $(V_{os})$ 92CS-30922 All unused terminals are connected to VSS. Figure 11. Off-Switch Input or Output Leakage 92CS-30924 All unused terminals are connected to VSS. Figure 13. Crosstalk-Control Input to Signal Output NOTES: A. All unused terminals are connected to $V_{SS}$ . 92CS-30925 B. Delay is measured at V<sub>OS</sub> level of +10% from ground (turn-on) or on-state output level (turn-off). Figure 14. Propagation Delay, t<sub>PLH</sub>, t<sub>PHL</sub> Control-Signal Output All unused terminals are connected to $V_{SS}$ . 92CS-30925 Figure 15. Maximum Allowable Control-Input Repetition Rate Measure inputs sequentially to both VDD and VSS. Connect all unused inputs to either VDD or VSS. Measure control inputs only. Figure 16. Input Leakage-Current Test Circuit Figure 17. Four-Channel PAM Multiplex System Diagram 92CS-30927 Figure 18. Bidirectional Signal Transmission Via Digital Control Logic SCHS051D - NOVEMBER 1998 - REVISED SEPTEMBER 2003 # **APPLICATION INFORMATION** In applications that employ separate power sources to drive $V_{DD}$ and the signal inputs, the $V_{DD}$ current capability should exceed $V_{DD}/R_L$ ( $R_L$ = effective external load of the four CD4066B bilateral switches). This provision avoids any permanent current flow or clamp action on the $V_{DD}$ supply when power is applied or removed from the CD4066B. In certain applications, the external load-resistor current can include both $V_{DD}$ and signal-line components. To avoid drawing $V_{DD}$ current when switch current flows into terminals 1, 4, 8, or 11, the voltage drop across the bidirectional switch must not exceed 0.8 V (calculated from $r_{on}$ values shown). No V<sub>DD</sub> current will flow through R<sub>L</sub> if the switch current flows into terminals 2, 3, 9, or 10. Data sheet acquired from Harris Semiconductor SCHS052B – Revised June 2003 # CMOS Analog Multiplexers/Demultiplexers High-Voltage Types (20-Volt Rating) CD4067B - Single 16-Channel Multiplexer/Demultiplexer CD4097B — Differential 8-Channel Multiplexer/Demultiplexer #### ■ CD4067B and CD4097B CMOS analog multiplexers/demultiplexers\* are digitally controlled analog switches having low ON impedance, low OFF leakage current, and internal address decoding. In addition, the ON resistance is relatively constant over the full input-signal range. The CD4067B is a 16-channel multiplexer with four binary control inputs, A,B,C,D, and an inhibit input, arranged so that any combination of the inputs selects one switch. The CD4097B is a differential 8-channel multiplexer having three binary control inputs A, B, C, and an inhibit input. The inputs permit selection of one of eight pairs of switches. A logic "1" present at the inhibit input turns all channels off. The CD4067B and CD4097B types are supplied in 24-lead hermetic dual-in-line ceramic packages (F3A suffix), 24-lead dual-in-line plastic packages (E suffix), 24-lead small-outline packages (M, M96, and NSR suffixes), and 24-lead thin shrink small-outline packages (P and PWR suffixes). \*When these devices are used as demultiplexers, the channel in/out terminals are the outputs and the common out/in terminals are the inputs. # Recommended Operating Conditions at T<sub>A</sub> = 25°C (Unless Otherwise Specified) For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges. Values shown apply to all types except as noted. | noteu. | | | | | | | | |------------------------------------------------------------------------|------|------|----------|--|--|--|--| | Characteristic | Min. | Max. | Units | | | | | | Supply-Voltage Range<br>(T <sub>A</sub> =Full Package-<br>Temp. Range) | 3 | 18 | ٧ | | | | | | Multiplexer Switch Input<br>Current Capability | - | 25 | mΑ | | | | | | Output Load Resistance | 100 | _ | $\Omega$ | | | | | #### NOTE: In certain applications, the external load-resistor current may include both VDD and signal-line components. To avoid drawing VDD current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8 volt (calculated from RON values shown in ELECTRICAL CHARACTERISTICS CHART). No VDD current will flow through RL if the switch current flows into terminal 1 on the CD4067; terminals 1 and 17 on the CD4097. #### Features: - Low ON resistance: 125 Ω (typ.) over 15 V<sub>p-p</sub> signal-input range for V<sub>DD</sub>-V<sub>SS</sub>=15 V - High OFF resistance: channel leakage of ±10 pA (typ.) @ VDD-VSS=10 V - Matched switch characteristics: R<sub>ON</sub>=5 Ω (typ.) for V<sub>DD</sub>-V<sub>SS</sub>=15 V - Very low quiescent power dissipation under all digital-control input and supply conditions: 0.2 μW (typ.) @ VDD--VSS=10 V - Binary address decoding on chip - 5-V, 10-V, and 15-V parametric ratings - 100% tested for quiescent current at 20 V - Standardized symmetrical output characteristics - Maximum input current of 1 μA at 18 V over full package temperature range; 100 nA at 18 V and 25°C - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" #### Applications: - Analog and digital multiplexing and demultiplexing - A/D and D/A conversion - Signal gating **CD4067B, CD4097B Types** 92CS-24979 #### CD4067 TRUTH TABLE | A | В | С | D | Inh | Selected<br>Channel | |---|---|---|----|-----|---------------------| | х | х | х | × | 1 | None | | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0. | .0. | 1 | | 0 | 1 | 0 | 0, | 0 | 2 | | 1 | 1 | 0 | 0 | 0 | 3 | | 0 | 0 | 1 | 0 | 0 - | 4 - | | 1 | 0 | 1 | 0 | 0 | 5 | | 0 | 1 | 1 | 0 | 0 | 6 | | 1 | 1 | 1 | 0 | 0 | .7 | | 0 | 0 | 0 | 1 | 0 | 8 | | 1 | 0 | 0 | 1 | 0 | 9 | | 0 | 1 | 0 | 1 | 0 | 10 | | 1 | 1 | 0 | 1 | 0 | 11 | | 0 | 0 | 1 | 1 | 0 | 12 | | 1 | 0 | 1 | 1 | 0 | 13 | | 0 | 1 | 1 | 1 | 0 | 14 | | 1 | 1 | 1 | 1 | 0 | 15 | Fig. 2-CD4097 functional diagram. #### CD4097 TRUTH TABLE | A | В | С | Inh | Selected<br>Channel | |---|---|---|-----|---------------------| | х | х | х | 1 | None | | 0 | 0 | 0 | 0 | 0X, 0Y | | 1 | 0 | 0 | 0 | 1X, 1Y | | 0 | 1 | 0 | 0 | 2X, 2Y | | 1 | 1 | 0 | 0 | 3X, 3Y | | 0 | 0 | 1 | 0 | 4X, 4Y | | 1 | 0 | 1 | 0 | 5X, 5Y | | 0 | 1 | 1 | 0 | 6X, 6Y | | 1 | 1 | 1 | 0 | 7X, 7Y | Copyright © 2003, Texas Instruments Incorporated #### **ELECTRICAL CHARACTERISTICS** | CHARAC-<br>TERISTIC | | CONDITIONS | | LIMI | TS AT II | NDICAT | ED TEI | APER/ | ATURES | s (°C) | Units | |-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------------------|----------------------------------------|------------|---------------------------------|-----------------------------|---------------------------|--------------------------------------------------| | | Vis | v <sub>ss</sub> | VDD | -55 | -40 | +85 | +125 | | +25 | | | | 0100101 | (V) | (V) | (V) | | L | | L | Min. | Тур. | Max. | l | | SIGNAL INF | י צוטי | V <sub>is</sub> ) AND OUT | | vos) | | | | | | | | | Quiescent | | | 5 | 5 | 5 | 150 | 150 | | 0.04 | 5 | | | Device Cur- | | | 10 | 10 | 10 | 300 | .300 | | 0.04 | 10 | μA | | rent, IDD<br>Max. | | | 15 | 20 | 20 | 600 | 600 | - 1 | 0.04 | 20 | | | | | | 20 | 100 | 100 | 3000 | 3000 | | 0.08 | 100 | | | ON-state Re<br>sistance | | | | | | | | | | | | | Vcc≤ | | 0 | 5 | 800 | 850 | 1200 | 1300 | | 470 | 1050 | | | V:c≪VDD I | | 0 | 10 | 310 | 330 | 520 | 550 | _ | 180 | 400 | × Ω | | ron Max. | | 0 | 15 | 200 | 210 | 300 | 320 | | 125 | 240 | | | Change in | | | | | | | | | | 1 | - " | | on-state | | | | | | | | | | | | | Resistance | | | | | | | | | | | | | (Between<br>Any Two | | 0 | 5 | | | | | | 4.5 | | | | Channels) | <del> </del> | 0 | 10 | | | | | | 15 | <del> -</del> | 1 | | $\Delta r_{on}$ | <u> </u> | 0 | 15 | | | | | | . 10<br>5 | | $\Omega$ | | OFF Chan- | | | 15 | | | | | | 3 | - | _ | | nel Leak- | | | | | | | | | | | | | age Cur- | | | | | | | | | | l | | | rent: Any | | | | | ; | | | | - | | ľ | | Channel<br>OFF Max. | | | | | | | | | | ŀ . ; | | | or wax. | | 0 | 18 | ± 7 | 00* | ±100 | <b>0</b> * | - | ±0.1 | ±100* | nΑ | | All Chan- | | · | | | | | | | | | | | nels OFF | | | | | | | | | | | | | (Common | | | | | | | | | | | | | OUT/IN)<br>Max. | | | 1 | | | | | | | | | | Capacitance: | | | | | | | | - | | | <del> </del> | | Input, Cis | | | | _ | - | - | _ | _ | 5 | _ | | | Output, | | | | | | - | | | | - | | | Cos | | | | | | | | | | | l . | | | | | | 1 | | | | | | 1 | ı | | | | _ | _ | _ | _ | _ | | - | 55 | _ | | | CD4067<br>CD4097 | | -5 | 5 | _ | - | <u> </u> | - | - | 55<br>35 | | рF | | CD4067 | | <b>-5</b> | 5 | _ | - | <u> </u> | - | | | _ | рF | | CD4067<br>CD4097<br>Feed-<br>through, | | <b>-</b> 5 | 5 | | - | <u>-</u> | <br> | | | _ | рF | | CD4067<br>CD4097<br>Feed | | -5 | <b>5</b> | | | <u>-</u> | -<br> | 1 | 35 | _ | pF | | CD4067<br>CD4097<br>Feed<br>through,<br>C <sub>ios</sub> | | | | - | - | | | - | 35<br>0.2 | - | pF | | CD4067<br>CD4097<br>Feed-<br>through,<br>C <sub>ios</sub><br>Propaga-<br>tion Delay | Vnn | R <sub>L</sub> = 200 KΩ | 5 | - | - | - | | | 35<br>0.2<br>30 | 60 | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Sig- | V <sub>DD</sub> | R <sub>L</sub> = 200 KΩ<br>C <sub>I</sub> =50 pF | 5<br>10 | - | -<br>-<br>-<br>- | -<br>-<br>-<br>- | | | 35<br>0.2<br>30<br>15 | 30 | pF | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input | √DD<br>VDD | R <sub>L</sub> = 200 KΩ | 5 | - | | - | | | 35<br>0.2<br>30 | | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Sig- nal Input to Output | J. | $R_L \approx 200 \text{ K}\Omega$ $C_L = 50 \text{ pF}$ $t_r, t_f = 20 \text{ ns}$ | 5<br>10<br>15 | | | - | | | 35<br>0.2<br>30<br>15 | 30 | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input to Output CONTROL | J. | $R_L$ = 200 KΩ<br>$C_L$ =50 pF<br>$t_r$ , $t_f$ =20 ns | 5<br>10<br>15 | | - | —————————————————————————————————————— | - | | 35<br>0.2<br>30<br>15<br>10 | 30<br>20 | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input to Output CONTROL Input Low | J. | $R_L$ = 200 KΩ<br>$C_L$ =50 pF<br>$t_r$ , $t_f$ =20 ns<br>RESS or INHIB<br>$R_L$ =1 KΩ | 5<br>10<br>15<br>T) V <sub>C</sub> | | 1.5 | —————————————————————————————————————— | - | -<br>-<br>-<br>-<br>-<br>-<br>- | 35<br>0.2<br>30<br>15 | 30<br>20 | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input to Output CONTROL Input Low Voltage, | (ADDI | $R_L = 200 \text{ K}\Omega$ $C_L=50 \text{ pF}$ $t_r, t_f=20 \text{ ns}$ RESS or INHIB $R_L=1 \text{ K}\Omega$ to VSS | 5<br>10<br>15<br>T) V <sub>C</sub><br>5 | | - | —————————————————————————————————————— | - | | 35<br>0.2<br>30<br>15<br>10 | 30<br>20 | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input to Output CONTROL Input Low | J. | $R_L = 200 \text{ K}\Omega$ $C_L=50 \text{ pF}$ $t_r, t_f=20 \text{ ns}$ RESS or INHIB $R_L=1 \text{ K}\Omega$ to Vss $l_1 \leq 2 \mu A$ | 5<br>10<br>15<br>T) V <sub>C</sub> | | 1.5 | —————————————————————————————————————— | - | -<br>-<br>-<br>-<br>-<br>-<br>- | 35<br>0.2<br>30<br>15<br>10 | 30<br>20 | ns | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input to Output CONTROL Input Low Voltage, VIL Max. Input High | (ADDI | $R_L = 200 \text{ K}\Omega$ $C_L=50 \text{ pF}$ $t_r, t_f=20 \text{ ns}$ RESS or INHIB $R_L=1 \text{ K}\Omega$ to Vss $t_1 \leq 2 \mu A$ on all OFF | 5<br>10<br>15<br>T) V <sub>C</sub><br>5 | | 1.5 | - | - | | 35<br>0.2<br>30<br>15<br>10 | 30<br>20<br>1.5<br>3<br>4 | | | CD4067 CD4097 Feed- through, Cios Propaga- tion Delay Time (Signal Input to Output CONTROL Input Low Voltage, VIL Max. | (ADDI | $R_L = 200 \text{ K}\Omega$ $C_L=50 \text{ pF}$ $t_r, t_f=20 \text{ ns}$ RESS or INHIB $R_L=1 \text{ K}\Omega$ to Vss $l_1 \leq 2 \mu A$ | 5<br>10<br>15<br>T) V <sub>C</sub><br>5<br>10<br>15 | | 1.5 | —————————————————————————————————————— | - | | 35<br>0.2<br>30<br>15<br>10 | 30<br>20<br>1.5<br>3 | ns | <sup>\*</sup> Determined by minimum feasible leakage measurement for automatic testing. Fig. 3—Typical ON resistance vs. input signal voltage (all types). Fig. 4—Typical ON resistance vs. input signal voltage (all types). Fig. 5—Typical ON resistance vs. input signal voltage (all types). Fig. 6—Typical ON resistance vs. input signal voltage (all types). #### **ELECTRICAL CHARACTERISTICS (Cont'd)** | CHARAC-<br>TERISTIC | | CONDITION | ıs | LII | MITS A | AT INI | DICATE | | IPERATU | IRES | Units | |--------------------------------------------|-------------------|---------------------------------------------------------------|-----------------|------|--------|--------|--------|----------|-------------------|------|-------| | | Vis | VSS | V <sub>DD</sub> | -55 | -40 | +85 | +125 | <u> </u> | +25 | | | | | (V) | (V) | (V) | | | | | Min. | Тур. | Max. | | | Input<br>Current,<br>I <sub>IN</sub> Max. | V <sub>IN</sub> = | 0, 18 V | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μΑ | | Propagation<br>Delay Time:<br>Address or | | KΩ,C <sub>L</sub> =<br>t <sub>r</sub> ,t <sub>f</sub> =20 ns | | | | | | | | | | | Inhibit-to- | · | 0 | 5 | - | | | - | | 325 | 650 | ] | | Signal OUT<br>(Channel | | 0 | 10 | | - | _ | - | | 135 | 270 | ıns | | turning ON) | | 0 | 15 | - | | _ | | | 95 | 190 | 1 | | Address or<br>Inhibit-to- | | ) Ω,C <sub>L</sub> =<br>t <sub>r</sub> ,t <sub>f</sub> =20 ns | | | | | | | | | | | Signal OUT | | 0 | 5 | - | _ | → ` | - | | 220 | 440 | | | (Channel | | 0 | 10 | - | _ | | | _ | 90 | 180 | ns | | turning<br>OFF) | | 0 | 15 | - | | _ | _ | _ | 65 | 130 | 1 | | Input<br>Capaci-<br>tance, C <sub>IN</sub> | Any Ao<br>Inhibit | ddress or · | | - | | - | _ | | 5 | 7.5 | pF | #### **TEST CIRCUITS** Fig. 7-OFF channel leakage current-any channel OFF. #### MAXIMUM RATINGS, Absolute-Maximum Values: | DC SUPPLY-VOLTAGE RANGE, (VDD) | | |------------------------------------------------------------------------------|----------------------------------------| | Voltages referenced to V <sub>SS</sub> Terminal) | 0.5V to +20V | | INPUT VOLTAGE RANGE, ALL INPUTS | 0.5V to V <sub>DD</sub> +0.5V | | DC INPUT CURRENT, ANY ONE INPUT | | | POWER DISSIPATION PER PACKAGE (PD): | | | For T <sub>A</sub> = -55°C to +100°C | 500mW | | For T <sub>A</sub> = +100°C to +125°C | . Derate Linearity at 12mW/°C to 200mW | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Type | oes)100mW | | OPERATING-TEMPERATURE RANGE (TA) | | | STORAGE TEMPERATURE RANGE (Tstg) | 65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max . | +265°C | Fig. 8—Input voltage—measure $\leq$ 2 $\mu$ A on all OFF channels (e.g., channel 12). Fig. 9-OFF channel leakage current-all channels OFF. 9205-27335 #### **ELECTRICAL CHARACTERISTICS (Cont'd)** | | | | TE | ST COND | ITIONS | | | | | |---------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|--| | CHARAC-<br>TERISTIC | V <sub>is</sub><br>(V) | V <sub>DD</sub><br>(V) | R <sub>L</sub><br>(KΩ) | | | la esta de la composición della dell | TYPICAL<br>VALUES | UNITS | | | Cutoff<br>(-3-dB) | 5 <sup>•</sup> | 10 | 1 | | | CD4067 | 14 | | | | Frequency<br>Channel ON | $20 \log \frac{V_{os}}{V_{is}} = -3 dB$ | | | V <sub>os</sub> at Co | mmon OUT/IN | CD4097 | 20 | | | | (Sine Wave<br>Input) | | | | V <sub>os</sub> at An | y Channel | 60 | MHz | | | | Total | 2. | 5 | | | | | 0.3 | | | | Harmonic | 3 <b>•</b> | 10 | 10 | | | | 0.2 | 1. | | | Distortion,<br>THD | 5 <sup>•</sup> | 15 | | | | | 0.12 | % | | | 7 | | k'Hz sine | wave | | | | | | | | 40-dB | 5° | 10 | 1 | | | | | | | | Feedthrough<br>Frequency | $20 \log \frac{V_{OS}}{V_{is}} = -40 \text{ dB}$ | | | V <sub>os</sub> at Common OUT/IN CD4097 V <sub>os</sub> at Any Channel | | | 20 | | | | (All Channels<br>OFF | | | | | | | 12<br>8 | MHz | | | | 5 <sup>•</sup> | 10 | 1 | | | | | | | | Signal Cross- | | | | Between A | Any 2 Channels | | 1 | | | | talk (Fre-<br>quency at | 20 100 | Vos_ | מר טו | Between<br>Sections | Measured on Co | ommon | 10 | | | | -40 dB) | $20 \log \frac{V_{os}}{V_{is}} = -40 \text{ dB}$ | | | CD4097<br>Only | Measured on A<br>Channel | ny | 18 | MHz | | | | _ | 10 | 10* | | | | | | | | Address-or-<br>Inhibit-to-<br>Signal<br>Crosstalk | VC=A | O, t <sub>r</sub> ,t <sub>f</sub> =2<br>DD <sup>-V</sup> S<br>re Wave) | s | , | | | 75 | mV<br>(Peak) | | Peak-to-peak voltage symmetrical about $\frac{V_{DD}-V_{SS}}{2}$ - Worst case. - \* Both ends of channel. Fig. 11 – Turn-on and turn-off propagation delay—address select input to signal output (e.g. measured on channel 0). # TEST CIRCUITS (Cont'd) Fig. 10- Quiescent device current. Fig. 12—Turn-on and turn-off propagation delay inhibit input to signal output (e.g. measured on channel 1). Fig. 13- Channel ON resistance measurement circuit. Fig. 14- Propagation delay waveform channel being turned ON (R<sub>L</sub> = 10 K $\Omega$ , C<sub>L</sub> = 50 pF). Fig. 15- Propagation delay waveform, channel being turned OFF (R $_{L}$ = 300 $\Omega_{\star}$ $C_L = 50 pF$ ). Fig. 16-CD4067 logic diagram. Fig. 17-CD4097 logic diagram. Fig. 18-24-to-1 MUX Addressing #### SPECIAL CONSIDERATIONS In applications where separate power sources are used to drive V<sub>DD</sub> and the signal inputs, the V<sub>DD</sub> current capability should exceed V<sub>DD</sub>/R<sub>L</sub> (R<sub>L</sub>=effective external load). This provision avoids permanent current flow or clamp action on the V<sub>DD</sub> supply when power is applied or removed from the CD4067B or CD4097B. When switching from one address to another, some of the ON periods of the channels of the multiplexers will overlap momentarily, which may be objectionable in certain applications. Also when a channel is turned on or off by an address input, there is a momentary conductive path from the channel to VSS, which will dump some charge from any capacitor connected to the input or output of the channel. The inhibit input turning on a channel will similarly dump some charge to VSS. The amount of charge dumped is mostly a function of the signal level above VSS. Typically, at $V_{DD}$ - $V_{SS}$ =10 V, a 100-pF capacitor connected to the input or output of the channel will lose 3-4% of its voltage at the moment the channel turns on or off. This loss of voltage is essentially independent of the address or inhibit signal transition time, if the transition time is less than 1-2 $\mu$ s. When the inhibit signal turns a channel off, there is no charge dumping to VSS. Rather, there is a slight rise in the channel voltage level (65 mV typ.) due to capacitive coupling from inhibit input to channel input or output. Address inputs also couple some voltage steps onto the channel signal levels. In certain applications, the external load-resistor current may include both VDD and signal-line components. To avoid drawing VDD current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8 volt (calculated from RON values shown in ELECTRICAL CHARACTERISTICS CHART). No VDD current will flow through RL if the switch current flows into terminal 1 on the CD4067B, terminals 1 and 17 on the CD4097B. Dimensions and pad layout for CD4067BH. Dimensions and pad layout for CD4097BH. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as Indicated. Grid graduations are in mils $(10^{-3})$ inch). # SN74HC4066 **QUADRUPLE BILATERAL ANALOG SWITCH** SCLS325G - MARCH 1996 - REVISED JULY 2003 - Wide Operating Voltage Range of 2 V to 6 V - Typical Switch Enable Time of 18 ns - Low Power Consumption, 20-µA Max I<sub>CC</sub> - Low Input Current of 1 µA Max - **High Degree of Linearity** - **High On-Off Output-Voltage Ratio** - Low Crosstalk Between Switches - Low On-State Impedance . . . **50-** $\Omega$ TYP at V<sub>CC</sub> = 6 V - **Individual Switch Controls** #### D, DB, N, NS, OR PW PACKAGE (TOP VIEW) 14 V<sub>CC</sub> 1A 1B **∏**2 13 1 1C 2B 🛮 3 12 4C 11 4A 2A **∏**4 2C 10**∏** 4B 5 3C **П**6 9 3B GND 8∏ 3A # description/ordering information The SN74HC4066 is a silicon-gate CMOS quadruple analog switch designed to handle both analog and digital signals. Each switch permits signals with amplitudes of up to 6 V (peak) to be transmitted in either direction. Each switch section has its own enable input control (C). A high-level voltage applied to C turns on the associated switch section. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### ORDERING INFORMATION | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|------------|--------------|--------------------------|---------------------|--| | | PDIP – N | Tube of 25 | SN74HC4066N | SN74HC4066N | | | | | Tube of 50 | SN74HC4066D | | | | | SOIC - D | Reel of 2500 | SN74HC4066DR | HC4066 | | | | | Reel of 250 | SN74HC4066DT | | | | -40°C to 85°C | SOP - NS | Reel of 2000 | SN74HC4066NSR | HC4066 | | | | SSOP – DB | Reel of 2000 | SN74HC4066DBR | HC4066 | | | | | Tube of 90 | SN74HC4066PW | | | | | TSSOP - PW | Reel of 2000 | SN74HC4066PWR | HC4066 | | | | | Reel of 250 | SN74HC4066PWT | | | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each switch) | INPUT<br>CONTROL<br>(C) | SWITCH | |-------------------------|--------| | L | OFF | | Н | ON | # logic diagram, each switch (positive logic) One of Four Switches # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | | –0.5 V to 7 V | |-------------------------------------------------------------------|-------------|----------------| | Control-input diode current, $I_1$ ( $V_1 < 0$ or $V_1 > V_0$ | CC) | ±20 mA | | I/O port diode current, $I_1$ ( $V_1 < 0$ or $V_{I/O} > V_{CC}$ ) | | | | On-state switch current ( $V_{I/O} = 0$ to $V_{CC}$ ) | | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : D package | 86°C/W | | | DB package | 96°C/W | | | N package | 80°C/W | | | NS package | 76°C/W | | | PW package | 113°C/W | | Storage temperature range, T <sub>sto</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. SCLS325G - MARCH 1996 - REVISED JULY 2003 # recommended operating conditions (see Note 3) | | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------------------|-------------------------|------|-----|------|------| | Vcc | Supply voltage | | 2† | 5 | 6 | V | | V <sub>I/O</sub> | I/O port voltage | | 0 | | VCC | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | VCC | | | $V_{IH}$ | High-level input voltage, control inputs | V <sub>CC</sub> = 4.5 V | 3.15 | | VCC | V | | | | V <sub>CC</sub> = 6 V | 4.2 | | VCC | | | | | V <sub>CC</sub> = 2 V | 0 | | 0.3 | V | | ٧ıL | Low-level input voltage, control inputs | V <sub>CC</sub> = 4.5 V | 0 | | 0.9 | | | | | V <sub>CC</sub> = 6 V | 0 | | 1.2 | | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | Δt/Δν | Input transition rise/fall time | V <sub>CC</sub> = 4.5 V | | | 500 | ns | | | | | | 400 | | | | TA | Operating free-air temperature | | -40 | | 85 | °C | <sup>†</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | | T | λ = 25°C | ; | | | | |--------------------|---------------------------------------------|------------|----------------------------------------------------------------------------------------|-------|-----|----------|------|-----|-------|------| | | PARAMETER | | TEST CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | UNIT | | | | | | 2 V | | 150 | | | | | | ron | On-state switch resista | ance | $I_T = -1$ mA, $V_I = 0$ to $V_{CC}$ , $V_C = V_{IH}$ (see Figure 1) | 4.5 V | | 50 | 85 | | 106 | Ω | | | | | VC = VIA (See Figure 1) | 6 V | | 30 | | | | | | | r <sub>on(p)</sub> Peak on-state resistance | | | 2 V | | 320 | | | | | | r <sub>on(p)</sub> | | | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ ,<br>$I_T = -1$ mA | 4.5 V | | 70 | 170 | | 215 | Ω | | , , | | | 11 1 1110 | 6 V | | 50 | | | | | | Ιį | Control input current | | $V_C = 0$ or $V_{CC}$ | 6 V | | ±0.1 | ±100 | | ±1000 | nA | | I <sub>soff</sub> | Off-state switch leakage | ge current | $V_I = V_{CC}$ or 0, $V_O = V_{CC}$ or 0, $V_C = V_{IL}$ (see Figure 2) | 6 V | | | ±0.1 | | ±5 | μΑ | | I <sub>son</sub> | On-state switch leaka | ge current | V <sub>I</sub> = V <sub>CC</sub> or 0, V <sub>C</sub> = V <sub>IH</sub> (see Figure 3) | 6 V | | | ±0.1 | | ±5 | μΑ | | Icc | Supply current | | $V_I = 0$ or $V_{CC}$ , $I_O = 0$ | 6 V | | | 2 | | 20 | μА | | | | A or B | | _ , , | 9 | | | | | _ | | Ci | Input capacitance | С | ] | 5 V | | 3 | 10 | | 10 | рF | | Cf | Feed-through capacitance | A to B | V <sub>I</sub> = 0 | | | 0.5 | | | | pF | | Co | Output capacitance | A or B | | 5 V | | 9 | | | | pF | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCLS325G - MARCH 1996 - REVISED JULY 2003 # switching characteristics over recommended operating free-air temperature range | | DAMETER | FROM | то | TEST | ., | TA | ( = 25°C | ; | | MAY | | |----------------------------------------|---------------------------|---------|----------|------------------------------------------------------------------------|-------|-----|----------|-----|-----|-----|-------| | PA | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | UNIT | | | | | | | 2 V | | 10 | 60 | | 75 | | | tPLH,<br>tPHL | Propagation<br>delay time | A or B | B or A | C <sub>L</sub> = 50 pF<br>(see Figure 4) | 4.5 V | | 4 | 12 | | 15 | ns | | 'FIL | dolay timo | | | (See Figure 4) | 6 V | | 3 | 10 | | 13 | | | | 0 :: 1 | | | $R_1 = 1 k\Omega$ | 2 V | | 70 | 180 | | 225 | | | tPZH,<br>tPZL | Switch<br>turn-on time | С | A or B | C <sub>L</sub> = 50 pF<br>(see Figure 5) | 4.5 V | | 21 | 36 | | 45 | ns | | 'PZL | turn-on time | | | | 6 V | | 18 | 31 | | 38 | | | | Switch<br>turn-off time | | A or B | $R_L = 1 \text{ k}\Omega$ ,<br>$C_L = 50 \text{ pF}$<br>(see Figure 5) | 2 V | | 50 | 200 | | 250 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | | С | | | 4.5 V | | 25 | 40 | | 50 | | | 'PHZ | tarri on time | | | | 6 V | | 22 | 34 | | 43 | | | | Control | | | C <sub>L</sub> = 15 pF, | 2 V | | 15 | | | | | | f <sub>l</sub> | input | С | A or B | $R_L = 1 \text{ k}\Omega$ ,<br>$V_C = V_{CC} \text{ or GND}$ , | 4.5 V | | 30 | | | | MHz | | | frequency | | | $V_O = V_{CC}/2$ (see Figure 6) | 6 V | | 30 | | | | | | | Control | | A or B | $C_L = 50 \text{ pF},$<br>$R_{in} = R_L = 600 \Omega,$ | 4.5 V | | 15 | | | | mV | | | feed-through<br>noise | С | AUID | $V_C = V_{CC}$ or GND,<br>$f_{in} = 1$ MHz<br>(see Figure 7) | | | 20 | | | | (rms) | # operating characteristics, $V_{CC}$ = 4.5 V, $T_A$ = 25°C | | PARAMETER | TEST C | TYP | UNIT | | |-----------------|-----------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------|-------|-----| | C <sub>pd</sub> | Power dissipation capacitance per gate | C <sub>L</sub> = 50 pF, | f = 1 MHz | 45 | pF | | | Minimum through bandwidth, A to B or B to A $^{\dagger}$ [20 log (VO/VI)] = -3 dB | $C_L = 50 \text{ pF},$<br>$V_C = V_{CC}$ | $R_L = 600 \Omega$ , (see Figure 8) | 30 | MHz | | | Crosstalk between any switches‡ | $C_L = 10 \text{ pF},$<br>$f_{in} = 1 \text{ MHz}$ | $R_L = 50 \Omega$ , (see Figure 9) | 45 | dB | | | Feed through, switch off, A to B or B to A‡ | $C_L = 50 \text{ pF},$<br>$f_{in} = 1 \text{ MHz}$ | $R_L = 600 \Omega$ , (see Figure 10) | 42 | dB | | | Amplitude distortion rate, A to B or B to A | $C_L = 50 \text{ pF},$<br>$f_{in} = 1 \text{ kHz}$ | $R_L$ = 10 kΩ,<br>(see Figure 11) | 0.05% | | $<sup>\</sup>uparrow$ Adjust the input amplitude for output = 0 dBm at f = 1 MHz. Input signal must be a sine wave. $<sup>\</sup>ddagger$ Adjust the input amplitude for input = 0 dBm at f = 1 MHz. Input signal must be a sine wave. Figure 1. On-State Resistance Test Circuit Figure 2. Off-State Switch Leakage-Current Test Circuit Figure 3. On-State Leakage-Current Test Circuit Figure 4. Propagation Delay Time, Signal Input to Signal Output **VOLTAGE WAVEFORMS** Figure 5. Switching Time (tpzL, tpLZ, tpzH, tpHz), Control to Signal Output Figure 6. Control-Input Frequency Figure 7. Control Feed-Through Noise Figure 8. Minimum Through Bandwidth Figure 9. Crosstalk Between Any Two Switches Figure 10. Feed Through, Switch Off Figure 11. Amplitude-Distortion Rate - 2-V to 5.5-V V<sub>CC</sub> Operation - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Support Mixed-Mode Voltage Operation on All Ports - High On-Off Output-Voltage Ratio - Low Crosstalk Between Switches - Individual Switch Controls - Extremely Low Input Current - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) SN54LV4040A . . . J OR W PACKAGE SN74LV4040A . . . D, DB, DGV, N, NS, OR PW PACKAGE SN74LV4040A ... RGY PACKAGE (TOP VIEW) SN54LV4040A . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### description/ordering information #### ORDERING INFORMATION | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|------------|--------------|--------------------------|---------------------| | | PDIP – N | Tube of 25 | SN74LV4040AN | SN74LV4040AN | | | QFN – RGY | Reel of 1000 | SN74LV4040ARGYR | LW040A | | | 0010 D | Tube of 40 | SN74LV4040AD | 11/40404 | | | SOIC - D | Reel of 2500 | SN74LV4040ADR | LV4040A | | 4000 / 0500 | SOP - NS | Reel of 2000 | SN74LV4040ANSR | 74LV4040A | | -40°C to 85°C | SSOP – DB | Reel of 2000 | SN74LV4040ADBR | LW040A | | | | Tube of 90 | SN74LV4040APW | | | | TSSOP - PW | Reel of 2000 | SN74LV4040APWR | LW040A | | | | Reel of 250 | SN74LV4040APWT | | | | | | SN74LV4040ADGVR | LW040A | | | CDIP – J | Tube of 25 | SNJ54LV4040AJ | SNJ54LV4040AJ | | -55°C to 125°C | CFP – W | Tube of 150 | SNJ54LV4040AW | SNJ54LV4040AW | | | LCCC – FK | Tube of 55 | SNJ54LV4040AFK | SNJ54LV4040AFK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### description/ordering information (continued) The 'LV4040A devices are 12-bit asynchronous binary counters with the outputs of all stages available externally. A high level at the clear (CLR) input asynchronously clears the counter and resets all outputs low. The count is advanced on a high-to-low transition at the clock (CLK) input. Applications include time-delay circuits, counter controls, and frequency-dividing circuits. These devices are fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. ## FUNCTION TABLE (each buffer) | INP | UTS | FUNCTION | | | | | | | |--------------|-----|-----------------------|--|--|--|--|--|--| | CLK | CLR | FUNCTION | | | | | | | | 1 | L | No change | | | | | | | | $\downarrow$ | L | Advance to next stage | | | | | | | | Х | Н | All outputs L | | | | | | | ### logic diagram (positive logic) Pin numbers shown are for the D, DB, DGV, J, N, NS, PW, RGY, and W packages. ## SN54LV4040A, SN74LV4040A 12-BIT ASYNCHRONOUS BINARY COUNTERS SCES226G - APRIL 1999 - REVISED AUGUST 2003 ### absolute maximum ratings over operating free-air temperature range† | Supply voltage range, V <sub>CC</sub> | | |-------------------------------------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Voltage range applied to any output in the high-impedance or | | | power-off state, V <sub>O</sub> (see Note 1) | –0.5 V to 7 V | | Output voltage range, VO (see Notes 1 and 2) | | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): D package | 73°C/W | | (see Note 3): DB package | 82°C/W | | (see Note 3): DGV package | 120°C/W | | (see Note 3): N package | 67°C/W | | (see Note 3): NS package | 64°C/W | | (see Note 3): PW package | 108°C/W | | (see Note 4): RGY package | 39°C/W | | Storage temperature range, T <sub>Stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 5) | | | | SN54L | V4040A | SN74L | V4040A | | |----------------|------------------------------------|--------------------------------------------|-----------------------|----------------------|-----------------------|---------------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 2 | 5.5 | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | | 18.1.1.1.1. | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> ×0.7 | | V <sub>CC</sub> × 0.7 | | ., | | VIH | High-level input voltage | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | $V_{CC} \times 0.7$ | | $V_{CC} \times 0.7$ | | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> × 0.7 | | $V_{CC} \times 0.7$ | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | ., | Law law Daniel Canada a Nama | V <sub>CC</sub> = 2.3 V to 2.7 V | | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | | | ٧ <sub>I</sub> | Input voltage | | 0 | 5.5 | 0 | 5.5 | V | | ٧o | Output voltage | | 0 | √VCC | 0 | VCC | V | | | | V <sub>CC</sub> = 2 V | , | -50 | | -50 | μΑ | | | LPak lavel extent some of | V <sub>CC</sub> = 2.3 V to 2.7 V | 20 | -2 | | -2 | | | ЮН | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V | 30 | -6 | | -6 | mA | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 2 | -12 | | -12 | | | | | V <sub>CC</sub> = 2 V | | 50 | | 50 | μΑ | | | Law law Law day day and a company | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 2 | | 2 | | | lOL | Low-level output current | $V_{CC} = 3 V \text{ to } 3.6 V$ | | 6 | | 6 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 12 | | 12 | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | 200 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | 20 | | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | ., | SN54 | LV4040A | SN74 | LV4040A | | |------------------|----------------------------------|--------------|----------------------|---------|----------------------|----------|--------| | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP MAX | MIN | TYP MA | X UNIT | | | I <sub>OH</sub> = -50 μA | 2 V to 5.5 V | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | | | ., | $I_{OH} = -2 \text{ mA}$ | 2.3 V | 2 | | 2 | | | | Voн | $I_{OH} = -6 \text{ mA}$ | 3 V | 2.48 | | 2.48 | | | | | $I_{OH} = -12 \text{ mA}$ | 4.5 V | 3.8 | 14/ | 3.8 | | | | | I <sub>OL</sub> = 50 μA | 2 V to 5.5 V | | 0.1 | | 0. | 1 | | V | I <sub>OL</sub> = 2 mA | 2.3 V | | 0.4 | | 0. | 4 V | | V <sub>OL</sub> | I <sub>OL</sub> = 6 mA | 3 V | 9 | 0.44 | | 0.4 | 4 V | | | I <sub>OL</sub> = 12 mA | 4.5 V | 'QC | 0.55 | | 0.5 | 5 | | Ц | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | d'a | ±1 | | <u>+</u> | 1 μΑ | | ICC | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | 20 | | 2 | 0 μΑ | | l <sub>off</sub> | $V_I$ or $V_O = 0$ to 5.5 $V$ | 0 | | 5 | | | 5 μΑ | | Ci | $V_I = V_{CC}$ or GND | 3.3 V | | 1.9 | | 1.9 | pF | ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1) | | | | T <sub>A</sub> = 25°C | | SN54LV | 4040A | SN74LV | | | | |-----------------|----------------|--------------------------|-----------------------|-----|--------|-------|--------|-----|------|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | CLK high or low | 7 | | 7 | M | 7 | | | | | t <sub>W</sub> | Pulse duration | CLR high | 6.5 | | 6.5 | | 6.5 | | ns | | | t <sub>su</sub> | Setup time | CLR inactive before CLK↓ | 6.5 | | 6.5 | | 6.5 | | ns | | ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | | | T <sub>A</sub> = 25°C | | SN54LV4040A | | SN74LV4040A | | | | |-----------------|----------------|--------------------------|-----|-------------|-----|-------------|-----|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Dulan danaffan | CLK high or low | 5 | | 5 | N. W | 5 | | | | t <sub>W</sub> | Pulse duration | CLR high | 5 | | 5 | | 5 | | ns | | t <sub>su</sub> | Setup time | CLR inactive before CLK↓ | 5 | | 5 | | 5 | · | ns | ## timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | | | | T <sub>A</sub> = 2 | 25°C | SN54LV4040A | | SN74LV4040A | | | |-----------------|----------------|--------------------------|--------------------|------|-------------|------|-------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | 5.1 | CLK high or low | 5 | | 5 | N. W | 5 | | | | t <sub>W</sub> | Pulse duration | CLR high | 5 | | - 5 | 115 | 5 | | ns | | t <sub>su</sub> | Setup time | CLR inactive before CLK↓ | 5 | | 5 | | 5 | | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1) | 24244555 | FROM | то | LOAD | T | Δ = 25°C | ; | SN54LV | 4040A | SN74LV | 4040A | | |------------------|---------|------------------|------------------------|-----|----------|-------|--------|-------|--------|-------|---------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | C <sub>L</sub> = 15 pF | 50* | 115* | | 40* | | 40 | | N 41 1- | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 40 | 95 | | 35 | 3 | 35 | | MHz | | tPLH | 01.14 | | 0 455 | | 8.7* | 19.4* | 1* | 23* | 1 | 23 | | | <sup>t</sup> PHL | CLK | $Q_{A}$ | C <sub>L</sub> = 15 pF | | 8.7* | 19.4* | 1* | 23* | 1 | 23 | ns | | <sup>t</sup> PHL | CLR | Any Q | C <sub>L</sub> = 15 pF | | 9.3* | 19.9* | 1*/ | 24* | 1 | 24 | ns | | <sup>t</sup> PLH | CLK | _ | 0 50 5 | | 10.5 | 24.1 | 777 | 28 | 1 | 28 | | | t <sub>PHL</sub> | CLK | $Q_{A}$ | C <sub>L</sub> = 50 pF | | 10.5 | 24.1 | 0 1 | 28 | 1 | 28 | ns | | <sup>t</sup> PHL | CLR | Any Q | C <sub>L</sub> = 50 pF | | 11.7 | 24.5 | 1 | 28 | 1 | 28 | ns | | $\Delta t_{pd}$ | Qn | Q <sub>n+1</sub> | C <sub>L</sub> = 50 pF | | 1.7 | 5.9 | | 7 | | 7 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | | FROM | то | LOAD | T, | 4 = 25°C | ; | SN54LV | 4040A | SN74LV | 4040A | | |------------------|---------|------------------|------------------------|-----|----------|-------|--------|-------|--------|-------|-------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | C <sub>L</sub> = 15 pF | 75* | 160* | | 75* | | 75 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 55 | 130 | | 50 | 3 | 50 | | IVIHZ | | <sup>t</sup> PLH | 01.14 | _ | 0. 455 | | 6.1* | 11.9* | 1* | 14* | 1 | 14 | | | <sup>t</sup> PHL | CLK | $Q_A$ | C <sub>L</sub> = 15 pF | | 6.1* | 11.9* | 1* | 14* | 1 | 14 | ns | | <sup>t</sup> PHL | CLR | Any Q | C <sub>L</sub> = 15 pF | | 7.1* | 12.8* | 1*/ | 15* | 1 | 15 | ns | | <sup>t</sup> PLH | CLK | _ | 0. 50.55 | | 7.5 | 15.4 | 77 | 17.5 | 1 | 17.5 | | | <sup>t</sup> PHL | CLK | $Q_A$ | C <sub>L</sub> = 50 pF | | 7.5 | 15.4 | Q 1 | 17.5 | 1 | 17.5 | ns | | <sup>t</sup> PHL | CLR | Any Q | C <sub>L</sub> = 50 pF | | 9 | 16.3 | 1 | 18.5 | 1 | 18.5 | ns | | $\Delta t_{pd}$ | Qn | Q <sub>n+1</sub> | C <sub>L</sub> = 50 pF | | 1.2 | 4.4 | | 5 | | 5 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | <b>.</b> | • | | , , | _ | • | | | | | | | |-------------------------|---------|------------------|------------------------|------|---------------------|------|------------------|-------|--------|-------|------| | | FROM | то | LOAD | T, | <sub>A</sub> = 25°C | ; | SN54LV | 4040A | SN74LV | 4040A | | | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | , | | | C <sub>L</sub> = 15 pF | 150* | 235* | | 125* | | 125 | | | | fmax | | | C <sub>L</sub> = 50 pF | 95 | 185 | | 80 | 2 | 80 | | MHz | | <sup>t</sup> PLH | 01.14 | | 0 45 5 | | 4.2* | 7.3* | 1* | 8.5* | 1 | 8.5 | | | <sup>t</sup> PHL | CLK | Q <sub>A</sub> | C <sub>L</sub> = 15 pF | | 4.2* | 7.3* | 1* | 8.5* | 1 | 8.5 | ns | | t <sub>PHL</sub> | CLR | Any Q | C <sub>L</sub> = 15 pF | | 5.3* | 8.6* | 1*/ | 10* | 1 | 10 | ns | | <sup>t</sup> PLH | CLK | | 0 50 5 | | 5.3 | 9.3 | 77 | 10.5 | 1 | 10.5 | | | <sup>t</sup> PHL | CLK | Q <sub>A</sub> | $C_L = 50 pF$ | | 5.3 | 9.3 | Q <sup>2</sup> 1 | 10.5 | 1 | 10.5 | ns | | <sup>t</sup> PHL | CLR | Any Q | $C_L = 50 pF$ | | 6.8 | 10.6 | 2 1 | 12 | 1 | 12 | ns | | $\Delta t_{ extsf{pd}}$ | Qn | Q <sub>n+1</sub> | C <sub>L</sub> = 50 pF | | 0.8 | 3.1 | | 3.5 | | 3.5 | ns | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ### noise characteristics, $V_{CC} = 3.3 \text{ V}$ , $C_L = 50 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ (see Note 6) | | DADAMETED | SN7 | 4LV404 | 0A | | |--------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------|------|---| | | PARAMETER | SN74LV4040A MIN TYP MAX 0.5 0.8 -0.5 -0.8 2.31 0.99 | UNIT | | | | VOL(P) | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.5 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.5 | -0.8 | V | | VIH(D) | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | NOTE 6: Characteristics are for surface-mount packages only. ### operating characteristics, T<sub>A</sub> = 25°C | PARAMETER | | | NDITIONS | VCC | TYP | UNIT | |-----------|-------------------------------|-----------------|------------|-------|------|------| | <u> </u> | Dower discination conscitones | C. F0 pF | f = 10 MHz | 3.3 V | 11.9 | PΓ | | Cpd | Power dissipation capacitance | $C_L = 50 pF$ , | I = IU MHZ | 5 V | 13.1 | pΕ | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq 3$ ns. $t_f \leq 3$ ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms SCLS428F - MAY 1999 - REVISED AUGUST 2003 - 2-V to 5.5-V V<sub>CC</sub> Operation - Support Mixed-Mode Voltage Operation on All Ports - High On-Off Output-Voltage Ratio - Low Crosstalk Between Switches - Individual Switch Controls - Extremely Low Input Current - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description/ordering information These 8-channel CMOS analog multiplexers/ demultiplexers are designed for 2-V to 5.5-V $\rm V_{CC}$ operation. The 'LV4051A devices handle both analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### SN54LV4051A . . . J OR W PACKAGE SN74LV4051A . . . D, DB, DGV, N, NS, OR PW PACKAGE (TOP VIEW) ## SN74LV4051A ... RGY PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------|--------------|--------------------------|---------------------| | | PDIP – N | Tube of 25 | SN74LV4051AN | SN74LV4051AN | | 4000 1 0500 | QFN – RGY | Reel of 1000 | SN74LV4051ARGYR | LW051A | | | 0010 D | Tube of 40 | SN74LV4051AD | 11/40544 | | | SOIC - D | Reel of 2500 | SN74LV4051ADR | LV4051A | | | SOP - NS | Reel of 2000 | SN74LV4051ANSR | 74LV4051A | | –40°C to 85°C | SSOP – DB | Reel of 2000 | SN74LV4051ADBR | LW051A | | | | Tube of 90 | SN74LV4051APW | | | | TSSOP - PW | Reel of 2000 | SN74LV4051APWR | LW051A | | | | Reel of 250 | SN74LV4051APWT | | | | TVSOP - DGV | Reel of 2000 | SN74LV4051ADGVR | LW051A | | –55°C to 125°C | CDIP – J | Tube of 25 | SNJ54LV4051AJ | SNJ54LV4051AJ | | | CFP – W | Tube of 150 | SNJ54LV4051AW | SNJ54LV4051AW | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCLS428F - MAY 1999 - REVISED AUGUST 2003 #### **FUNCTION TABLE** | | INPUTS | | | | | | | | |-----|--------|---|---------|------|--|--|--|--| | INH | С | Α | CHANNEL | | | | | | | L | L | L | L | Y0 | | | | | | L | L | L | Н | Y1 | | | | | | L | L | Н | L | Y2 | | | | | | L | L | Н | Н | Y3 | | | | | | L | Н | L | L | Y4 | | | | | | L | Н | L | Н | Y5 | | | | | | L | Н | Н | L | Y6 | | | | | | L | Н | Н | Н | Y7 | | | | | | Н | Χ | Χ | Χ | None | | | | | ## logic diagram (positive logic) SCLS428F - MAY 1999 - REVISED AUGUST 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7.0 V | |--------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7.0 V | | Switch I/O voltage range, V <sub>IO</sub> (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –20 mA | | I/O diode current, $I_{IOK}$ ( $V_{IO} < 0$ or $V_{IO} > V_{CC}$ ) | ±50 mA | | Switch through current, $I_T$ ( $V_{IO} = 0$ to $V_{CC}$ ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): D package | 73°C/W | | (see Note 3): DB package | 82°C/W | | (see Note 3): DGV package | 120°C/W | | (see Note 3): N package | 67°C/W | | (see Note 3): NS package | 64°C/W | | (see Note 3): PW package | 108°C/W | | (see Note 4): RGY package | 39°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 5) | | | | SN54L | SN54LV4051A | | V4051A | | |-----------------|------------------------------------|----------------------------------|---------------------|---------------------|---------------------|---------------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 2‡ | 5.5 | 2‡ | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | | High-level input voltage, | V <sub>CC</sub> = 2.3 V to 2.7 V | $V_{CC} \times 0.7$ | | $V_{CC} \times 0.7$ | | ., | | VIH | control inputs | V <sub>CC</sub> = 3 V to 3.6 V | $V_{CC} \times 0.7$ | | $V_{CC} \times 0.7$ | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | $V_{CC} \times 0.7$ | N. | $V_{CC} \times 0.7$ | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | ., | Low-level input voltage, | V <sub>CC</sub> = 2.3 V to 2.7 V | | $V_{CC} \times 0.3$ | | $V_{CC} \times 0.3$ | v | | VIL | control inputs | V <sub>CC</sub> = 3 V to 3.6 V | ć | $V_{CC} \times 0.3$ | | $V_{CC} \times 0.3$ | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 20 | $V_{CC} \times 0.3$ | | $V_{CC} \times 0.3$ | | | ٧ı | Control input voltage | | 0 | 5.5 | 0 | 5.5 | V | | V <sub>IO</sub> | Input/output voltage | | 0 | VCC | 0 | Vcc | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | 200 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | 20 | | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | <sup>‡</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages. NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report *Implications* of Slow or Floating CMOS Inputs, literature number SCBA004. SCLS428F - MAY 1999 - REVISED AUGUST 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DARAMETER | TEST | ., | T, | ղ = 25°C | ; | SN54LV | 4051A | SN74LV | 4051A | | |--------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|---------------|-----|----------|------|---------|-------|--------|-------|------| | | PARAMETER | CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | $I_T = 2 \text{ mA},$ | 2.3 V | | 38 | 180 | | 225 | | 225 | | | ron | On-state switch resistance | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IL</sub> | 3 V | | 30 | 150 | | 190 | | 190 | Ω | | | SWIGHTEGISTATIO | (see Figure 1) | 4.5 V | | 22 | 75 | | 100 | | 100 | | | | | I <sub>T</sub> = 2 mA, | 2.3 V | | 113 | 500 | | 600 | | 600 | | | r <sub>on(p)</sub> | Peak on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 54 | 180 | | 225 | | 225 | Ω | | | | V <sub>INH</sub> = V <sub>IL</sub> | 4.5 V | | 31 | 100 | | 125 | | 125 | | | | Difference in | I <sub>T</sub> = 2 mA, | 2.3 V | | 2.1 | 30 | | 40 | | 40 | | | $\Delta r_{on}$ | on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 1.4 | 20 | | 30 | | 30 | Ω | | | between switches | VINH = VIL | 4.5 V | | 1.3 | 15 | | 20 | | 20 | | | Ц | Control input current | V <sub>I</sub> = 5.5 V or GND | 0 to<br>5.5 V | | | ±0.1 | | ±1 | | ±1 | μА | | IS(off) | Off-state switch leakage current | $V_I = V_{CC}$ and $V_O = GND$ , or $V_I = GND$ and $V_O = V_{CC}$ , $V_{INH} = V_{IH}$ (see Figure 2) | 5.5 V | | | ±0.1 | PRODUCT | ±1 | | ±1 | μА | | I <sub>S(on)</sub> | On-state switch leakage current | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IL</sub><br>(see Figure 3) | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μА | | Icc | Supply current | $V_I = V_{CC}$ or GND | 5.5 V | | | | | 20 | | 20 | μΑ | | C <sub>IC</sub> | Control input capacitance | f = 10 MHz | 3.3 V | | 2 | | | | | | pF | | C <sub>IS</sub> | Common terminal capacitance | | 3.3 V | | 23.4 | | | | | | pF | | COS | Switch terminal capacitance | | 3.3 V | | 5.7 | | | | | | pF | | CF | Feedthrough capacitance | | 3.3 V | | 0.5 | | | | | | pF | # switching characteristics over recommended operating free-air temperature range, $V_{\text{CC}}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) | DAI | AMETER | FROM | то | TEST | T, | λ = 25°C | ; | SN54LV | 4051A | SN74LV | 4051A | UNIT | |--------------------------------------|------------------------|-----------|-----------|-------------------------------------------|-----|-------------|----|---------|-------|--------|---------|------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | MIN TYP MAX | | MIN MAX | | MIN | MIN MAX | | | tPLH<br>tPHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 1.9 | 10 | | 16 | | 16 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 6.6 | 18 | | 23 | | 23 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 7.4 | 18 | 4 | 23 | | 23 | ns | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 3.8 | 12 | Snac | 18 | | 18 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 7.8 | 28 | No. | 35 | | 35 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 11.5 | 28 | | 35 | | 35 | ns | SCLS428F - MAY 1999 - REVISED AUGUST 2003 # switching characteristics over recommended operating free-air temperature range, $V_{\text{CC}}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) | - | | FROM | то | TEST | TA | √ = 25°C | ; | SN54LV4 | 051A | SN74LV | 4051A | | |--------------------------------------|------------------------|-----------|-----------|-------------------------------------------|----|----------|-----|----------------|------|--------|-------|----| | PAR | RAMETER | (INPUT) | (OUTPUT) | UTPUT) CONDITIONS MIN TYP MAX | | MAX | MIN | MAX | MIN | MAX | UNIT | | | t <sub>PLH</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 1.2 | 6 | | 10 | | 10 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 4.7 | 12 | | 15 | | 15 | ns | | tPHZ<br>tPLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 5.7 | 12 | 4 | 15 | | 15 | ns | | tPLH<br>tPHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 2.5 | 9 | Ong | 12 | | 12 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 5.5 | 20 | Y <sub>d</sub> | 25 | | 25 | ns | | tPHZ<br>tPLZ | Disable delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 8.8 | 20 | | 25 | | 25 | ns | # switching characteristics over recommended operating free-air temperature range, $V_{\text{CC}}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) | | | FROM | то | TEST | TA | \ = 25°C | ; | SN54LV | 4051A | SN74LV | 4051A | | |--------------------------------------|------------------------|-------------------------------------|-----------|-------------------------------------------|-----|----------|-----|----------------|-------|--------|-------|----| | PAR | RAMETER | (INPUT) (OUTPUT) CONDITIONS MIN TYP | | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 0.6 | 4 | | 7 | | 7 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 3.5 | 8 | | 10 | | 10 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 4.4 | 8 | | 2 10 | | 10 | ns | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 1.5 | 6 | nac | 8 | | 8 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 4 | 14 | d <sub>d</sub> | 18 | | 18 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 6.2 | 14 | | 18 | | 18 | ns | SCLS428F - MAY 1999 - REVISED AUGUST 2003 ## analog switch characteristics over recommended operating free-air temperature range (unless otherwise noted) | 24244555 | FROM | то | TEST CONDITIONS | | ., | T | λ = 25°C | ; | | |--------------------------------------------|--------------------------------------|------------------------------------------------|-----------------------------------------------------------------|---------------------------------------|-------|-----|----------|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | TEST CO | NUTIONS | VCC | MIN | TYP | MAX | UNIT | | | $C_L = 50 \text{ pF},$ | | 2.3 V | | 20 | | | | | | Frequency response (switch on) | COM or Yn | Y D OF U.UJIVI | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (sin | e wave) | 3 V | 25 | | MHz | | | (ermen en) | | | (see Note 6 and | | 4.5 V | | 35 | | | | | | | C <sub>L</sub> = 50 pF, | | 2.3 V | | 20 | | | | Crosstalk (control input to signal output) | I INH I COM or Vn I 1 - 3 - 3 | | 3 V | | 35 | | mV | | | | (como mparto signal calpat) | | | (see Figure 7) | | 4.5 V | | 60 | | | | | | C <sub>L</sub> = 50 pF, | | | 2.3 V | | -45 | | | | Feedthrough attenuation (switch off) | COM or Yn | Yn or COM | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ | | 3 V | | -45 | | dB | | (cuitori cii) | | | (see Note 7 and | d Figure 8) | 4.5 V | | -45 | | | | | | $C_L = 50 \text{ pF}, V_I = 2 \text{ V}_{p-p}$ | | V <sub>I</sub> = 2 V <sub>p-p</sub> | 2.3 V | | 0.1 | | | | Sine-wave distortion | -wave distortion COM or Yn Yn or COM | Yn or COM | $R_L = 10 \text{ k}\Omega$ ,<br>$f_{\text{in}} = 1 \text{ kHz}$ | V <sub>I</sub> = 2.5 V <sub>p-p</sub> | 3 V | | 0.1 | | % | | | | | (sine wave)<br>(see Figure 9) $V_I = 4 V_{p-p}$ | | 4.5 V | | 0.1 | _ | | NOTES: 6. Adjust $f_{in}$ voltage to obtain 0-dBm output. Increase $f_{in}$ frequency until dB meter reads -3 dB. ## operating characteristics, $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CO | NDITIONS | TYP | UNIT | |-----------------|-------------------------------|-----------------|------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 pF$ , | f = 10 MHz | 5.9 | pF | Figure 1. On-State Resistance Test Circuit <sup>7.</sup> Adjust fin voltage to obtain 0-dBm input. Condition 1: $V_I = 0$ , $V_O = V_{CC}$ Condition 2: $V_I = V_{CC}$ , $V_O = 0$ Figure 2. Off-State Switch Leakage-Current Test Circuit Figure 3. On-State Switch Leakage-Current Test Circuit Figure 4. Propagation Delay Time, Signal Input to Signal Output Figure 5. Switching Time (t<sub>PZL</sub>, t<sub>PLZ</sub>, t<sub>PZH</sub>, t<sub>PHZ</sub>), Control to Signal Output NOTE A: fin is a sine wave. Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk (Control Input, Switch Output) Figure 8. Feedthrough Attenuation (Switch Off) Figure 9. Sine-Wave Distortion SCLS429F - MAY 1999 - REVISED AUGUST 2003 - 2-V to 5.5-V V<sub>CC</sub> Operation - Support Mixed-Mode Voltage Operation on All Ports - Fast Switching - High On-Off Output-Voltage Ratio - Low Crosstalk Between Switches - Extremely Low Input Current - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description/ordering information These dual 4-channel CMOS analog multiplexers/demultiplexers are designed for 2-V to 5.5-V $V_{CC}$ operation. The 'LV4052A devices handle both analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### SN54LV4052A . . . J OR W PACKAGE SN74LV4052A . . . D, DB, DGV, N, NS, OR PW PACKAGE (TOP VIEW) ## SN74LV4052A...RGY PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKA | GEŤ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------|--------------------------|--------------------------|---------------------| | | PDIP – N | Tube of 25 | SN74LV4052AN | SN74LV4052AN | | | QFN – RGY | Reel of 1000 | SN74LV4052ARGYR | LW052A | | | 0010 B | Tube of 40 | SN74LV4052AD | 11/40504 | | | SOIC – D | Reel of 2500 | SN74LV4052ADR | LV4052A | | 400C to 050C | SOP – NS | Reel of 2000 | SN74LV4052ANSR | 74LV4052A | | -40°C to 85°C | SSOP – DB | Reel of 2000 | SN74LV4052ADBR | LW052A | | | | Tube of 90 SN74LV4052APW | | | | | TSSOP - PW | Reel of 2000 | SN74LV4052APWR | LW052A | | | | Reel of 250 | SN74LV4052APWT | | | | TVSOP – DGV | Reel of 2000 | SN74LV4052ADGVR | LW052A | | EE°C to 12E°C | CDIP – J | Tube of 25 | SNJ54LV4052AJ | SNJ54LV4052AJ | | –55°C to 125°C | CFP – W | Tube of 150 | SNJ54LV4052AW | SNJ54LV4052AW | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCLS429F - MAY 1999 - REVISED AUGUST 2003 #### **FUNCTION TABLE** | | INPUTS | | ON | |-----|--------|---|----------| | INH | В | Α | CHANNEL | | L | L | L | 1Y0, 2Y0 | | L | L | Н | 1Y1, 2Y1 | | L | Н | L | 1Y2, 2Y2 | | L | Н | Н | 1Y3, 2Y3 | | Н | X | X | None | ### logic diagram (positive logic) SCLS429F - MAY 1999 - REVISED AUGUST 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 7.0 V | |--------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7.0 V | | Switch I/O voltage range, V <sub>IO</sub> (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –20 mA | | I/O diode current, $I_{IOK}$ ( $V_{IO} < 0$ or $V_{IO} > V_{CC}$ ) | ±50 mA | | Switch through current, $I_T$ ( $V_{IO} = 0$ to $V_{CC}$ ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): D package | 73°C/W | | (see Note 3): DB package | 82°C/W | | (see Note 3): DGV package | 120°C/W | | (see Note 3): N package | 67°C/W | | (see Note 3): NS package | 64°C/W | | (see Note 3): PW package | 108°C/W | | (see Note 4): RGY package | 39°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. ### recommended operating conditions (see Note 5) | | | | SN54L\ | /4052A | SN74L | /4052A | | |-------|------------------------------------|--------------------------------------------|-----------------------|----------------------|----------------------|---------------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 2‡ | 5.5 | 2‡ | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | V | High-level input voltage, | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> ×0.7 | | V <sub>CC</sub> ×0.7 | | ., | | VIH | control inputs | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> ×0.7 | | $V_{CC} \times 0.7$ | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> ×0.7 | N. | $V_{CC} \times 0.7$ | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | ., | Low-level input voltage, | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> × 0.3 | | | $V_{CC} \times 0.3$ | V | | VIL | control inputs | V <sub>CC</sub> = 3 V to 3.6 V | , C | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 20 | $V_{CC} \times 0.3$ | | $V_{CC} \times 0.3$ | | | ٧ı | Control input voltage | | 0 | 5.5 | 0 | 5.5 | V | | VIO | Input/output voltage | | 0 | Vcc | 0 | Vcc | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | 200 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | · | 20 | | | TA | Operating free-air temperature | | <b>-</b> 55 | 125 | -40 | 85 | °C | <sup>‡</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages. NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCLS429F - MAY 1999 - REVISED AUGUST 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | TEGT GOLDITIONS | ,, | T, | Δ = 25°C | ; | SN54LV | 4052A | SN74LV | 4052A | | |---------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|---------------|-----|----------|------|--------|-------|--------|-------|------| | | PARAMETER | TEST CONDITIONS | vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | $I_T = 2 \text{ mA},$ | 2.3 V | | 43 | 180 | | 225 | | 225 | | | ron | On-state switch resistance | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IL</sub> | 3 V | | 34 | 150 | | 190 | | 190 | Ω | | | SWITCH TESISTATICE | (see Figure 1) | 4.5 V | | 25 | 75 | | 100 | | 100 | | | | | I⊤ = 2 mA, | 2.3 V | | 133 | 500 | | 600 | | 600 | | | ron(p) | Peak<br>on-state resistance | $\dot{V}_{I} = V_{CC}$ to GND, | 3 V | | 63 | 180 | | 225 | | 225 | Ω | | , , | On-state resistance | V <sub>INH</sub> = V <sub>IL</sub> | 4.5 V | | 35 | 100 | | 125 | | 125 | | | | Difference in | I <sub>T</sub> = 2 mA, | 2.3 V | | 1.5 | 30 | | 40 | | 40 | | | Δron | on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 1.1 | 20 | | 30 | | 30 | Ω | | | between switches | VINH = VIL | 4.5 V | | 0.7 | 15 | | 20 | | 20 | | | II | Control input current | V <sub>I</sub> = 5.5 V or GND | 0 to<br>5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | I <sub>S(off)</sub> | Off-state switch leakage current | $V_I = V_{CC}$ and $V_O = GND$ , or $V_I = GND$ and $V_O = V_{CC}$ , $V_{INH} = V_{IH}$ (see Figure 2) | 5.5 V | | | ±0.1 | Jongo | ±1 | | ±1 | μΑ | | IS(on) | On-state switch leakage current | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IL</sub><br>(see Figure 3) | 5.5 V | | | ±0.1 | Q | ±1 | | ±1 | μΑ | | Icc | Supply current | $V_I = V_{CC}$ or GND | 5.5 V | | | | | 20 | | 20 | μΑ | | C <sub>IC</sub> | Control input capacitance | f = 10 MHz | 3.3 V | | 2.1 | | | | | | pF | | C <sub>IS</sub> | Common terminal capacitance | | 3.3 V | | 13.1 | | _ | | | | pF | | COS | Switch terminal capacitance | | 3.3 V | | 5.6 | | | | | | pF | | CF | Feedthrough capacitance | | 3.3 V | | 0.5 | | | | | | pF | SCLS429F - MAY 1999 - REVISED AUGUST 2003 # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) | | | FROM | то | TEST | TA | \ = 25°C | ; | SN54LV4052A | | SN74LV4052A | | | |--------------------------------------|------------------------|----------|----------|-------------------------------------------|-----|----------|-----|-------------|-----|-------------|-----|------| | PAF | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 1.9 | 10 | | 16 | | 16 | ns | | tPZH<br>tPZL | Enable<br>delay time | INH | COM or Y | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 8 | 18 | | 23 | | 23 | ns | | tPHZ<br>tPLZ | Disable<br>delay time | INH | COM or Y | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 8.3 | 18 | 4 | 23 | | 23 | ns | | tPLH<br>tPHL | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 3.8 | 12 | Snac | 18 | | 18 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Y | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 9.4 | 28 | d'd | 35 | | 35 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Y | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 12.4 | 28 | | 35 | | 35 | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) | | | FROM | то | TEST | T | λ = 25°C | ; | SN54LV | 4052A | SN74LV | 4052A | | |--------------------------------------|------------------------|----------|----------|-------------------------------------------|-----|----------|-----|--------|-------|--------|-------|------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 1.2 | 6 | | 10 | | 10 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Y | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 5.7 | 12 | | 15 | | 15 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Y | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 6.6 | 12 | | 15 | | 15 | ns | | tPLH<br>tPHL | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 2.5 | 9 | Snac | 12 | | 12 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Y | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 6.7 | 20 | Hd. | 25 | | 25 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Y | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 9.5 | 20 | | 25 | | 25 | ns | SCLS429F - MAY 1999 - REVISED AUGUST 2003 ## switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) | | | FROM | то | TEST | T | λ = 25°C | ; | SN54LV4052A | SN74LV4052A | | |--------------------------------------|------------------------|----------|----------|-------------------------------------------|-----|----------|-----|-------------|-------------|------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN MAX | MIN MAX | UNIT | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 0.7 | 4 | 7 | 7 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Y | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 4 | 8 | 10 | 10 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Y | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 5 | 8 | 10 | 10 | ns | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | COM or Y | Y or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 1.5 | 6 | 379 | 8 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Y | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 4.7 | 14 | 18 | 18 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Y | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 6.9 | 14 | 18 | 18 | ns | ## analog switch characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | FROM | то | TE | ST | ., | T, | λ = 25°C | ; | | | |--------------------------------------------|--------------------------|----------|----------------------------------------------------------------------------------|-------------------------------------|-------|-----|----------|-----|------|--| | PARAMETER | (INPUT) | (OUTPUT) | CONDI | TIONS | VCC | MIN | TYP | MAX | UNIT | | | | | | C <sub>L</sub> = 50 pF, | | 2.3 V | | 30 | | | | | Frequency response (switch on) | COM or Y | Y or COM | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (sine | e wave) | 3 V | | 35 | | MHz | | | (evilleri ell) | | | (see Note 6 and | | 4.5 V | | 50 | | | | | | | | C <sub>L</sub> = 50 pF, | | 2.3 V | | -45 | | | | | Crosstalk (between any switches) | COM or Y | Y or COM | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (sine | e wave) | 3 V | | -45 | | dB | | | ( | | | (see Note 7 and | , | 4.5 V | | -45 | | | | | | $C_{1} = 50 \text{ pF},$ | | | 2.3 V | | 20 | | | | | | Crosstalk (control input to signal output) | INH | COM or Y | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 \text{ MHz (square wave)}$<br>(see Figure 8) | | 3 V | | 35 | | mV | | | (control input to digital output) | | | | | 4.5 V | | 65 | | | | | | | | C <sub>L</sub> = 50 pF, | | 2.3 V | | -45 | | | | | Feedthrough attenuation (switch off) | COM or Y | Y or COM | Y or COM $R_L = 600 \Omega$ , $f_{in} = 1 \text{ MHz (sine wave)}$ | | 3 V | | -45 | | dB | | | (Gillian Gil) | | | (see Note 7 and | | 4.5 V | | -45 | | 1 | | | | | | $C_L = 50 \text{ pF},$<br>$R_L = 10 \text{ k}\Omega,$ | V <sub>I</sub> = 2 V <sub>p-p</sub> | 2.3 V | | 0.1 | | | | | Sine-wave distortion | COM or Y | Y or COM | f <sub>in</sub> = 1 kHz | $V_{I} = 2.5 V_{p-p}$ | 3 V | | 0.1 | | % | | | | | | (sine wave)<br>(see Figure 10) | V <sub>I</sub> = 4 V <sub>p-p</sub> | 4.5 V | | 0.1 | | | | NOTES: 6. Adjust f<sub>in</sub> voltage to obtain 0 dBm at output. Increase f<sub>in</sub> frequency until dB meter reads –3 dB. ### operating characteristics, T<sub>A</sub> = 25°C | PARAMETER | | TEST CONDITIONS | | | |-----------------------------------------------|-------------------------|-----------------|------|----| | C <sub>pd</sub> Power dissipation capacitance | C <sub>L</sub> = 50 pF, | f = 10 MHz | 11.8 | pF | <sup>7.</sup> Adjust fin voltage to obtain 0 dBm at input. Figure 1. On-State Resistance Test Circuit Figure 2. Off-State Switch Leakage-Current Test Circuit Figure 3. On-State Switch Leakage-Current Test Circuit Figure 4. Propagation Delay Time, Signal Input to Signal Output Figure 5. Switching Time ( $t_{PZL}$ , $t_{PLZ}$ , $t_{PZH}$ , $t_{PHZ}$ ), Control to Signal Output NOTE A: fin is a sine wave. Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk Between Any Two Switches Figure 8. Crosstalk Between Control Input and Switch Output Figure 9. Feedthrough Attenuation (Switch Off) Figure 10. Sine-Wave Distortion SCLS430H - MAY 1999 - REVISED AUGUST 2003 - 2-V to 5.5-V V<sub>CC</sub> Operation - Support Mixed-Mode Voltage Operation on All Ports - High On-Off Output-Voltage Ratio - Low Crosstalk Between Switches - Individual Switch Controls - Extremely Low Input Current - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### description/ordering information These triple 2-channel CMOS analog multiplexers/demultiplexers are designed for 2-V to 5.5-V $V_{CC}$ operation. The 'LV4053A devices handle both analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### SN54LV4053A . . . J OR W PACKAGE SN74LV4053A . . . D, DB, DGV, N, NS, OR PW PACKAGE (TOP VIEW) ## SN74LV4053A ... RGY PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|----------------------|--------------|--------------------------|---------------------| | | PDIP – N | Tube of 25 | SN74LV4053AN | SN74LV4053AN | | | QFN – RGY | Reel of 1000 | SN74LV4053ARGYR | LW053A | | | 0010 D | Tube of 40 | SN74LV4053AD | 11/40504 | | | SOIC - D | Reel of 2500 | SN74LV4053ADR | LV4053A | | 4000 1- 0500 | SOP - NS | Reel of 2000 | SN74LV4053ANSR | 74LV4053A | | –40°C to 85°C | SSOP – DB | Reel of 2000 | SN74LV4053ADBR | LW053A | | | | Tube of 90 | SN74LV4053APW | | | | TSSOP - PW | Reel of 2000 | SN74LV4053APWR | LW053A | | | | Reel of 250 | SN74LV4053APWT | | | | TVSOP - DGV | Reel of 2000 | SN74LV4053ADGVR | LW053A | | –55°C to 125°C | CDIP – J | Tube of 25 | SNJ54LV4053AJ | SNJ54LV4053AJ | | -55°C 10 125°C | CFP – W | Tube of 150 | SNJ54LV4053AW | SNJ54LV4053AW | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. SCLS430H - MAY 1999 - REVISED AUGUST 2003 #### **FUNCTION TABLE** | | INP | ON OUANINE O | | | |-----|-----|--------------|---|---------------| | INH | С | В | Α | ON CHANNELS | | L | L | L | L | 1Y0, 2Y0, 3Y0 | | L | L | L | Н | 1Y1, 2Y0, 3Y0 | | L | L | Н | L | 1Y0, 2Y1, 3Y0 | | L | L | Н | Н | 1Y1, 2Y1, 3Y0 | | L | Н | L | L | 1Y0, 2Y0, 3Y1 | | L | Н | L | Н | 1Y1, 2Y0, 3Y1 | | L | Н | Н | L | 1Y0, 2Y1, 3Y1 | | L | Н | Н | Н | 1Y1, 2Y1, 3Y1 | | Н | Χ | Χ | Χ | None | ## logic diagram (positive logic) SCLS430H - MAY 1999 - REVISED AUGUST 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------|----------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Switch I/O voltage range, V <sub>IO</sub> (see Notes 1 and 2) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | I/O diode current, $I_{IOK}$ ( $V_{IO} < 0$ or $V_{IO} > V_{CC}$ ) | ±50 mA | | Switch through current, $I_T$ ( $V_{IO} = 0$ to $V_{CC}$ ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 3): D package | | | (see Note 3): DB package . | 82°C/W | | (see Note 3): DGV package | 120°C/W | | (see Note 3): NS package . | 64°C/W | | (see Note 3): PW package . | 108°C/W | | (see Note 4): RGY package | 39°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 5) | | | | SN74LV | SN74LV4053A | | /4053A | | |----------|------------------------------------------|--------------------------------------------|-----------------------|----------------------|---------------------|---------------------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 2‡ | 5.5 | 2‡ | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | V | High level input valte as assetud inputs | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> ×0.7 | | $V_{CC} \times 0.7$ | | ., | | $V_{IH}$ | High-level input voltage, control inputs | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> ×0.7 | | $V_{CC} \times 0.7$ | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> ×0.7 | N | $V_{CC} \times 0.7$ | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | ., | Low-level input voltage, control inputs | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> × 0.3 | | | $V_{CC} \times 0.3$ | ., | | $V_{IL}$ | | $V_{CC} = 3 V \text{ to } 3.6 V$ | | | | $V_{CC} \times 0.3$ | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 20 | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | | | ٧ı | Control input voltage | | 00 | 5.5 | 0 | 5.5 | V | | VIO | Input/output voltage | | 0 | Vcc | 0 | Vcc | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | 200 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | 20 | | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | <sup>‡</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages. NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCLS430H - MAY 1999 - REVISED AUGUST 2003 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST | \ , | T | λ = 25°C | ; | SN54LV | 4053A | SN74LV | 4053A | UNIT | | |--------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|----------|------|---------|-------|--------|-------|------|--| | | PARAMETER | CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | | | $I_T = 2 \text{ mA},$ | 2.3 V | | 41 | 180 | | 225 | | 225 | | | | ron | On-state switch resistance | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IL</sub> | 3 V | | 30 | 150 | | 190 | | 190 | Ω | | | | Switch resistance | (see Figure 1) | 4.5 V | | 23 | 75 | | 100 | | 100 | | | | | | I <sub>T</sub> = 2 mA, | 2.3 V | | 139 | 500 | | 600 | | 600 | | | | r <sub>on(p)</sub> | Peak on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 63 | 180 | | 225 | | 225 | Ω | | | - (17) | | V <sub>INH</sub> = V <sub>IL</sub> | 4.5 V | | 35 | 100 | | 125 | | 125 | | | | | Difference in | I <sub>T</sub> = 2 mA, | 2.3 V | | 2 | 30 | | 40 | | 40 | | | | $\Delta r_{on}$ | on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 1.6 | 20 | | 30 | | 30 | Ω | | | | between switches | VINH = VIL | 4.5 V | | 1.3 | 15 | | 20 | | 20 | | | | Ц | Control input current | V <sub>I</sub> = 5.5 V or GND | 0 to<br>5.5 V | | | ±0.1 | | ±1 | | ±1 | μА | | | IS(off) | Off-state switch leakage current | $\begin{aligned} & \forall_I = \forall_{CC} \text{ and } \\ & \forall_O = \text{GND, or } \\ & \forall_I = \text{GND and } \\ & \forall_O = \forall_{CC}, \\ & \forall_{INH} = \forall_{IH} \\ & (\text{see Figure 2}) \end{aligned}$ | 5.5 V | | | ±0.1 | PRODUCT | ±1 | | ±1 | μА | | | IS(on) | On-state switch leakage current | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>INH</sub> = V <sub>IH</sub><br>(see Figure 3) | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μА | | | Icc | Supply current | $V_I = V_{CC}$ or GND | 5.5 V | | | | | 20 | | 20 | μΑ | | | C <sub>IC</sub> | Control input capacitance | | | | 2 | | | | | | pF | | | C <sub>IS</sub> | Common terminal capacitance | | | | 8.2 | _ | | _ | | | pF | | | cos | Switch terminal capacitance | | | | 5.6 | | | | | | pF | | | CF | Feedthrough capacitance | | | | 0.5 | | | | | | pF | | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) | PARAMETER | | FROM | то | TEST | T, | չ = 25°C | | SN54LV4 | 053A | SN74LV | 4053A | UNIT | |--------------------------------------|------------------------|-----------|-----------|-------------------------------------------|-----|----------|-----|---------|------|--------|-------|------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>PLH</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 2.5 | 10 | | 16 | | 16 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 7.6 | 18 | | 23 | | 23 | ns | | t <sub>PHZ</sub> | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 7.7 | 18 | , QQ | 23 | | 23 | ns | | tPLH<br>tPHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 4.4 | 12 | Ong | 18 | | 18 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 8.8 | 28 | H'd | 35 | | 35 | ns | | <sup>t</sup> PHZ<br><sup>t</sup> PLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 11.7 | 28 | | 35 | | 35 | ns | # SN54LV4053A, SN74LV4053A TRIPLE 2-CHANNEL ANALOG MULTIPLEXERS/DEMULTIPLEXERS SCLS430H - MAY 1999 - REVISED AUGUST 2003 # switching characteristics over recommended operating free-air temperature range, $V_{\text{CC}}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) | | | FROM | FROM TO TEST TA = 25°C | | SN54LV | 4053A | SN74LV | 4053A | | | | | |------------------|------------------------|-----------|------------------------|-------------------------------------------|--------|-------|--------|----------------|-----|-----|-----|------| | PAF | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>PLH</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 1.6 | 6 | | 10 | | 10 | ns | | tPZH<br>tPZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 5.3 | 12 | | 15 | | 15 | ns | | tPHZ<br>tPLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 6.1 | 12 | Q | 15 | | 15 | ns | | tPLH<br>tPHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 2.9 | 9 | 'Ong | 12 | | 12 | ns | | tPZH<br>tPZL | Enable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 6.1 | 20 | Y <sub>d</sub> | 25 | | 25 | ns | | tPHZ<br>tPLZ | Disable delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 8.9 | 20 | | 25 | | 25 | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) | | | FROM | то | TEST | TA | λ = 25°C | ; | SN54LV | 4053A | SN74LV4053A | | | |--------------------------------------|------------------------|-----------|-----------|-------------------------------------------|-----|----------|-----|--------|-------|-------------|-----|------| | PAF | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>PLH</sub> | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 0.9 | 4 | | 7 | | 7 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 3.8 | 8 | | 10 | | 10 | ns | | tPHZ<br>tPLZ | Disable<br>delay time | INH | COM or Yn | C <sub>L</sub> = 15 pF,<br>(see Figure 5) | | 4.6 | 8 | 70, | 10 | | 10 | ns | | tPLH<br>tPHL | Propagation delay time | COM or Yn | Yn or COM | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 1.8 | 6 | 'Ong | 8 | | 8 | ns | | tPZH<br>tPZL | Enable delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 4.3 | 14 | Hd. | 18 | | 18 | ns | | tPHZ<br>tPLZ | Disable delay time | INH | COM or Yn | C <sub>L</sub> = 50 pF,<br>(see Figure 5) | | 6.3 | 14 | | 18 | | 18 | ns | SCLS430H - MAY 1999 - REVISED AUGUST 2003 #### analog switch characteristics | DADAMETED | FROM | то | TEOT 001 | IDITIONO | ., | T, | ղ = 25°C | ; | | | |--------------------------------------------|-----------|-----------|------------------------------------------------|---------------------------------------|-------|-----|----------|-----|------|--| | PARAMETER | (INPUT) | (OUTPUT) | TEST CON | IDITIONS | vcc | MIN | TYP | MAX | UNIT | | | | | | C <sub>L</sub> = 50 pF, | | 2.3 V | | 30 | | | | | Frequency response (switch on) | COM or Yn | Yn or COM | $R_L$ = 600 Ω,<br>$f_{in}$ = 1 MHz (sine | wave) | 3 V | | 35 | | MHz | | | (emilen em) | | | (see Note 6 and I | | 4.5 V | | 50 | | | | | | | | $C_L = 50 pF$ , | | 2.3 V | | -45 | | | | | Crosstalk (between any switches) | COM or Yn | Yn or COM | $R_L$ = 600 Ω,<br>$f_{in}$ = 1 MHz (sine | 3 V | | -45 | | dB | | | | | | | (see Note 7 and I | 4.5 V | | -45 | | | | | | | | | $C_L = 50 \text{ pF},$ | 2.3 V | | 20 | | | | | | Crosstalk (control input to signal output) | INH | COM or Yn | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ (squa | 3 V | | 35 | | mV | | | | (control input to digital output) | | | (see Figure 8) | 4.5 V | | 65 | | | | | | | | | C <sub>L</sub> = 50 pF, | | 2.3 V | | -45 | | | | | Feedthrough attenuation (switch off) | COM or Yn | Yn or COM | $R_L = 600 \Omega$ ,<br>$f_{in} = 1 MHz$ | 3 V | | -45 | | dB | | | | (cuitori cii) | | | (see Note 7 and Figure 9) | | 4.5 V | | -45 | | | | | | | Yn or COM | C <sub>L</sub> = 50 pF, | V <sub>I</sub> = 2 V <sub>p-p</sub> | 2.3 V | | 0.1 | | | | | Sine-wave distortion | COM or Yn | | $R_L = 10 kΩ$ ,<br>$f_{in} = 1 kHz$ | V <sub>I</sub> = 2.5 V <sub>p-p</sub> | 3 V | | 0.1 | | % | | | | | | (sine wave)<br>(see Figure 10) | V <sub>I</sub> = 4 V <sub>p-p</sub> | 4.5 V | | 0.1 | | | | NOTES: 6. Adjust f<sub>in</sub> voltage to obtain 0-dBm output. Increase f<sub>in</sub> frequency until dB meter reads –3 dB. ## operating characteristics, $V_{CC}$ = 3.3 V, $T_A$ = 25°C | PARAMETER | | TEST COI | NDITIONS | TYP | UNIT | |-----------------|-------------------------------|-------------------------|------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | C <sub>L</sub> = 50 pF, | f = 10 MHz | 5.3 | pF | Figure 1. On-State Resistance Test Circuit <sup>7.</sup> Adjust fin voltage to obtain 0-dBm input. Condition 1: $V_I = 0$ , $V_O = V_{CC}$ Condition 2: $V_I = V_{CC}$ , $V_O = 0$ Figure 2. Off-State Switch Leakage-Current Test Circuit Figure 3. On-State Switch Leakage-Current Test Circuit Figure 4. Propagation Delay Time, Signal Input to Signal Output **VOLTAGE WAVEFORMS** Figure 5. Switching Time ( $t_{PZL}$ , $t_{PLZ}$ , $t_{PZH}$ , $t_{PHZ}$ ), Control to Signal Output Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk Between Any Two Switches Figure 8. Crosstalk Between Control Input and Switch Output Figure 9. Feedthrough Attenuation (Switch Off) Figure 10. Sine-Wave Distortion SCLS427G - APRIL 1999 - REVISED AUGUST 2003 - 2-V to 5.5-V V<sub>CC</sub> Operation - Support Mixed-Mode Voltage Operation on All Ports - High On-Off Output-Voltage Ratio - Low Crosstalk Between Switches - Individual Switch Controls - Extremely Low Input Current - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) # description/ordering information This quadruple silicon-gate CMOS analog switch is designed for 2-V to 5.5-V V<sub>CC</sub> operation. These switches are designed to handle both analog and digital signals. Each switch permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction. Each switch section has its own enable-input control (C). A high-level voltage applied to C turns on the associated switch section. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### SN54LV4066A . . . J OR W PACKAGE SN74LV4066A . . . D, DB, DGV, N, NS, OR PW PACKAGE (TOP VIEW) # SN74LV4066A . . . RGY PACKAGE (TOP VIEW) NC - No internal connection #### **ORDERING INFORMATION** | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------|--------------|--------------------------|---------------------| | | PDIP – N | Tube of 25 | SN74LV4066AN | SN74LV4066AN | | | QFN – RGY | Reel of 1000 | SN74LV4066ARGYR | LW066A | | | SOIC - D | Tube of 50 | SN74LV4066AD | 11/40664 | | | SOIC - D | Reel of 2500 | SN74LV4066ADR | LV4066A | | 4000 to 0500 | SOP – NS | Reel of 2000 | SN74LV4066ANSR | 74LV4066A | | -40°C to 85°C | SSOP – DB | Reel of 2000 | SN74LV4066ADBR | LW066A | | | | Tube of 90 | SN74LV4066APW | | | | TSSOP - PW | Reel of 2000 | SN74LV4066APWR | LW066A | | | | Reel of 250 | SN74LV4066APWT | | | | TVSOP - DGV | Reel of 2000 | SN74LV4066ADGVR | LW066A | | -55°C to 125°C | CDIP – J | Tube of 25 | SNJ54LV4066AJ | SNJ54LV4066AJ | | -55 C to 125 C | CFP – W | Tube of 150 | SNJ54LV4066AW | SNJ54LV4066AW | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each switch) | INPUT<br>CONTROL<br>(C) | SWITCH | |-------------------------|--------| | L | OFF | | Н | ON | # logic diagram (positive logic) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> (see Note 1) | | |--------------------------------------------------------------------|-------------------------------------------| | Switch I/O voltage range, V <sub>IO</sub> (see Notes 1 and 2) | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Control-input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | I/O diode current, $I_{IOK}$ ( $V_{IO} < 0$ or $V_{IO} > V_{CC}$ ) | | | On-state switch current, $I_T$ ( $V_{IO} = 0$ to $V_{CC}$ ) | | | Continuous current through V <sub>CC</sub> or GND | | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): D package | | | (see Note 3): DB package | | | (see Note 3): DGV package | | | (see Note 3): N package | | | (see Note 3): NS package | | | (see Note 3): PW package | 113°C/W | | (see Note 4): RGY package | | | Storage temperature range, T <sub>stg</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 5.5 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. SCLS427G - APRIL 1999 - REVISED AUGUST 2003 # recommended operating conditions (see Note 5) | | | | SN54LV | /4066A | SN74L\ | /4066A | UNIT | | |----------|----------------------------------------------|--------------------------------------------|---------------------|-------------------------------------------|---------------------|---------------------|------------|--| | | | | MIN | MAX | MIN | MAX | UNII | | | VCC | Supply voltage | | 2† | 5.5 | 2† | 5.5 | V | | | | | V <sub>CC</sub> = 2 V | 1.5 | | 1.5 | | | | | V | /IH High-level input voltage, control inputs | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | $V_{CC} \times 0.7$ | | $V_{CC} \times 0.7$ | | <b>.</b> , | | | VIH | | $V_{CC} = 3 V \text{ to } 3.6 V$ | $V_{CC} \times 0.7$ | | $V_{CC} \times 0.7$ | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | $V_{CC} \times 0.7$ | N. S. | $V_{CC} \times 0.7$ | | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | 0.5 | | | | ., | Law law line at walter a control in out | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | V | | | $V_{IL}$ | Low-level input voltage, control inputs | V <sub>CC</sub> = 3 V to 3.6 V | ć | $V_{CC} \times 0.3$ | | $V_{CC} \times 0.3$ | v | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 20 | V <sub>CC</sub> ×0.3 | | $V_{CC} \times 0.3$ | | | | ٧ı | Control input voltage | | 0 | 5.5 | 0 | 5.5 | V | | | VIO | Input/output voltage | | 0 | Vcc | 0 | VCC | V | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | 200 | | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | | 100 | ns/V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | 20 | | | | TA | Operating free-air temperature | · | -55 | 125 | -40 | 85 | °C | | <sup>†</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. Only digital signals should be transmitted at these low supply voltages. NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN54LV4066A, SN74LV4066A QUADRUPLE BILATERAL ANALOG SWITCHES SCLS427G - APRIL 1999 - REVISED AUGUST 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | 212111 | TECT COMPITIONS | ., | T, | ղ = 25°C | ; | SN54LV | 4066A | SN74LV | 4066A | LINUT | |---------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|------------|-----|----------|------|---------|-------|--------|-------|-------| | | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | I⊤ = −1 mA, | 2.3 V | | 38 | 180 | | 225 | | 225 | | | ron | On-state switch resistance | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>C</sub> = V <sub>IH</sub> | 3 V | | 29 | 150 | | 190 | | 190 | Ω | | | Switch resistance | (see Figure 1) | 4.5 V | | 21 | 75 | | 100 | | 100 | | | | | I⊤ = −1 mA, | 2.3 V | | 143 | 500 | | 600 | | 600 | | | ron(p) | Peak<br>on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 57 | 180 | | 225 | | 225 | Ω | | (17 | on state resistance | AC = AIH | 4.5 V | | 31 | 100 | | 125 | | 125 | | | | Difference in | I⊤ = −1 mA, | 2.3 V | | 6 | 30 | | 40 | | 40 | | | $\Delta r_{on}$ | on-state resistance | $V_I = V_{CC}$ to GND, | 3 V | | 3 | 20 | | 30 | | 30 | Ω | | | between switches | AC = AIH | 4.5 V | | 2 | 15 | | 20 | | 20 | | | Тį | Control input current | $V_I = 5.5 \text{ V or GND}$ | 0 to 5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | I <sub>S(off)</sub> | Off-state<br>switch leakage<br>current | $V_I = V_{CC}$ and $V_O = GND$ , or $V_I = GND$ and $V_O = V_{CC}$ , $V_C = V_{IL}$ (see Figure 2) | 5.5 V | | | ±0.1 | LONGOHO | ±1 | | ±1 | μΑ | | IS(on) | On-state<br>switch leakage<br>current | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>V <sub>C</sub> = V <sub>I</sub> H<br>(see Figure 3) | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μА | | ICC | Supply current | $V_I = V_{CC}$ or GND | 5.5 V | | | | | 20 | | 20 | μΑ | | C <sub>ic</sub> | Control input capacitance | | | | 1.5 | | | | | | pF | | C <sub>io</sub> | Switch input/output capacitance | | | | 5.5 | | | | | | pF | | CF | Feed-through capacitance | | | | 0.5 | | | | | | pF | SCLS427G - APRIL 1999 - REVISED AUGUST 2003 # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) | DAF | AMETER | FROM | то | TEST | T, | ղ = 25°C | ; | SN54LV | 4066A | SN74LV | 4066A | | |--------------------------------------|-------------------------|---------|----------|-----------------------------------------------------------------------|-----|----------|-----|--------|-------|--------|-------|------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | A or B | B or A | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 1.2 | 10 | | 16 | | 16 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Switch<br>turn-on time | С | A or B | $C_L = 15 \text{ pF},$<br>$R_L = 1 \text{ k}\Omega$<br>(see Figure 5) | | 3.3 | 15 | | 20 | | 20 | ns | | <sup>t</sup> PLZ<br><sup>t</sup> PHZ | Switch<br>turn-off time | С | A or B | $C_L$ = 15 pF,<br>$R_L$ = 1 k $\Omega$<br>(see Figure 5) | | 6 | 15 | Ž | 23 | | 23 | ns | | tPLH<br>tPHL | Propagation delay time | A or B | B or A | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 2.6 | 12 | Snac | 18 | | 18 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Switch<br>turn-on time | С | A or B | $C_L = 50 \text{ pF},$ $R_L = 1 \text{ k}\Omega$ (see Figure 5) | | 4.2 | 25 | 4d | 32 | | 32 | ns | | <sup>t</sup> PLZ<br><sup>t</sup> PHZ | Switch<br>turn-off time | С | A or B | $C_L = 50 \text{ pF},$<br>$R_L = 1 \text{ k}\Omega$<br>(see Figure 5) | | 9.6 | 25 | | 32 | | 32 | ns | # switching characteristics over recommended operating free-air temperature range, $V_{\text{CC}}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) | DAT | DAMETER | FROM | то | TEST | T, | ղ = 25°C | ; | SN54LV | 4066A | SN74LV | 4066A | LINUT | |--------------------------------------|-------------------------|---------|----------|-----------------------------------------------------------------------|-----|----------|-----|--------|-------|--------|-------|-------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | A or B | B or A | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 0.8 | 6 | | 10 | | 10 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Switch<br>turn-on time | С | A or B | $C_L = 15 \text{ pF},$ $R_L = 1 \text{ k}\Omega$ (see Figure 5) | | 2.3 | 11 | | 15 | | 15 | ns | | tPLZ<br>tPHZ | Switch<br>turn-off time | С | A or B | $C_L = 15 \text{ pF},$ $R_L = 1 \text{ k}\Omega$ (see Figure 5) | | 4.5 | 11 | 4 | 15 | | 15 | ns | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | A or B | B or A | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 1.5 | 9 | Snac | 12 | | 12 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Switch<br>turn-on time | С | A or B | $C_L = 50 \text{ pF},$ $R_L = 1 \text{ k}\Omega$ (see Figure 5) | | 3 | 18 | )Yd | 22 | | 22 | ns | | <sup>t</sup> PLZ<br><sup>t</sup> PHZ | Switch<br>turn-off time | С | A or B | $C_L = 50 \text{ pF},$<br>$R_L = 1 \text{ k}\Omega$<br>(see Figure 5) | | 7.2 | 18 | | 22 | | 22 | ns | # SN54LV4066A, SN74LV4066A QUADRUPLE BILATERAL ANALOG SWITCHES SCLS427G - APRIL 1999 - REVISED AUGUST 2003 # switching characteristics over recommended operating free-air temperature range, $V_{\text{CC}}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) | BAI | DAMETER | FROM | то | TEST | T, | չ = 25°C | ; | SN54LV | 4066A | SN74LV | 4066A | | |--------------------------------------|------------------------|---------|----------|-----------------------------------------------------------------------|-----|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|------| | PAR | RAMETER | (INPUT) | (OUTPUT) | CONDITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay time | A or B | B or A | C <sub>L</sub> = 15 pF,<br>(see Figure 4) | | 0.3 | 4 | | 7 | | 7 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Switch turn-on time | С | A or B | $C_L$ = 15 pF,<br>$R_L$ = 1 k $\Omega$<br>(see Figure 5) | | 1.6 | 7 | | 10 | | 10 | ns | | <sup>t</sup> PLZ<br><sup>t</sup> PHZ | Switch turn-off time | С | A or B | $C_L$ = 15 pF,<br>$R_L$ = 1 k $\Omega$<br>(see Figure 5) | | 3.2 | 7 | 4 | 10 | | 10 | ns | | tPLH<br>tPHL | Propagation delay time | A or B | B or A | C <sub>L</sub> = 50 pF,<br>(see Figure 4) | | 0.6 | 6 | Snac | 8 | | 8 | ns | | <sup>t</sup> PZH<br><sup>t</sup> PZL | Switch turn-on time | С | A or B | $C_L = 50 \text{ pF},$<br>$R_L = 1 \text{ k}\Omega$<br>(see Figure 5) | | 2.1 | 12 | No Contract of the | 16 | | 16 | ns | | <sup>t</sup> PLZ<br><sup>t</sup> PHZ | Switch turn-off time | С | A or B | $C_L = 50 \text{ pF},$<br>$R_L = 1 \text{ k}\Omega$<br>(see Figure 5) | | 5.1 | 12 | | 16 | | 16 | ns | # analog switch characteristics over operating free-air temperature range (unless otherwise noted) | 242445752 | FROM | то | TEST | | ., | T | χ = 25°0 | С | | | | | |---------------------------------------|---------|----------|--------------------------------------------------------------|----------------------------------------------------|-------------------------------------|----------------------------------------------------------|----------|-----|------|-----|-----|---| | PARAMETER | (INPUT) | (OUTPUT) | CONDITION | NS | VCC | MIN | TYP | MAX | UNIT | | | | | _ | | | $C_1 = 50 \text{ pF}, R_1 = 600 \Omega,$ | | 2.3 V | | 30 | | | | | | | Frequency response (switch on) | A or B | B or A | f <sub>in</sub> = 1 MHz (sine wave) | | 3 V | | 35 | | MHz | | | | | (ownorr orr) | | | $20\log_{10}(V_O/V_I) = -3 \text{ dB (see Figure 6)}$ | | 4.5 V | | 50 | | | | | | | | | | | | 2.3 V | | -45 | | | | | | | Crosstalk (between any switches) | A or B | B or A | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | oo Figuro 7) | 3 V | | -45 | | dB | | | | | (between any switches) | | | I'IN = I WILLZ (SILIE WAVE) (S | f <sub>in</sub> = 1 MHz (sine wave) (see Figure 7) | | | -45 | | | | | | | Crosstalk | | A or B | | | | | 15 | | | | | | | (control input to | С | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | ) (ago Figuro 9) | 3 V | | 20 | | mV | | | | | signal output) | | | f <sub>in</sub> = 1 MHz (square wave) (see Figure 8) 4.5 V | | 50 | | | | | | | | | | | | | | | 2.3 V | | -40 | | | | | | Feed-through attenuation (switch off) | A or B | B or A | $C_L = 50 \text{ pF}, R_L = 600 \Omega, f$<br>(see Figure 9) | in = 1 MHz | 3 V | | -40 | | dB | | | | | (SWIGH OH) | | | (see rigule 9) | _ | 4.5 V | | -40 | | | | | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | $V_I = 2 V_{p-p}$ | 2.3 V | | 0.1 | | | | | | | Sine-wave distortion | A or B | B or A | f <sub>in</sub> = 1 kHz (sine wave) | f <sub>in</sub> = 1 kHz (sine wave) V | f <sub>in</sub> = 1 kHz (sine wave) | $f_{in} = 1 \text{ kHz (sine wave)}$ $V_I = 2.5 V_{p-p}$ | | 3 V | | 0.1 | 0.1 | % | | | | | (see Figure 10) | V <sub>I</sub> = 4 V <sub>p-p</sub> | 4.5 V | | 0.1 | | | | | | # operating characteristics, T<sub>A</sub> = 25°C | | PARAMETER | TEST CO | TYP | UNIT | | |-----------------|-------------------------------|------------------------|------------|------|----| | C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 \text{ pF},$ | f = 10 MHz | 4.5 | pF | Figure 1. On-State Resistance Test Circuit Figure 2. Off-State Switch Leakage-Current Test Circuit Figure 3. On-State Leakage-Current Test Circuit Figure 4. Propagation Delay Time, Signal Input to Signal Output **VOLTAGE WAVEFORMS** Figure 5. Switching Time (tpzL, tpLZ, tpzH, tpHz), Control to Signal Output Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk Between Any Two Switches Figure 8. Crosstalk (Control Input – Switch Output) Figure 9. Feed-Through Attenuation (Switch Off) Figure 10. Sine-Wave Distortion # SN74LVC1G66 SINGLE BILATERAL ANALOG SWITCH SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 - **Available in the Texas Instruments** NanoStar™ and NanoFree™ Packages - 1.65-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 0.8 ns at 3.3 V - **High On-Off Output Voltage Ratio** - **High Degree of Linearity** - High Speed, Typically 0.5 ns $(V_{CC} = 3 V, C_{L} = 50 pF)$ - Low On-State Resistance, Typically $\approx$ 5.5 $\Omega$ $(V_{CC} = 4.5 \text{ V})$ - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) YEA, YEP, YZA, OR YZP PACKAGE (BOTTOM VIEW) # description/ordering information This single analog switch is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. The SN74LVC1G66 can handle both analog and digital signals. The device permits signals with amplitudes of up to 5.5 V (peak) to be transmitted in either direction. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING <sup>‡</sup> | |---------------|----------------------------------------------------------------|--------------|--------------------------|----------------------------------| | | NanoStar™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YEA | | SN74LVC1G66YEAR | | | 4000 / 0500 | NanoFree™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YZA (Pb-free) | D 1 (0000 | SN74LVC1G66YZAR | 00 | | -40°C to 85°C | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | Reel of 3000 | SN74LVC1G66YEPR | C6_ | | | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | | SN74LVC1G66YZPR | | | | 007 (007 00) | Reel of 3000 | SN74LVC1G66DBVR | 000 | | 4000 1- 0500 | SOT (SOT-23) – DBV | Reel of 250 | SN74LVC1G66DBVT | C66_ | | -40°C to 85°C | SOT (SC-70) - DCK | Reel of 3000 | SN74LVC1G66DCKR | Ce | | | 301 (30-10) - DON | Reel of 250 | SN74LVC1G66DCKT | C6_ | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. NanoStar and NanoFree are trademarks of Texas Instruments. DBV/DCK: The actual top-side marking has one additional character that designates the assembly/test site. YEA/YZA, YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, • = Pb-free). SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 # description/ordering information (continued) NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### **FUNCTION TABLE** | 1 011011011 | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | |-------------------------|-----------------------------------------| | CONTROL<br>INPUT<br>(C) | SWITCH | | L | OFF | | Н | ON | # logic diagram (positive logic) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Switch I/O voltage range, $V_{I/O}$ (see Notes 1, 2, and 3) | |-------------------------------------------------------------| | Storage temperature range, T <sub>stg</sub> –65°C to 150° | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground, unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. This value is limited to 5.5 V maximum. - 4. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 5) | | | | MIN | MAX | UNIT | | |------------------|--------------------------------------------|----------------------------------------------|----------------------|------------------------|------|--| | Vcc | Supply voltage | | 1.65 | 5.5 | V | | | V <sub>I/O</sub> | I/O port voltage | | 0 | Vcc | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $V_{CC} \times 0.65$ | | | | | ,, | Herb Level Country Manager and the Country | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> ×0.7 | | ., | | | VIH | High-level input voltage, control input | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | V <sub>CC</sub> ×0.7 | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> ×0.7 | | | | | | Low-level input voltage, control input | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | V <sub>CC</sub> × 0.35 | | | | V/ | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $V_{CC} \times 0.3$ | ., | | | VIL | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | $V_{CC} \times 0.3$ | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | ٧ <sub>I</sub> | Control input voltage | | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 20 | | | | 41/4 | Lancet toward the angle of the History | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 20 | | | | Δt/Δv | Input transition rise/fall time | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | 10 | ns/V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 10 | | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | VCC | MIN TYPT | MAX | UNIT | |----------------------|----------------------------------|---------------------------------------------------------------------|------------------------|--------|----------|-------------------|------| | | | | $I_S = 4 \text{ mA}$ | 1.65 V | 12 | 30 | | | _ | On state with maintain | $V_I = V_{CC}$ or GND, | $I_S = 8 \text{ mA}$ | 2.3 V | 9 | 20 | _ | | ron | On-state switch resistance | VC = VIH<br>(see Figures 1 and 2) | I <sub>S</sub> = 24 mA | 3 V | 7.5 | 15 | Ω | | | | (*** 9*** ** , | I <sub>S</sub> = 32 mA | 4.5 V | 5.5 | 10 | | | | | | I <sub>S</sub> = 4 mA | 1.65 V | 74.5 | 100 | | | <b>.</b> | Dook on registeres | $V_I = V_{CC}$ to GND, | I <sub>S</sub> = 8 mA | 2.3 V | 20 | 30 | 0 | | ron(p) | Peak on resistance | VC = VIH<br>(see Figures 1 and 2) | I <sub>S</sub> = 24 mA | 3 V | 11.5 | 20 | Ω | | | | , | $I_S = 32 \text{ mA}$ | 4.5 V | 7.5 | 15 | | | | | $V_I = V_{CC}$ and $V_O = GI$ | | | | ±1 | | | IS(off) | Off-state switch leakage current | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_C = V_{IL}$ (see Figure 3) | | 5.5 V | | ±0.1 <sup>†</sup> | μΑ | | I <sub>S(on)</sub> | On-state switch leakage current | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , $V_O = Open$ (see Figure 4) | | 5.5 V | | ±1<br>±0.1† | μΑ | | 1 <sub>1</sub> | Control input current | V <sub>C</sub> = V <sub>CC</sub> or GND | | 5.5 V | | ±1<br>±0.1† | μА | | Icc | Supply current | $V_C = V_{CC}$ or GND | | 5.5 V | | 10<br>1† | μΑ | | Δlcc | Supply current change | V <sub>C</sub> = V <sub>CC</sub> - 0.6 V | | 5.5 V | | 500 | μΑ | | C <sub>ic</sub> | Control input capacitance | | | 5 V | 2 | | pF | | C <sub>io(off)</sub> | Switch input/output capacitance | | | 5 V | 6 | | pF | | C <sub>io(on)</sub> | Switch input/output capacitance | | | 5 V | 13 | | pF | $<sup>^{\</sup>dagger}T_{A} = 25^{\circ}C$ SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | | | | | TO $\pm 0.15 \text{ V}$ $\pm 0.2 \text{ V}$ $\pm 0.3 \text{ V}$ $\pm 0.5 \text{ V}$ | | | | | | | UNIT | |--------------------|-----------------|----------------|-------------------------------------|-----|-----|-----|-----|-----|-------------------------------------------------------------------------------------|-----|----|--|--|--|--|------| | | (INFOT) | (001F01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | | | | t <sub>pd</sub> † | A or B | B or A | | 2 | | 1.2 | | 0.8 | | 0.6 | ns | | | | | | | t <sub>en</sub> ‡ | С | A or B | 2.5 | 12 | 1.9 | 6.5 | 1.8 | 5 | 1.5 | 4.2 | ns | | | | | | | t <sub>dis</sub> § | С | A or B | 2.2 | 10 | 1.4 | 6.9 | 2 | 6.5 | 1.4 | 5 | ns | | | | | | <sup>†</sup> tPLH and tPHL are the same as tpd. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance). # analog switch characteristics, T<sub>A</sub> = 25°C | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | v <sub>cc</sub> | TYP | UNIT | |----------------------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------|-----------------|-------|--------| | | | | | 1.65 V | 35 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 175 | | | Frequency response¶ | A D | D an A | (SSS Figure S) | 4.5 V | 195 | N41.1- | | (switch ON) | A or B | B or A | | 1.65 V | >300 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | >300 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | >300 | | | | | | (see Figure 5) | 4.5 V | >300 | | | | | | | 1.65 V | 35 | | | Crosstalk | 0 | A == D | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 50 | mV | | (control input to signal output) | С | A or B | f <sub>in</sub> = 1 MHz (square wave)<br>(see Figure 7) | 3 V | 70 | | | | | | (See Figure 1) | 4.5 V | 100 | | | | A or B | B or A | | 1.65 V | -58 | dB | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{\text{in}} = 1 \text{ MHz (sine wave)}$<br>(see Figure 8) | 2.3 V | -58 | | | | | | | 3 V | -58 | | | Feed-through attenuation# | | | <u> </u> | 4.5 V | -58 | | | (switch OFF) | | BULA | | 1.65 V | -42 | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | -42 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 8) | 3 V | -42 | | | | | | (*** <b>9</b> * * *) | 4.5 V | -42 | | | | | | | 1.65 V | 0.1 | | | | | | $C_L$ = 50 pF, $R_L$ = 10 kΩ,<br>$f_{in}$ = 1 kHz (sine wave) | 2.3 V | 0.025 | | | | | | (see Figure 9) | 3 V | 0.015 | | | Sine-wave distortion | A or B | B or A | | 4.5 V | 0.01 | 0/ | | Sine-wave distortion | AUID | DUIA | | 1.65 V | 0.15 | % | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025 | | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 9) | 3 V | 0.015 | | | | | | 3 , | 4.5 V | 0.01 | | Adjust fin voltage to obtain 0 dBm at output. Increase fin frequency until dB meter reads –3 dB. $<sup>\</sup>ddagger$ tp\_L and tp\_H are the same as ten. \$ tp\_Lz and tpHz are the same as tdis. <sup>#</sup> Adjust fin voltage to obtain 0 dBm at input. # SN74LVC1G66 SINGLE BILATERAL ANALOG SWITCH SCES323H - JUNE 2001 - REVISED SEPTEMBER 2003 # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TECT CONDITIONS | V <sub>CC</sub> = 1.8 V | C = 1.8 V V <sub>CC</sub> = 2.5 V | | V <sub>CC</sub> = 3.3 V V <sub>CC</sub> = 5 V | | | |-----------------|-------------------------------|-----------------|-------------------------|-----------------------------------|-----|-----------------------------------------------|------|--| | | PARAMETER | TEST CONDITIONS | TYP | TYP | TYP | TYP | UNIT | | | C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 8 | 9 | 9 | 11 | pF | | Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Input Voltage (V<sub>I</sub>) for $V_{I} = 0$ to $V_{CC}$ Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Leakage-Current Test Circuit | TEST | S1 | |------------------------------------|-------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | <sup>t</sup> PHZ <sup>/t</sup> PZH | GND | | LOAD | CIRCUIT | |------|---------| | | | | V | INF | PUTS | V | V | 0. | Б. | V | |-------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------------------------| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $v_{\scriptscriptstyle\Delta}$ | | 1.8 V ± 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×VCC | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | | 5 V $\pm$ 0.5 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Figure 6. Frequency Response (Switch ON) Figure 7. Crosstalk (Control Input – Switch Output) Figure 8. Feed-Through (Switch OFF) Figure 9. Sine-Wave Distortion # SN74LVC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPL SCES324K - JULY 2001 - REVISED SEPTEMBER 2003 - **Available in the Texas Instruments** NanoStar™ and NanoFree™ Packages - 1.65-V to 5.5-V V<sub>CC</sub> Operation - **High On-Off Output Voltage Ratio** - **High Degree of Linearity** - High Speed, Typically 0.5 ns ( $V_{CC} = 3 \text{ V}$ , $C_1 = 50 pF$ - Low On-State Resistance, Typically $\approx$ 6.5 $\Omega$ $(V_{CC} = 4.5 V)$ - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) YEA, YEP, YZA, OR YZP PACKAGE (BOTTOM VIEW) | GND<br>GND<br>INH | O 4 | 50 | Α | |-------------------|-----|----|-----| | GND | ○3 | 60 | Y2 | | INH | O 2 | 70 | Y1 | | СОМ | 01 | 80 | Vcc | | | | | | # description/ordering information This dual analog multiplexer/demultiplexer is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. The SN74LVC2G53 can handle both analog and digital signals. The device permits signals with amplitudes of up to 5.5 V (peak) to be transmitted in either direction. NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | | | |---------------|----------------------------------------------------------------|--------------------------|----------------------|------|--| | | NanoStar™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YEA | | SN74LVC2G53YEAR | | | | | NanoFree™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YZA (Pb-free) | | SN74LVC2G53YZAR | C4_ | | | -40°C to 85°C | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | Reel of 3000 | SN74LVC2G53YEPR | | | | 40 0 10 00 0 | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | | SN74LVC2G53YZPR | | | | | SSOP - DCT | Reel of 3000 | SN74LVC2G53DCTR | C53 | | | | VSSOP – DCU | Reel of 3000 | SN74LVC2G53DCUR | C53 | | | | V330F | Reel of 250 | SN74LVC2G53DCUT | C33_ | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. NanoStar and NanoFree are trademarks of Texas Instruments. DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YEA/YZA, YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition $(1 = SnPb, \bullet = Pb-free).$ #### **FUNCTION TABLE** | CONT | | ON<br>CHANNEL | |------|---|---------------| | INH | Α | CHANNEL | | L | L | Y1 | | L | Н | Y2 | | Н | Χ | None | # logic diagram (positive logic) NOTE A: For simplicity, the test conditions shown in Figures 1 through 4 and 6 through 10 are for the demultiplexer configuration. Signals can be passed from COM to Y1 (Y2) or from Y1 (Y2) to COM. # simplified schematic, each switch (SW) # SN74LVC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER SCES324K - JULY 2001 - REVISED SEPTEMBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | | | |------------------------------------------------------------------------------------------------------------|-----------------|----------------| | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | | | | Control input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | | I/O port diode current, $I_{IOK}$ ( $V_{I/O} < 0$ or $V_{I/O} > V$ | | | | On-state switch current, $I_T (V_{I/O} = 0 \text{ to } V_{CC})$ | | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 4): | DCT package | 220°C/W | | • | DCU package | 227°C/W | | | YEA/YZA package | 140°C/W | | | YEP/YZP package | 102°C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. This value is limited to 5.5 V maximum. - 4. The package thermal impedance is calculated in accordance with JESD 51-7. # recommended operating conditions (see Note 5) | | | | MIN | MAX | UNIT | | |------------------|---------------------------------------------|----------------------------------------------|------------------------|----------------------|------|--| | VCC | Supply voltage | | 1.65 | 5.5 | V | | | V <sub>I/O</sub> | I/O port voltage | | 0 | Vcc | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | V <sub>CC</sub> × 0.65 | | | | | ., | VIH High-level input voltage, control input | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> ×0.7 | | v | | | ٧IH | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | $V_{CC} \times 0.7$ | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | $V_{CC} \times 0.7$ | | 1 | | | | Low-level input voltage, control input | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $V_{CC} \times 0.35$ | ., | | | ., | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | $V_{IL}$ | | V <sub>CC</sub> = 3 V to 3.6 V | | $V_{CC} \times 0.3$ | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | VI | Control input voltage | | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 20 | | | | 44/4 | Languat transmitting wine (Kall time) | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 20 | 0/ | | | Δt/Δv | Input transition rise/fall time | V <sub>CC</sub> = 3 V to 3.6 V | | 10 | ns/V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 10 | | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # SN74LVC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER SCES324K - JULY 2001 - REVISED SEPTEMBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDIT | VCC | MIN TYPT | MAX | UNIT | | | | |-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | $I_S = 4 \text{ mA}$ | 1.65 V | 13 | 30 | | | | | | $V_I = V_{CC}$ or GND, | $I_S = 8 \text{ mA}$ | 2.3 V | 10 | 20 | | | | On-state switch resistance | | | I <sub>S</sub> = 24 mA | 3 V | 8.5 | 17 | Ω | | | | | (*** 9*** ** * * | I <sub>S</sub> = 32 mA | 4.5 V | 6.5 | 13 | | | | | | | $I_S = 4 \text{ mA}$ | 1.65 V | 86.5 | 120 | | | | ron(p) Peak on-state resistance | | | IS = 8 mA | 2.3 V | 23 | 30 | | | | | | | I <sub>S</sub> = 24 mA | 3 V | 13 | 20 | Ω | | | | | (**** ****** ***** =, | $I_S = 32 \text{ mA}$ | 4.5 V | 8 | 15 | | | | | | $I_S = 4 \text{ mA}$ | 1.65 V | | 7 | | | | | Difference of on-state resistance | $V_I = V_{CC}$ to GND, | I <sub>S</sub> = 8 mA | 2.3 V | | 5 | | | | | Δron between switches | | | I <sub>S</sub> = 24 mA | 3 V | | 3 | Ω | | | | | (000 : .gu.00 : uu =/ | Is = 32 mA | 4.5 V | | 2 | 1 | | | | | $V_I = V_{CC}$ and $V_O = GND$ or $V_I = GND$ and $V_O = V_{CC}$ , | | 5.5 V | | ±1 | | | | Off-state switch leakage current | | | | | | +0.1† | μΑ | | | | | | | | | | | | | On-state switch leakage current | | $V_I = V_{CC}$ or GND, $V_{INH} = V_{IL}$ , | | 5.5 V | | | μΑ | | | | | VO = Open (see Figure 4) | | | | | • | | | Control input current | | VC = VCC or GND | | 5.5 V | | | μΑ | | | | | | | > / | | ±0.11 | μΑ | | | 00 117 | | i | | | | 1 | μΑ | | | I <sub>CC</sub> Supply-current change Control input capacitance | | VC = VCC - 0.6 V | | | | 500 | μΑ | | | Control input capacitance | | | | 5 V | 3.5 | | pF | | | Switch input/output canacitanas | Υ | | | 5.1/ | 6.5 | | nE | | | Switch input/output capacitance | COM | | · | 5 V | 10 | | pF | | | Switch input/output capacitance | | | <u> </u> | 5 V | 19.5 | | pF | | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Difference of on-state resistance between switches Off-state switch leakage current On-state switch leakage current Control input current Supply current Supply-current change Control input capacitance Switch input/output capacitance | Peak on-state resistance Difference of on-state resistance between switches Off-state switch leakage current On-state switch leakage current Control input current Supply current Supply current Supply-current change Control input capacitance Switch input/output capacitance | Peak on-state resistance $V_{INH} = V_{IL}$ (see Figures 1 and 2) $V_{I} = V_{CC}$ to GND, $V_{INH} = V_{IL}$ (see Figures 1 and 2) Difference of on-state resistance between switches $V_{I} = V_{CC}$ to GND, $V_{C} = V_{IH}$ (see Figures 1 and 2) $V_{I} = V_{CC}$ and $V_{O} = V_{O}$ V_{$ | On-state switch resistance $ \begin{array}{c} V_{I} = V_{CC} \text{ or GND,} \\ V_{INH} = V_{IL} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ I_{S} = 32 \text{ mA} $ | On-state switch resistance $ \begin{array}{c} V_{I} = V_{CC} \text{ or GND,} \\ V_{INH} = V_{IL} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ I_{S} = 32 \text{ mA} $ | $ \begin{array}{c} V_1 = V_{CC} \text{ or GND,} \\ V_{1NH} = V_{1L} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ P_{\text{eak on-state resistance}} \\ \hline \\ P_{\text{eak on-state resistance}} \\ \hline \\ V_1 = V_{CC} \text{ to GND,} \\ V_{1NH} = V_{1L} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ V_1 = V_{CC} \text{ to GND,} \\ V_{1NH} = V_{1L} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ V_1 = V_{CC} \text{ to GND,} \\ V_{1NH} = V_{1L} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ V_1 = V_{CC} \text{ to GND,} \\ V_{C} = V_{1H} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ V_1 = V_{CC} \text{ to GND,} \\ V_{C} = V_{1H} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ V_1 = V_{CC} \text{ to GND,} \\ V_2 = V_{1H} \\ \text{ (see Figures 1 and 2)} \\ \hline \\ V_1 = V_{CC} \text{ and } V_{O} = \text{GND or} \\ V_1 = V_{CC} \text{ and } V_{O} = \text{GND or} \\ V_1 = V_{CC} \text{ and } V_{O} = \text{Cor,} \\ V_{1NH} = V_{1H} \text{ (see Figure 3)} \\ \hline \\ V_1 = V_{CC} \text{ or GND,} V_{1NH} = V_{1L}, \\ V_{O} = \text{Open (see Figure 4)} \\ \hline \\ V_1 = V_{CC} \text{ or GND} \\ \hline \\ V_2 = V_{CC} \text{ or GND} \\ \hline \\ Supply current \\ \hline \\ Supply current \text{ or GND} \\ \hline \\ Supply current \text{ capacitance} \\ \hline \\ Switch \text{ input/output capacitance} \\ \hline \\ Y_1 = V_{CC} \text{ or GND} \\ \hline \\ Y_2 = V_{CC} \text{ or GND} \\ \hline \\ Y_3 = V_{CC} \text{ or GND} \\ \hline \\ Y_4 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Switch \text{ input/output capacitance} \\ \hline \\ Y_2 = V_{CC} \text{ or GND} \\ \hline \\ Switch \text{ input/output capacitance} \\ \hline \\ Y_2 = V_{CC} \text{ or GND} \\ \hline \\ Y_3 = V_{CC} \text{ or GND} \\ \hline \\ Y_4 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_5 = V_{CC} \text{ or GND} \\ \hline \\ Y_$ | $ \begin{array}{c} \text{On-state switch resistance} \\ \text{VI} = \text{V}_{\text{CC}} \text{ or GND,} \\ \text{V}_{\text{INH}} = \text{V}_{\text{IL}} \\ \text{(see Figures 1 and 2)} \\ \end{array} \begin{array}{c} \text{Is} = 8 \text{ mA} & 2.3 \text{ V} \\ \text{Is} = 24 \text{ mA} & 3 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ mA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text{ MA} \\ \end{array} \begin{array}{c} 4.5 \text{ V} \\ \text{Is} = 32 \text$ | | $<sup>^{\</sup>dagger}T_{A} = 25^{\circ}C$ # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | PARAMETER FROM | | FROM TO (INPUT) — | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | |--------------------|----------|-------------------|-----|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----| | | (INPOT) | (001F01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> ‡ | COM or Y | Y or COM | | 2 | | 1.2 | | 8.0 | | 0.6 | ns | | t <sub>en</sub> § | INH | COM or Y | 3.3 | 9 | 2.5 | 6.1 | 2.2 | 5.4 | 1.8 | 4.5 | ns | | t <sub>dis</sub> ¶ | INIT | CONTOLL | 3.2 | 10.9 | 2.3 | 8.3 | 2.3 | 8.1 | 1.6 | 8 | 115 | | t <sub>en</sub> § | _ | COM or Y | 2.9 | 10.3 | 2.1 | 7.2 | 1.9 | 5.8 | 1.3 | 5.4 | | | t <sub>dis</sub> ¶ | A | COIVI OF Y | 2.1 | 9.4 | 1.4 | 7.9 | 1.1 | 7.2 | 1 | 5 | ns | <sup>‡</sup>tPLH and tPHL are the same as tpd. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>§</sup> tpZL and tpZH are the same as ten. I tpLz and tpHz are the same as tdis. # SN74LVC2G53 SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER SCES324K - JULY 2001 - REVISED SEPTEMBER 2003 # analog switch characteristics, $T_A = 25^{\circ}C$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | vcc | TYP | UNIT | |---------------------------------------|-----------------|----------------|---------------------------------------------------------------------------------------------------------|--------|-------|-------| | | | | | 1.65 V | 35 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 190 | | | Frequency response† | COM or Y | Y or COM | (coorigano o) | 4.5 V | 215 | MHz | | (switch on) | CONTOLA | Y OF COM | | 1.65 V | >300 | IVITZ | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | >300 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | >300 | | | | | | (000 : iguio 0) | 4.5 V | >300 | | | | | | | 1.65 V | -58 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | -58 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 7) | 3 V | -58 | | | Crosstalk‡ | 2014 | V 00M | (occingular) | 4.5 V | -58 | 15 | | (between switches) | COM or Y | Y or COM | | 1.65 V | -42 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$<br>$f_{\text{in}} = 1 \text{ MHz (sine wave)}$<br>(see Figure 7) | 2.3 V | -42 | | | | | | | 3 V | -42 | | | | | | | 4.5 V | -42 | | | | INH | COM or Y | $C_L$ = 50 pF, $R_L$ = 600 $\Omega$ ,<br>$f_{in}$ = 1 MHz (square wave)<br>(see Figure 8) | 1.65 V | 35 | mV | | Crosstalk | | | | 2.3 V | 50 | | | (control input to signal output) | | | | 3 V | 70 | | | | | | | 4.5 V | 100 | | | | | | | 1.65 V | -60 | | | | | Y or COM | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$<br>(see Figure 9) | 2.3 V | -60 | | | | | | | 3 V | -60 | | | Feed-through attenuation <sup>‡</sup> | | | (see rigule 9) | 4.5 V | -60 | | | (switch off) | COM or Y | | | 1.65 V | -50 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | -50 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 9) | 3 V | -50 | | | | | | (See Figure 3) | 4.5 V | -50 | | | | | | | 1.65 V | 0.1 | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025 | | | | | | f <sub>in</sub> = 1 kHz (sine wave)<br>(see Figure 10) | 3 V | 0.015 | | | | | | (0001 19010 10) | 4.5 V | 0.01 | | | Sine-wave distortion | COM or Y | Y or COM | | 1.65 V | 0.15 | % | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025 | | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 10) | 3 V | 0.015 | | | | | | (See Figure 10) | 4.5 V | 0.01 | | $<sup>^\</sup>dagger$ Adjust $f_{in}$ voltage to obtain 0 dBm at output. Increase $f_{in}$ frequency until dB meter reads -3 dB. $^\ddagger$ Adjust $f_{in}$ voltage to obtain 0 dBm at input. # operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | | TEST CONDITIONS | | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT | |-----------------|-------------------------------|--------------------------------|-------|-----------------|-----|-------------------------|-------------------------|-------------------------|-----------------------|------| | | | | | TYP | TYP | TYP | TYP | UNII | | | | C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 \text{ pF}, f = 10$ | ) MHz | 9 | 10 | 10 | 12 | pF | | | Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Input Voltage (V<sub>I</sub>) for $V_{I} = 0$ to $V_{CC}$ Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Switch Leakage-Current Test Circuit #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | tPHZ/tPZH | GND | | 10 | ΔD | CIR | CII | IJТ | |----|-------------|------|-----|------| | | $^{\prime}$ | CIII | v | ,,,, | | ., | INI | PUTS | ., | | | _ | ., | |--------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------------------------| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $v_{\scriptscriptstyle\Delta}$ | | 1.8 V $\pm$ 0.15 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | 500 Ω | 0.3 V | | 5 V ± 0.5 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V | NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk (Between Switches) Figure 8. Crosstalk (Control Input, Switch Output) Figure 9. Feed Through (Switch Off) Figure 10. Sine-Wave Distortion # SN74LVC2G66 **DUAL BILATERAL ANALOG SWITCH** SCES325G - JULY 2001 - REVISED SEPTEMBER 2003 Π2A - **Available in the Texas Instruments** NanoStar™ and NanoFree™ Packages - 1.65-V to 5.5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 0.8 ns at 3.3 V - **High On-Off Output Voltage Ratio** - **High Degree of Linearity** - High Speed, Typically 0.5 ns $(V_{CC} = 3 V, C_{L} = 50 pF)$ - Rail-to-Rail Input/Output - Low On-State Resistance, Typically $\approx$ 6 $\Omega$ $(V_{CC} = 4.5 \text{ V})$ - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II #### **DCT OR DCU PACKAGE** (TOP VIEW) 1A [ □ v<sub>cc</sub> 1 1C 1B **∏** 2 7 6 🛮 2B 2C **∏** 3 GND [ #### YEA, YEP, YZA, OR YZP PACKAGE (BOTTOM VIEW) | GND | 04 | 50 | 2A | |-----|-----|------------|-----| | 2C | ○3 | 6 O<br>7 O | 2B | | 1B | O 2 | 70 | 1C | | 1A | 01 | 80 | Vcc | | | | | | # description/ordering information This dual bilateral analog switch is designed for 1.65-V to 5.5-V $V_{CC}$ operation. The SN74LVC2G66 can handle both analog and digital signals. The device permits signals with amplitudes of up to 5.5 V (peak) to be transmitted in either direction. NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. Each switch section has its own enable-input control (C). A high-level voltage applied to C turns on the associated switch section. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | PACKAGET | | | | |---------------|----------------------------------------------------------------|--------------|-----------------|------|--| | | NanoStar™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YEA | | SN74LVC2G66YEAR | | | | | NanoFree™ – WCSP (DSBGA)<br>0.17-mm Small Bump – YZA (Pb-free) | D 1 (0000 | SN74LVC2G66YZAR | 00 | | | -40°C to 85°C | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | Reel of 3000 | SN74LVC2G66YEPR | C6_ | | | | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | | SN74LVC2G66YZPR | | | | | SSOP - DCT | Reel of 3000 | SN74LVC2G66DCTR | C66 | | | | VSSOP – DCU | Reel of 3000 | SN74LVC2G66DCUR | Cee | | | | V330F - DC0 | Reel of 250 | SN74LVC2G66DCUT | C66_ | | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. NanoStar and NanoFree are trademarks of Texas Instruments DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YEA/YZA, YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition $(1 = SnPb, \bullet = Pb-free).$ SCES325G - JULY 2001 - REVISED SEPTEMBER 2003 # description/ordering information (continued) Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. # FUNCTION TABLE (each section) | CONTROL<br>INPUT<br>(C) | SWITCH | |-------------------------|--------| | L | Off | | Н | On | # logic diagram, each switch (positive logic) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | | 0.5 V to 6.5 V | |--------------------------------------------------------------------|------------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | | –0.5 V to 6.5 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Control input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | I/O port diode current, $I_{IOK}$ ( $V_{I/O} < 0$ or $V_{I/O} > V$ | <sup>/</sup> CC) | ±50 mA | | On-state switch current, $I_T (V_{I/O} = 0 \text{ to } V_{CC})$ | | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 4): | DCT package | 220°C/W | | | DCU package | 227°C/W | | | YEA/YZA package | 140°C/W | | | YEP/YZP package | 102°C/W | | Storage temperature range, T <sub>Stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. This value is limited to 5.5 V maximum. - 4. The package thermal impedance is calculated in accordance with JESD 51-7. # SN74LVC2G66 DUAL BILATERAL ANALOG SWITCH SCES325G - JULY 2001 - REVISED SEPTEMBER 2003 # recommended operating conditions (see Note 5) | | | | MIN | MAX | UNIT | | |------------------|-----------------------------------------|----------------------------------------------|------------------------|------------------------|------|--| | Vcc | Supply voltage | | 1.65 | 5.5 | V | | | V <sub>I/O</sub> | I/O port voltage | | 0 | Vcc | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | V <sub>CC</sub> × 0.65 | | | | | ., | Lifeth Tourist Consist and Consist | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> × 0.7 | | ., | | | VIH | High-level input voltage, control input | $V_{CC} = 3 V \text{ to } 3.6 V$ | V <sub>CC</sub> × 0.7 | | V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> × 0.7 | | | | | | Low-level input voltage, control input | V <sub>CC</sub> = 1.65 V to 1.95 V | | V <sub>CC</sub> × 0.35 | | | | \ \/ | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | $V_{CC} \times 0.3$ | ٧ | | | VIL | | $V_{CC} = 3 V \text{ to } 3.6 V$ | | $V_{CC} \times 0.3$ | | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | $V_{CC} \times 0.3$ | | | | ٧ <sub>I</sub> | Control input voltage | | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 20 | | | | 41/4 | Language transport from the Maria Maria | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 20 | 07 | | | Δt/Δv | Input transition rise/fall time | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | | 10 | ns/V | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 10 | | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST COND | ITIONS | VCC | MIN TYPT | MAX | UNIT | |----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------|----------|-------------------|------| | | | | $I_S = 4 \text{ mA}$ | 1.65 V | 12.5 | 30 | | | | 0 | $V_I = V_{CC}$ or GND, | $I_S = 8 \text{ mA}$ | 2.3 V | 9 | 20 | | | | | I <sub>S</sub> = 24 mA | 3 V | 7.5 | 15 | Ω | | | | | V <sub>I</sub> = V <sub>CC</sub> or GND, V <sub>C</sub> = V <sub>IH</sub> (see Figures 1 and 2) V <sub>I</sub> = V <sub>CC</sub> to GND, V <sub>C</sub> = V <sub>IH</sub> (see Figures 1 and 2) V <sub>I</sub> = V <sub>CC</sub> to GND, V <sub>C</sub> = V <sub>IH</sub> (see Figures 1 and 2) V <sub>I</sub> = V <sub>CC</sub> to GND, V <sub>C</sub> = V <sub>IH</sub> (see Figures 1 and 2) V <sub>I</sub> = V <sub>CC</sub> and V <sub>O</sub> = GND or V <sub>I</sub> = GND and V <sub>O</sub> = V <sub>CC</sub> , V <sub>C</sub> = V <sub>IL</sub> (see Figure 3) V <sub>I</sub> = V <sub>CC</sub> or GND, V <sub>C</sub> = V <sub>IH</sub> , | I <sub>S</sub> = 32 mA | 4.5 V | 6 | 10 | | | | | | $I_S = 4 \text{ mA}$ | 1.65 V | 85 | 120 | | | | | I <sub>S</sub> = 8 mA | 2.3 V | 22 | 30 | | | | ron(p) | Peak on-state resistance | | I <sub>S</sub> = 24 mA | 3 V | 12 | 20 | Ω | | | | (*** 3* ** * * | $I_S = 32 \text{ mA}$ | 4.5 V | 7.5 | 15 | | | | | | I <sub>S</sub> = 4 mA | 1.65 V | | 7 | | | Ar | | I <sub>S</sub> = 8 mA | 2.3 V | | 5 | _ | | | | between switches | | I <sub>S</sub> = 24 mA | 3 V | | 3 | Ω | | | | (cooring area is area = ) | I <sub>S</sub> = 32 mA | 4.5 V | | 2 | | | | | | | | | ±1 | | | IS(off) | Off-state switch leakage current | | 5.5 V | | ±0.1† | μΑ | | | | 1 | $V_I = V_{CC}$ or GND, $V_{C} = V_{CC}$ | VIH, VO = Open | 5.51/ | | ±1 | | | <sup>I</sup> S(on) | On-state switch leakage current | | • | 5.5 V | | ±0.1 <sup>†</sup> | μΑ | | 1. | Control input ourrent | Va Vaaar CND | | 5.5 V | | ±1 | 0 | | 1 <sub>1</sub> | Control input current | AC = ACC OLGIAD | | 5.5 V | | ±0.1 <sup>†</sup> | μΑ | | | Supply surrent | Va Vaa or CND | | 5.5 V | | 10 | ^ | | lcc | Supply current | AC = ACC of GIAD | $V_C = V_{CC}$ or GND | | | 1† | μΑ | | ∆lcc | Supply-current change | $V_C = V_{CC} - 0.6 V$ | | 5.5 V | | 500 | μΑ | | C <sub>ic</sub> | Control input capacitance | | | 5 V | 3.5 | | pF | | C <sub>io(off)</sub> | Switch input/output capacitance | | | 5 V | 6 | | pF | | C <sub>io(on)</sub> | Switch input/output capacitance | | | 5 V | 14 | | pF | | C <sub>io(on)</sub> | | | | 5 V | 14 | | pF | $<sup>†</sup>T_A = 25^{\circ}C$ # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | PARAMETER | FROM | TO (OUTPUT) | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = | | V <sub>CC</sub> = | | V <sub>CC</sub> = | | UNIT | | |-----------|--------------------|-------------|-------------------------|-----|-------------------|-----|-------------------|-----|-------------------|-----|------|----| | | (INPUT) | (INPOT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>pd</sub> ‡ | A or B | B or A | | 2 | | 1.2 | | 8.0 | | 0.6 | ns | | | t <sub>en</sub> § | С | A or B | 2.3 | 10 | 1.6 | 5.6 | 1.5 | 4.4 | 1.3 | 3.9 | ns | | | t <sub>dis</sub> ¶ | С | A or B | 2.5 | 10.5 | 1.2 | 6.9 | 2 | 7.2 | 1.1 | 6.3 | ns | <sup>‡</sup> tpLH and tpHL are the same as tpd. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>§</sup> tpzL and tpzH are the same as ten. <sup>¶</sup> tpLZ and tpHZ are the same as tdis. # analog switch characteristics, $T_A = 25^{\circ}C$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | Vcc | TYP | UNIT | |---------------------------------------|-----------------|----------------|----------------------------------------------------------------------------------------------------|--------|-------|---------| | | | | | 1.65 V | 35 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | 120 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | 175 | | | Frequency response† | A - :: D | D A | (000 ) (90.0 0) | 4.5 V | 195 | N 41 1- | | (switch on) | A or B | B or A | | 1.65 V | >300 | MHz | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | >300 | | | | | | f <sub>in</sub> = sine wave<br>(see Figure 6) | 3 V | >300 | | | | | | (000 : igu.0 0) | 4.5 V | >300 | | | | | | | 1.65 V | -58 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$ | 2.3 V | -58 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 7) | 3 V | -58 | | | Crosstalk <sup>‡</sup> | A = = D | D on A | (666 : 1941.6 : 7 | 4.5 V | -58 | 40 | | (between switches) | A or B | B or A | | 1.65 V | -42 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$<br>(see Figure 7) | 2.3 V | -42 | | | | | | | 3 V | -42 | | | | | | | 4.5 V | -42 | | | | С | A or B | $C_L$ = 50 pF, $R_L$ = 600 $\Omega$ ,<br>$f_{\text{in}}$ = 1 MHz (square wave)<br>(see Figure 8) | 1.65 V | 35 | mV | | Crosstalk | | | | 2.3 V | 50 | | | (control input to signal output) | | | | 3 V | 70 | | | | | | | 4.5 V | 100 | | | | | | | 1.65 V | -58 | | | | | | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$<br>(see Figure 9) | 2.3 V | -58 | | | | | | | 3 V | -58 | | | Feed-through attenuation <sup>‡</sup> | A or B | B or A | (**** 9****) | 4.5 V | -58 | 4B | | (switch off) | AOIB | BOIA | | 1.65 V | -42 | dB | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$ | 2.3 V | -42 | | | | | | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 9) | 3 V | -42 | | | | | | , , | 4.5 V | -42 | | | | | | | 1.65 V | 0.1 | | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$<br>$f_{in} = 1 \text{ kHz (sine wave)}$ | 2.3 V | 0.025 | | | | | | (see Figure 10) | 3 V | 0.015 | | | Sine-wave distortion | A or B | B or A | | 4.5 V | 0.01 | 0/. | | Sine-wave distortion | AUID | BUIA | | 1.65 V | 0.15 | % | | | | | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$ | 2.3 V | 0.025 | | | | | | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 10) | 3 V | 0.015 | | | | | | | 4.5 V | 0.01 | | <sup>†</sup> Adjust f<sub>in</sub> voltage to obtain 0 dBm at output. Increase f<sub>in</sub> frequency until dB meter reads –3 dB. ‡ Adjust f<sub>in</sub> voltage to obtain 0 dBm at input. # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER TEST CONDITIONS | | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | LINUT | | |-----------------|-------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|-------|--| | | PARAMETER | TEST CONDITIONS | TYP | TYP | TYP | TYP | UNIT | | | C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 8 | 9 | 9.5 | 11 | pF | | Figure 1. On-State Resistance Test Circuit Figure 2. Typical $r_{on}$ as a Function of Input Voltage (V<sub>I</sub>) for V<sub>I</sub> = 0 to V<sub>CC</sub> Figure 3. Off-State Switch Leakage-Current Test Circuit Figure 4. On-State Leakage-Current Test Circuit | TEST | S1 | |-----------|-------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | tPHZ/tPZH | GND | **LOAD CIRCUIT** | ., | INPUTS | | ., | V | • | _ | ., | |--------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------------------------| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $v_{\scriptscriptstyle\Delta}$ | | 1.8 V $\pm$ 0.15 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×VCC | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V $\pm$ 0.3 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V | | 5 V $\pm$ 0.5 V | VCC | ≤2.5 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V | - NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 5. Load Circuit and Voltage Waveforms Figure 6. Frequency Response (Switch On) Figure 7. Crosstalk (Between Switches) Figure 8. Crosstalk (Control Input, Switch Output) Figure 9. Feed Through (Switch Off) Figure 10. Sine-Wave Distortion SCDS088G - APRIL 1999 - REVISED AUGUST 2003 - Designed to be Used in Voltage-Limiting Applications - 6.5-Ω On-State Connection Between Ports A and B - Flow-Through Pinout for Ease of Printed Circuit Board Trace Routing - Direct Interface With GTL+ Levels - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 1000-V Charged-Device Model (C101) # description/ordering information The SN74TVC3010 provides 11 parallel NMOS pass transistors with a common gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device can be used as a 10-bit switch with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots. (See Application Information in this data sheet.) All of the transistors in the TVC array have the same electrical characteristics; therefore, any one of them can be used as the reference transistor. Since, within the device, the characteristics from transistor to transistor are equal, the maximum output high-state voltage $(V_{OH})$ is approximately the reference voltage $(V_{REF})$ , with minimal deviation from one output to another. This is a large benefit of the TVC solution over discrete devices. Because the fabrication of the transistors is symmetrical, either port connection of each bit can be used as the low-voltage side, and the I/O signals are bidirectional through each FET. #### ORDERING INFORMATION | TA | PACKAGE | <u>:</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | COIC DW | Tube | SN74TVC3010DW | T) (C2040 | | | SOIC - DW | Tape and reel | SN74TVC3010DWR | TVC3010 | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74TVC3010DBQR | TVC3010 | | | TSSOP – PW | Tape and reel | SN74TVC3010PWR | TT010 | | | TVSOP - DGV | Tape and reel | SN74TVC3010DGVR | TT010 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. # simplified schematic # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Input voltage range, $V_I$ (see Note 1) | | 0.5 V to 7 V<br>128 mA | |-----------------------------------------------------------|-------------|------------------------| | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | | Package thermal impedance, $\theta_{JA}$ (see Note 2): I | DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | 65° | °C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # recommended operating conditions | | | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|-----|-----|-----|------| | V <sub>I/O</sub> | Input/output voltage | 0 | | 5 | V | | VGATE | GATE voltage | 0 | | 5 | V | | IPASS | Pass-transistor current | | 20 | 64 | mA | | TA | Operating free-air temperature | -40 | | 85 | °C | NOTES: 1. The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # application operating conditions (see Figure 3) | | | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------|------------------------|-----|------|------| | V <sub>BIAS</sub> | BIAS voltage | V <sub>REF</sub> + 0.6 | 2.1 | 5 | V | | VGATE | GATE voltage | V <sub>REF</sub> + 0.6 | 2.1 | 5 | V | | V <sub>REF</sub> | Reference voltage | 0 | 1.5 | 4.4 | V | | VDPU | Drain pullup voltage | 2.36 | 2.5 | 2.64 | V | | IPASS | Pass-transistor current | | 14 | | mA | | IREF | Reference-transistor current | | 5 | | μΑ | | TA | Operating free-air temperature | -40 | | 85 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | 3 | MIN | TYP† | MAX | UNIT | |----------------------|---------------------------------------------------------|-----------------------------------------------------|-------------------------------------------|-----|------|------|------| | VIK | $V_{BIAS} = 0$ , | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | VOL | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | $V_{REF} = 1.365 V,$<br>$R_{DPU} = 150 \Omega$ | $V_S = 0.175 V$ ,<br>See Figure 1 | | | 350 | mV | | C <sub>i(GATE)</sub> | V <sub>I</sub> = 3 V or 0 | | | | 24 | | рF | | C <sub>io(off)</sub> | $V_O = 3 V \text{ or } 0$ | | | | 4 | 12 | pF | | C <sub>io(on)</sub> | $V_O = 3 \text{ V or } 0$ | | | | 12 | 30 | рF | | r <sub>on</sub> ‡ | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | $V_{REF} = 1.365 \text{ V},$ $R_{DPU} = 150 \Omega$ | V <sub>S</sub> = 0.175 V,<br>See Figure 1 | | | 12.5 | Ω | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 25$ °C. # switching characteristics over recommended operating free-air temperature range, $V_{DPU} = 2.36 \text{ V}$ to 2.64 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|-----|------| | t <sub>PLH</sub> | A B | D A | 0 | 4 | | | <sup>t</sup> PHL | A or B | B or A | 0 | 4 | ns | <sup>‡</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. **TESTER CALIBRATION SETUP (see Note C)** NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - B. The outputs are measured one at a time with one transition per measurement. - C. Test procedure: tpLHREF and tpHLREF are obtained by measuring the propagation delay of a reference measuring point. tPLHDUT and tPHLDUT are obtained by measuring the propagation delay of the device under test. - D. tplH = tplHDUT tplHREF E. tpHL = tpHLDUT tpHLREF Figure 1. Tester Calibration Setup and Voltage Waveforms ## TVC background information In personal computer (PC) architecture, there are industry-accepted bus standards. These standards define, among other things, the I/O voltage levels at which the bus communicates. Examples include the GTL+ host bus, the AGP graphics port, and the PCI local bus. In new designs, the system components must communicate with existing bus infrastructure. Providing an evolutionary upgrade path is important in the design of PC architecture, but the existing bus standards must be preserved. To achieve the ever-present need for smaller, faster, lighter devices that draw less power, yet have faster performance, most new high-performance digital integrated circuits are being designed and produced with advanced submicron semiconductor process technologies. These devices have thin gate-oxide or short channel lengths and very low absolute-maximum voltages that can be tolerated at the inputs/outputs (I/Os) without causing damage. In many cases, the I/Os of these devices are not tolerant of the high-state voltage levels on the preexisting buses with which they must communicate. Therefore, it became necessary to protect the I/Os of devices by limiting the I/O voltages. The Texas Instruments (TI) translation voltage-clamp (TVC) family was designed specifically for protecting sensitive I/Os (see Figure 2). The information in this data sheet describes the I/O-protection application of the TVC family and should enable the design engineer to successfully implement an I/O-protection circuit utilizing the TI TVC solution. Figure 2. Thin Gate-Oxide Protection Application ## TVC voltage-limiting application For the voltage-limiting configuration, the common GATE input must be connected to one side (A or B) of any one of the transistors (see Figure 3). This connection determines the $V_{BIAS}$ input of the reference transistor. The $V_{BIAS}$ input is connected through a pullup resistor (typically, $200 \, \mathrm{k}\Omega$ ) to the $V_{DD}$ supply. A filter capacitor on $V_{BIAS}$ is recommended. The opposite side of the reference transistor is used as the reference voltage ( $V_{REF}$ ) connection. The $V_{REF}$ input must be less than $V_{DDREF} - 1 \, V$ to bias the reference transistor into conduction. The reference transistor regulates the gate voltage ( $V_{GATE}$ ) of all the pass transistors. $V_{GATE}$ is determined by the characteristic gate-to-source voltage difference ( $V_{GS}$ ) because $V_{GATE} = V_{REF} + V_{GS}$ . The low-voltage side of the pass transistors has a high-level voltage limited to a maximum of $V_{GATE} - V_{GS}$ , or $V_{REF}$ . <sup>†</sup>VREF and VBIAS can be applied to any one of the pass transistors. GATE must be connected externally to VBIAS. Figure 3. Typical Application Circuit #### electrical characteristics The electrical characteristics of the NMOS transistors used in the TVC devices are illustrated by TI SPICE simulations. Figure 4 shows the test configuration for the TI SPICE simulations. The results, shown in Figures 5 and 6, show the current through a pass transistor versus the voltage at the source for different reference voltages. The plots of the dc characteristics clearly reveal that the device clamps at the desired reference voltage for the varying device environments. Figure 5 shows the V-I characteristics, with low reference voltages and a reference-transistor drain-supply voltage of 3.3 V. To further investigate the spread of the V-I characteristic curves, $V_{REF}$ was held at 2.5 V and $I_{REF}$ was increased by raising $V_{DDRFF}$ (see Figure 6). The result was a tighter grouping of the V-I curves. Figure 4. TI SPICE Simulation Schematic and Voltage-Node Names Figure 5. Electrical Characteristics at Low V<sub>REF</sub> Voltages Figure 6. Electrical Characteristics at $V_{REF} = 2.5 \text{ V}$ 1.6 V<sub>SPASS</sub> - Low Reference Voltage - V 2.0 2.4 3.2 2.8 1.2 0.4 8.0 #### features and benefits The TVC family has several features that benefit a system designer when implementing a sensitive-I/O-protection solution. Table 1 lists these features and their associated benefits. Table 1. Features and Benefits | FEATURES | BENEFITS | |------------------------------------------------------|---------------------------------------------------------------| | Any FET can be used as the reference transistor. | Ease of layout | | All FETs on one die, tight process control | Very low spread of VO relative to VREF | | No active control logic (passive device) | No logic power supply (V <sub>CC</sub> ) required | | Flow-through pinout | Ease of trace routing | | Devices offered in different bit-widths and packages | Optimizes design and cost effectiveness | | Designer flexibility with V <sub>REF</sub> input | Allows migration to lower-voltage I/Os without board redesign | #### conclusion The TI TVC family provides the designer with a solution for protection of circuits with I/Os that are sensitive to high-state voltage-level overshoots. The flexibility of TVC enables a low-voltage migration path for advanced designs to align with industry standards. # frequently asked questions (FAQ) - 1. Q: Can any of the transistors in the array be used as the reference transistor? - A: Yes, any transistor can be used as long as its V<sub>BIAS</sub> pin is connected to the GATE pin. - 2. Q: In the recommended operating conditions table of the data sheet, the typical $V_{BIAS}$ is 3.3 V. Should $V_{BIAS}$ be equal to or greater than $V_{REF}$ on the reference transistor? - A: V<sub>BIAS</sub> is a variable that is determined by V<sub>REF</sub>. V<sub>BIAS</sub> is connected to V<sub>DD</sub> through a resistor to allow the bias voltage to be controlled by V<sub>REF</sub>. V<sub>DD</sub> can be as high as 5.5 V. V<sub>REF</sub> needs to be at least 1 V less than V<sub>DDRFF</sub> on the reference transistor. - 3. Q: Do both A and B ports have 5-V I/O tolerance or is 5-V I/O tolerance provided only on the low-voltage side? - A: Both ports are 5-V tolerant. - Designed to Be Used in Voltage-Limiting Applications - 3.5-Ω On-State Connection Between Ports A and B - Flow-Through Pinout for Ease of Printed Circuit Board Trace Routing - Direct Interface With GTL+ Levels - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) # GND 1 8 GATE A1 2 7 B1 A2 3 6 B2 A3 4 5 B3 **DCT OR DCU PACKAGE** ## description The SN74TVC3306 provides three parallel NMOS pass transistors with a common unbuffered gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device can be used as a dual switch, with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots. #### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------|---------------|--------------------------|---------------------| | -40°C to 85°C | SSOP - DCT | Tape and reel | SN74TVC3306DCTR | FA6 | | | VSSOP – DCU | Tape and reel | SN74TVC3306DCUR | FA6 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### logic diagram (positive logic) NOTE A: The SN74TVC3306 has bidirectional capability across many voltage levels. The voltage levels documented in this data sheet are examples. SCDS112C - MARCH 2001 - REVISED MARCH 2002 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5 \text{ V to 7 V}$ | |----------------------------------------------------------------------|------------------------------------| | Input/output voltage range, V <sub>I/O</sub> (see Note 1) | $\dots$ –0.5 V to 7 V | | Continuous channel current | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DCT package | 220°C/W | | DCU package | 227°C/W | | Storage temperature range, T <sub>stg</sub> | $-65^{\circ}$ C to $150^{\circ}$ C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | MAX | UNIT | |------------------|--------------------------------|-----|-----|------| | V <sub>I/O</sub> | Input/output voltage | 0 | 5 | V | | VGATE | GATE voltage | 0 | 5 | V | | IPASS | Pass transistor current | | 64 | mA | | TA | Operating free-air temperature | -40 | 85 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIO | NS | MIN TYP‡ | MAX | UNIT | |-----------------------|------------------------------|-------------------------------------------------|---------------------------|----------|------|------| | VIK | $I_{I} = -18 \text{ mA},$ | | V <sub>GATE</sub> = 0 | | -1.2 | V | | lН | V <sub>I</sub> = 5 V, | | V <sub>GATE</sub> = 0 | | 5 | μΑ | | C <sub>i</sub> (GATE) | V <sub>I</sub> = 3 V or 0 | | | 11 | | pF | | C <sub>io(off)</sub> | $V_{O} = 3 \text{ V or } 0,$ | $V_O = 3 \text{ V or } 0,$ | | 4 | 6 | pF | | C <sub>io(on)</sub> | $V_{O} = 3 \text{ V or } 0,$ | | 10.5 | 12.5 | pF | | | | | | V <sub>GATE</sub> = 4.5 V | 3.5 | 5.5 | | | | 1/4 0 | 1- 044 | V <sub>GATE</sub> = 3 V | 4.7 | 7 | | | | V <sub>I</sub> = 0 | I <sub>O</sub> = 64 mA | V <sub>GATE</sub> = 2.3 V | 6.3 | 9.5 | | | r <sub>on</sub> § | | | V <sub>GATE</sub> = 1.5 V | 25.5 | 32 | Ω | | | V. 24V | | V <sub>GATE</sub> = 4.5 V | 4.8 | 7.5 | | | | VI = 2.4 V | $V_{I} = 2.4 \text{ V}$ $I_{O} = 15 \text{ mA}$ | V <sub>GATE</sub> = 3 V | 14.7 | 23 | | | | V <sub>I</sub> = 1.7 V | | V <sub>GATE</sub> = 2.3 V | 11.3 | 16.5 | 1 | <sup>‡</sup> All typical values are at $T_A = 25$ °C. NOTES: 1. The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. # ac performance (translating down) switching characteristics over recommended operating free-air temperature range, $V_{GATE} = 3.3 \text{ V}$ , $V_{IL} = 3.3 \text{ V}$ , $V_{IL} = 0$ , and $V_{M} = 1.15 \text{ V}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | CL = 5 | 50 pF | C <sub>L</sub> = 3 | 30 pF | C <sub>L</sub> = 1 | l5 pF | LINUT | |------------------|---------|----------|--------|-------|--------------------|-------|--------------------|-------|-------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH | A an D | 5 . | 0 | 8.0 | 0 | 0.6 | 0 | 0.3 | | | <sup>t</sup> PHL | A or B | B or A | 0 | 1.2 | 0 | 1 | 0 | 0.5 | ns | switching characteristics over recommended operating free-air temperature range, $V_{GATE} = 2.5 \text{ V}$ , $V_{IL} = 0$ , and $V_{M} = 0.75 \text{ V}$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | C <sub>L</sub> = 5 | 50 pF | CL = 3 | 30 pF | C <sub>L</sub> = 1 | l5 pF | LINUT | |------------------|---------|----------|--------------------|-------|--------|-------|--------------------|-------|-------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH | A a D | | 0 | 1 | 0 | 0.7 | 0 | 0.4 | | | <sup>t</sup> PHL | A or B | B or A | 0 | 1.3 | 0 | 1 | 0 | 0.6 | ns | #### ac performance (translating up) switching characteristics over recommended operating free-air temperature range, $V_{GATE}$ = 3.3 V, $V_{IH}$ = 2.3 V, $V_{IL}$ = 0, $V_{T}$ = 3.3 V, $V_{M}$ = 1.15 V, and $R_{L}$ = 300 $\Omega$ (unless otherwise noted) (see Figure 1) | DADAMETED | FROM | TO<br>(OUTPUT) | C <sub>L</sub> = 50 pF | | C <sub>L</sub> = 30 pF | | C <sub>L</sub> = 15 pF | | | |------------------|---------|----------------|------------------------|-----|------------------------|-----|------------------------|-----|------| | PARAMETER | (INPUT) | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>PLH</sub> | A or B | | 0 | 0.9 | 0 | 0.6 | 0 | 0.4 | | | <sup>t</sup> PHL | | B or A | 0 | 1.4 | 0 | 1.1 | 0 | 0.7 | ns | switching characteristics over recommended operating free-air temperature range, $V_{GATE}$ = 2.5 V, $V_{IH}$ = 1.5 V, $V_{IL}$ = 0, $V_{T}$ = 2.5 V, $V_{M}$ = 0.75 V, and $R_{L}$ = 300 $\Omega$ (unless otherwise noted) (see Figure 1) | DADAMETER | FROM | то | C <sub>L</sub> = 5 | 50 pF | C <sub>L</sub> = 3 | 30 pF | C <sub>L</sub> = 1 | l5 pF | LINUT | |------------------|-------------------|----------|--------------------|-------|--------------------|-------|--------------------|-------|-------| | PARAMETER | PARAMETER (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH | A or B | | 0 | 1 | 0 | 0.6 | 0 | 0.4 | | | <sup>t</sup> PHL | | B or A | 0 | 1.3 | 0 | 1.3 | 0 | 8.0 | ns | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2$ ns. - C. The outputs are measured one at a time with one transition per measurement. **Figure 1. Load Circuit for Outputs** TVREF and VBIAS can be applied to any one of the pass transistors. GATE must be connected externally to VBIAS. **Figure 2. Typical Application Circuit** For the clamping configuration, the common GATE input must be connected to one side (An or Bn) of any one of the pass transistors, making that the $V_{BIAS}$ connection of the reference transistor and the opposite side (Bn or An) the $V_{REF}$ connection. When $V_{BIAS}$ is connected through a 200-k $\Omega$ resistor to a 3-V to 5.5-V $V_{CC}$ supply and $V_{REF}$ is set to 0 V to $V_{CC}$ – 0.6 V, the output of each switch has a maximum clamp voltage equal to $V_{REF}$ . A filter capacitor on $V_{BIAS}$ is recommended. # application operating conditions (see Figure 2) | | | MIN | TYP‡ | MAX | UNIT | |-------------------|--------------------------------|------------------------|------|------|------| | V <sub>BIAS</sub> | BIAS voltage | V <sub>REF</sub> + 0.6 | 2.1 | 5 | V | | VGATE | GATE voltage | V <sub>REF</sub> + 0.6 | 2.1 | 5 | V | | VREF | Reference voltage | 0 | 1.5 | 4.4 | V | | VDPU | Drain pullup voltage | 2.36 | 2.5 | 2.64 | V | | IPASS | Pass-transistor current | | 14 | | mA | | IREF | Reference-transistor current | | 5 | | μΑ | | TA | Operating free-air temperature | -40 | | 85 | °C | <sup>‡</sup> All typical values are at $T_A = 25$ °C. - **Member of the Texas Instruments** Widebus™ Family - Designed to Be Used in Voltage-Limiting **Applications** - **6.5-**Ω On-State Connection Between Ports A and B - Flow-Through Pinout for Ease of Printed **Circuit Board Trace Routing** - **Direct Interface With GTL+ Levels** - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ## description The SN74TVC16222A provides 23 parallel NMOS pass transistors with a common gate. The low on-state resistance of the switch allows connections to be made with minimal propagation delav. The device can be used as a 22-bit switch, with the gates cascaded together to a reference transistor. The low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. This is done to protect components with inputs that are sensitive to high-state voltage-level overshoots. (See Application Information in this data sheet.) #### DGG, DGV, OR DL PACKAGE (TOP VIEW) All of the transistors in the TVC array have the same electrical characteristics; therefore, any one of them can be used as the reference transistor. Because, within the device, the characteristics from transistor to transistor are equal, the maximum output high-state voltage ( $V_{OH}$ ) is approximately the reference voltage ( $V_{REF}$ ), with minimal deviation from one output to another. This is a benefit of the TVC solution over discrete devices. Because the fabrication of the transistors is symmetrical, either port connection of each bit can be used as the low-voltage side, and the I/O signals are bidirectional through each FET. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | CCOD DI | Tube | SN74TVC16222DL | TVC4C000A | | | SSOP – DL | Tape and reel | SN74TVC16222DLR | TVC16222A | | -40°C to 85°C | TSSOP – DGG | Tape and reel | SN74TVC16222DGGR | TVC16222A | | | TVSOP - DGV | Tape and reel | SN74TVC16222DGVR | TW222A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Widebus is a trademark of Texas Instruments. # simplified schematic # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Input voltage range, V <sub>I</sub> (see Note 1) | | -0.5 V to 7 V | |-------------------------------------------------------------|-------------|---------------| | Input/output voltage range, V <sub>I/O</sub> (see Note 1) . | | -0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | DGG package | 70°C/W | | • | DGV package | 58°C/W | | | DL package | 63°C/W | | Storage temperature range, T <sub>stg</sub> | 65 | 5°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # recommended operating conditions | | | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|-----|-----|-----|------| | V <sub>I/O</sub> | Input/output voltage | 0 | | 5 | V | | VGATE | GATE voltage | 0 | | 5 | V | | IPASS | Pass-transistor current | | 20 | 64 | mA | | TA | Operating free-air temperature | -40 | | 85 | °C | # application operating conditions (see Figure 3) | | | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|------------------------|-----|------|------| | VBIAS | BIAS voltage | V <sub>REF</sub> + 0.6 | 2.1 | 5 | V | | VGATE | GATE voltage | V <sub>REF</sub> + 0.6 | 2.1 | 5 | V | | VREF | Reference voltage | 0 | 1.5 | 4.4 | V | | V <sub>DPU</sub> | Drain pullup voltage | 2.36 | 2.5 | 2.64 | V | | IPASS | Pass-transistor current | | 14 | 20 | mA | | IREF | Reference-transistor current | | 5 | | μΑ | | TA | Operating free-air temperature | -40 | | 85 | °C | NOTES: 1. The input and input/output negative-voltage ratings may be exceeded if the input and input/output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | 3 | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------|--------------------------------------------------|------------------------------------------|-----|-----|------|------| | VIK | $V_{BIAS} = 0$ , | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | V <sub>OL</sub> | $I_{REF} = 5 \mu A,$<br>$V_{DPU} = 2.625 V,$ | $V_{REF}$ = 1.365 V,<br>$R_{DPU}$ = 150 $\Omega$ | $V_S = 0.175 V$ ,<br>See Figure 2 | | | 350 | mV | | C <sub>i</sub> (GATE) | V <sub>I</sub> = 3 V or 0 | | | | 73 | | pF | | C <sub>io(off)</sub> | V <sub>O</sub> = 3 V or 0 | | | | 4 | 12 | pF | | C <sub>io(on)</sub> | V <sub>O</sub> = 3 V or 0 | | | | 12 | 25 | pF | | r <sub>on</sub> ‡ | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | $V_{REF} = 1.365 V,$<br>$R_{DPU} = 150 \Omega$ | $V_S = 0.175 \text{ V},$<br>See Figure 2 | | | 12.5 | Ω | <sup>†</sup> All typical values are at $T_A = 25$ °C. #### electrical characteristics from -40°C to 75°C | PARAMETER | | M | N MAX | UNIT | | | |-------------------|---------------------------------------------------------|-----------------------------------------------|-----------------------------------|------|----|---| | r <sub>on</sub> ‡ | I <sub>REF</sub> = 5 μA,<br>V <sub>DPU</sub> = 2.625 V, | $V_{REF}$ = 1.552 V, $R_{DPU}$ = 150 $\Omega$ | $V_S = 0.175 V$ ,<br>See Figure 2 | | 10 | Ω | <sup>&</sup>lt;sup>‡</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range, $V_{DPU} = 2.36 \text{ V}$ to 2.64 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |------------------|-----------------|----------------|-----|-----|------| | tPLH | A B | D A | 0 | 4 | | | t <sub>PHL</sub> | A or B | B or A | 0 | 4 | ns | <sup>‡</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals. **TESTER CALIBRATION SETUP (see Note C)** NOTES: A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - B. The outputs are measured one at a time with one transition per measurement. - C. Test procedure: tpLHREF and tpHLREF are obtained by measuring the propagation delay of a reference measuring point. tPLHDUT and tPHLDUT are obtained by measuring the propagation delay of the device under test. - D. tplH = tplHDUT tplHREF E. tpHL = tpHLDUT tpHLREF Figure 1. Tester Calibration Setup and Voltage Waveforms # TVC background information In personal computer (PC) architecture, there are industry-accepted bus standards. These standards define, among other things, the I/O voltage levels at which the bus communicates. Examples include the GTL+ host bus, the AGP graphics port, and the PCI local bus. In new designs, the system components must communicate with existing bus infrastructure. Providing an evolutionary upgrade path is important in the design of PC architecture, but the existing bus standards must be preserved. To achieve the ever-present need for smaller, faster, lighter devices that draw less power, yet have faster performance, most new high-performance digital integrated circuits are designed and produced with advanced submicron semiconductor process technologies. These devices have thin gate-oxide or short channel lengths and very low absolute-maximum voltages that can be tolerated at the inputs/outputs (I/Os) without causing damage. In many cases, the I/Os of these devices are not tolerant of the high-state voltage levels on the preexisting buses with which they must communicate. Therefore, it became necessary to protect the I/Os of devices by limiting the I/O voltages. The Texas Instruments (TI) translation voltage-clamp (TVC) family is designed specifically for protecting sensitive I/Os (see Figure 2). The information in this data sheet describes the I/O-protection application of the TVC family and should enable the design engineer to successfully implement an I/O-protection circuit utilizing the TI TVC solution. Figure 2. Thin Gate-Oxide Protection Application ## TVC voltage-limiting application For the voltage-limiting configuration, the common GATE input must be connected to one side (A or B) of any one of the transistors (see Figure 3). This connection determines the $V_{BIAS}$ input of the reference transistor. The $V_{BIAS}$ input is connected through a pullup resistor (typically 200 k $\Omega$ ) to the $V_{DD}$ supply. A filter capacitor on $V_{BIAS}$ is recommended. The opposite side of the reference transistor is used as the reference voltage ( $V_{REF}$ ) connection. The $V_{REF}$ input must be less than $V_{DDREF}-1$ V to bias the reference transistor into conduction. The reference transistor regulates the gate voltage ( $V_{GATE}$ ) of all the pass transistors. $V_{GATE}$ is determined by the characteristic gate-to-source voltage difference ( $V_{GS}$ ) because $V_{GATE}=V_{REF}+V_{GS}$ . The low-voltage side of the pass transistors has a high-level voltage limited to a maximum of $V_{GATE}-V_{GS}$ , or $V_{REF}$ . <sup>†</sup>VREF and VBIAS can be applied to any one of the pass transistors. GATE must be connected externally to VBIAS. Figure 3. Typical Application Circuit #### electrical characteristics The electrical characteristics of the NMOS transistors used in the TVC devices are illustrated by TI SPICE simulations. Figure 4 shows the test configuration for the TI SPICE simulations. The results, shown in Figures 5 and 6, show the current through a pass transistor versus the voltage at the source for different reference voltages. The plots of the dc characteristics clearly reveal that the device clamps at the desired reference voltage for the varying device environments. Figure 5 shows the V-I characteristics with low reference voltages and a reference-transistor drain-supply voltage of 3.3 V. To further investigate the spread of the V-I characteristic curves, $V_{REF}$ was held at 2.5 V and $I_{REF}$ was increased by raising $V_{DDRFF}$ (see Figure 6). The result was a tighter grouping of the V-I curves. Figure 4. TI SPICE-Simulation Schematic and Voltage-Node Names Figure 5. V-I Electrical Characteristics at Low V<sub>REF</sub> Voltages Strong 2.8 3.2 # **APPLICATION INFORMATION** Figure 6. V-I Electrical Characteristics at $V_{REF} = 2.5 \text{ V}$ 1.6 VSPASS - Low Reference Voltage - V 2.0 2.4 1.2 -20 0.4 8.0 #### features and benefits The TVC family has several features that benefit a system designer when implementing a sensitive-I/O-protection solution. Table 1 lists these features and their associated benefits. Table 1. Features and Benefits | FEATURES | BENEFITS | |------------------------------------------------------|---------------------------------------------------------------| | Any FET can be used as the reference transistor. | Ease of layout | | All FETs on one die, tight process control | Very low spread of VO relative to VREF | | No active control logic (passive device) | No logic power supply (V <sub>CC</sub> ) required | | Flow-through pinout | Ease of trace routing | | Devices offered in different bit widths and packages | Optimizes design and cost effectiveness | | Designer flexibility with V <sub>REF</sub> input | Allows migration to lower-voltage I/Os without board redesign | ### conclusion The TI TVC family provides the designer with a solution for protection of circuits with I/Os that are sensitive to high-state voltage-level overshoots. The flexibility of TVC enables a low-voltage migration path for advanced designs to align with industry standards. # frequently asked questions (FAQs) - 1. Q: Can any of the transistors in the array be used as the reference transistor? - A: Yes, any transistor can be used as long as its V<sub>BIAS</sub> pin is connected to the GATE pin. - 2. Q: In the *recommended operating conditions* table of the data sheet, the typical $V_{BIAS}$ is 3.3 V. Should $V_{BIAS}$ be equal to or greater than $V_{REF}$ on the reference transistor? - A: V<sub>BIAS</sub> is a variable that is determined by V<sub>REF</sub>. V<sub>BIAS</sub> is connected to V<sub>DD</sub> through a resistor to allow the bias voltage to be controlled by V<sub>REF</sub>. V<sub>DD</sub> can be as high as 5.5 V. V<sub>REF</sub> needs to be at least 1 V less than V<sub>DDRFF</sub> on the reference transistor. - 3. Q: Do both A and B ports have 5-V I/O tolerance or is 5-V I/O tolerance provided only on the low-voltage side? - A: Both ports are 5-V tolerant. # CBT-C, CB3T, and CB3Q Signal-Switch Families Christopher Graves, Moshiul Haque, and Ernest Cox Standard Linear & Logic #### **ABSTRACT** Signal-switch devices are used widely in applications requiring bus isolation, multiplexing, demultiplexing, and voltage translation. Compared to other logic and linear product alternatives, signal switches are the fastest and least power consuming. Texas Instruments (TI) CBT-C, CB3Q, and CB3T signal-switch families have low on-state resistance, negligible power consumption, and better undershoot protection, compared to the older switch families. These qualities make CBT-C, CB3Q, and CB3T devices very good candidates for today's high-speed applications that require switches. This application report discusses some of the critical characteristics, features, and applications of TI's newest switches. ## Contents | 1 Intr | oduction | 13-6 | |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | | miconductor Switches | 13–6 | | 3.1<br>3.2 | Sic Signal-Switch Structures NMOS Series Switch NMOS/PMOS Parallel Switch NMOS Series Switch With the Charge Pump | 13–7<br>13–8 | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8 | Undershoot Ton Cio (off) Cio (on) Ci (Control Input Capacitance) Leakage Current Enable and Disable Delays Partial Power Down Voltage Translation | 13–10<br>13–12<br>13–13<br>13–13<br>13–13<br>13–13 | | 5.1 | CBT-C Family 5.1.1 Characteristics of CBT-C Family 5.1.2 Application of CBT-C Family CB3Q Family 5.2.1 Characteristics of the CB3Q Family 5.2.2 Application of the CB3Q Family CB3T Family | 13–14<br>13–15<br>13–17<br>13–19<br>13–19 | Trademarks are the property of their respective owners. | | 3.1 Characteristics of the CB31 Family | | |------------|---------------------------------------------------------------------------------------------------------------------|--------| | | 3.2 Application of the CB3T Family | | | | ısion | | | 7 Refere | nces | 13–31 | | | A: Test-Measurement Circuits | | | | easurement Setup for ron | | | | easurement Setup for V <sub>O</sub> vs V <sub>I</sub> Characteristics | | | | oltage-Time Waveform Measurement (Switch On) | | | | utput-Skew Measurement | | | | mulation Setup for Undershoot Measurement | | | A.7 La | aboratory Setup for Attenuation Measurement | 13-36 | | | aboratory Setup for Off Isolation Measurement | | | A.9 La | aboratory Setup for Crosstalk Measurement | 13–37 | | | List of Figures | | | Figure 1. | NMOS | . 13–6 | | Figure 2. | PMOS | . 13–7 | | Figure 3. | NMOS Series Switch | . 13–7 | | Figure 4. | $r_{on}$ vs V <sub>I</sub> Characteristic of an NMOS Series Switch (V <sub>CC</sub> = 5 V, I <sub>O</sub> = -15 mA) | . 13–8 | | Figure 5. | Basic Structure of an NMOS/PMOS Parallel Switch | . 13–8 | | Figure 6. | $r_{on}$ vs V <sub>I</sub> Characteristics of a Typical NMOS/PMOS Parallel Switch (V <sub>CC</sub> = 5 V) | . 13–9 | | Figure 7. | Basic Structure of an NMOS Series Switch With the Charge Pump | . 13–9 | | Figure 8. | $r_{on}$ vs $V_{I}$ in an NMOS Series Switch With the Charge Pump ( $V_{CC}$ = 3.6 V) | 13-10 | | Figure 9. | Undershoot in NMOS Series-Switch Devices When Disabled | 13–11 | | Figure 10. | Voltage Translation Using an NMOS Series Switch | 13–14 | | Figure 11. | Undershoot Protection in CBT-C When Enable Input (OE) Voltage Is High | 13–15 | | Figure 12. | $V_O$ vs $V_I$ at $V_{CC}$ = 5 $V$ | 13–16 | | Figure 13. | $r_{on}$ vs $V_I$ at $V_{CC}$ = 5 V ( $I_O$ = -15 mA) | 13–16 | | Figure 14. | Undershoot in CBT16211C When Switch Is Off (V <sub>CC</sub> = 5 V) | 13–17 | | Figure 15. | Example of Bus Isolation Using a CBT-C Device | 13–18 | | Figure 16. | Simplified Schematic of a CB3Q Device | 13–19 | | Figure 17. | $V_O$ vs $V_I$ for the CB3Q3306A at $V_{CC}$ = 3.6 V, $T_A$ = 85°C | 13-20 | | Figure 18. | $V_O$ vs $V_I$ for the CB3Q3306A at $V_{CC}$ = 2.3 V, $T_A$ = 85°C | | | Figure 19. | $r_{OD}$ vs V <sub>I</sub> for the CB3Q3306A at V <sub>CC</sub> = 3.6 V (I <sub>O</sub> = -15 mA) | | | Figure 20. | $r_{on}$ vs V <sub>I</sub> for the CB3Q3306A at V <sub>CC</sub> = 2.3 V (I <sub>O</sub> = -15 mA) | 13–21 | | Figure 21. | Input and Output Voltage Waveforms for the CB3Q3306A | | | - | at 420 MHz (V <sub>CC</sub> = 3.3 V) | 13–21 | | Figure 22. | Output Skew at -40°C (V <sub>CC</sub> = 3.3 V) | | | Figure 23. | Output Skew at 100°C (V <sub>CC</sub> = 3.3 V) | | | Figure 24. | Attenuation and Off-Isolation for the CB3Q3306A at 3-pF Load (V <sub>CC</sub> = 3.3 V) | | | Figure 25 | Attenuation and Off-Isolation for the CB3Q3306A at 50-pF Load (Vcc = 3.3 V) | | | Figure 26. | Crosstalk of the CB3Q3306A at 3-pF Load (V <sub>CC</sub> = 3.3 V) | 13–25 | |-------------|-----------------------------------------------------------------------------|-------| | Figure 27. | Multiplexing in a USB Application | 13–26 | | Figure 28. | CB3Q3257 in a USB Application | 13–27 | | Figure 29. | Simplified Structure of the CB3T3306 | 13–28 | | Figure 30. | $V_O$ vs $V_I$ in the CB3T3306 at $I_O$ = -1 $\mu$ A ( $V_{CC}$ = 2.3 $V$ ) | 13–28 | | Figure 31. | $V_O$ vs $V_I$ in the CB3T3306 $I_O$ = $-1~\mu A$ (V $_{CC}$ = 3.0 V) | 13–29 | | Figure 32. | $r_{on}$ vs V <sub>I</sub> for the CB3T3306 at V <sub>CC</sub> = 2.3 V | 13–29 | | Figure 33. | $r_{on}$ vs V <sub>I</sub> for the CB3T3306 at V <sub>CC</sub> = 3.6 V | 13–29 | | Figure 34. | Input and Output Voltage Waveforms at 200 MHz (V <sub>CC</sub> = 3.3 V) | 13–30 | | Figure 35. | Data and Clock-Signal Data Transfer Using the CB3T3306 | 13–31 | | Figure A-1. | r <sub>on</sub> Measurement Setup | 13–33 | | Figure A–2. | V <sub>O</sub> vs V <sub>I</sub> Measurement Setup | 13–33 | | Figure A-3. | Voltage-Time Waveform Measurement (Switch On) | 13–34 | | Figure A-4. | Voltage-Time Waveform Measurement (Switch Off) | 13–34 | | Figure A–5. | Output-Skew Measurement Setup | 13–35 | | Figure A–6. | SPICE Simulation Setup for Undershoot Measurement | | | Figure A–7. | Attenuation Measurement Setup | | | Figure A–8. | Off Isolation Measurement Setup | 13–36 | | Figure A-9. | Adjacent-Channel Crosstalk Measurement | 13-37 | #### 1 Introduction On-off switches are one of the most common control elements in electrical circuitry. This has evolved over the years, from the manually operated circuit breaker of the early experiments to the multiswitch integrated circuit of today. In every application, the function of the switch remains the same: to isolate or connect two sections of an electrical circuit. Therefore, an ideal switch should have zero resistance (short circuit) when on and infinite resistance (open circuit) when off. However, in practical applications, a bus switch should have as low resistance as possible when on, for bus connection, and as high resistance as possible when off, for bus isolation. #### 2 Semiconductor Switches An insulated-gate field-effect transistor (IGFET) switch is a widely used electronic switch. A metal-oxide semiconductor field-effect transistor (MOSFET) is one type of IGFET. Although the term MOSFET is more commonly used, now most of the electronic switches do not use the metal oxide as the gate. Instead, a more advanced process is being used to form the gate. TI uses advanced poly-silicon gate-enhancement-mode transistor technology to fabricate semiconductor switches, which gives more control of performance characteristics. Throughout this application report the term MOSFET and the associated terms related to MOSFET are used because they are more common in semiconductor literature. When sufficient bias voltage is applied to the gate of a MOSFET, it creates a low-resistance path between its source and drain. When the bias voltage is removed, the resistance of this path becomes very large. MOSFETs can be of two types, n-channel MOSFET (NMOS) and p-channel MOSFET (PMOS). #### 2.1 **NMOS Switch** The symbol of an NMOS is shown in Figure 1. The source and the drain of an NMOS are interchangeable. The terminal with the lowest voltage is considered to be the source. The resistance between the drain and the source depends on the voltage difference between the gate and the source (V<sub>GS</sub>). When there is sufficient voltage applied to the gate with respect to the source, the switch becomes conductive, and a voltage signal applied to the drain passes through this switch without distortion. The gate-to-source voltage at which the NMOS begins conduction is known as the threshold voltage (V<sub>T</sub>). If the gate-to-source voltage becomes significantly less than the threshold voltage of the NMOS (V<sub>T</sub>), the channel resistance increases rapidly. Figure 1. NMOS #### 2.2 **PMOS Switch** A PMOS is similar to an NMOS (see Figure 2). However, to keep the source-to-drain resistance low, the difference in the source-to-gate voltage (V<sub>SG</sub>) should be greater than the threshold voltage. In a PMOS, the terminal with the lowest voltage is considered to be the drain. Figure 2. PMOS #### 3 **Basic Signal-Switch Structures** Signal switches in their simplest form are MOSFET structures, with the gate driven by a CMOS inverter. Three types of structures are most common: - NMOS series switch - NMOS/PMOS parallel switch - NMOS series switch, with the charge pump #### **NMOS Series Switch** 3.1 The most basic signal-switch structure is an NMOS pass transistor, with the gate driven by a CMOS inverter. The simplified structure is shown in Figure 3. Figure 3. NMOS Series Switch When the output enable (OE) signal is low, the voltage at the gate is high, or equal to $V_{CC}$ . If the voltage at the drain (V<sub>I</sub>) is less than V<sub>CC</sub> by the threshold voltage of the n-channel transistor, the on-state resistance $(r_{OD})$ is low and the voltage at the source is equal to $V_I$ $(V_O = V_I)$ . If $V_I$ approaches V<sub>CC</sub>, r<sub>on</sub> increases rapidly, the source voltage does not increase with the drain voltage, and the output voltage remains at $V_{CC} - V_{T}$ . A limitation of the NMOS series switch is that it can pass signals only up to a threshold voltage below V<sub>CC</sub>. Figure 4 shows the general shape of ron vs V<sub>I</sub> characteristic of a typical NMOS series switch. Figure 4. $r_{on}$ vs V<sub>I</sub> Characteristic of an NMOS Series Switch (V<sub>CC</sub> = 5 V, I<sub>O</sub> = -15 mA) #### 3.2 NMOS/PMOS Parallel Switch An NMOS/PMOS parallel switch consists of an n-channel pass transistor in parallel with a p-channel pass transistor. Figure 5 shows the basic structure of an NMOS/PMOS parallel switch. In an n-channel MOSFET, the source-to-drain resistance is low when the drain voltage is less than $V_G - V_T$ , where $V_G$ is the gate voltage. In a p-channel MOSFET, the source-to-drain resistance is low when the source voltage is greater than $V_T + V_G$ . With the parallel combination of n-channel and p-channel pass transistors, the source-to-drain, or channel resistance, can be lowered for the entire input voltage range from 0 V to $V_G$ . When $\overline{OE}$ is low, $V_G$ in NMOS/PMOS parallel switch is V<sub>CC</sub>, and signals ranging from 0 V to V<sub>CC</sub> can be passed through this switch. Figure 6 shows the general shape of the ron vs V<sub>I</sub> characteristics of a typical NMOS/PMOS parallel switch, as well as the NMOS and PMOS characteristics. The shape of ron vs VI curve may be different, depending on the structures of NMOS and PMOS. The disadvantage of the NMOS/PMOS parallel switch is that the input and output capacitances increase due to the additional source and drain area of the combined transistors. Figure 5. Basic Structure of an NMOS/PMOS Parallel Switch Figure 6. $r_{on}$ vs V<sub>I</sub> Characteristics of a Typical NMOS/PMOS Parallel Switch (V<sub>CC</sub> = 5 V) # 3.3 NMOS Series Switch With the Charge Pump Although, in an NMOS/PMOS parallel switch, source-to-drain resistance is lower than in an NMOS series switch, the PMOS adds capacitance, which is undesirable for some applications. To solve this problem, another type of switch structure is used that involves a charge-pump circuit in the NMOS series switch. The charge-pump circuit generates a voltage at the gate of the NMOS that is 2 V to 3 V higher than $V_{CC}$ . As a result, when the input reaches the $V_{CC}$ level, the switch still is on and the output voltage is equal to the input voltage over the 0 V to $V_{CC}$ input voltage range. The disadvantage of implementing a charge-pump circuit in the NMOS series switch is the additional power consumption because of the charge-pump circuit. Figure 7 shows a simple schematic of an NMOS series switch with the charge pump, and Figure 8 shows the $V_{CC}$ input voltage range. Figure 7. Basic Structure of an NMOS Series Switch With the Charge Pump Figure 8. $r_{on}$ vs $V_I$ in an NMOS Series Switch With the Charge Pump ( $V_{CC} = 3.6 \text{ V}$ ) # 4 Key Concerns in Digital-Switch Applications # 4.1 Undershoot Undershoot is a typical phenomenon in high-speed applications where impedance mismatches cause excessive ringing in the system. This poses a serious problem to bus switches that are turned off and attempt to isolate different buses. In this state, the gate voltage of the n-channel pass transistors are at ground potential, but a negative voltage on either I/O port with a magnitude greater than the NMOS $V_T$ will cause the switch to conduct and no longer isolate the buses. Therefore, undershoots with a large magnitude and long duration result in data corruption, if no undershoot protection circuitry is included in the signal-switch design. The schematics in Figure 9 demonstrate the phenomenon of undershoots. For normal input voltages ranging from 0 V to $V_{CC}$ , the switch is in the high-impedance state and the output bus is isolated from the input bus. The undershoot produces a glitch at the isolated bus, as shown in Figure 9. Figure 9. Undershoot in NMOS Series-Switch Devices When Disabled There are two solutions to prevent the NMOS from turning on during the undershoot event while disabled: - Capture or clamp the input undershoot energy. In this method, a clamp circuit is connected to ground or V<sub>CC</sub>. This clamp circuit prevents the NMOS from turning on while an undershoot event occurs. - Schottky Clamp. In this method, a Schottky diode is connected from the I/O port of the switch to ground. When the voltage at the I/O port goes below ground, the diode is forward biased and clamps the source or drain voltage, keeping the input and output isolated. An example of this type of device is the CBTS bus switch provided by TI. - Active clamp to V<sub>CC</sub>. In this method, an active clamp circuit is connected to V<sub>CC</sub>, which tries to counteract the undershoot voltage by pulling the input voltage to V<sub>CC</sub>. An example of this type of device is the CBTK bus switch provided by TI. - Force the gate voltage of the NMOS to track the negative input voltage. Ti's new CBT-C family uses this method to prevent undershoot. This method of protection is described later in this application report. # 4.2 r<sub>on</sub> ron is the resistance of the switch when turned on. ron should be as low as possible to reduce signal loss and to reduce propagation delay. Propagation delay of the switch depends on the RC time constant, which is made up of the switch ron and the load capacitance. For applications in transmission-line environments, ron should be less than, or equal to, the line impedance to minimize unwanted signal reflections. For digital applications where the switch is connected to a resistive load, the switch resistance and the load resistance form a voltage divider. Therefore, in this case, ron should be as low as possible to maintain a valid input logic high (i.e., VIH) of the downstream devices. ron not only should be small, but also should be flat across the input voltage range to maintain a linear signal change from input to output. Signal distortion depends on the flatness of the $r_{on}$ vs $V_{I}$ curve, that is, equal to $20log\Delta r_{on}$ /R\_L, where R\_L is the load resistance. So, to keep signal distortion minimum as the signal amplitude varies, ron should be kept flat over the whole input signal range. In NMOS series switches, special gate voltage-boost circuitry is needed to keep ron flat over the V<sub>CC</sub> range. In NMOS/PMOS parallel switches, ron is fairly constant and may have multiple peak values within 0 V to V<sub>CC</sub> input voltage range. The shape of the ron vs V<sub>I</sub> curve depends on the threshold voltages of NMOS and PMOS (see Figure 6). # 4.3 C<sub>io(off)</sub> $C_{io(off)}$ for a through switch is the off-state capacitance of one channel, measured from either the input or output of the switch. For a multiplexer or bus-exchange switch, $C_{io(off)}$ may include off-state capacitance for multiple channels. $C_{io(off)}$ should be as small as possible to prevent capacitive loading of the bus. Reducing $C_{io}$ requires less drain and source area of the pass transistors that otherwise would increase on-state resistance. So, there is a trade-off between $C_{io(off)}$ and $r_{on}$ . # 4.4 C<sub>io(on)</sub> This is the on-state capacitance of the switch, measured from either the input or output of the switch. Usually $C_{io(on)}$ is greater than twice the $C_{io(off)}$ because it includes the capacitance on both input and output of the switch, as well as the channel capacitance. Like $C_{io(off)}$ , $C_{io(on)}$ should be as small as possible to reduce capacitive loading of the bus. Reducing $C_{io(on)}$ requires less drain and source area of the pass transistors that otherwise would increase the on-state resistance. So, like the $C_{io(off)}$ , there is a trade-off between $C_{io(on)}$ and $C_{io(on)}$ # 4.5 C<sub>i</sub> (Control Input Capacitance) When switching control input, a large control input capacitance will inject more charge to the gate of the pass transistor. This will cause crosstalk and degrade performance of the switch. # 4.6 Leakage Current Leakage current during the high-impedance state should be very small. Leakage current, if high, may load an isolated bus and corrupt the data. # 4.7 Enable and Disable Delays Enable and disable delays are measures of how quickly the switch can be turned on and off. Not only should these delays be as small as possible for high-speed operation, but also the difference of enable and disable delays should be as small as possible to reduce the current flow between the off switch and on switch. This is significant in multiplexing and demultiplexing operations where the difference, if large, can cause bus contention. For break-before-make functions, disable time should be less than enable time and for make-before-break functions, enable time should be less than disable time. ### 4.8 Partial Power Down Today's high-speed applications require that a device can be powered-down while still connected to a live bus. This requires the switch to be in the high-impedance state while the power is down. A special I<sub>off</sub> circuit is incorporated to ensure that the switch is in the high-impedance state while the power is off. I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. ### 4.9 Voltage Translation One popular application of the bus switch is voltage translation in a mixed-voltage environment. A simple NMOS can pass a signal from 0 V to $V_{CC} - V_T$ , where $V_T$ is the threshold voltage of the NMOS. This characteristic can be used for down translation. Figure 10 shows an example of 5-V to 3.3-V translation using an NMOS series switch, diode, and resistors. Figure 10. Voltage Translation Using an NMOS Series Switch For voltage-translation applications, the switch is required to translate efficiently over a wide frequency range and is required to maintain the proper signal level. For example, when translating from a 5-V TTL to a 3.3-V LVTTL signal, the switch is required to maintain the required $V_{OH}$ (output high voltage) and $V_{OL}$ (output low voltage) of 3.3-V LVTTL signal. One important consideration is that the bus switch can be used only for down translation, i.e., high to low level. For low- to high-level translation, additional components (for example, pullup resistors) are required. # 5 Signal Switch Families from TI TI offers a wide variety of signal switches suitable for many different types of applications. Some of the signal-switch families are discussed in the following sections: - CBT-C: 5-V NMOS switches with -2-V undershoot protection - CB3Q: NMOS switches with a charge-pump circuit for low and flat ron - CB3T: Level-shifting NMOS bus switch CBT-C and CB3Q devices can pass digital and analog signals. # 5.1 CBT-C Family The switches of this family are NMOS series switches. The operating $V_{CC}$ of this family is 5 V, and switching for various standards (i.e., LVCMOS, LVTTL etc.) can be accomplished. This family also has an undershoot protection circuit integrated in the bus switch. The undershoot protection circuit prevents the n-channel pass transistor from turning on when the switch is off. When undershoot occurs, this circuit senses the negative voltage at the input and biases the gate of the n-channel pass transistor to that negative voltage. Since the gate and source voltage are now at the same potential (<0 V), the switch remains off. Undershoot protection on one side of the off switch can prevent up to -2 V undershoots on the other side of the switch. Static power consumption of this family is negligible. Dynamic power consumption depends on the frequency of the enable input of the device. Switching high and low at the enable input causes internal CMOS inverters to switch between low and high; therefore, a higher frequency of the control input signal results in higher dynamic power consumption. Undershoot protection in CBT-C is shown in Figure 11. Figure 11. Undershoot Protection in CBT-C When Enable Input (OE) Voltage is High # 5.1.1 Characteristics of the CBT-C Family The following paragraphs discuss some of the critical performance characteristics of the CBT16211C. The setup for measurements is given in Appendix A. # 5.1.1.1 V<sub>O</sub> vs V<sub>I</sub> Figure 12 shows the output-voltage vs input-voltage characteristics of the CBT16211C at an output load of 3 k $\Omega$ to ground. The output follows the input approximately until 3.5 V and remains flat as the switch begins to turn off. Output voltage also depends on the output current. If output current increases, the output voltage will become flat at a lower input voltage. Figure 12. $V_O$ vs $V_I$ at $V_{CC} = 5$ V # 5.1.1.2 $r_{on}$ vs $V_{I}$ Figure 13 shows the switch resistance ( $r_{on}$ ) when on, as a function of the input voltage. The output current is -15 mA. The on-state resistance is low when the input voltage is below 3.5 V and increases rapidly above 3.5 V. $r_{on}$ depends on the output current and increases rapidly at a lower input voltage when the output current increases. Figure 13. $r_{on}$ vs $V_I$ at $V_{CC} = 5$ V ( $I_O = -15$ mA) #### 5.1.1.3 Undershoot Protection Figure 14 shows the undershoot protection performance of the CBT16211C when the switch is disabled. The output pin is connected to ground through a 100-k $\Omega$ resistor, a 10-pF capacitor, and to 10 V through a 100-k $\Omega$ pullup resistor. The test load is similar to a high-impedance application load. There is very little variation in output voltage caused by input-voltage undershoot. Figure 14. Undershoot in CBT16211C When Switch Is Off ( $V_{CC} = 5 \text{ V}$ ) # 5.1.2 Application of CBT-C Family ## 5.1.2.1 Bus Isolation CBT-C devices can be used for 5-V PCI bus isolation for hot-plug applications (see Figure 15). PCI is an unterminated interface; therefore, undershoot may occur. CBT-C provides good isolation when an undershoot event occurs. Figure 15. Example of Bus Isolation Using a CBT-C Device # 5.2 CB3Q Family The switches of this family are NMOS only, with a low and flat r<sub>on</sub>. The flat characteristics of r<sub>on</sub> are accomplished by a charge-pump circuit that generates a voltage of approximately 7 V at the gate of the n-channel pass transistor. As a result, 0-V to 5-V rail-to-rail switching can be accomplished because the gate-to-source voltage is well above the threshold of the n-channel transistor, and the switch is completely on over the whole 0-V to 5-V range. An internal oscillator circuit is a part of the charge-pump circuit; therefore, static power consumption of this family is higher than the CBT-C family. Dynamic power consumption depends on the frequency of the enable input. In addition to the low and flat r<sub>on</sub> characteristics, this family has low input and output capacitance, making them suitable for high-performance applications. The maximum switching frequency for I/O signals depends on various factors, such as type of load, input-signal magnitude, input-signal edge rates, type of package, etc. With a larger package, the inductance and capacitance can form a resonant circuit that may cause phase and magnitude distortion. With a large capacitive load, the RC time constant becomes higher and limits the frequency. Figure 16 shows a simplified schematic of a CB3Q device. Figure 16. Simplified Schematic of a CB3Q Device # 5.2.1 Characteristics of the CB3Q Family Following sections discuss some of the critical performance characteristics of the CB3Q3306A. The measurements setup can be found in Appendix A. #### 5.2.1.1 $V_{O}$ vs $V_{I}$ Figures 17 and 18 show the $V_O$ vs $V_I$ characteristics of the CB3Q3306A at different values of $V_{CC}$ and at different temperatures. For $V_{CC}$ = 3.6 V, the output exactly follows the input from 0 V to 5 V. Because of this characteristic, CB3Q devices can be used for switching analog and digital signals, ranging from 0 V to 5 V. For $V_{CC}$ = 2.3 V, the gate voltage produced by the charge-pump circuit is reduced to about 4 V. So, the output approximately follows the input from 0 V to 3.3 V and becomes constant above 3.3 V. Figure 17. $V_O$ vs $V_I$ for the CB3Q3306A at $V_{CC}$ = 3.6 V, $T_A$ = 85°C Figure 18. $V_O$ vs $V_I$ for the CB3Q3306A at $V_{CC}$ = 2.3 V, $T_A$ = 85°C # 5.2.1.2 r<sub>on</sub> vs V<sub>I</sub> The CB3Q3306A has low and flat $r_{on}$ characteristics. Figure 19 and Figure 20 show $r_{on}$ vs input voltage characteristics at different values of $V_{CC}$ and at different temperatures. The output current for $r_{on}$ vs $V_I$ characteristics is –15 mA, and this characteristic is dependent on output current. For $V_{CC}$ = 3.6 V, $r_{on}$ is fairly constant from the 0-V to 5-V input-voltage range. For $V_{CC}$ = 2.3 V, $r_{on}$ is flat over the range of 0 V to 2.5 V and increases rapidly above 2.5 V. Figure 19. $r_{on}$ vs V<sub>I</sub> for the CB3Q3306A at $V_{CC} = 3.6$ V ( $I_{O} = -15$ mA) Figure 20. $r_{on}$ vs $V_I$ for the CB3Q3306A at $V_{CC} = 2.3$ V ( $I_O = -15$ mA) ## 5.2.1.3 Operation at High Frequency Low input and output capacitance, low $r_{on}$ , and low feed-through capacitance makes the CB3Q devices suitable for high-speed applications. Maximum frequency of operation depends on input voltage range, type of load, edge rate, type of package, off-isolation, crosstalk requirement, etc. At high frequencies, off-isolation and crosstalk also increase, which limits the maximum frequency of operation. Figure 21 shows the input and output voltage waveforms at a frequency of 420 MHz, with a 500- $\Omega$ and 3-pF load. From Figure 21, it is clear that the switch, when on, allows high-frequency signals to pass without distortion. Also, the switch provides very good isolation between the input and output when it is turned off or disabled. Figure 21. Input and Output Voltage Waveforms for the CB3Q3306A at 420 MHz (V<sub>CC</sub> = 3.3 V) # **5.2.1.4** Output Skew Output skew is a measure of the variation of $r_{ON}$ over the channels in a multibit switch. This is specifically significant when switching differential signals. For minimal signal distortion and noise in differential signaling, the variation of $r_{ON}$ should be as small as possible. Output skew at a specific voltage can be determined by measuring the time difference of the output voltage at various channels. Figure 22 and Figure 23 show the output voltage of the CB3Q3306A at different channels. Output skew can be determined from this graph. For example, for $-40^{\circ}$ C at 2.5 V, the skew is approximately 30 ps, which is fairly constant from 2.2 V to 2.6 V. For 100°C, the output skew is approximately 40 ps, which is fairly constant from 2.2 V to 2.6 V. Figure 22. Output Skew at $-40^{\circ}$ C ( $V_{CC} = 3.3 \text{ V}$ ) Figure 23. Output Skew at $100^{\circ}$ C ( $V_{CC} = 3.3 \text{ V}$ ) # 5.2.1.5 Frequency Response Figure 24 and Figure 25 show the attenuation and off-isolation for the CB3Q3306A at different loads as a function of frequency. The bandwidth depends on the type of load, and bandwidth decreases as the load increases. Figure 24. Attenuation and Off-Isolation for the CB3Q3306A at 3-pF Load ( $V_{CC} = 3.3 \text{ V}$ ) Figure 25. Attenuation and Off-Isolation for the CB3Q3306A at 50-pF Load ( $V_{CC}$ = 3.3 V) # 5.2.1.6 Adjacent Channel Crosstalk For some applications, crosstalk is an important parameter. Figure 26 shows the crosstalk between adjacent channels in the CB3Q3306A. Figure 26. Crosstalk of the CB3Q3306A at 3-pF Load (V<sub>CC</sub> = 3.3 V) # 5.2.2 Application of the CB3Q Family # 5.2.2.1 Multiplexer in USB Applications Figure 27 shows a USB 2.0 application in which a bus-switch device can be used. The first switch in a notebook PC is used to isolate between a notebook PC and the docking station. The switches on the docking station are used as a mutiplexer to provide two different paths for the DATA+ and DATA- signals. If the operating system is Windows 95, the USB 2.0 hub is not supported. Switches 1 and 2 are on, and the USB line is connected directly to Port 1. Figure 28 shows the use of a CB3Q3257 in this type of application. Figure 27. Multiplexing in a USB Application Figure 28. CB3Q3257 in a USB Application DATA+ signal path is shown as a dotted line and the DATA- signal is shown as a solid line. The DATA+ signal goes to 1A. Depending on the select signal (S) levels, the output can be 1B1 or 1B2. When S is low, DATA+ from the host controller is connected to the port through the USB 2.0 hub (1A $\rightarrow$ 1B1 $\rightarrow$ USB 2.0 Hub $\rightarrow$ 3B1 $\rightarrow$ 3A $\rightarrow$ Port 1). When S is high, the DATA+ is connected to port 1 directly (1A $\rightarrow$ 1B2 $\rightarrow$ 3B2 $\rightarrow$ 3A). Similarly, DATA- uses the 2A, 2B1, 2B2 and 4A, 4B1, 4B2 switches for connecting to port 1. # 5.3 CB3T Family CB3T is a voltage-translation bus-switch family. This family can operate with a power-supply voltage range of 2.3 V to 3.6 V. When $V_{CC} = 3.3$ V, the device can translate from a 5-V input to a 3.3-V output. In addition, when $V_{CC} = 2.3$ V the device can translate from 5-V or 3.3-V inputs to a 2.3-V output. The CB3T family can be used for voltage translation at moderately high frequencies. Figure 29 shows the simplified structure of the CB3T3306. Figure 29. Simplified Structure of the CB3T3306 When the switch is on, the voltage at the gate of the NMOS pass transistor in the CB3T3306 is biased at $V_{CC} + V_T$ , where $V_T$ is the threshold voltage of the NMOS. When input voltage starts to rise from low to high, the output follows the input voltage. As the input voltage reaches about one-half of $V_{CC}$ , the control circuit senses this voltage and pulls the output voltage close to the $V_{CC}$ level and keeps the voltage constant as the input voltage increases. When the input reaches $V_{CC} + V_T$ , the output voltage again increases to $V_{CC}$ and remains nearly flat, as the input voltage continues to rise. Input voltages at which these transitions occur depend on the output current, power supply, temperature, and transistor characteristics. The level of output high voltage ( $V_{OH}$ ) also depends on the output current. # 5.3.1 Characteristics of the CB3T Family The following paragraphs discuss some of the critical performance characteristics of the CB3T3306. The measurements setup is given in Appendix A. # 5.3.1.1 V<sub>O</sub> vs V<sub>I</sub> Figures 30 and 31 show the output voltage vs input voltage ( $V_O$ vs $V_I$ ) characteristics of the CB3T3306 for different values of $V_{CC}$ . The rapid increase in output voltage is due to the control circuit sensing the output voltage and pulling it high, close to the $V_{CC}$ level. The slope of this rapid rise in the curve depends on the output current being drawn from the switch. Figure 30. $V_O$ vs $V_I$ in the CB3T3306 at $I_O = -1 \mu A$ ( $V_{CC} = 2.3 V$ ) Figure 31. $V_O$ vs $V_I$ in the CB3T3306 $I_O$ = -1 $\mu$ A ( $V_{CC}$ = 3.0 V) # 5.3.1.2 ron vs V<sub>I</sub> Figure 32 and Figure 33 shows the $r_{on}$ vs $V_I$ characteristics of the CB3T3306 at different $V_{CC}$ voltages. $r_{on}$ increases rapidly when the input voltage crosses approximately one-half of $V_{CC}$ and becomes flat above that voltage. The value of $r_{on}$ above that voltage depends greatly on the output current. As the output current increases, $r_{on}$ decreases. Figure 32. $r_{on}$ vs $V_I$ for the CB3T3306 at $V_{CC} = 2.3 \text{ V}$ Figure 33. $r_{on}$ vs $V_{I}$ for the CB3T3306 at $V_{CC}$ = 3.6 V # 5.3.1.3 Operation at High Frequency CB3T devices can be used for voltage translation at moderately high frequencies. Figure 34 shows the operation of the CB3T3306 at 200 MHz. The load is 500 $\Omega$ and 3 pF to ground. Like the CB3Q family, the maximum I/O switching frequency depends on various factors, such as type of load, input signal magnitude, input signal edge rates, type of package, etc. With a larger package, the inductance and capacitance can form a resonant circuit that may cause phase and magnitude distortion. With a large capacitive load, the RC time constant becomes higher and limits the practical operating frequency. Figure 34. Input and Output Voltage Waveforms at 200 MHz (V<sub>CC</sub> = 3.3 V) # 5.3.2 Application of the CB3T Family ## 5.3.2.1 Voltage Translation for an External Monitor Terminal in a Notebook PC Figure 35 shows a typical application for the level-translation feature of the CB3T3306. The CB3T3306 is used as a voltage translator between a monitor and a graphic controller. Data transfer between these two systems is bidirectional, while the clock signal transfer is unidirectional and flows only from graphic controller to monitor. Pullup resistors are used for translating from low to high. Figure 35. Data and Clock-Signal Data Transfer Using the CB3T3306 ### 6 Conclusion TI's CBT-C and CB3Q signal switches can be used for various types of high-speed applications, such as hot insertion for PCI interface, LAN signaling, I<sup>2</sup>C bus expansion, video switching, etc. CB3T devices can be used for high-speed voltage translation in a mixed-voltage system. This application report has discussed some of the application performance characteristics of TI's high-speed signal switches that are critical for the previously mentioned applications. ### 7 References - 13. Selecting the Right Texas Instruments Signal Switch, John Perry and Chris Cockrill - 14. 5-V to 3.3-V Translation With the SN74CBTD3384, Nalin Yogasundram - 15. Texas Instruments Solution for Undershoot Protection for Bus Switches, Nadira Sultana and Chris Graves. # **Appendix A** Test Measurement Circuits # A.1 Measurement Setup for ron Figure A-1. ron Measurement Setup # A.2 Measurement Setup for V<sub>O</sub> vs V<sub>I</sub> Characteristics Figure A-2. V<sub>O</sub> vs V<sub>I</sub> Measurement Setup # A.3 Voltage-Time Waveform Measurement (Switch On) Figure A-3. Voltage-Time Waveform Measurement (Switch On) ## A.4 Voltage-Time Waveform Measurement (Switch Off) Figure A-4. Voltage-Time Waveform Measurement (Switch Off) ### A.5 Output-Skew Measurement Figure A-5. Output-Skew Measurement Setup ### A.6 Simulation Setup for Undershoot Measurement Figure A-6. SPICE Simulation Setup for Undershoot Measurement ### A.7 Laboratory Setup for Attenuation Measurement Figure A-7. Attenuation Measurement Setup ### A.8 Laboratory Setup for Off Isolation Measurement Figure A-8. Off Isolation Measurement Setup ## A.9 Laboratory Setup for Crosstalk Measurement Figure A-9. Adjacent-Channel Crosstalk Measurement # Selecting the Right Texas Instruments Signal Switch John Perry and Chris Cockrill Standard Linear & Logic ### **ABSTRACT** Texas Instruments offers a wide variety of electronic switches (digital, analog, bilateral, bilateral analog) in a variety of families, including CBT, CBTLV, HC, LV, and LVC. Depending on the application, the right solution may be an analog switch that passes digital signals, or vice versa. This application report summarizes the various switching technologies and provides application considerations for choosing the appropriate TI signal switch. ### **Contents** | 1 | Intro | oduction | 13–43 | |---|-------|----------------------------------------------------------------------------------------------|-------| | 2 | Bac | kground | 13–43 | | | | Single FET Switch | | | | 2.2 | Analog (Bilateral) Switches | 13-46 | | | 2.3 | Analog Versus Digital Signal Switches | 13–47 | | | | Application Considerations | | | | | 2.4.1 Digital Signal Considerations | 13-48 | | | | 2.4.2 Digital Performance | 13-49 | | | | 2.4.3 Analog Signal Considerations | 13-49 | | | | 2.4.4 Analog Performance | | | | | 2.4.5 SN74CBT Characteristics | 13-53 | | | | 2.4.6 CD74HCT Characteristics | 13-54 | | | | 2.4.7 CD74HC Characteristics | 13-56 | | | | 2.4.8 SN74HC Characteristics | 13-59 | | | | 2.4.9 CD4066B Characteristics | | | | | 2.4.10 LV-A Characteristics | | | | | 2.4.11 LVC Characteristics | | | | | 2.4.12 CBTLV Characteristics | 13–75 | | 3 | App | olications | 13–78 | | | | CBT3125 as a Gain-Control Circuit [for V <sub>I</sub> < (V <sub>CC</sub> – 2 V)] With LMV321 | | | | | LVC4066A T-Switch | | | | 3.3 | LVC1G66 TTL-to-LVTTL Level Shifter | 13–80 | | 1 | Con | nclusion | 13_80 | | App | endix A Test Circuits | | |-----|-------------------------------------------------------------------------------------------|-------| | | A.1 r <sub>on</sub> Measurement | | | | A.2 V <sub>O</sub> vs V <sub>I</sub> Measurement | | | | A.4 Crosstalk Measurement | | | | A.5 Charge-Injection Measurement | | | | A.6 Feedthrough Measurement | | | | A.7 Sine-Wave and Total-Harmonic-Distortion Measurement | | | | A.8 Crosstalk-Between-Switches Measurement | 13–84 | | | List of Figures | | | 1 | Ideal Switch | 13–43 | | 2 | Simplified CMOS (FET) Switch | 13–44 | | 3 | N-Channel FET Switch | | | 4 | On-State Resistance vs Lowest I/O Voltage for an n-Channel FET Switch With $V_{CC}$ = 5 V | 13–45 | | 5 | Parallel n-/p-Channel FET Switch | 13–46 | | 6 | On-State Resistance vs Input Voltage for a Parallel n-/p-Channel FET Switch | 13–46 | | 7 | Log r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 5 V (SN74CBT3125) | 13–53 | | 8 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 5 V (SN74CBT3125) | | | 9 | V <sub>I</sub> vs V <sub>O</sub> , V <sub>CC</sub> = 5 V (SN74CBT3125) | | | 10 | V <sub>I</sub> vs V <sub>O</sub> , V <sub>CC</sub> = 5 V (CD74HCT4066) | | | 11 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 5 V (CD74HCT4066) | | | 12 | V <sub>I</sub> vs V <sub>O</sub> , V <sub>CC</sub> = 4.5 V (CD74HC4066) | 13–56 | | 13 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 4.5 V (CD74HC4066) | 13-56 | | 14 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 6 V (CD74HC4066) | 13–57 | | 15 | $r_{ON}$ vs $V_{I}$ , $V_{CC}$ = 6 V (CD74HC4066) | 13–57 | | 16 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 9 V (CD74HC4066) | 13–58 | | 17 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 9 V (CD74HC4066) | 13–58 | | 18 | $V_O$ vs $V_I$ , $V_{CC}$ = 2 V (SN74HC4066) | 13–59 | | 19 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 2 V (SN74HC4066) | 13–59 | | 20 | $V_O$ vs $V_I$ , $V_{CC}$ = 4.5 V (SN74HC4066) | 13–60 | | 21 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 4.5 V (SN74HC4066) | 13–60 | | 22 | $V_O$ vs $V_I$ , $V_{CC}$ = 6 V (SN74HC4066) | 13–61 | | 23 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 6 V (SN74HC4066) | | | 24 | $V_O$ vs $V_I$ , $V_{CC}$ = 5 V (CD4066B) | 13–62 | | 25 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 5 V (CD4066B) | 13–63 | | 26 | $V_O$ vs $V_I$ , $V_{CC}$ = 10 V (CD4066B) | 13–63 | | 27 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 10 V (CD4066B) | 13-64 | | 28 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 15 V (CD4066B) | 13–64 | |-----|-----------------------------------------------------------------------------|-------| | 29 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 15 V (CD4066B) | 13–65 | | 30 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 2 V (SN74LV4066A) | 13-66 | | 31 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 2 V (SN74LV4066A) | 13-66 | | 32 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 2.5 V (SN74LV4066A) | 13–67 | | 33 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 2.5 V (SN74LV4066A) | 13-67 | | 34 | $V_{O}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V (SN74LV4066A) | 13-68 | | 35 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V (SN74LV4066A) | 13-68 | | 36 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 5 V (SN74LV4066A) | 13-69 | | 37 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 5 V (SN74LV4066A) | 13-69 | | 38 | $V_O \text{ vs } V_I, V_{CC} = 1.8 \text{ V (SN74LVC1G66)}$ | 13-70 | | 39 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 1.8 V (SN74LVC1G66) | 13–71 | | 40 | $V_O \text{ vs } V_I, V_{CC} = 2.5 \text{ V (SN74LVC1G66)}$ | 13–71 | | 41 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 2.5 V (SN74LVC1G66) | 13–72 | | 42 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 3.3 V (SN74LVC1G66) | 13–72 | | 43 | $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V (SN74LVC1G66) | 13–73 | | 44 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 5 V (SN74LVC1G66) | 13–73 | | 45 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 5 V (SN74LVC1G66) | 13–74 | | 46 | V <sub>O</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 2.5 V (SN74CBTLV3125) | 13–75 | | 47 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 2.5 V (SN74CBTLV3125) | 13–75 | | 48 | $V_O \text{ vs } V_I, V_{CC} = 3.3 \text{ V (SN74CBTLV3125)}$ | 13–76 | | 49 | r <sub>on</sub> vs V <sub>I</sub> , V <sub>CC</sub> = 3.3 V (SN74CBTLV3125) | 13-76 | | 50 | CBT3125 Gain-Control Circuit | 13–78 | | 51 | LV4066A/LVC2G04 T-Switch Configuration | 13–79 | | 52 | LVC1G66 TTL-to-LVTTL Level Shifter | 13-80 | | A-1 | r <sub>on</sub> Test Circuit | 13-81 | | A-2 | V <sub>O</sub> vs V <sub>I</sub> Test Circuit | 13-81 | | A-3 | Frequency-Response Test Circuit | 13-82 | | A-4 | Crosstalk (Switch Control to Output) Test Circuit | 13-82 | | A-5 | Charge-Injection Test Circuit | 13-83 | | A-6 | Feedthrough Test Circuit | 13-83 | | A-7 | Sine-Wave and Total-Harmonic-Distortion Test Circuit | 13-84 | | A-8 | Crosstalk-Between-Switches Test Circuit | 13-84 | ### **List of Tables** | 1 | TI Switch Technologies | 13-44 | |----|-------------------------------------------------|-------| | 2 | Summary of Digital Performance | 13-49 | | 3 | V <sub>CC</sub> Above 5.5 V | 13–51 | | 4 | V <sub>CC</sub> = 4.5 V | 13-51 | | 5 | V <sub>CC</sub> = 3 V | 13-52 | | 6 | V <sub>CC</sub> = 2.5 V | 13-52 | | 7 | SN74CBT3125 Analog Parameter Measurement Data | 13-54 | | 8 | CD74HCT4066 Analog Parameter Measurement Data | 13-55 | | 9 | CD74HC4066 Analog Parameter Measurement Data | 13–58 | | 10 | SN74HC4066 Analog Parameter Measurement Data | 13-62 | | 11 | CD4066B Analog Parameter Measurement Data | 13–65 | | 12 | SN74LV4066A Analog Parameter Measurement Data | 13–70 | | 13 | SN74LVC1G66 Analog Parameter Measurement Data | 13–74 | | 14 | SN74CBTLV3125 Analog Parameter Measurement Data | 13–77 | #### 1 Introduction Texas Instruments offers a wide variety of signal switches in a variety of families, including CBT, CBTLV, CD4000, HC, LV-A, and LVC. These signal switches can be digital, analog, bilateral, or bilateral analog. Selecting the right one can be a formidable task. The purpose of this application report is to make the selection process easier by illustrating the differences between the families and removing ambiguity in the naming conventions. #### 2 Background When first considering switches, a schematic of the ideal switch (similar to Figure 1) might come to mind. Figure 1. Ideal Switch An input signal applied to the left I/O pin (or port) in Figure 1 results in an identical output signal at the right I/O pin, and vice versa. However, in the real world, switches are not ideal and there always is some loss. In the case of clean, properly working mechanical switches, the loss is so miniscule that it hardly bears noting. Like mechanical switches, solid-state switches are not ideal either. In fact, losses associated with solid-state switches can be significant. Why use a switch like this if it is so far from ideal? The answer is convenience. Solid-state switches are small, fast, easy to use, easy to control, and consume relatively little power compared to traditional electrically controlled switches, such as relays. The switches referred to in this application report are complementary metal-oxide semiconductor (CMOS) field-effect transistor (FET) switches. As mentioned previously, they are not ideal, so we need a way to examine and compare the performance characteristics of the different CMOS families. Figure 2 shows a simplified-circuit model of a CMOS switch. Figure 2. Simplified CMOS (FET) Switch The output signal (right side, Figure 2) is altered due to parasitic effects of the switch. Results may include decreased amplitude, signal distortion, phase shift, the introduction of noise, and frequency attenuation. Parameters contributing to the nonideal characteristics include: - C<sub>i</sub> Control (enable) pin input capacitance - C<sub>F</sub> Feedthrough capacitance - C<sub>io</sub> Capacitance measured from either the input or output of the switch - C<sub>CHNL</sub> NMOS (PMOS) channel capacitance - r<sub>on</sub> On-state resistance from drain to source r<sub>ds(on)</sub> of the pass FET As mentioned previously, TI offers a variety of CMOS-technology switches. Table 1 summarizes the families by switch type. | TECHNOLOGY | ABBREVIATION | SWITCH TYPE | |----------------------|--------------|---------------------------| | Crossbar | CBT | N-channel FET | | CMOS | CD4000 | Parallel n-/p-channel FET | | High-speed CMOS | HC | Parallel n-/p-channel FET | | Low-voltage CMOS | LV-A | Parallel n-/p-channel FET | | Low-voltage CMOS | LVC | Parallel n-/p-channel FET | | Low-voltage crossbar | CBTI V | Parallel n-/p-channel FET | Table 1. TI Switch Technologies #### 2.1 Single FET Switch Figure 3 shows a simplified FET switch, which consists of an n-channel transistor and gate bias and enable circuitry. The switch is bidirectional; the source and drain are interchangeable (while operating, the side with the lowest $V_{I/O}$ is the source). TI CBT bus switches are this type. Figure 3. N-Channel FET Switch For an n-channel FET to operate properly, the gate should be biased more positive than the magnitude of the signals to be passed. This is because the on-state resistance, ron (or rDS(on) as it also is called), increases as the gate, minus source voltage, VGS, decreases. In the case of CBT, when $\overline{OE}$ is low, the gate of the FET is biased to near $V_{CC}$ . If the lowest $V_{I/O}$ signal approaches the magnitude of V<sub>CC</sub>, V<sub>GS</sub> decreases and r<sub>on</sub> increases (see Figure 4). The ability to maintain a low ron in a FET switch depends on maintaining V<sub>GS</sub> as large as possible. In many applications, this characteristic is not a problem, but the designer should be aware of the nonlinearity of this type of device. Figure 4. On-State Resistance vs Lowest I/O Voltage for an n-Channel FET Switch With $V_{CC} = 5 \text{ V}$ #### 2.2 **Analog (Bilateral) Switches** Analog (or bilateral, as they also are called) switches consist of a single n-channel transistor in parallel with a single p-channel transistor (see Figure 5). Figure 5. Parallel n-/p-Channel FET Switch As before, when $V_{I/O}$ approaches $V_{CC}$ , the n-channel conductance decreases ( $r_{on}$ increases) while the p-channel gate-source voltage is maximum and its ron is minimal. The resulting parallel resistance combination is much flatter than individual channel resistances (see Figure 6). Figure 6. On-State Resistance vs Input Voltage for a Parallel n-/p-Channel FET Switch A flat $r_{on}$ is especially important if $V_{I/O}$ signals must swing from rail to rail. However, the tradeoff is increased switch capacitance due to the additional p-channel transistor and associated bias circuitry. TI offers a variety of choices of analog switches: HCT, HC, CD4000, LV-A, LVC, and CBTLV. Some manufacturers offer n-channel signal switches with charge-pump-enabled pass transistors. A design of this type allows the gate voltage to be higher than V<sub>CC</sub>. This increases V<sub>GS</sub> above what is possible in noncharge-pump devices and allows signals at or above V<sub>CC</sub> to be passed. A switch of this type has the advantage of low, relatively flat ron (over the signal range), without the addition of a p channel and while maintaining Cio values comparable to pure n-channel FET switches. This performance comes at the expense of increased ICC (from a few μA to several mA in some cases). #### 2.3 **Analog Versus Digital Signal Switches** TI offers a wide variety of signal switches, and sometimes the nomenclature can be confusing to the point of implying limited functionality for a device or family. In reality, a switch, is a switch, is a switch (well, almost): - Digital switch. Designed to pass (or isolate) digital signal levels. May exhibit the capability to satisfactorily pass analog signals. Examples are CBT and CBTLV switch families. - Analog switch. Designed to pass (or isolate) analog signals. Often exhibits good digital signal performance as well. Examples are CD4066B, CD74HCT4066, CD74HC4066, SN74HC4066, SN74LV4066A, and SN74LVC1G66 switches. - Bilateral switch. There are two meanings: - Signals can be passed in either direction (A to B, or B to A) through the switch. - Switch can be used in analog or digital applications. Examples are CD4066B, CD74HCT4066, CD74HC4066, SN74HC4066, SN74LV4066A, and SN74LVC1G66 switches. Bus switch. Digital switches designed for multibit switching in computing applications. Examples are CBT and CBTLV switch families. The name bus switch implies digital only. However, with better understanding of switch characteristics, it is apparent that this view of their application might be too limited. Tables 2, 4, 5, 6, 7 and 14 summarize the performance of the CBT3125 and CBTLV3125 quadruple FET bus switches versus other TI bilateral analog switches. With regard to analog performance, these bus switches outperformed at least one bilateral switch in every parameter measurement. It should be apparent that the most important switch characteristic depends on how it is used: - What V<sub>CC</sub> levels are present? - What amplitude signals are required to be passed? - What is the maximum signal distortion limit for the system? In the following paragraphs, performance of TI signal switches is summarized to aid in the selection of the best signal switch for a given application. #### 2.4 **Application Considerations** #### 2.4.1 Digital Signal Considerations - $V_{\mbox{\footnotesize{CC}}}.$ There are a number of considerations and tradeoffs here. What voltage levels are present on the board? What is the amplitude of the signal levels to be passed? Is level translation required? - V<sub>IH</sub>/V<sub>IL</sub>. Switch control (Enable). How will the switch be controlled? Logic level output? Comparator? ASIC? Should the switch turn on if the control signal is high or low? - Switch output level. The maximum signal level a switch without a charge pump can pass is limited to the switch V<sub>CC</sub>. Is there sufficient noise margin on the device downstream of the switch such that signal attenuation in the switch will not cause data errors? For instance, the n-channel transistor of a CBT device clamps the switch output at a little more than 1 V below the operating $V_{CC}$ , making it unsuitable for 5-V CMOS high-level ( $V_{IH} = 3.5 \text{ V}$ ) signal transmission unless operated from at least 4.5-V V<sub>CC</sub>. ### r<sub>on</sub>. - Is the switch connected to a transmission line? If so, what is the impedance? The switch ron should be less than or equal to the line impedance to allow for proper matching and to prevent unwanted signal reflections. - For nontransmission-line connections, the switch $r_{\mbox{on}}$ and the load resistance form an undesired voltage divider. In this case, that is a switch with a ron small enough to ensure the switch output is not reduced below a valid input high level (VIH) for the connected load. As mentioned previously, the tradeoff for low ron is often higher signal-path capacitance, which reduces frequency response. - ten/tdis. These parameters determine how quickly the switch can respond to a desired on or off state. In general, switch enable and disable times are not symmetrical. This is not usually an issue, as few applications require high control (enable) signal frequencies. - t<sub>pd</sub>. This parameter is negligible for all but the most critical timing budgets. When the switch is on, the propagation delay through the pass transistor(s) is minimal. TI specifies this number as the mathematical calculation of the typical ron times the load capacitance. - Number of bits required to be switched. With TI's wide variety of signal switches, it is possible to switch between 1 to 32 bits at the same time with a single device. For instance, the LVC1G66 or CBT1G125 can be used to switch a single bit, while the CBTLV16211 is capable of switching 24 bits total in banks of 12. Or, by tying the adjacent enable pins together, it is possible to control 24 bits with one enable signal. - Special features. TI offers bus switches with special features, such as an integrated diode for single-component level shifting (CBTD), active clamps for undershoot protection (CBTK), Schottky-diode clamps for undershoot protection (CBTS), a bus-hold option (CBTH) for holding floating or unused I/O pins at valid logic levels, and an integrated-series-resistor option (CBTR) to reduce signal-reflection noise. Table 2 summarizes the digital performance characteristics of eight TI signal switches from which generalities can be derived regarding switch-family performance. For exact parameters, refer to the respective data sheets. #### 2.4.2 Digital Performance Table 2. Summary of Digital Performance<sup>†</sup> | PARAMETER | CD4066 | CD74HC4066 | CD74HCT4066 | SN74HC4066 | LVC1G66 | LV4066A | CBT3125 | CBTLV3125 | |----------------------------------------|----------------------------------|------------|-------------|------------|-----------|-----------|-------------------|----------------------| | VCC | 3–18 V | 2-10 V | 4.5–5.5 V | 2–6 V | 1.65-5.5V | 2-5.5 V | 4-5.5 V | 2.3–3.6 V | | r <sub>on</sub> | 200–1300 Ω | 15–142 Ω | 25–142 Ω | 30–150 Ω | 3–30 Ω | 21–225 Ω | 5–22 Ω | 5–40 Ω | | t <sub>pd</sub> ‡ | 7–40 ns | 4–90 ns | 4–18 ns | 3–75 ns | 0.6–2 ns | 0.3–18 ns | 0.25-0.35ns | 0.15-0.25 ns | | t <sub>en</sub> § | 15–70 ns | 8–150 ns | 4–18 ns | 18–225 ns | 1.5–10 ns | 1.6-32 ns | 1.8–5.6 ns | 2–4.6 ns | | t <sub>dis</sub> ¶ | 15–70 ns | 12–225 ns | 9–36 ns | 22-250 ns | 1.4-10 ns | 3.2-32 ns | 1–4.6 ns | 1–4.2 ns | | VIH<br>(control<br>inputs) | approx.<br>0.7 × V <sub>CC</sub> | 5-V CMOS | 5-V TTL | 5-V CMOS | 5-V CMOS | 5-V CMOS | 5-V TTL/<br>LVTTL | LVTTL/<br>2.5-V CMOS | | V <sub>IL</sub><br>(control<br>inputs) | approx.<br>0.2 × V <sub>CC</sub> | 5-V CMOS | 5-V TTL | 5-V CMOS | 5-V CMOS | 5-V CMOS | 5-V TTL/<br>LVTTL | LVTTL/<br>2.5-V CMOS | | C <sub>i</sub> (control) | 5–7.5 pF | 10 pF | 10 pF | 3–10 pF | 2 pF | 1.5 pF | 3 pF | 2.5 pF | | C <sub>io</sub> (on) | | | | | 13 pF | | | | | C <sub>io</sub> (off) | 8 pF | 5 pF | 5 pF | 9 pF | 6 pF | 5.5 pF | 4 pF | 7 pF | <sup>†</sup> Data are based on data-sheet parameters for the parts tested for this application report. Refer to the respective data sheets for specific parameters and load conditions. #### 2.4.3 **Analog Signal Considerations** - V<sub>CC</sub>. For noncharge-pump switches, V<sub>CC</sub> determines the amplitude of the analog signals that can be passed without clipping. The gate(s) of the pass transistors must be biased relative to the minimum and maximum values of the expected input voltage range. Switches, such as the CD4000 series, allow for biasing from two supplies, making it easy to pass both positive and negative signals. Switches with integrated charge pumps can elevate the gate voltage above V<sub>CC</sub> (at the expense of larger I<sub>CC</sub>) and, thus, pass signals of a magnitude greater than VCC- - V<sub>IH</sub>/V<sub>IL</sub>. Why are these important analog switch considerations? In most applications, the signal switch is controlled by the output of a digital source, therefore, the control signal levels, VIH and VII, must be compatible with that source to ensure proper operation of the switch. The CD74HC4066 and CD74HCT4066 are excellent examples of switches with almost exactly the same performance characteristics, but very different control signal levels. The $V_{IH}$ of the CD74HC4066 is 3.15 V, with $V_{CC}$ at 4.5 V, while CD74HCT4066 is specified with V<sub>IH</sub> of 2 V for V<sub>CC</sub> between 4.5 and 5.5 V. - ron. Because it contributes to signal loss and degradation, low ron tradeoffs must be considered. Noncharge-pump switches achieve low ron with large pass transistors. These larger transistors lead to larger die sizes and increased Cio. This additional channel capacitance can be very significant as it limits the frequency response of the switch. As stated in section 2.4.1, switches utilizing charge-pump technology can achieve low ron and C<sub>io</sub>, but require significantly higher I<sub>CC</sub>. <sup>‡</sup>t<sub>od</sub> is the same as tpLH/tpHL. The switch contributes no significant propagation delay other than the RC delay of the typical on-state resistance of the switch and the load capacitance when driven by an ideal voltage source (zero output impedance) $<sup>\</sup>S_{ten}$ is the same as $t_{PZL}/t_{PZH}$ . <sup>¶</sup> t<sub>dis</sub> is the same as tpLZ/tpHZ. - Frequency response. All CMOS switches have an upper limit to the frequency that can be passed. No matter how low ron and Cio can be maintained in the chip manufacturing process, they still form an undesired low-pass filter that attenuates the switch output signal. - Sine-wave distortion or total harmonic distortion. These are measurements of the linearity of the device. Nonlinearity can be introduced a number of ways (design, device physics, etc.) but, typically, the largest contributor is r<sub>on</sub>. As shown in Figures 2 and 4, r<sub>on</sub> varies with V<sub>I/O</sub> for all types of CMOS switches. Having a low $r_{\text{on}}$ is important, but a flat $r_{\text{on}}$ over the signal range is almost equally important. N-channel switches, such as CBT, exhibit very flat ron characteristics for signal ranges of $0 < V_{I/O} < (V_{CC} - 2 V)$ , but $r_{on}$ increases very rapidly as V<sub>I/O</sub> approaches V<sub>CC</sub> and V<sub>GS</sub> decreases. Parallel n-/p-channel switches offer good r<sub>on</sub> flatness for signal ranges of $0 < V_{I/O} < V_{CC}$ , with the best flatness characteristic at the highest recommended switch V<sub>CC</sub>. - Crosstalk. There are two types of crosstalk to consider: - Control (enable) to output. The level of crosstalk is a measure of how well decoupled the switch control signal is from the switch output. Due to the parasitic capacitance of CMOS processes, changing the state on the control signal causes noise to appear on the output. In audio applications, this can be a source of the annoying pop that is sometimes heard when switching the unit on or off. - Between switches. The level of crosstalk also is a measure of adjacent-channel rejection. As with control-to-output crosstalk, parasitic capacitance can couple the signal on one switch with that on another switch. - Charge Injection (Q). TI specifies enable-to-output crosstalk and some competitors use this parameter. As with enable-to-output crosstalk, changing the state on the control pin causes a charge to be coupled to the channel of the transistor introducing signal noise. It is presented in this report for a relative comparison with the competition. - Feedthrough. This characteristic is related to the ability of the switch to block signals when off. As with crosstalk, parasitic capacitance allows high frequencies to couple through the switch, making it appear to be on. #### 2.4.4 **Analog Performance** Table 3. V<sub>CC</sub> Above 5.5 V<sup>†</sup> | PARAMETER | 4 | BETTER PERFORMANCE | | |------------------------------|-------------------------|-------------------------|-----------------| | r <sub>on</sub> | CD74HC4066 | CD74HC4066 <sup>‡</sup> | CD4066 | | (typical to maximum) | 15–126 Ω | 30 Ω | 200–550 Ω | | r <sub>on</sub> (peak) | SN74HC4066 <sup>‡</sup> | CD74HC4066 | CD4066 | | (typical to maximum) | 50 Ω (typ) | not specified | not specified | | Frequency response | CD74HC4066 <sup>§</sup> | CD4066 | SN74HC4066\$ | | | 200 MHz | 40 MHz | 30 MHz | | THD/Sine-wave distortion | CD74HC4066 | SN74HC4066\$ | CD4066 | | | 0.008% | 0.05% | 0.4% | | Crosstalk | SN74HC4066 | CD4066 | CD74HC4066 | | (enable to output) | 20 mV | 50 mV | 550 mV | | Crosstalk (between switches) | CD4066 | CD74HC4066\$ | SN74HC4066\$ | | | -50 dB at 8 MHz | -72 dB at 1 MHz | -45 dB at 1 MHz | | Feedthrough attenuation | CD74HC4066§ | CD4066 | SN74HC4066§ | | | -72 dB at 1 MHz | -50 dB at 1 MHz | -42 dB at 1 MHz | <sup>†</sup> Data are based on data-sheet parameters for the parts tested for this application report. Refer to the respective data sheets for specific parameters and load conditions. Table 4. $V_{CC} = 4.5 V^{\dagger}$ | PARAMETER | ■ BETTER PERFORMANCE | | | | | | |------------------------------------------------|--------------------------------|--------------------------------|----------------------------------|--------------------------------|--------------------------------|----------------------| | ron<br>(typical to maximum) | LVC1G66<br>3-10 Ω | CBT3125 <sup>‡</sup><br>5–15 Ω | LV4066A<br>21–100 Ω | CD74HC/<br>HCT4066<br>25–142 Ω | SN74HC4066<br>50-106 Ω | CBT3125§<br>5–1000 Ω | | r <sub>on</sub> (peak)<br>(typical to maximum) | CBT3125 <sup>‡</sup> §<br>10 Ω | LVC1G66<br>6–15 Ω | LV4066A<br>31–125 Ω | CD74HC/<br>HCT4066§<br>50-70 Ω | SN74HC4066<br>70-215 Ω | CBT3125§<br>1000 Ω | | Frequency response | CBT3125‡§<br>>200 MHz | LVC1G66<br>195 MHz | CD74HC/<br>HCT4066¶<br>200 MHz | LV4066A<br>50 MHz | SN74HC4066<br>30 MHz | | | THD/Sine-wave distortion | LVC1G66<br>0.01% | CD74HC/<br>HCT4066<br>0.023% | CBT3125 <sup>‡</sup> §<br>0.035% | SN74HC4066<br>0.05% | LV4066A<br>0.1% | | | Crosstalk<br>(enable to output) | SN74HC4066<br>15 mV | LV4066A<br>50 mV | LVC1G66<br>100 mV | CBT3125§<br>120 mV | CD74HCT4066<br>130 mV | CD74HC4066<br>200 mV | | Crosstalk (between switches) | CD74HC/HCT4066<br>-72 dB | LVC2G66<br>-58 dB | CBT3125 <sup>‡</sup> §<br>-53 dB | SN74HC4066<br>-45 dB | LV4066A<br>-45 dB | | | Feedthrough attenuation | CD74HC/HCT4066<br>-72 dB | LVC1G66<br>-58 dB | SN74HC4066<br>-42 dB | LV4066A<br>-40 dB | CBT3125 <sup>§</sup><br>-36 dB | | <sup>†</sup> Data are based on data-sheet parameters for the parts tested for this application report. Refer to the respective data sheets for specific parameters and load conditions. <sup>‡</sup> Specification at V<sub>CC</sub> = 6 V § Specification at V<sub>CC</sub> = 4.5 V <sup>‡</sup> CBT3125, $0 \le V_{I/O} \le (V_{CC} - 2 \ V)$ § Value from application report measurement. Not specified in data sheet. $<sup>\</sup>P$ Ranked here due to load variation from other devices in this report Table 5. $V_{CC} = 3 V^{\dagger}$ | PARAMETER | 4 | ВЕ | CE | | | |------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | ron | LVC1G66 | CBTLV3125 | LV4066A | CD74HC4066 <sup>‡</sup> | SN74HC4066 <sup>‡</sup> | | (typical to maximum) | 6–15 Ω | 5–15 Ω | 29-190 Ω | Not specified | Not specified | | r <sub>on</sub> (peak) | CBTLV3125§ | LVC1G66 | LV4066A | CD74HC4066 <sup>‡</sup> | SN74HC4066 <sup>‡</sup> | | (typical to maximum) | 15–20 Ω | 12-20 Ω | 57-225 Ω | Not specified | Not specified | | Frequency response | CBTLV3125\$ | LVC1G66 | CD74HC4066 <sup>‡</sup> | LV4066A | SN74HC4066 <sup>†</sup> | | | >200 MHz | 175 MHz | Not specified | 35MHz | Not specified | | THD/Sine-wave distortion | LVC1G66 | CD74HC4066 <sup>‡</sup> | SN74HC4066 <sup>‡</sup> | CBTLV3125 <sup>§</sup> | LV4066A | | | 0.015% | Not specified | Not specified | 0.09% | 0.1% | | Crosstalk (enable to output) | SN74HC4066 <sup>‡</sup> | LV4066A | LVC1G66 | CBTLV3125§ | CD74HC4066 <sup>‡</sup> | | | Not specified | 20 mV | 70 mV | 70 mV | Not specified | | Crosstalk (between switches) | CD74HC4066 <sup>‡</sup> | LVC2G66 | CBTLV3125\$ | SN74HC4066 <sup>‡</sup> | LV4066A | | | Not specified | -58 dB | -49 dB | Not specified | -45 dB | | Feedthrough attenuation | CD74HC4066 <sup>‡</sup> | LVC1G66 | CBTLV3125 | SN74HC4066 <sup>‡</sup> | LV4066A | | | Not specified | -58 dB | -52 dB | Not specified | -40 dB | <sup>†</sup> Data are based on data-sheet parameters for the parts tested for this application report. Refer to the respective data sheets for specific parameters and load conditions. Table 6. $V_{CC} = 2.5 V^{\dagger}$ | PARAMETER | 4 | ВЕ | Œ | | | |------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | r <sub>on</sub> | LVC1G66 | CBTLV3125 | LV4066A | CD74HC4066 <sup>‡</sup> | SN74HC4066§ | | (typical to maximum) | 9-20 Ω | 5-40 Ω | 38-225 Ω | Not specified | 150 Ω | | r <sub>on</sub> (peak) | CBTLV3125¶ | LVC1G66 | LV4066A | CD74HC4066 <sup>‡</sup> | SN74HC4066§ | | (typical to maximum) | 15–45 Ω | 20-30 Ω | 143–600 Ω | Not specified | 320 Ω | | Frequency response | CBTLV3125 <sup>¶</sup> | LVC1G66 | CD74HC4066 <sup>‡</sup> | LV4066A | SN74HC4066 <sup>‡</sup> | | | >200 MHz | 120 MHz | Not specified | 30 MHz | Not specified | | THD/Sine-wave distortion | LVC1G66 | CD74HC4066 <sup>‡</sup> | SN74HC4066 <sup>‡</sup> | LV4066A | CBTLV3125¶ | | | 0.025% | Not specified | Not specified | 0.1% | 0.11% | | Crosstalk (enable to output) | SN74HC4066 <sup>‡</sup> | LV4066A | CBTLV3125 <sup>‡</sup> | LVC1G66 | CD74HC4066 <sup>‡</sup> | | | Not specified | 15 mV | 30 mV | 50 mV | Not specified | | Crosstalk (between switches) | CD74HC4066 <sup>‡</sup> | LVC2G66 | CBTLV3125 | SN74HC4066 <sup>‡</sup> | LV4066A | | | Not specified | -58 dB | -45 dB | Not specified | -45 dB | | Feedthrough attenuation | CD74HC4066 <sup>‡</sup> | LVC1G66 | CBTLV3125 | SN74HC4066 <sup>‡</sup> | LV4066A | | | Not specified | -58 dB | -52 dB | Not specified | -40 dB | <sup>†</sup> Data are based on data-sheet parameters for the parts tested for this application report. Refer to the respective data sheets for specific parameters and load conditions. <sup>‡</sup> Position in table based on estimated performance. Information not specified in data sheet. <sup>§</sup> Value from application report measurement. Not specified in data sheet. <sup>‡</sup> Position in table based on estimated performance. Information not specified in data sheet. <sup>§</sup> Data at V<sub>CC</sub> = 2 V <sup>¶</sup> Value from application report measurement. Not specified in data sheet. #### 2.4.5 **SN74CBT Characteristics** Figure 7. Log $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 5 V (SN74CBT3125) Figure 8. $r_{on}$ vs $V_I$ , $V_{CC} = 5 V$ (SN74CBT3125) Figure 9. $V_I vs V_O$ , $V_{CC} = 5 V (SN74CBT3125)$ Table 7. SN74CBT3125 Analog Parameter Measurement Data<sup>†</sup> | | Vcc | Frequency | Sine-Wave<br>Distortion | Total Harmonic<br>Distortion | Cros | stalk | Charge<br>Injection | Feedthrough | |---|-----|-----------|-------------------------|------------------------------|------------------|------------------|---------------------|-------------| | | | Response | 1 | kHz | Between Switches | Enable to Output | injection | | | ſ | 5 V | >200 MHz | 0.035% | 0.15% | -53 dB | 120 mV | 7.2 pC | -36 dB | <sup>†</sup> Postcharacterization measurement for SN74CBT3125 #### 2.4.6 **CD74HCT Characteristics** Figure 10. $V_I vs V_O$ , $V_{CC} = 5 V (CD74HCT4066)$ Figure 11. $r_{on}$ vs $V_I$ , $V_{CC}$ = 5 V (CD74HCT4066) Table 8. CD74HCT4066 Analog Parameter Measurement Data<sup>†</sup> | | VCC | Frequency | Total Harmonic<br>Distortion | Crosstalk | | Charge Injection‡ | Feedthrough | |---|-------|-----------|------------------------------|------------------|------------------|-------------------|-------------| | | | Response | 1 kHz | Between Switches | Enable to Output | | | | ſ | 4.5 V | 200 MHz | 0.023% | -72 dB | 130 mV | 8.1 pC | -72 dB | <sup>†</sup> Data-sheet values for CD74HCT4066, except as noted <sup>‡</sup> Postcharacterization measurement for CD74HCT4066 #### 2.4.7 **CD74HC Characteristics** Figure 12. $V_I$ vs $V_O$ , $V_{CC} = 4.5 V$ (CD74HC4066) Figure 13. $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 4.5 V (CD74HC4066) Figure 14. $V_O$ vs $V_I$ , $V_{CC} = 6 V (CD74HC4066)$ Figure 15. $r_{on}$ vs $V_I$ , $V_{CC} = 6 V$ (CD74HC4066) Figure 16. $V_O$ vs $V_I$ , $V_{CC} = 9 V$ (CD74HC4066) Figure 17. $r_{on}$ vs $V_{I}$ , $V_{CC} = 9 V$ (CD74HC4066) Table 9. CD74HC4066 Analog Parameter Measurement Data<sup>†</sup> | VCC | Frequency<br>Response | <b>Total Harmonic Distortion</b> | Crosstalk | | 01 | E - dd d | |-------|-----------------------|----------------------------------|------------------|------------------|-------------------|-------------| | | | 1 kHz | Between Switches | Enable to Output | Charge Injection‡ | Feedthrough | | 4.5 V | 200 MHz | 0.022% | –72 dB | 200 mV | 6.2 pC | –72 dB | | 9 V | 200 MHz | 0.008% | N/A | 550 mV | 9.0 pC | N/A | <sup>†</sup> Data-sheet values for CD74HC4066, except as noted <sup>‡</sup> Postcharacterization measurement for CD74HC4066 #### 2.4.8 **SN74HC Characteristics** Figure 18. $V_O$ vs $V_I$ , $V_{CC} = 2 V$ (SN74HC4066) Figure 19. $r_{on}$ vs $V_I$ , $V_{CC} = 2 V$ (SN74HC4066) Figure 20. $V_O$ vs $V_I$ , $V_{CC}$ = 4.5 V (SN74HC4066) Figure 21. $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 4.5 V (SN74HC4066) Figure 22. $V_O$ vs $V_I$ , $V_{CC}$ = 6 V (SN74HC4066) Figure 23. $r_{on}$ vs $V_I$ , $V_{CC}$ = 6 V (SN74HC4066) Table 10. SN74HC4066 Analog Parameter Measurement Data<sup>†</sup> | vcc | Frequency<br>Response | Sine-Wave Distortion | Crosstalk | | a + | | |-------|-----------------------|----------------------|------------------|------------------|-------------------|-------------| | | | 1 kHz | Between Switches | Enable to Output | Charge Injection‡ | Feedthrough | | 2 V | N/A | N/A | N/A | N/A | 3.8 pC | N/A | | 4.5 V | 30 MHz | 0.05% | –45 dB | 15 mV | 5.9 pC | -42 dB | | 6 V | N/A | N/A | N/A | 20 mV | 7.9 pC | N/A | <sup>†</sup> Data-sheet values for SN74HC4066, except as noted #### 2.4.9 CD4066B Characteristics Figure 24. $V_O$ vs $V_I$ , $V_{CC} = 5 V$ (CD4066B) <sup>‡</sup> Postcharacterization measurement for SN74HC4066 Figure 25. $r_{on}$ vs $V_I$ , $V_{CC} = 5 V$ (CD4066B) Figure 26. $V_O$ vs $V_I$ , $V_{CC}$ = 10 V (CD4066B) Figure 27. $r_{on}$ vs $V_I$ , $V_{CC} = 10 V$ (CD4066B) Figure 28. $V_O$ vs $V_I$ , $V_{CC}$ = 15 V (CD4066B) Figure 29. $r_{on}$ vs $V_I$ , $V_{CC} = 15 \text{ V (CD4066B)}$ Table 11. CD4066B Analog Parameter Measurement Data† | | v <sub>CC</sub> /v <sub>SS</sub> | Frequency<br>Response | <b>Total Harmonic Distortion</b> | Crosstalk | | Charge | Edd | |---|----------------------------------|-----------------------|----------------------------------|---------------------|------------------|------------|---------------------| | | | | 1 kHz | Between Switches | Enable to Output | Injection‡ | Feedthrough | | ĺ | 5 V/-5 V | 40 MHz | 0.04% | -50 dB at 8 MHz | 50 mV | | -50 dB at 1 MHz | | | 10 V/0 V | 141 MHz‡ | 0.032%‡ | −75 dB <sup>‡</sup> | 35 mV‡ | 18.8 pC | −65 dB <sup>‡</sup> | <sup>†</sup> Data-sheet values for CD4066B, except as noted <sup>‡</sup> Postcharacterization measurement for CD4066B. Frequency response, THD, crosstalk, and feedthrough measured using load conditions specified in Appendix A, in order to make a more valid comparison with other devices in this report. #### 2.4.10 LV-A Characteristics Figure 30. $V_O$ vs $V_I$ , $V_{CC} = 2 V$ (SN74LV4066A) Figure 31. $r_{on}$ vs $V_I$ , $V_{CC} = 2 V$ (SN74LV4066A) Figure 32. $V_O$ vs $V_I$ , $V_{CC}$ = 2.5 V (SN74LV4066A) Figure 33. $r_{on}$ vs $V_I$ , $V_{CC}$ = 2.5 V (SN74LV4066A) Figure 34. $V_O$ vs $V_I$ , $V_{CC}$ = 3.3 V (SN74LV4066A) Figure 35. $r_{on}$ vs $V_I$ , $V_{CC}$ = 3.3 V (SN74LV4066A) Figure 36. $V_O$ vs $V_I$ , $V_{CC} = 5$ V (SN74LV4066A) Figure 37. $r_{on}$ vs $V_I$ , $V_{CC} = 5 V$ (SN74LV4066A) Table 12. SN74LV4066A Analog Parameter Measurement Data<sup>†</sup> | Frequenc | | Sine-Wave Distortion | Cros | Crosstalk | | | |----------|----------|----------------------|------------------|------------------|------------|-------------| | VCC | Response | 1 kHz | Between Switches | Enable to Output | Injection‡ | Feedthrough | | 2.3 V | 30 MHz | 0.1% | -45 dB | 15 mV | 2.1 pC | -40 dB | | 3 V | 35 MHz | 0.1% | -45 dB | 20 mV | 2.7 pC | -40 dB | | 4.5 V | 50 MHz | 0.1% | –45 dB | 50 mV | 3.0 pC | -40 dB | <sup>†</sup> Data-sheet values for SN74LV4066A, except as noted #### LVC Characteristics 2.4.11 Figure 38. $V_O$ vs $V_I$ , $V_{CC} = 1.8 V$ (SN74LVC1G66) <sup>‡</sup> Postcharacterization measurement for SN74LV4066A Figure 39. $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 1.8 V (SN74LVC1G66) Figure 40. $V_O$ vs $V_I$ , $V_{CC}$ = 2.5 V (SN74LVC1G66) Figure 41. $r_{on}$ vs $V_I$ , $V_{CC}$ = 2.5 V (SN74LVC1G66) Figure 42. $V_O$ vs $V_I$ , $V_{CC}$ = 3.3 V (SN74LVC1G66) Figure 43. $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V (SN74LVC1G66) Figure 44. $V_O$ vs $V_I$ , $V_{CC}$ = 5 V (SN74LVC1G66) Figure 45. $r_{on}$ vs $V_I$ , $V_{CC}$ = 5 V (SN74LVC1G66) Table 13. SN74LVC1G66 Analog Parameter Measurement Data<sup>†</sup> | | Frequency | Sine-Wave | Distortion | Crosstalk | Crosstalk Charge | | Foodthas web | | |-------|-----------|-----------|------------|------------------|------------------------|-------------|--------------|--| | vcc | Response | 1 kHz | 10 kHz | Enable to Output | Injection <sup>‡</sup> | Feedthrough | | | | 1.8 V | 35 MHz | 0.1% | 0.15% | 35 mV | 2.5 pC | -42 dB | | | | 2.5 V | 120 MHz | 0.025% | 0.025% | 50 mV | 3.0 pC | -42 dB | | | | 3 V | 175 MHz | 0.015% | 0.015% | 70 mV | 3.3 pC | -42 dB | | | | 4.5 V | 195 MHz | 0.01% | 0.01% | 100 mV | 3.5 pC | -42 dB | | | <sup>†</sup> Data-sheet values for SN74LVC1G66, except as noted <sup>‡</sup>Postcharacterization measurement for SN74LVC1G66 #### 2.4.12 **CBTLV Characteristics** Figure 46. $V_O$ vs $V_I$ , $V_{CC}$ = 2.5 V (SN74CBTLV3125) Figure 47. $r_{on}$ vs $V_I$ , $V_{CC}$ = 2.5 V (SN74CBTLV3125) Figure 48. $V_O$ vs $V_I$ , $V_{CC}$ = 3.3 V (SN74CBTLV3125) Figure 49. $r_{on}$ vs $V_{I}$ , $V_{CC}$ = 3.3 V (SN74CBTLV3125) ## Table 14. SN74CBTLV3125 Analog Parameter Measurement Data<sup>†</sup> | vcc | Frequency<br>Response | Sine-Wave<br>Distortion | Total<br>Harmonic<br>Distortion | Crosstalk | | Charge<br>Injection | Feedthrough | |-------|-----------------------|-------------------------|---------------------------------|------------------|------------------|---------------------|-------------| | | | 1 kHz | 1 kHz | Between Switches | Enable to Output | | | | 2.5 V | >200 MHz | 0.089% | 0.11% | –45 dB | 30 mV | 12.1 pC | –52 dB | | 3.3 V | >200 MHz | 0.033% | 0.09% | -49 dB | 70 mV | 15.5 pC | –52 dB | <sup>†</sup> Postcharacterization measurement for CBTLV3125 #### 3 **Applications** TI signal switches can be configured for numerous applications. Three switches are presented here for illustrative purposes: - A bus switch in an analog application (digital switch in an analog application) - Improvement of off-isolation characteristics with a T configuration - Single-bit level shifting with an analog switch (analog switch in a digital application) #### CBT3125 as a Gain-Control Circuit [for $V_I < (V_{CC} - 2 V)$ ] With LMV321 3.1 An example of the CBT3125 in a gain-control circuit is shown in Figure 50. Figure 50. CBT3125 Gain-Control Circuit By choosing values for $R_1$ through $R_4$ , such that $R_X >> r_{on(x)}$ , the on-state resistance of the CBT3125 can be ignored. Thus, R<sub>II</sub> simplifies to: $$R_{II} = R_1 II R_2 II R_3 II R_4$$ Because the CBT device uses 5-V TTL switching levels, it can be controlled easily from either CMOS or TT logic. #### 3.2 LVC4066A T-Switch The series connection doubles the effective switch ron when passing signals, but the tradeoff is improved off isolation—a key concern when passing high-frequency signals. Feedthrough attenuation for the LV4066A is specified as -40 dB using a single switch. However, when connected in a T configuration as shown in Figure 51, isolation in excess of -65 dB was measured using a 5-V V<sub>CC</sub>. Figure 51. LV4066A/LVC2G04 T-Switch Configuration The values of R and C (including PCB resistance and capacitance) are chosen such that the R || $r_{on(4)} \times C$ time constant is faster than the propagation delay through the inverter. This allows switch 3 to open before switches 1 and 2 close. Conversely, the R × C time constant slows the transition of the control signal to switch 3, allowing switches 1 and 2 to open before switch 3 closes. #### 3.3 LVC1G66 TTL-to-LVTTL Level Shifter The LVC1G66 can be used for simple translation from 5-V TTL levels to LVTTL (see Figure 52). The control pin is tolerant to 5.5 V and, with a maximum $r_{on}$ at $V_{CC}$ = 3.3 V of 15 $\Omega$ , the voltage drop across the switch is only 0.36 V with 24 mA of through current. Figure 52. LVC1G66 TTL-to-LVTTL Level Shifter #### Conclusion 4 Factors that go into selecting a signal switch can be numerous (analog, digital, V<sub>CC</sub>, t<sub>en</sub>/t<sub>dis</sub>, etc.). This application report has presented the various TI signal-switch technologies (CBT, CBTLV, CD4000, HC, HCT, LV-A, and LVC), explained TI switch nomenclature, and provided example applications of switches to aid the designer in selecting the right TI signal switch. ## Appendix A Test Circuits ## ron Measurement Figure A-1. ron Test Circuit ## A.2 V<sub>O</sub> vs V<sub>I</sub> Measurement Figure A-2. $V_O$ vs $V_I$ Test Circuit ٧o V<sub>CC</sub>/2 $R_L$ $\mathsf{c}_\mathsf{L}$ #### A.3 Frequency-Response Measurement | T . | Γ | | |----------------------|-------|-------| | DEVICE | RL | CL | | SN74CBT3125 | 600 Ω | 50 pF | | CD74HCT4066 | 50 Ω | 10 pF | | CD74HC4066 | 50 Ω | 10 pF | | SN74HC4066 | 600 Ω | 50 pF | | CD4066B <sup>†</sup> | 1 kΩ | - | | CD4066B <sup>‡</sup> | 600 Ω | 50 pF | | SN74LV4066A | 600 Ω | 50 pF | | SN74LVC1G66 | 600 Ω | 50 pF | | SN74CBTLV3125 | 600 Ω | 50 pF | Adjust f<sub>in</sub> to obtain 0 dBm at output. Increase f<sub>in</sub> until dB meter reads -3 dB. VCC **VCC** (On) Figure A-3. Frequency-Response Test Circuit **0.1** μ**F** Control #### A.4 Crosstalk Measurement | DEVICE | $R_{L}$ | CL | |----------------------|---------|-------| | SN74CBT3125 | 600 Ω | 50 pF | | CD74HCT4066 | 600 Ω | 50 pF | | CD74HC4066 | 600 Ω | 50 pF | | SN74HC4066 | 600 Ω | 50 pF | | CD4066B <sup>†</sup> | 10 kΩ | 1 | | CD4066B <sup>‡</sup> | 600 Ω | 50 pF | | SN74LV4066A | 600 Ω | 50 pF | | SN74LVC1G66 | 600 Ω | 50 pF | | SN74CBTLV3125 | 600 Ω | 50 pF | <sup>†</sup> Data-sheet load fin = 1 MHz (square wave) <sup>†</sup> Data-sheet load <sup>‡</sup> Application-report load <sup>‡</sup> Application-report load Figure A-4. Crosstalk (Switch Control to Output) Test Circuit #### **Charge-Injection Measurement** Figure A-5. Charge-Injection Test Circuit ## A.6 Feedthrough Measurement | DEVICE | $R_{L}$ | CL | |----------------------|---------|-------| | SN74CBT3125 | 600 Ω | 50 pF | | CD74HCT4066 | 50 Ω | 10 pF | | CD74HC4066 | 50 Ω | 10 pF | | SN74HC4066 | 600 Ω | 50 pF | | CD4066B <sup>†</sup> | 1 kΩ | _ | | CD4066B <sup>‡</sup> | 600 Ω | 50 pF | | SN74LV4066A | 600 Ω | 50 pF | | SN74LVC1G66 | 600 Ω | 50 pF | | SN74CBTLV3125 | 600 Ω | 50 pF | <sup>†</sup> Data-sheet load $f_{in} = 1 \text{ MHz (sine wave)}$ Adjust fin to obtain 0 dBm at input. Figure A-6. Feedthrough Test Circuit <sup>‡</sup> Application-report load #### A.7 Sine-Wave and Total-Harmonic-Distortion Measurement | DEVICE | RL | CL | |----------------------|-------|-------| | SN74CBT3125 | 10 kΩ | 50 pF | | CD74HCT4066 | 10 kΩ | 50 pF | | CD74HC4066 | 10 kΩ | 50 pF | | SN74HC4066 | 10 kΩ | 50 pF | | CD4066B <sup>†</sup> | 10 kΩ | - | | CD4066B <sup>‡</sup> | 10 kΩ | 50 pF | | SN74LV4066A | 10 kΩ | 50 pF | | SN74LVC1G66 | 10 kΩ | 50 pF | | SN74CBTLV3125 | 10 kΩ | 50 pF | fin = 1 kHz (sine wave) Figure A-7. Sine-Wave and Total-Harmonic-Distortion Test Circuit #### A.8 Crosstalk-Between-Switches Measurement | DEVICE | $R_L$ | CL | |----------------------|--------|-------| | SN74CBT3125 | 600 kΩ | 50 pF | | CD74HCT4066 | 50 Ω | 10 pF | | CD74HC4066 | 10 kΩ | 50 pF | | SN74HC4066 | 600 kΩ | 50 pF | | CD4066B <sup>†</sup> | 1 kΩ | - | | CD4066B <sup>‡</sup> | 600 kΩ | 50 pF | | SN74LV4066A | 600 kΩ | 50 pF | | SN74LVC2G66 | 600 kΩ | 50 pF | | SN74CBTLV3125 | 600 kΩ | 50 pF | <sup>†</sup> Data-sheet load <sup>‡</sup> Application-report load Figure A-8. Crosstalk-Between-Switches Test Circuit <sup>†</sup> Data-sheet load <sup>‡</sup> Application-report load ## FET Switches in Docking Stations Stephen M. Nolan Standard Linear & Logic #### **ABSTRACT** Docking stations for portable electronics require the capability to connect a system with a live-running bus to a disabled or powered-down system. This hot-docking event must not cause any electrical damage, electrical signal glitches, or data corruption. This application report explains the use of TI FET bus-switch products with precharge to accomplish this connection. #### **Contents** | 00 | | |----------------------------------------------------------|-------| | Introduction | | | System Considerations | | | Solution | | | FET Switches for Docking | | | FET Switches Onboard the Mobile System | | | System Configuration | 13–89 | | Docking Sequence | 13-89 | | FET Switches On the Docking Station | 13-90 | | System Configuration | 13-90 | | Docking Sequence | | | Summary and Conclusion | 13–91 | | Figures | | | 1 Typical Bus Structure | 13–86 | | 2 Bus Glitch | 13–87 | | 3 Reduced Glitch With Precharged Load | 13–88 | | 4 System Diagram With FET Switch in the Mobile System | 13–89 | | 5 System Diagram With FET Switches in the Docking System | 13-90 | #### Introduction The popularity of mobile electronics is increasing steadily. The use of mobile phone handsets, personal digital assistants (PDAs), laptops, game sets, and other portable devices is ubiquitous. Many of these devices are made more functional by the use of a docking system that allows for connection to power supplies, computers, printers, networks, and other fixed infrastructure. The design of a docking system for portable electronics usually includes a method for connecting the system in the dock to an actively running high-impedance (reflective-wave switching) bus (for example, PCI bus) in the portable device. Connection of the electronic devices in the docking system, which are powered down or are in a standby state, can cause electrical signal glitches, data corruption, or electrical damage if the system has been designed without regard to certain fundamental criteria. Because of these concerns, typically, FET switch devices are used to enable and disable the connection between the live bus in the portable equipment and the systems in the docking station during docking and removal. This application report explains the recommended procedures and some devices that can be used. ## System Considerations A typical bus in a portable device usually is driven by high-impedance drivers and is not parallel terminated to any power-supply voltage (see Figure 1). This results in quiescent power savings, but causes the bus to be sensitive to changes in the electrical load capacitance. Figure 1. Typical Bus Structure Connecting a docking system that is powered down or in a standby state can cause a glitch on the bus (see Figure 2). Figure 2. Bus Glitch The connector pins, PCB traces, and device I/Os in the docking system form a large capacitor that, essentially, is charged to 0 V. If a bus line is at a logic-high level (e.g., 3.3 V) when a low-impedance connection is made to a discharged capacitive load (the docking system), the voltage on that line immediately will droop or glitch, possibly below the switching threshold voltage, while the energy from the relatively high-impedance driver slowly charges the large capacitance of the docking system. This is a slow RC delay. In addition to the obvious electrical glitch, there is a tremendous surge current required from the power supply. This results in potential data corruption. #### Solution The amplitude of the electrical glitch must be reduced to prevent data corruption and other detrimental system effects. The solution to reduce the glitch on the active data bus is to precharge the discharged capacitive load to a voltage level that is halfway between a logic high and a logic low prior to connecting the active bus to the load (see Figure 3). Figure 3. Reduced Glitch With Precharged Load If the load is at a voltage that is halfway between a high and a low when the connection is made to the active bus, the amplitude of the glitch is reduced to a level that does not cross the threshold level and corrupt data. #### **FET Switches for Docking** TI provides the crossbar technology (CBT) family of devices for a variety of purposes. CBT devices are a 5-V family; basically, they are field-effect transistors (FETs) that system design engineers use for isolation. The 5-V CBT family of devices isolates one part of a system from another. Because the devices essentially are FET switches, when the transistor is on, they operate as a short circuit, and the voltage on the input is passed through to the output. When the transistor is off, it functions as an open circuit, and the input is completely isolated from the output. CBT devices are useful for docking or live-insertion applications when a 5-V power-supply voltage is available. With the reduction of power-supply voltages from 5 V to 3.3 V, TI also has created a family of low-voltage crossbar technology (CBTLV) devices that operate from a 3.3-V power supply. The CBTLV is a 3.3-V logic family with a variety of uses similar to those of the CBT. As with the CBT family, CBTLV devices can be used for isolation purposes, and they can be used for hot-plug or docking applications where a 3.3-V power-supply voltage is available. For systems with a 5-V supply and 5-V or 3.3-V signals, TI recommends the use of the SN74CBT6800A 10-bit FET switch with precharged outputs. Alternatives include the SN74CBTS6800 and SN74CBTK6800 devices, which include additional undershoot clamping for use in systems where signal integrity on the bus is an issue. For systems with a 3.3-V supply and 3.3-V signals, TI recommends the use of the SN74CBTLV16800 low-voltage 20-bit FET switch with precharged outputs. These devices provide precharge voltage to the outputs, which reduces system glitches. By using the recommended TI FET switches with precharged outputs to switch the I/O signals, a complete solution can be designed that provides a robust docking system. ### **FET Switches Onboard the Mobile System** #### **System Configuration** One method of achieving isolation is to place the bus switches in the mobile system between the mobile system bus and the docking system connector (see Figure 4). Figure 4. System Diagram With FET Switch in the Mobile System In this configuration, the precharged port of the FET switch should be connected to the external connector. After insertion, the I/Os in the docking system are precharged by the FET switch to the bias voltage prior to enabling the switch connection between the active bus in the mobile system and the docking system circuitry. This is the recommended implementation; however, it might be undesirable due to the board area and power consumed by the addition of the FET switch devices in the mobile system. #### **Docking Sequence** With the use of FET switches in the configuration shown in Figure 4, consideration should be given to the sequence of events during a hot-docking event. Prior to insertion of the mobile device into the dock, the ground, $V_{CC}$ and $BiasV_{CC}$ voltages should be applied to the FET switch. The FET switch should be disabled by placing the OE control line into the inactive state. This enables the precharge voltage to be applied to the port on the connector side. When the mobile device is inserted into an inactive dock system, the I/Os of the devices in that system become precharged to the $BiasV_{CC}$ voltage level. Typically, this $BiasV_{CC}$ voltage is set at a level that is at the threshold voltage. Therefore, it is best if the devices in the docking station remain powered down at this time or that the receivers be disabled because it never is good design practice to leave a CMOS input at its threshold voltage. If the devices within the dock remain powered down while the FET switch is enabled, they must have the $I_{off}$ feature to prevent bus loading after the FET switch connection is made. The $I_{off}$ feature prevents the outputs or I/Os of a device from loading the live signaling on a bus to ground through parasitic paths to $V_{CC}$ when $V_{CC}$ is grounded. At this time, the FET switch connection can be enabled, and the temporary, but reduced, glitch will be seen on the mobile system bus. Then, the devices in the dock system should be powered up, with their control inputs actively driven to a disabled mode until everything is initialized into a valid state. ### **FET Switches On the Docking Station** #### **System Configuration** The other configuration is to place the FET switch into the docking system, with the precharged port connected to the docking connector (see Figure 5). Figure 5. System Diagram with FET Switches in the Docking System In this configuration, the docking system connections create a glitch during the insertion of the mobile device, and there also is a glitch when the FET switch is enabled. The advantage is that the space and power consumed by the FET switches is inside the docking system, not onboard the mobile device. #### **Docking Sequence** With the use of FET switches in the configuration shown in Figure 5, the following sequence of events should be followed during a hot-docking event. Prior to insertion of the mobile device into the dock, the ground, $V_{CC}$ and $BiasV_{CC}$ voltages should be applied to the FET switch. The FET switch should be disabled by placing the /OE control line in the inactive state. This enables the precharge voltage to be applied to the port on the connector side. When the mobile device is inserted into an inactive docking system, there is a temporary, but reduced, glitch as the capacitance of the connector, lead-in PCB trace, and FET-switch I/O becomes charged from the $BiasV_{CC}$ level to the active voltage levels on the mobile-system bus. Upon recognizing the insertion into the docking station, the mobile system should temporarily halt activity on its internal bus. At this time, the FET switch connection can be enabled, and another glitch will be seen on the mobile system bus as the capacitance of the I/Os in the docking system becomes charged. If the I/O capacitance and bus capacitance in the docking system is large, this glitch can be considerable. If bus activity has been halted, this glitch should have no effect on data integrity. If it is not possible to halt bus activity prior to enabling the switch connection, it may be necessary to manage the glitch by precharging the docking system internal bus. However, this also would require that the devices in the docking system be powered down and that they support I<sub>Off</sub>. After the devices in the docking system are stabilized, they can be enabled, and activity on the bus can be restored to normal. ### **Summary and Conclusion** The use of TI FET bus switches with integrated precharge onboard a mobile device is a recommended method to reduce bus glitches during live insertion into an inactive docking system. By precharging the I/Os of the docking station to the threshold voltage level prior to enabling the bus switch, the resultant glitch is reduced to a level that does not disturb active data on the bus. If the addition of bus switches to the mobile device is undesirable due to space or power constraints, the switches can be employed in the docking station. However, the activity on the bus in the mobile device should be temporarily disabled prior to enabling the switch connection to the docking station. This reduces the effect the secondary glitch might create. TI FET switch products that support precharged outputs include the SN74CBT6800A, SN74CBTS6800, SN74CBTK6800, and SN74CBTLV16800. Data sheets and information on pricing and availability can be found at <a href="http://www.ti.com">http://www.ti.com</a>. ## Bus FET Switch Solutions for Live Insertion Applications Tomdio Nana and Gary Khazan Standard Linear & Logic #### **ABSTRACT** In today's competitive computing and networking industry, any equipment downtime due to component interconnects or bus failures impedes communication, hinders productivity, and hampers financial growth. In recognizing this increasingly costly unplanned downtime, the industry introduced live-insertion technology to minimize the impact of any such failures. The live-insertion feature enables a network administrator to replace a failed unit without powering down the system, thereby maintaining high-availability solutions. This application report discuses the Texas Instruments bus-switch solutions for live-insertion technology. The following TI products are used as examples: SN74CBT6800A, SN74CBTLV16800, SN74CBTS6800, and SN74CBTK6800. **Keywords:** bus contention, CBT, CBTLV, electrical performance, hot plug, live insertion, partial power down, precharged outputs #### **Contents** | Introduction and Background | . 13–95 | |-----------------------------------------------------------------------------------------------------------|---------| | Definition of Terms | . 13–96 | | Bus Contention | | | Partial Power Down | . 13–97 | | Precharged Inputs/Outputs | . 13–97 | | Live Insertion | . 13–99 | | Hot Plug | 13-100 | | TI Live-Insertion FET Switch Devices | 13-101 | | SN74CBT6800A 10-Bit FET Bus Switch with Precharged Outputs | 13-101 | | SN74CBTS6800 10-Bit FET Bus Switch with Precharged Outputs and Schottky Diode Clamping | 13–102 | | SN74CBTK6800 10-Bit FET Bus Switch with Precharged Outputs and Active-Clamp Undershoot-Protection Circuit | | | SN74CBTLV16800 Low-Voltage 20-Bit FET Bus Switch with Precharged Outputs | | | Live-Insertion Applications with FET Switch Devices | 13-106 | | Features and Benefits | | | Conclusion | 13–111 | | Frequently Asked Questions (FAQs) | 13–112 | | References | 13–113 | | Glossary | 13–114 | ## **List of Figures** | 1. | Short-Circuit Current With Bus Contention | . 13–96 | |----|--------------------------------------------------------------------------|---------| | 2. | Possible Data-Corruption Scenarios Without Precharged Outputs | . 13–98 | | | Precharge BIASV Functionality Eliminates Data Corruption | | | 4. | SN74CBT6800A Logic Diagram (Positive Logic) | 13-101 | | 5. | SN74CBTS6800 Logic Diagram (Positive Logic) | 13-102 | | 6. | SN74CBTK6800 Logic Diagram (Positive Logic) | 13-103 | | 7. | SN74CBTLV16800 Logic Diagram (Positive Logic) | 13-104 | | 8. | Example of a Typical Distributed Control System | 13-106 | | 9. | Laboratory Set-Up for Live-Insertion Experiments With the SN74CBTLV16800 | 13-107 | | 10 | . SN74CBTLV16800 Signals During Live Insertion (1A1 = Low, 1B1 = High) | 13-108 | | 11 | . SN74CBTLV16800 Signals During Live Insertion (1A1 = High, 1B1 = High) | 13-108 | | 12 | . SN74CBTLV16800 Signals During Live Insertion (1A1 = Low, 1B1 = Low) | 13-109 | | | . SN74CBTLV16800 Signals During Live Insertion (1A1 = High, 1B1 = Low) | | | 14 | . SN74CBTLV16800 Signals During Live Insertion, No Precharge | 13–110 | | | List of Tables | | | | | 10 101 | | | SN74CBT6800A Function Table | | | | Differences Between the SN74CBT6800A, SN74CBTS6800, and SN74CBTK6800 | | | | SN74CBTLV16800 Function Table for Each 10-Bit Bus Switch | | | 4 | Features and Benefits | 13_111 | ### Introduction and Background In today's computing industry, there is a tremendous increase in the demand for enhanced subsystem functionalities, prevailing mass storage capacity, extensive block data transfer, and improved system operating speed. This remarkable leap in technology and functionality has led to more dependence on computing systems having reliable and accurate information. To keep the varied and critical information flowing to end users, the computer industry has made innovations to overcome the challenges that face it. The peripheral component interconnect (PCI) technology is one of the latest innovations to meet the growing demand for information computer systems to be continuously available. PCI provides a high-speed data path between the central processing unit (CPU) and peripheral devices (video, disk, network, etc.) Computing systems based on the industry-standard personal computer architecture have undergone steady improvement in the areas of reliability and availability. Some subsystems have been further enhanced by a process commonly referred to as live insertion, which allows the rest of the system to remain operational when circuit boards are removed or inserted. The PCI bus has been improved with live-insertion capabilities, enabling standard PCI adapter cards to be inserted and removed in systems without turning off the system power. The PCI live-insertion technology benefits those systems in which a PCI adapter failure affects productivity of a large number of users, or affects sales; or, where the applications are too critical to have even a minimal amount of down time. It gives the network administrator valuable tools that keep the system operational by conducting the live-insertion operation without interfacing with the other PCI devices on the bus. The PCI adapter cards that are designed to meet *PCI Local Bus Specification, Revision 2.1*,[1] have a standard for removal and installation. The reduction or complete elimination of noise and transients generated during live-insertion is a primary concern in the preservation of signal integrity on the PCI bus. Texas Instruments (TI) manufactures field-effect transistor (FET) bus switches that are designed to isolate the local bus from the PCI adapter during live insertion and removal. This application report introduces TI's bus-switch solutions for live-insertion applications, discusses their logic functionality, and their use in the intended applications. The information in this application report, along with the data sheets, should enable a system designer to successfully implement a live-insertion solution. #### **Definition of Terms** This section lists and defines some key terms used in this application report. The following definitions are specifically defined by TI and may or may not agree with other semiconductor vendor definitions. #### **Bus Contention** Bus contention occurs in a system when two (or more) drivers connected on the same bus are inadvertently placed in opposing states (one driver is driving a low while the other is driving a high). For example, if several bus drivers with 3-state outputs are connected to a single bus, it often cannot be ensured that, while switching from one bus driver to another, both are not simultaneously active for a short time. During this time, a short circuit of the outputs exists, resulting in an overload of the circuit. This situation also is known as bus conflict. Figure 1 shows an illustration of bus contention in a system in which two devices are driving the same bus. One has high-level output and the other has low-level output. This results in the opposing logic levels producing a short between the drivers, creating a current surge that may damage the devices. However, an FET switch in the data path (see Figure 1) can isolate the two drivers when opposite logic levels are driven. Figure 1. Short-Circuit Current With Bus Contention During bus contention, the bus state may be unpredictably low, high, or somewhere in between. This unpredictable state during bus contention can cause data corruption during system operation. The current that results from bus contention can be calculated by means of the output characteristics of the devices. As shown in Figure 1, the short-circuit current (I<sub>OS</sub>) is limited by the high output current of the device involved in the bus-contention situation. TI data sheets specify the maximum continuous current through a single output or through $V_{CC}$ and GND. These values are absolute maximum ratings, which are stress ratings, not recommended operating conditions. If bus contention occurs, these specifications can be exceeded, and it may cause permanent damage to the devices. #### **Partial Power Down** Partial power down is a system function or capability in which it is desired to power off some part of the system in order to conserve power. The system recognizes that some part of the system is not in use and places it in a power-off mode (in which the supply voltage, V<sub>CC</sub>, is 0 V for the affected part of the system). Because the system coordinates and controls the power-down/power-up sequence, typically it is required only to ensure that no circuit (either those that are powered on or those that are powered off) is damaged during the partial-power-off mode. This can be ensured if the circuits to be powered off have input and/or output circuits that maintain a high-impedance state while $V_{CC} = 0 \text{ V}$ . With TI standard CMOS logic devices, this circuit capability is indicated by the specification of pin current at $V_{CC} = 0 \text{ V}$ , $I_{off}$ . Typically, $I_{off}$ is tested at pin voltages that approximate valid logic low and high levels (0.5 V, 3 V) and is specified in the range of $\pm 100 \,\mu\text{A}$ . For TI standard CMOS logic devices, the circuit modifications that are/may be required to support the $I_{off}$ specification are the elimination of any diodes placed explicitly (as for ESD protection) between the pin and $V_{CC}$ terminals. Many input and/or output circuits also may have parasitic diodes from pin to $V_{CC}$ . In such cases, it is required to insert a reverse-oriented blocking diode to prevent unwanted currents from moving from the I/O pin to $V_{CC}$ . TI CBT and CBTS FET switches basically are pass transistors, with no path from the I/O to $V_{CC}$ . Consequently, there is no leakage current from the I/O to $V_{CC}$ when the device is powered off. $I_{off}$ is, therefore, inherent to the CBT and CBTS FET switch devices due to the nature of their design, and $I_{off}$ is not specified on the FET switches data sheets. Conversely, when the TI CBTK and CBTLV FET switches are powered off, a current leakage path from the device input may exist. Thus, a current-limiting circuit is included in the switch design to limit the current leak through the channel when the device is powered down. With the SN74CBTK6800 device, $I_{off}$ is characterized over the valid input voltage range (0 V to 5 V) and is specified at 20 $\mu$ A. Similarly, with the SN74CBTLV16800 device, $I_{off}$ is characterized over the valid input voltage range (0 V to 3.6 V) and is specified at 10 $\mu$ A. #### **Precharged Inputs/Outputs** During insertion (or removal) of a daughter card into (or from) a live bus, the data may be corrupted to the point where the signal transition actually traverses through the threshold region of an input device and switches the logic state of its output. This situation results in false data transfer, and damage to the device is possible. Precharging the driver I/Os before insertion is a method used to minimize data corruption during insertion. Consider, for example, an energized bus at a high logic state. Before a daughter card is inserted into the live bus, the daughter card output voltage could be close to, or at, GND. Each signal pin that is being attached to the bus has an inherent capacitance due to the input and output IC structure, the IC package, the stub, and the connector itself. The purpose of a capacitor is to resist a change in voltage. Therefore, when the connector pin makes contact, the daughter card's capacitance tries to force the bus signal as close to GND as it can and then increase, asymptotically, toward the original voltage. The degree to which the voltage can be forced low is dependent on the parasitics of the daughter card and the live bus. The larger the supporting parasitics, the bigger the perturbation. Figure 2 shows what can happen when a high-parasitic capacitance is associated with the plug-in card. When the voltage spike crosses the input threshold voltage of a receiver, the data is corrupted. Insertion or removal of a daughter card does not present a concern when a live bus is biased to a logic-low level because any perturbation will, at most, force the bus voltage very close to 0 V. Figure 2. Possible Data-Corruption Scenarios Without Precharged Outputs One way of limiting the glitch from crossing the threshold voltage is to reduce the parasitic capacitance. Ideally, it would be better to eliminate the capacitance altogether, but that is not possible. Another way in which the glitching effect can be reduced is to precharge the output pin of the device to a voltage centered between the low-level and high-level output voltage before the connector pin is attached to the active bus. Figure 3 shows that, by setting the precharged voltage (BIASV) equal to the input threshold voltage, this perturbation can be reduced. Any glitch produced on the bus no longer crosses the input threshold region of the receiver, regardless of the state the bus is in when the glitch is generated. However, in the low state, the bus voltage is forced high and approaches the precharged voltage level, but never actually crosses the threshold, eliminating any chance of propagating a false data bit throughout the system. Figure 3. Precharge BIASV Functionality Eliminates Data Corruption #### **Live Insertion** Live insertion is a system functionality or capability in which it is desired to be able to insert unpowered circuit elements into a fully operational system. Generally, it also must support removal of powered circuits. This is typified by a card-rack system in which a malfunctioning card might need to be removed and replaced with a properly functioning card, without interrupting or otherwise adversely affecting the operation of other system circuits. In many applications, there is a strict requirement for it to be possible to exchange system modules without interrupting normal system operation. A typical example is an electronic telephone exchange, in which the replacement of an individual telephone circuit must be possible at any time, without adversely affecting the operation or use of other telephone circuits. From a quality-of-service perspective, this capability is essential for such applications. Since the act of live insertion (or removal) cannot take place in a maintenance mode in which the system is not expected to operate normally or without interruption, it is necessary to not only ensure that no circuits are damaged while the module is inserted or removed, but also to ensure that the insertion (or removal) does not cause the bus state to become invalid (even in a transient, glitch sense). The latter requirement is necessary to ensure that the live insertion (or removal) does not adversely affect bus transactions that may be occurring at the instant of insertion (removal). Due to the capacitive nature of a circuit pin and the fact that this capacitance typically is uncharged upon insertion, a negative transient can occur on bus lines, which should be driven high. If the capacitive effect is idealized, the bus voltage would be expected to drop to 0 V at the point of insertion. However, if this capacitance can be precharged to a level that mitigates the magnitude of the bus glitch (approximately $V_{CC}/2$ for totem-pole signaling and $V_{OH}$ for open-collector or open-drain signaling), the transient will have no ill effect. This circuit capability is indicated by the specification of a precharged bias voltage, BIASV. Typically, bias currents also are provided as supporting specifications. The required circuit provisions are referred to collectively as a precharge circuit. Typically, this consists of a voltage-divider resistor network, or something similar. Of course, since the primary supply voltage, $V_{CC}$ , is 0 V, the precharge circuit must be powered otherwise. This requires the provision of a special supply-voltage terminal, typically designated BIASV. In use, it must be possible for BIASV to be powered before the primary supply voltage, $V_{CC}$ . Typically, this is ensured through the use of mechanical sequencing, in which the connector pins, which bring BIASV (and GND) onto the module, make contact before the connector pins that bring $V_{CC}$ onto the module. #### **Hot Plug** Hot plug is a system functionality or capability in which unpowered circuit elements are inserted into a fully powered (hot) system. Generally, also it must support removal of powered circuits. This is typified by a card-rack system, in which a malfunctioning card might need to be removed and replaced. If this can be done while the system remains powered, then, although the system may be placed in a nonoperational or maintenance mode, the system can be returned more quickly to normal operation than if the system were powered off for maintenance. PCMCIA is a familiar example in which card-based functions can be removed or inserted without having to power off and cold-start the system. From a quality-of-service perspective, this capability is essential for many applications. Because the act of hot plug (or removal) usually can take place in a maintenance mode in which the system is not expected to operate normally (i.e., without interruption), typically it is required only to ensure that no circuits are damaged while the module to be inserted (or removed) is unpowered, as well as during its power-up (or power-down) sequence. This requires that circuits that interface the module to be inserted in the system bus have input and/or output circuits that maintain the high-impedance state while $V_{CC} = 0 \ V$ (see $I_{off}$ , above) and while $V_{CC}$ is powering up to (or powering down from) an operational level. The latter requirement ensures that these circuits do not contend on the system bus with circuits already in place and powered up. #### TI Live-Insertion FET Switch Devices #### SN74CBT6800A 10-Bit FET Bus Switch with Precharged Outputs The SN74CBT6800A provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows bidirectional connections to be made, while adding near-zero propagation delay. The device also precharges the B port to a user-selectable bias voltage (BIASV) to minimize live-insertion noise. The SN74CBT6800A is organized as one 10-bit switch with a single enable $(\overline{ON})$ input. When $\overline{ON}$ is low, the switch is on, and port A is connected to port B. When $\overline{ON}$ is high, the switch between port A and port B is open. When $\overline{ON}$ is high or $V_{CC}$ is 0 V, B port is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor. The functional operation of the SN74CBT6800A is shown in Table 1 and the logic diagram is shown in Figure 4. Table 1. SN74CBT6800A Function Table | INPUT<br>ON | FUNCTION | |-------------|------------------------------| | L | A port = B port | | Н | A port = Z<br>B port = BIASV | <sup>†</sup> Equivalent 10-k $\Omega$ resistance when turned on Figure 4. SN74CBT6800A Logic Diagram (Positive Logic) The SN74CBT6800A is characterized for operation from $-40^{\circ}$ C to 85°C, with a supply voltage from 4-V to 5.5-V V<sub>CC</sub>. # SN74CBTS6800 10-Bit FET Bus Switch with Precharged Outputs and Schottky-Diode Clamping The SN74CBTS6800 provides ten bits of high-speed TTL-compatible bus switching, with Schottky diodes on the I/Os to clamp undershoots. Functionally, the device is identical to and pin-to-pin compatible with, the SN74CBT6800A. In addition, the SN74CBTS6800 has Schottky diodes at the I/O ports for undershoot protection. The undershoot event does not affect performance of the switch when the switch is on. But, if undershoots occur when the bus switch is off, passing unwanted data can cause data errors. To prevent this, two Schottky diodes are connected from the source and drain to ground. When one of the buses has negative voltage that exceeds the forward turn-on voltage of the Schottky diode, the diode turns on and clamps the source or drain voltage of the NMOS switch, keeping the buses isolated. Functional operation of the SN74CBTS6800 is same as that for the SN74CBT6800A (see Table 1). The logic diagram of the SN74CBTS6800 is shown in Figure 5. † Equivalent 10-kΩ resistance when turned on Figure 5. SN74CBTS6800 Logic Diagram (Positive Logic) # SN74CBTK6800 10-Bit FET Bus Switch with Precharged Outputs and Active-Clamp Undershoot-Protection Circuit The SN74CBTK6800 provides ten bits of high-speed TTL-compatible bus switching with an active-clamp undershoot-protection circuit. Functionally, the device is identical to, and pin-to-pin compatible with, the SN74CBT6800A. When there is an undershoot, the active-clamp circuit in the SN74CBTK6800 is enabled, and current from $V_{CC}$ is supplied to clamp the output, preventing the pass transistor from turning on. In the active-clamp circuit, a bias generator sets a voltage slightly above ground potential, which allows the active-clamp pullup voltage to turn on during an undershoot event. The clamp counteracts the undershoot voltage and limits $V_{GS}$ , $V_{GD}$ of the n-channel, and $V_{be}$ of the parasitic npn transistor. Functional operation of the SN74CBTK6800 is same as that for the SN74CBT6800A (see Table 1). The logic diagram of the SN74CBTK6800 is shown in Figure 6. UC = undershoot clamp circuit † Equivalent 10-k $\Omega$ resistance when turned on Figure 6. SN74CBTK6800 Logic Diagram (Positive Logic) The SN74CBT6800A, SN74CBTS6800, and SN74CBTK6800 are 10-bit FET bus switches that are characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C, with a supply voltage from 4-V to 5.5-V V<sub>CC</sub>. The major differences between the three devices are summarized in Table 2. Table 2. Differences Between the SN74CBT6800A, SN74CBTS6800, and SN74CBTK6800 | FEATURES | SN74CBT6800A | SN74CBTS6800 | SN74CBTK6800 | |------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------| | Undershoot protection | No undershoot protection. This could cause the n-channel pass transistor to turn on and affect the buses. | Some undershoot protection. Slow to react to undershoot voltage with fast edge rates. | Excellent undershoot protection | | I/O capacitance | Low C <sub>iO</sub> | Minimal addition of the input/output capacitance | Increased C <sub>iO</sub> | | Power requirement | More power required | Less power required | Average power required | | Overvoltage tolerance No overvoltage tolerance | | No overvoltage tolerance | Overvoltage-tolerant I/Os | # SN74CBTLV16800 Low-Voltage 20-Bit FET Bus Switch with Precharged Outputs The SN74CBTLV16800 provides 20 bits of high-speed bus switching. The low on-state resistance of the switch allows bidirectional connections to be made, while adding near-zero propagation delay. The device also precharges the B port to BIASV to minimize live-insertion noise. The SN74CBTLV16800 is organized as dual 10-bit bus switches with separate output-enables $(\overline{OE})$ input. It can be used as two 10-bit bus switches or one 20-bit bus switch. When $\overline{OE}$ is low, the associated 10-bit bus switch is on, and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, the high-impedance state exist between the two ports, and port B is precharged to BIASV through the equivalent of a 10-k $\Omega$ resistor. The functional operation of the SN74CBTLV16800 is shown in Table 3 and the logic diagram is shown in Figure 7. Table 3. SN74CBTLV16800 Function Table for Each 10-Bit Bus Switch # Simplified Schematic of Each FET Switch (SW) † Equivalent 10-k $\Omega$ resistance when turned on Figure 7. SN74CBTLV16800 Logic Diagram (Positive Logic) To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. For information on calculating the desired pullup resistor value, refer to application report *HCMOS Design Considerations*, literature number SCLA007.[8] The SN74CBTLV16800 is characterized for operation from $-40^{\circ}$ C to 85°C and the supply voltage from 2.3-V to 3.6-V V<sub>CC</sub>. # **Live-Insertion Applications with FET Switch Devices** In many applications, the system cannot be shut down at any time. Examples include industrial control systems, communications, and financial networks. All maintenance and replacements should be done when the system is running without bus disruptions. Figure 8 shows a diagram of a typical distributed control system. Figure 8. Example of a Typical Distributed Control System In most cases, control modules should be replaced without shutting down the system, without interruptions for other modules, and without bus errors. The TI live-insertion FET switches can be used for this purpose. TI FET switches, with precharged outputs, offer an opportunity for successful live-insertion design. A proper insertion sequence always should be followed to avoid excessive current, bus contention, oscillations, or other anomalies caused by improperly biased device pins. Take these precautions to guard against such power-up problems. - 1. A good ground connection must make the first contact with the bus connector. - 2. Power-up of BIASV supply. BIASV supply should make contact consistent with, or after, GND. - 3. The V<sub>CC</sub> power supply, output-enable control, and then the signal lines (in that order) must make the connection. - 4. The full insertion of the PCI adapter should prompt the PCI local bus to start communicating with the new device. A six-slot board was made to accommodate six PCBs, each having one SN74CBTLV16800, driven independently as if it were a separate control module. The modules were connected as shown in Figure 9. In the experiment, only two modules were used, module 1 and module 6. Figure 9. Laboratory Set-Up for Live-Insertion Experiments With the SN74CBTLV16800 The laboratory tests were done with different bus input-level combinations and, in all cases, the GND and BIASV made contact first, followed by $V_{CC}$ , $\overline{OE}s$ , and signal lines. $1\overline{OE}$ was tied to $V_{CC}$ through a 2.2-k $\Omega$ resistor (for a data generator used as an input source). Figures 10 through 13 show the relationships of the module 1 1B1 output (CH1) and module 6 BIASV (CH2) signal, $1\overline{OE}$ (CH3) input, and 1A1 (CH4) input. During the experiment, module 1, with one SN74CBTLV16800, already was plugged into the six-slot PCB, and module 6, with one SN74CBTLV16800, was inserted at the time, T, as shown on the plots. The 1A1 input signal of the inserted module 6 is driven either low or high during insertion, and the 1B1 output signal (from module 1) driven on the bus is either low or high. Figure 10. SN74CBTLV16800 Signals During Live Insertion (1A1 = Low, 1B1 = High) Figure 11. SN74CBTLV16800 Signals During Live Insertion (1A1 = High, 1B1 = High) Figure 12. SN74CBTLV16800 Signals During Live Insertion (1A1 = Low, 1B1 = Low) Figure 13. SN74CBTLV16800 Signals During Live Insertion (1A1 = High, 1B1 = Low) During the tests, the outputs were pulled to BIASV level (set to 2 V in these cases) when they are disabled ( $1\overline{OE}$ = high). As observed in the plots, the bus-signal glitch does not exceed 100 mV and cannot cause data corruption. Also, the glitch is very narrow (in these cases, less than 0.5 $\mu$ s). In reality, the duration of the "pulse" depends on signal level, connector quality, bus impedance at the insertion point, and operating frequency. To demonstrate the benefit of using the FET switch with precharged output, the same test was done using the SN74CBTLV16800, with BIASV disconnected (floating). In this case, during live insertion, the outputs were not precharged and the signal quality was the same as using any ordinary FET switch without the precharged feature. Figure 14 shows the relationships of input (1A1), 1OE, BIASV, and Output (1B1) signals for one channel of the SN74CBTLV16800 that is being inserted at time, T. The 1A1 input signal of the inserted module either is driven low or high during insertion, and the 1B1 output signal driven on the bus either is low or high. Figure 14. SN74CBTLV16800 Signals During Live Insertion, No Precharge As shown in Figure 14, without the precharge feature, the bus signal glitches and exceeds 150 mV (peak-to-peak). # **Features and Benefits** Table 4 summarizes the features and benefits of TI live-insertion FET switch devices. **Table 4. Features and Benefits** | FEATURES | BENEFITS | | | |-----------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--| | Live insertion with uninterruptable operation | Ability to replace or upgrade a card without disrupting the operation or degrading the signal on the bus | | | | User-selectable bias voltage | Enables the user to set the outputs precharged voltage | | | | Output-enable feature | Allows device to be placed in the high-impedance state and prevent bus contention | | | | Flow-through pinout | Ease of trace routing | | | # Conclusion The live-insertion technology has raised the level of system availability with zero-downtime support. Therefore, it is possible to have a system that may never need to be shut down for maintenance. These new hardware designs have built-in redundancy and, at the same time, provision for upgrades. This application report presents TI bus-switch solutions for live-insertion applications, discusses their logic functionality, and their use in the intended applications. # Frequently Asked Questions (FAQs) #### What are Texas Instruments crossbar switches? Crossbar switches are high-speed bus-connect devices. Each CBT FET switch consists of an n-channel MOS transistor driven by a CMOS gate. When enabled, the n-channel transistor gate is pulled to $V_{CC}$ and the switch is on. Conversely, each CBTLV FET switch consists of an n-channel MOS transistor in parallel with a p-channel MOS transistor. The control signal driving the gate of the n-channel transistor is inverted to drive the gate of the p-channel transistor. When enabled, the n-channel transistor gate is pulled to $V_{CC}$ , the p-channel transistor gate is pulled to GND, and the switch is on. The crossbar switches typically have an on resistance of 5 $\Omega$ and a propagation delay of 250 ps. #### How do I get copies of the logic data sheets and samples? The logic data sheets can be obtained by accessing <a href="http://www.ti.com">http://www.ti.com</a>. Samples of the logic devices can be obtained by contacting your local TI sales representative. #### How do I get copies of logic HSPICE and IBIS models? The HSPICE models for logic devices can be obtained by contacting your local TI sales representative. The IBIS models can be obtained by accessing http://www.ti.com. # What is important about live insertion? Many systems in communication applications must remain operational 24 hours a day, 7 days a week. These systems cannot be shut down when a board is inserted or removed from the system, as frequently happens during regular maintenance or system upgrades, nor can active system data be disturbed. The devices discussed in this application report fully support live insertion, with BIASV circuitry for precharging the outputs during power-up. BIAS circuitry allows easy internal precharging of the daughter-card connections to mid-threshold levels to prevent glitching active data during card insertion or removal. #### What are the advantages of using the live-insertion bus FET switch solutions? The advantages of using the live-insertion bus FET switch solutions include: - Live insertion with uninterruptable operation makes them usable in systems that require replacing or upgrading a card without disrupting the operation or degrading the signal on the bus. - User-selectable bias voltage enables the user to set the outputs' precharge voltage. - The output-enable feature allows the device to be placed in the high-impedance state, preventing bus contention. - Flow-through pinout eases PCB trace routing. # References - 16. *PCI Local Bus Specification*, Revision 2.1, June 1, 1995, PCI Special Interest Group, Portland, Oregon. - 17. PCI Hot-Plug Specification, Revision 1.0, October 6, 1997, PCI Special Interest Group, Portland, Oregon. - 18. Logic in Live-Insertion Applications With a Focus on GTLP, application report, literature number SCEA026. - 19. SN74CBT6800A 10-Bit FET Bus Switch with Precharged Outputs, data sheet, literature number SCDS005. - 20. SN74CBTS6800 10-Bit FET Bus Switch with Precharged Outputs and Schottky Diodes Clamping, data sheet, literature number SCDS102. - 21. SN74CBTK6800 10-Bit FET Bus Switch with Precharged Outputs and Active-Clamp Undershoot-Protection Circuit, data sheet, literature number SCDS107. - 22. SN74CBTLV16800 Low-Voltage 20-Bit FET Bus Switch with Precharged Outputs, data sheet, literature number SCDS045. - 23. HCMOS Design Considerations, application report, literature number SCLA007. - 24. Live Insertion, application report, literature number SDYA012. # Glossary BiCMOS Bipolar and complementary metal-oxide-semiconductor process BIASV A user-selectable bias voltage to which a live-insertion device is precharged in order to minimize live-insertion noise. CBT Crossbar technology logic CBTLV Low-voltage crossbar technology logic CMOS Complementary metal-oxide-silicon; a device technology that has balanced drive outputs and low power consumption CPU Central processing unit FET Field-effect transistor IBIS I/O buffer information specification Input/output power-off leakage current. The maximum leakage current into or out of the input/output transistors when forcing the input or output to 2.7 V and $V_{CC} = 0$ V PCB Printed circuit board PCI Peripheral-component interconnect SPICE Simulation program with integrated-circuit emphasis TI Texas Instruments TTL Transistor-transistor logic V<sub>OH</sub> High-level output voltage. The voltage at an output terminal with input conditions applied that, according to the product specification, establishes a high level at the output. V<sub>OI</sub> Low-level output voltage. The voltage at an output terminal with input conditions applied that, according to the product specification, establishes a low level at the output. # Texas Instruments Crossbar Switches SCDA001A July 1995 #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1995, Texas Instruments Incorporated # Contents | | Title | Page | |--------|-----------------------------------------------------------------------------|--------| | What A | Are Texas Instruments Crossbar Switches? | 13–119 | | Bus Sw | vitches Provide 5-V to 3-V Translation When 3-V Supply Line Is Not Provided | | | Bus Sw | ritches Can Be Used to Replace Drivers and Transceivers in Bus Applications | | | Bus Sw | ritches Convert TTL Logic to Hot Card-Insertion Capability | | | Conclu | sion | 13–123 | | Acknov | wledgment | 13–123 | | | | | | | List of Illustrations | | | Figure | Title | Page | | 1 | Output Voltage Versus Supply Voltage | 13–119 | | 2 | Output Voltage Versus Input Voltage | 13–120 | | 3 | On-State Resistance Versus Input Voltage | 13–120 | | 4 | 5-V TTL to 3-V TTL Translator System | 13–12 | | 5 | ACL Direction of Current Flow When V <sub>CC</sub> = 0 V | 13–122 | | 6 | No ABT Current Flow When V <sub>CC</sub> = 0 V | | | 7 | Hot Card-Insertion Application | | | 8 | Power-Un High-Impedance State With CBT | 13-123 | #### **What Are Texas Instruments Crossbar Switches?** Crossbar switches are high-speed bus-connect devices. Each switch consists of an n-channel MOS transistor driven by a CMOS gate. When enabled, the n-channel transistor gate is pulled to $V_{CC}$ and the switch is on. These devices have an on-state resistance of approximately 5 $\Omega$ and a propagation delay of 250 ps. They are capable of conducting a current of 64 mA each. The transistor clamps the output at $\approx 1$ V less than the gate potential, regardless of the level at the input pin. This is one of the n-channel transistor characteristics (see Figures 1 and 2). Note the $\approx 1$ -V difference between the gate ( $V_{CC}$ ) and the source ( $V_{OC}$ ) at any point on the graph. Figure 1. Output Voltage Versus Supply Voltage Figure 2. Output Voltage Versus Input Voltage The on-state resistance $(r_{on})$ increases gradually with $V_I$ until $V_I$ approaches $V_{CC}-1$ V, where $r_{on}$ rapidly increases, clamping $V_O$ at $V_{CC}-1$ V (see Figure 3). Also, by the nature of the n-channel transistor design, the input and output terminals are fully isolated when the transistor is off. Leakage and capacitance are to ground and not between input and output, which minimizes feedthrough when the transistor is off. Figure 3. On-State Resistance Versus Input Voltage # Bus Switches Provide 5-V to 3-V Translation When 3-V Supply Line Is Not Provided These devices also can provide bidirectional 5-V to 3-V translation with minimal propagation delay or direction control, using only a 5-V supply line and a diode. Figure 4 illustrates this application. A 4.3-V $V_{CC}$ can be created by placing a diode between $V_{CC}$ and the switch. This causes gate voltage of 4.3 V due to the diode drop of approximately 0.7 V. This drop, coupled with the gate-to-source drop of 1 V, brings $V_{O}$ to a maximum 3.3-V level that can be used to drive a signal in a 3-V environment. These devices consume very little current ( $I_{CC} = 3 \,\mu A$ ). This current is not satisfactory for the diode to operate. Using a resistor from the cathode of the diode to GND allows more current from the supply voltage, causing the diode to operate and to clamp at the specified 4.3 V (see Figure 4). The recommended value of the resistor is $1 \, k\Omega$ or less. Figure 4. 5-V TTL to 3-V TTL Translator System #### Bus Switches Can Be Used to Replace Drivers and Transceivers in Bus Applications Bus switches introduce near-zero propagation delay. They can replace drivers and transceivers in systems in which signal buffering is not required. They can be used in a multiprocessor system as a fast bus connect, or they can be used as a bus-exchange switch for crossbar systems, ping-pong memory connect, or bus-byte swap. These devices also can replace relays that are used in automated test equipment (ATE) to connect or disconnect load resistors in negligible time with the same low on-state resistance and without relay-reliability problems. # **Bus Switches Convert TTL Logic to Hot Card-Insertion Capability** This application is used mostly in systems that require hot card insertion or removal of cards without disturbing or loading down the bus. These systems are designed to run continuously and cannot be shut down for any reason, such as telephone switches, manufacturing controls, real-time transaction systems, and airline-reservation networks. These systems/cards use some logic families like ACL, HCMOS, etc., which do not provide isolation from the bus when power is partially removed, causing system error. Also, connectors are designed so that the ground pins are connected first, followed by the signal pins, then $V_{CC}$ last. In this condition, the existing logic must ensure that the I/O signals do not disturb or load down the bus. This assurance cannot be achieved using CMOS logic since it contains p-channel transistors that provide an inherent diode between the I/O pins and $V_{CC}$ . The diode is forward biased when driven above $V_{CC}$ (see Figure 5). In a situation where $V_{CC}$ is disconnected, these diodes are capable of pulling the system bus to approximately one diode drop above ground, leaving the bus disturbed. Figure 5. ACL Direction of Current Flow When $V_{CC} = 0 V$ Another issue to consider is that, when $V_{CC}$ is ramping, but still below the device-operating voltage, the logic should ensure that the outputs are in the high-impedance state and that the bus is totally isolated until the card is ready for operation. Finally, the capacitance of the card must be seen by the system bus as low as possible so that when the card is inserted and the capacitance is charged up, disturbance or bus error does not occur. There are two solutions to this problem; one is to use Texas Instruments BiCMOS technology (BCT) or advanced BiCMOS technology (ABT) families, since both ensure the input and output to be off when $V_{CC}$ is removed due to the absence of the clamping diodes to $V_{CC}$ (see Figure 6). They also provide an active circuit that ensures the output to be in the high-impedance state during part of the $V_{CC}$ power up or power down. Figure 6. No ABT Current Flow When V<sub>CC</sub> = 0 V The second solution is to use the Texas Instruments CBT family. This can be done by placing the switch between the card logic and the connector to serve as an isolator when power is removed. The switch uses an n channel that prevents the current from flowing into the switch when powered down (see Figure 7). One device in particular, the SN74CBT6800, is designed specifically for hot card insertion. It has a built-in channel pullup tied to a bias voltage (BIASV) that is provided to ensure power up with the buses not connected. Other devices can be used in the same manner, however, to ensure the high-impedance state during power up or power down. The enable pins of the switch should be tied to $V_{CC}$ through a pullup resistor. The minimum value of the resistor is determined by the current-sinking capability of the driver (see Figure 8). Figure 7. Hot Card-Insertion Application $^\dagger$ I<sub>OL</sub> > I<sub>R</sub>, so the control signal can override the pullup resistor. Figure 8. Power-Up High-Impedance State With CBT # Conclusion Texas Instruments crossbar switches can be used in several applications. Although they are simple n-channel transistors, they are capable of providing several important bus functions, such as hot card insertion, near-zero-delay communication, 5-V to 3-V translation, and memory management in multiprocessor environments. # Acknowledgment The author of this document is Ramzi Ammar. # SN74CBTS3384 Bus Switches Provide Fast Connection and Ensure Isolation SCDA002A August 1996 #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.13–126NO TAG Copyright © 1996, Texas Instruments Incorporated # **Contents** | | Title | Page | |---------|----------------------------------------------------------------------------------------------|--------| | Introdu | action | 13–129 | | The Me | echanics of the MOSFET Switch Leading to False Switching | 13–129 | | Disrupt | tion of the Bus | 13–130 | | The SN | 74CBTS3384 Solution | 13–131 | | Conclu | sionsion | 13–132 | | Acknow | wledgment | 13–132 | | | | | | | List of Illustrations | | | Figure | Title | Page | | 1 | The SN74CBTS3384 With Schottky Diodes Attached at Both Ports | 13–129 | | 2 | Switching Mechanics of the NMOS Switch | 13–129 | | 3 | Mechanics Behind False Switching | 13–130 | | 4 | The Effect of Bus Interruption on Data Flow and Signal Integrity | 13–130 | | 5 | Test Conditions of the SN74CBTS3384 With Switch Disabled | 13–131 | | 6 | $V_{O}$ Versus $V_{I}$ of the SN74CBTS3384 and a SN74CBT3384A in the Disabled State $\ldots$ | 13–131 | | 7 | Input Current Versus V <sub>I</sub> of SN74CBTS3384 in the Disabled State | 13–132 | #### Introduction Buses are the pathways for communication between the CPU, memory, and I/O ports in electronic systems. Today's standards demand both fast connection as well as isolation of these buses. Bus switches are usually used to address these demands because the use of a single MOSFET provides negligible propagation delay, low power dissipation and bidirectional switching; however, the use of a single transistor also can allow large negative undershoots below -1 V to cause unwanted switching and possible disruption of the bus. To prevent this problem from occurring, the SN74CBTS3384 bus switches are developed with Schottky diodes at the inputs that clamp any undershoot to approximately -300 mV (see Figure 1). Figure 1. The SN74CBTS3384 With Schottky Diodes Attached at Both Ports # The Mechanics of the MOSFET Switch Leading to False Switching The MOSFET is used for bus switches because of its enabling and disabling speed, its low on-state resistance, and its high off-state resistance. The substrate of the N-channel MOSFET is grounded and the two n-type doped regions are interchangeable. As shown in Figure 2, when a logic high is applied to the gate, the region with a voltage of 1V or more below the gate becomes the source and the other region the drain. At this point, the switch turns fully on and a signal flows from the input side. While this physical structure of the MOSFET provides bidirectional capability in a switch, it also allows large negative undershoots on either port to turn on a disabled switch. The interchangeability of the source and drain provides bidirectional signal flow. Figure 2. Switching Mechanics of the NMOS Switch As Figure 3 shows, even though the switch is initially disabled and there is a logic low at the gate, large negative undershoots at the input cause the existing clamping diode to clamp to approximately -650 mV. Since this voltage is parallel to the gate-to-source voltage of the transistor and lasts for a few nanoseconds, the transistor starts conducting a certain amount of current. This causes a logic low to appear on the bus and disrupts any signals on it. Output enable (OE) is high, but large negative undershoot causes NMOS switch to turn on. Figure 3. Mechanics Behind False Switching # **Disruption of the Bus** False switching can disrupt the bus in many ways. Bus switches connect two buses or several components on a bus when on, and isolates them when off. Because each component has a certain amount of capacitance, an unexpected connection loads the bus with additional capacitance. Under normal circumstances, a signal is given enough drive to charge the expected capacitance on the bus and then switch voltage levels at the receiver. A signal propagating on the disrupted line may not have enough drive to overcome the additional load capacitance. In fact, the logic low introduced to the bus by the false connection can absorb some of the drive current from the signal. In any case, the end result is signal weakening, loss of speed, and failure to switch voltage levels at the receiver. Figure 4A shows a transaction between a CPU and a RAM chip connected by switches A and B. When switch C is off, the data flow is uninterrupted. As shown in Figure 4B, switch C can turn on unexpectedly and connect the I/O port to the bus. This results in signal degradation and data loss. Uninterrupted data flow from CPU to RAM Resulting bus interruption and data loss Figure 4. The Effect of Bus Interruption on Data Flow and Signal Integrity False switching also can cause bus contention, a case occurring when two or more transmitters on a bus are active at the same time. If the logic levels of these outputs are different, a high current flows on the line, possibly damaging the line or the components connected to it. These problems can cause serious setbacks to the high performance and reliability demands of today's systems. The use of the SN74CBTS3384 bus switch helps prevent false switching and addresses many of these problems. #### The SN74CBTS3384 Solution The SN74CBTS3384 utilizes Schottky diode at the inputs to clamp undershoot to about 300 mV below ground (see Figure 5). With the gate grounded in the disabled state, the Schottky diode prevents the gate-to-source voltage from exceeding the threshold voltage of the NMOS transistor, thus preventing weak enabling. In addition, a disabled SN74CBTS3384 switch offers a very low capacitance of about 6 pF and very low leakage current. Figure 5 shows total leakage current of only 2 $\mu$ A. As a result, the disabled SN74CBTS3384 bus switch succeeds in isolating its output from any unwanted undershoots at the input. The buses are left uninterrupted and the signals on the buses are not disturbed. Test conditions showing output isolation Figure 5. Test Conditions of the SN74CBTS3384 With Switch Disabled Figure 6 shows the output of a disabled SN74CBT3384A (without Schottky diodes) as it turns on and follows the input to a negative level. This level is low enough to possibly disrupt the bus. Figure 6 also shows the SN74CBTS3384 where the Schottky diode prevents any switching throughout the wide input sweep and keeps the output at a steady level. Figure 7 shows the input current of the SN74CBTS3384 as the Schottky diode turns on, conducting about 10 mA from ground. Figure 6. V<sub>O</sub> vs V<sub>I</sub> of the SN74CBTS3384 and a SN74CBT3384A in the Disabled State Figure 7. Input Current vs $V_I$ of SN74CBTS3384 in the Disabled State # Conclusion The SN74CBTS3384 bus switch provides a high-speed, low-power solution to bus connection, while providing a reliable solution to bus isolation. As a result, buses function properly without any problematic interruptions and the high-performance demands of today's systems are easily reached. # Acknowledgment The author of this report is Nalin Yogasundram. # Implications of Slow or Floating CMOS Inputs SCBA004C February 1998 #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1998, Texas Instruments Incorporated # **Contents** | | Title | Page | |---------|-------------------------------------------------------------------------------------------------------------------|--------| | Introd | uction | 13-137 | | Charac | cteristics of Slow or Floating CMOS Inputs | 13-137 | | Slow I | nput Edge Rate | 13-138 | | Floatin | ng Inputs | 13-139 | | B<br>P | Recommendations for Designing More-Reliable Systems Bus Control Pullup or Pulldown Resistors Bus-Hold Circuits | | | Summa | ary | 13–148 | | | List of Illustrations | | | Figure | Title | Page | | 1 | Input Structures of ABT and LVT/LVC Devices | 13-137 | | 2 | Supply Current Versus Input Voltage (One Input) | 13-138 | | 3 | Input Transition Rise or Fall Rate as Specified in Data Sheets | 13-138 | | 4 | Input/Output Model | 13-139 | | 5 | Examples of Supply-Current Change of the Input at TTL Level as Specified in Data Sheets | 13-140 | | 6 | Supply Current Versus Input Voltage (36 Inputs) | 13-140 | | 7 | Typical Bidirectional Bus | 13-140 | | 8 | Inactive-Bus Model With a Defined Level | 13-141 | | 9 | Typical Bus-Hold Circuit | 13-142 | | 10 | Stand-Alone Bus-Hold Circuit (SN74ACT107x) | 13-143 | | 11 | Diode Characteristics (SN74ACT107x) | 13-143 | | 12 | Input Structure of ABT/LVT and ALVC/LVC Families With Bus-Hold Circuit | 13-144 | | 13 | Bus-Hold Input Characteristics | 13-145 | | 14 | Driver and Receiver System | 13-146 | | 15 | Output Waveforms of Driver With and Without Receiver Bus-Hold Circuit | 13-146 | | 16 | Bus-Hold Supply Current Versus Input Voltage | 13-146 | | 17 | Input Power With and Without Bus Hold at Different Frequencies | 13-147 | | 18 | Example of Data-Sheet Minimum Specification for Bus Hold | 13_148 | #### Introduction In recent years, CMOS (AC/ACT, AHC/AHCT, ALVC, CBT, CBTLV, HC/HCT, LVC, LV/LV-A) and BiCMOS (ABT, ALVT, BCT, FB, GTL, and LVT) logic families have further strengthened their position in the semiconductor market. New designs have adopted both technologies in almost every system that exists, whether it is a PC, a workstation, or a digital switch. The reason is obvious: power consumption is becoming a major issue in today's market. However, when designing systems using CMOS and BiCMOS devices, one must understand the characteristics of these families and the way inputs and outputs behave in systems. It is very important for the designer to follow all rules and restrictions that the manufacturer requires, as well as to design within the data-sheet specifications. Because data sheets do not cover the input behavior of a device in detail, this application report explains the input characteristics of CMOS and BiCMOS families in general. It also explains ways to deal with issues when designing with families in which floating inputs are a concern. Understanding the behavior of these inputs results in more robust designs and better reliability. #### Characteristics of Slow or Floating CMOS Inputs Both CMOS and BiCMOS families have a CMOS input structure. This structure is an inverter consisting of a p-channel to $V_{CC}$ and an n-channel to GND as shown in Figure 1. With low-level input, the p-channel transistor is on and the n-channel is off, causing current to flow from $V_{CC}$ and pulling the node to a high state. With high-level input, the n-channel transistor is on, the p-channel is off, and the current flows to GND, pulling the node low. In both cases, no current flows from $V_{CC}$ to GND. However, when switching from one state to another, the input crosses the threshold region, causing the n-channel and the p-channel to turn on simultaneously, generating a current path between $V_{CC}$ and GND. This current surge can be damaging, depending on the length of time that the input is in the threshold region (0.8 to 2 V). The supply current ( $I_{CC}$ ) can rise to several milliamperes per input, peaking at approximately 1.5-V $V_{I}$ (see Figure 2). This is not a problem when switching states within the data-sheet-specified input transition time limit specified in the recommended operating conditions table for the specific devices. Examples are shown in Figure 3. Figure 1. Input Structures of ABT and LVT/LVC Devices Figure 2. Supply Current Versus Input Voltage (One Input) # recommended operating conditions<sup>†</sup> | | | | | MIN | MAX | UNIT | |----------------|---------------------------------------|----------------------------------------|--------------------------------------------|-----|------|------| | Δt/Δν | Input transition rise or fall rate | ABT octals | | | 5 | | | | | ABT Widebus <sup>™</sup> and Widebus+™ | | | 10 | ns/V | | | | AHC, AHCT | | | 20 | | | | | FB | | | 10 | | | | | LVT, LVC, ALVC, ALVT | | | 10 | | | | | LV | | | 100 | | | | | LV-A | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | | | | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | | | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 20 | | | t <sub>t</sub> | Input transition (rise and fall) time | нс, нст | V <sub>CC</sub> = 2 V | | 1000 | · | | | | | V <sub>CC</sub> = 4.5 V | | 500 | ns | | | | | VCC = 6 V | | 400 | | $<sup>\</sup>ensuremath{^{\dagger}}$ Refer to the latest TI data sheets for device specifications. Figure 3. Input Transition Rise or Fall Rate as Specified in Data Sheets #### Slow Input Edge Rate With increased speed, logic devices have become more sensitive to slow input edge rates. A slow input edge rate, coupled with the noise generated on the power rails when the output switches, can cause excessive output errors or oscillations. Similar situations can occur if an unused input is left floating or is not actively held at a valid logic level. These functional problems are due to voltage transients induced on the device's power system as the output load current ( $I_O$ ) flows through the parasitic lead inductances during switching (see Figure 4). Because the device's internal power-supply nodes are used as voltage references throughout the integrated circuit, inductive voltage spikes, $V_{GND}$ , affect the way signals appear to the internal gate structures. For example, as the voltage at the device's ground node rises, the input signal, $V_{I}$ ', appears to decrease in magnitude. This undesirable phenomenon can then erroneously change the output if a threshold violation occurs. In the case of a slowly rising input edge, if the change in voltage at GND is large enough, the apparent signal, $V_{\rm I}'$ , at the device appears to be driven back through the threshold and the output starts to switch in the opposite direction. If worst-case conditions prevail (simultaneously switching all of the outputs with large transient load currents), the slow input edge is repeatedly driven back through the threshold, causing the output to oscillate. Therefore, the maximum input transition time of the device should not be violated, so no damage to the circuit or the package occurs. Figure 4. Input/Output Model #### **Floating Inputs** If a voltage between 0.8 V and 2 V is applied to the input for a prolonged period of time, this situation becomes critical and should not be ignored, especially with higher bit count and more dense packages (SSOP, TSSOP). For example, if an 18-bit transceiver has 36 I/O pins floating at the threshold, the current from $V_{CC}$ can be as high as 150 mA to 200 mA. This is approximately 1 W of power consumed by the device, which leads to a serious overheating problem. This continuous overheating of the device affects its reliability. Also, because the inputs are in the threshold region, the outputs tend to oscillate, resulting in damage to the internal circuit over a long period of time. The data sheet shows the increase in supply current ( $\Delta I_{CC}$ ) when the input is at a TTL level [for ABT $V_I = 3.4$ V, $\Delta I_{CC} = 1.5$ mA (see Figure 5)]. This becomes more critical when the input is in the threshold region as shown in Figure 6. These characteristics are typical for all CMOS input circuits, including microprocessors and memories. For CBT or CBTLV devices, this applies to the control inputs. For FB and GTL devices, this applies to the control inputs and the TTL ports only. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)<sup>†</sup> | PARAMETER | | TEST CONDITIONS | | | MIN | MAX | UNIT | |--------------------|-------------------------|---------------------------|---------------------------------------|----------------------------------------|-----|-----|------| | | ABT, AHCT | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | 1.5 | | | ∆lcc‡ | CBT<br>Control inputs | V <sub>CC</sub> = 5.5 V, | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | 2.5 | mA | | Δl <sub>CC</sub> ‡ | CBTLV<br>Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | 750 | μΑ | | Most | LVT | Vac - 3 V to 3 6 V | One input at Vac 06V | Other inputs at V <sub>CC</sub> or GND | | 0.2 | mA | | ∆lcc‡ | LVC, ALVC, LV | VCC = 3 V 10 3.6 V, | One input at V <sub>CC</sub> – 0.6 V, | Office library at ACC of GIAD | | 0.5 | IIIA | <sup>†</sup> Refer to the latest TI data sheets for device specifications. Figure 5. Examples of Supply-Current Change of the Input at TTL Level as Specified in Data Sheets Figure 6. Supply Current Versus Input Voltage (36 Inputs) As long as the driver is active in a transmission path or bus, the receiver's input is always in a valid state. No input specification is violated as long as the rise and fall times are within the data-sheet limits. However, when the driver is in a high-impedance state, the receiver input is no longer at a defined level and tends to float. This situation can worsen when several transceivers share the same bus. Figure 7 is an example of a typical bus system. When all transceivers are inactive, the bus-line levels are undefined. When a voltage that is determined by the leakage currents of each component on the bus is reached, the condition is known as a *floating state*. The result is a considerable increase in power consumption and a risk of damaging all components on the bus. Holding the inputs or I/O pins at a valid logic level when they are not being used or when the part driving them is in the high-impedance state is recommended. Figure 7. Typical Bidirectional Bus <sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. #### **Recommendations for Designing More-Reliable Systems** #### **Bus Control** The simplest way to avoid floating inputs in a bus system is to ensure that the bus always is either active or inactive for a limited time when the voltage buildup does not exceed the maximum $V_{IL}$ specification (0.8 V for TTL-compatible input). At this voltage, the corresponding $I_{CC}$ value is too low and the device operates without any problem or concern (see Figures 2 and 4). To avoid damaging components, the designer must know the maximum time the bus can float. First, assuming that the maximum leakage current is $I_{OZ} = 50 \,\mu\text{A}$ and the total capacitance (I/O and line capacitance) is $C = 20 \,\text{pF}$ , the change in voltage with respect to time on an inactive line that exceeds the 0.8-V level can be calculated as shown in equation 1. $$\Delta V/\Delta t = \frac{I_{OZ}}{C} = \frac{50 \,\mu\text{A}}{20 \,\text{pF}} = 2.5 \,\text{V/\mu s}$$ (1) The permissible floating time for the bus in this example should be reduced to 320 ns maximum, which ensures that the bus does not exceed the 0.8-V level specified. The time constant does not change when multiple components are involved because their leakage currents and capacitances are summed. The advantage of this method is that it requires no additional cost for adding special components. Unfortunately, this method does not always apply because buses are not always active. #### **Pullup or Pulldown Resistors** When buses are disabled for more than the maximum allowable time, other ways should be used to prevent components from being damaged or overheated. A pullup or a pulldown resistor to $V_{CC}$ or GND, respectively, should be used to keep the bus in a defined state. The size of the resistor plays an important role and, if its resistance is not chosen properly, a problem may occur. Usually, a 1-k $\Omega$ to 10-k $\Omega$ resistor is recommended. The maximum input transition time must not be violated when selecting pullup or pulldown resistors (see Figure 3). Otherwise, components may oscillate, or device reliability may be affected. Figure 8. Inactive-Bus Model With a Defined Level Assume that an active-low bus goes to the high-impedance state as modeled in Figure 8. $C_T$ represents the device plus the bus-line capacitance and R is a pullup resistor to $V_{CC}$ . The value of the required resistor can be calculated as shown in equation 2. $$V(t) = V_{CC} - [e^{-t/RC_T} (V_{CC} - V_i)]$$ (2) Where: V(t) = 2 V, minimum voltage at time t $V_i = 0.5 \text{ V}$ , initial voltage $V_{CC} = 5 V$ C<sub>T</sub> = total capacitance R = pullup resistor t = maximum input rise time as specified in the data sheets (see Figure 3). Solving for R, the equation becomes: $$R = \frac{t}{0.4 \times C_{T}} \tag{3}$$ For multiple transceivers on a bus: $$R = \frac{t}{0.4 \times C \times N} \tag{4}$$ Where: C = individual component and trace capacitance N = number of components connected to the bus Assuming that there are two components connected to the bus, each with a capacitance C = 15 pF, requiring a maximum rise time of 10 ns/V and t = 15-ns total rise time for the input (2 V), the maximum resistor size can be calculated: $$R = \frac{15 \text{ ns}}{0.4 \times 15 \text{ pF} \times 2} = 1.25 \text{ k}\Omega$$ (5) This pullup resistor method is recommended for ac-powered systems; however, it is not recommended for battery-operated equipment because power consumption is critical. Instead, use the bus-hold feature that is discussed in the next section. The overall advantage of using pullup resistors is that they ensure defined levels when the bus is floating and help eliminate some of the line reflections, because resistors also can act as bus terminations. #### **Bus-Hold Circuits** The most effective method to provide defined levels for a floating bus is to use Texas Instruments (TI<sup>TM</sup>) built-in bus-hold feature on selected families or as an external component like the SN74ACT1071 and SN74ACT1073 (refer to Table 1). | DEVICE TYPE | BUS HOLD INCORPORATED | |------------------------------|--------------------------------------| | SN74ACT1071 | 10-bit bus hold with clamping diodes | | SN74ACT1073 | 16-bit bus hold with clamping diodes | | ABT Widebus+ (32 and 36 bit) | All devices | | ABT Octals and Widebus | Selected devices only | | AHC/AHCT Widebus | TBA (Selected devices only) | | Low Voltage (LVT and ALVC) | All devices | | LVC Widebus | All devices | Table 1. Devices With Bus Hold Bus-hold circuits are used in selected TI families to help solve the floating-input problem and eliminate the need for pullup and pulldown resistors. Bus-hold circuits consist of two back-to-back inverters with the output fed back to the input through a resistor (see Figure 9). To understand how the bus-hold circuit operates, assume that an active driver has switched the line to a high level. This results in no current flowing through the feedback circuit. Now, the driver goes to the high-impedance state and the bus-hold circuit holds the high level through the feedback resistor. The current requirement of the bus-hold circuit is determined only by the leakage current of the circuit. The same condition applies when the bus is in the low state and then goes inactive. Figure 9. Typical Bus-Hold Circuit As mentioned previously in this section, TI offers the bus-hold capability as stand-alone 10-bit and 16-bit devices (SN74ACT1071 and SN74ACT1073) with clamping diodes to $V_{CC}$ and GND for added protection against line reflections caused by impedance mismatch on the bus. Because purely ohmic resistors cannot be implemented easily in CMOS circuits, a configuration known as a transmission gate is used as the feedback element (see Figure 10). An n-channel and a p-channel are arranged in parallel between the input and the output of the buffer stage. The gate of the n-channel transistor is connected to $V_{CC}$ and the gate of the p-channel is connected to GND. When the output of the buffer is high, the p-channel is on, and when the output is low, the n-channel is on. Both channels have a relatively small surface area — the on-state resistance from drain to source, $R_{dson}$ , is about 5 k $\Omega$ . Figure 10. Stand-Alone Bus-Hold Circuit (SN74ACT107x) Assume that in a practical application the leakage current of a driver on a bus is $I_{OZ} = 10 \,\mu\text{A}$ and the voltage drop across the 5-k $\Omega$ resistance is $V_D = 0.8 \, V$ (this value is assumed to ensure a defined logic level). Then, the maximum number of components that a bus-hold circuit can handle is calculated as follows: $$N = \frac{V_D}{I_{OZ} \times R} = \frac{0.8 \text{ V}}{10 \,\mu\text{A} \times 5 \,\text{k}\Omega} = 16 \text{ components}$$ (6) The 74ACT1071 and 74ACT1073 also provide clamping diodes as an added feature to the bus-hold circuit. These diodes are useful for clamping any overshoot or undershoot generated by line reflections. Figure 11 shows the characteristics of the diodes when the input voltage is above $V_{CC}$ or below GND. At $V_{I}$ = -1V, the diode can source about 50 mA, which can help eliminate undershoots. This can be very useful when noisy buses are a concern. Figure 11. Diode Characteristics (SN74ACT107x) TI also offers the bus-hold circuit as a feature added to some of the advanced-family drivers and receivers. This circuit is similar to the stand-alone circuit, with a diode added to the drain of the second inverter (ABT and LVT only, see Figure 12). The diode blocks the overshoot current when the input voltage is higher than $V_{CC}$ ( $V_I > V_{CC}$ ), so only the leakage current is present. This circuit uses the device's input stage as its first inverter; a second inverter creates the feedback feature. The calculation of the maximum number of components that the bus-hold circuit can handle is similar to the previous example. However, the advantage of this circuit over the stand-alone bus-hold circuit is that it eliminates the need for external components or resistors that occupy more area on the board. This becomes critical for some designs, especially when wide buses are used. Also, because cost and board-dimension restrictions are a major concern, designers prefer the easy fix: drop-in replaceable parts. TI offers this feature in most of the commonly used functions in several families (refer to Table 1 for more details). Figure 12. Input Structure of ABT/LVT and ALVC/LVC Families With Bus-Hold Circuit Figure 13 shows the input characteristics of the bus-hold circuit at 3.3-V and 5-V operations, as the input voltage is swept from 0 to 5 V. These characteristics are similar in behavior to a weak driver. This driver sinks current into the part when the input is low and sources current out of the part when the input is high. When the voltage is near the threshold, the circuit tries to switch to the other state, always keeping the input at a valid level. This is the result of the internal feedback circuit. The plot also shows that the current is at its maximum when the input is near the threshold. $I_{I(hold)}$ maximum is approximately 25 $\mu$ A for 3.3-V input and 400 $\mu$ A for 5-V input. Figure 13. Bus-Hold Input Characteristics When multiple devices with bus-hold circuits are driven by a single driver, there may be some concern about the ac switching capability of the driver becoming weaker. As small drivers, bus-hold circuits require an ac current to switch them. This current is not significant when using TI CMOS and BiCMOS families. Figure 14 shows a 4-mA buffer driving six LVTH16244 devices. The trace is a $75-\Omega$ transmission line. The receivers are separated by 1cm, with the driver located in the center of the trace. Figure 15 shows the bus-hold loading effect on the driver when connected to six receivers switching low or high. It also shows the same system with the bus-hold circuit disconnected from the receivers. Both plots show the effect of bus hold on the driver's rise and fall times. Initially, the bus-hold circuit tries to counteract the driver, causing the rise or fall time to increase. Then, the bus-hold circuit changes states (note the crossover point), which helps the driver switch faster, decreasing the rise or fall time. Figure 14. Driver and Receiver System Figure 15. Output Waveforms of Driver With and Without Receiver Bus-Hold Circuit Figure 16 shows the supply current ( $I_{CC}$ ) of the bus-hold circuit as the input is swept from 0 to 5 V. The spike at about 1.5-V $V_{\rm I}$ is due to both the n-channel and the p-channel conducting simultaneously. This is one of the CMOS transistor characteristics. Figure 16. Bus-Hold Circuit Supply Current Versus Input Voltage The power consumption of the bus-hold circuit is minimal when switching the input at higher frequencies. Figure 17 shows the power consumed by the input at different frequencies, with or without bus hold. The increase in power consumption of the bus-hold circuit at higher frequencies is not significant enough to be considered in power calculations. Figure 17. Input Power With and Without Bus Hold at Different Frequencies Figure 18 shows the data-sheet dc specifications for bus hold. The first test condition is the minimum current required to hold the bus at 0.8~V or 2~V. These voltages meet the specified low and high levels for TTL inputs. The second test condition is the maximum current that the bus-hold circuit sources or sinks at any input voltage between 0~V and 3.6~V (for low-voltage families) or between 0~V and 5.5~V (for ABT). The bus-hold current becomes minimal as the input voltage approaches the rail voltage. The output leakage currents, $I_{OZH}$ and $I_{OZL}$ , are insignificant for transceivers with bus hold because a true leakage test cannot be performed due to the existence of the bus-hold circuit. Because the bus-hold circuit behaves as a small driver, it tends to source or sink a current that is opposite in direction to the leakage current. This situation is true for transceivers with the bus-hold feature only and does not apply to buffers. All LVT, ABT Widebus+, and selected ABT octal and Widebus devices have the bus-hold feature (refer to Table 1 or contact the local TI sales office for more information). # electrical characteristics over recommended operating free-air temperature range (for families with bus-hold feature)<sup>†</sup> | PARAMETER | | | TEST CONDITIONS | | MIN | MAX | UNIT | | |----------------------|---------------------|-------------------------------|------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------|------------------------|----------|-----| | | | LVT, LVC, ALVC | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0.8 V | 75 | | | | | | | | | V <sub>I</sub> = 2 V | -75 | | μА | | | l <sub>l(hold)</sub> | Data inputs or I/Os | LVC, ALVC | V <sub>CC</sub> = 3.6 V, | $V_{I} = 0 \text{ to } 3.6 \text{ V}$ | | ±500 | | | | | 01 1/05 | ABT Widebus+ and selected ABT | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0.8 V | 100 | | | | | | | | | V <sub>I</sub> = 2 V | -100 | | | | | | Transceivers | ABT | This test is not a true IO2 hold always is active on | | | | | | | IOZH/IOZL | with bus hold | LVT, LVC, ALVC | tends to supply a current that is opposite in direction to the output leakage current. | | | ±1 | μΑ | | | | Buffers | ABT | This test is a true I <sub>OZ</sub> test since bus hold does not exist on an output pin. | | This test is a true IOZ test since bus hold | st since bus hold does | | ±10 | | | with bus hold | LVT, LVC, ALVC | | | | ±5 | <u> </u> | | <sup>†</sup> Refer to the latest TI data sheets for device specifications. Figure 18. Example of Data-Sheet Minimum Specification for Bus Hold #### **Summary** Floating inputs and slow rise and fall times are important issues to consider when designing with CMOS and advanced BiCMOS families. It is important to understand the complications associated with floating inputs. Terminating the bus properly plays a major role in achieving reliable systems. The three methods recommended in this application report should be considered. If it is not possible to control the bus directly, and adding pullup or pulldown resistors is impractical due to power-consumption and board-space limitations, bus hold is the best choice. TI designed bus hold to reduce the need for resistors used in bus designs, thus reducing the number of components on the board and improving the overall reliability of the system. # Voltage Translation (5 V, 3.3 V, 2.5 V, 1.8 V), Switching Standards, and Bus Contention SCYA006 September 1999 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated # **Contents** | | Title | Page | |-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Abstrac | ct | 13-153 | | Introdu | ection | 13-153 | | Switchi | ng Compatibility Between Drivers and Receivers | 13-153 | | Produc | t Families and Switching Standards | 13–155 | | Vo<br>Vo<br>Vo | coltage Translations oltage Translation From 3.3-V LVTTL/LVCMOS to 5-V TTL oltage Translation From 5-V TTL to 3.3-V LVTTL/LVCMOS oltage Translation From 5-V CMOS to 3.3-V LVTTL/LVCMOS oltage Translation From 3.3-V LVTTL/LVCMOS to 5-V CMOS | 13–156<br>13–156<br>13–156 | | Vo<br>Vo<br>Vo | tional Voltage Translation | 13–157<br>13–158<br>13–159 | | Bus Co | ntention | 13-160 | | Conclu | sion | 13-161 | | Acknow | vledgment | 13-161 | | Glossar | ·y | 13-162 | | | | | | | List of Illustrations | | | Figure | <b>List of Illustrations</b> Title | Page | | Figure | Title Switching Standards | 13–153 | | _ | Title Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> | 13–153<br>13–154 | | 1 | Title Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> Comparison of Switching Standards | 13–153<br>13–154<br>13–155 | | 1 2 | Title Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL | 13–153<br>13–154<br>13–155<br>13–156 | | 1<br>2<br>3 | $\begin{tabular}{ll} \hline Title \\ Switching Standards \\ V_{IN} \ vs \ I_{CC} \ . \\ Comparison of Switching Standards \\ 3.3-V \ LVTTL/LVCMOS \ to \ 5-V \ TTL \\ 5-V \ TTL \ to \ 3.3-V \ LVTTL/LVCMOS \\ \hline \end{tabular}$ | 13–153<br>13–154<br>13–155<br>13–156 | | 1<br>2<br>3<br>4 | Title Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS | 13–153<br>13–154<br>13–155<br>13–156<br>13–156 | | 1<br>2<br>3<br>4<br>5<br>6<br>7 | Title Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS | 13–153<br>13–154<br>13–155<br>13–156<br>13–156<br>13–156<br>13–157 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | Title Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> . Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS CBTD Bus Switch | 13–153<br>13–154<br>13–155<br>13–156<br>13–156<br>13–156<br>13–157 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | $Title$ Switching Standards $V_{IN} \text{ vs I}_{CC}.$ Comparison of Switching Standards $3.3\text{-V LVTTL/LVCMOS to 5-V TTL}$ $5\text{-V TTL to } 3.3\text{-V LVTTL/LVCMOS}$ $5\text{-V CMOS to } 3.3\text{-V LVTTL/LVCMOS}$ $3.3\text{-V LVTTL/LVCMOS to 5-V CMOS}$ CBTD Bus Switch $Typical V_{OH} \text{ vs V}_{CC}$ | 13–153<br>13–154<br>13–155<br>13–156<br>13–156<br>13–157<br>13–157<br>13–158 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> . Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS CBTD Bus Switch Typical V <sub>OH</sub> vs V <sub>CC</sub> . Translation Between 3.3 V and 5-V TTL | 13–153<br>13–154<br>13–155<br>13–156<br>13–156<br>13–156<br>13–157<br>13–157<br>13–158 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS CBTD Bus Switch Typical V <sub>OH</sub> vs V <sub>CC</sub> . Translation Between 3.3 V and 5-V TTL Translation Between 3.3 V and 5-V CMOS | 13-153<br>13-154<br>13-155<br>13-156<br>13-156<br>13-157<br>13-157<br>13-158<br>13-158<br>13-159 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12 | Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> . Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS CBTD Bus Switch Typical V <sub>OH</sub> vs V <sub>CC</sub> Translation Between 3.3 V and 5-V TTL Translation Between 3.3 V and 5-V CMOS Comparison of Low-Voltage Switching Standards | 13-153<br>13-154<br>13-155<br>13-156<br>13-156<br>13-157<br>13-157<br>13-158<br>13-158<br>13-159<br>13-159 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> . Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS CBTD Bus Switch Typical V <sub>OH</sub> vs V <sub>CC</sub> . Translation Between 3.3 V and 5-V TTL Translation Between 3.3 V and 5-V CMOS Comparison of Low-Voltage Switching Standards Bus Contention | 13-153<br>13-154<br>13-155<br>13-156<br>13-156<br>13-157<br>13-157<br>13-158<br>13-158<br>13-159<br>13-159<br>13-160 | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12 | Switching Standards V <sub>IN</sub> vs I <sub>CC</sub> . Comparison of Switching Standards 3.3-V LVTTL/LVCMOS to 5-V TTL 5-V TTL to 3.3-V LVTTL/LVCMOS 5-V CMOS to 3.3-V LVTTL/LVCMOS 3.3-V LVTTL/LVCMOS to 5-V CMOS CBTD Bus Switch Typical V <sub>OH</sub> vs V <sub>CC</sub> Translation Between 3.3 V and 5-V TTL Translation Between 3.3 V and 5-V CMOS Comparison of Low-Voltage Switching Standards | 13-153<br>13-154<br>13-155<br>13-156<br>13-156<br>13-157<br>13-157<br>13-158<br>13-158<br>13-159<br>13-160<br>13-160 | #### **Abstract** Voltage translation is required because many analog devices operate at 5-V $V_{CC}$ , but most digital products operate at 3.3-V $V_{CC}$ , or lower. Interfaces between devices must consider issues such as driver and receiver switching compatibility and bus contention. Texas Instruments ( $TI^{TM}$ ) offers a variety of products that provide translation among 5-V, 3-V, 2.5-V, and 1.8-V devices. #### Introduction In today's applications there are many mixed-voltage designs that require voltage translation between different levels. Many analog products still operate at 5-V $V_{CC}$ , whereas, most digital products have migrated to 3.3-V $V_{CC}$ , or lower. TI's logic devices are ideal for these types of situations. This application report explains how to utilize TI logic products for both CMOS and TTL voltage translations. ### Switching Compatibility Between Drivers and Receivers To have switching compatibility between a driver and a receiver, the output of the driver must be compliant with the input of the receiver. To establish a low signal at the receiver, $V_{OL}$ of the driver should be less than or equal to $V_{IL}$ of the receiver. To establish a high signal at the receiver, $V_{OH}$ of the driver should be greater than or equal to $V_{IH}$ of the receiver (see Figure 1). Figure 1. Switching Standards TI is a trademark of Texas Instruments Incorporated. The guard band is the difference between the $V_{OH}$ of the driver and the $V_{IH}$ of the receiver and the difference between the $V_{OL}$ of the driver and the $V_{II}$ of the receiver. The threshold voltage $(V_t)$ is the transition voltage where both the PMOS and NMOS transistors of the input stage may be turned on at the same time. At this level there is no valid signal level, and the device is unstable. For CMOS devices, when both transistors are fully and/or partially turned on, there is a low-resistance current path from $V_{CC}$ to ground that results in high power dissipation. When switching from low to high or high to low, the voltage passes through the threshold; however, it is not recommended that the input voltage of the receiver remains at the threshold region. This may cause a high surge of current drain that can damage the input and destroy the device (see Figure 2). A good practice is to keep the signal levels at the recommended operating conditions (above $V_{IL}$ or below $V_{IL}$ of the receiver). Figure 2. V<sub>IN</sub> vs I<sub>CC</sub> As shown in Figure 2, the current consumption is the lowest at $V_{IN}$ equal to 0 V or $V_{CC}$ , and highest at the threshold voltage ( $V_t$ ). Therefore, the power dissipation is lower when input voltages are at $V_{CC}$ or ground. Refer to $I_{CC}$ and $\Delta I_{CC}$ specification in the data sheet. #### **Product Families and Switching Standards** Figure 3 shows the switching standards for TI logic families. Figure 3. Comparison of Switching Standards Frequently asked questions about switching standards are: #### Do 3.3-V LVTTL and 3.3-V LVCMOS have the same switching standards? Yes, 3.3-V LVTTL and 3.3-V LVCMOS have the same switching standards. #### Which switching standards are compatible? 5-V TTL and 3.3-V (LVTTL and LVCMOS) have the same switching standards for $V_{OL}$ , $V_{IL}$ , $V_{IH}$ , and $V_{OH}$ . The only difference is $V_{CC}$ . #### Is 5-V CMOS compatible with 5-V TTL or 3.3-V LVTTL/LVCMOS? In most cases, no, because $V_{IH}$ for 5-V CMOS is 3.5 V. The exceptions are the HCT, AHCT, and ACT devices, which have TTL-input and CMOS-output compatibility. # Where do TI logic families fit in? 5-V CMOS inputs and outputs: 5-V TTL inputs and outputs: 5-V TTL inputs and 5-V CMOS outputs: HC, AHC, and AC ABT and bipolar AHCT, HCT, and ACT 3.3-V CMOS and LVTTL: LVC, ALVC, LV, LVT, ALVT, AVC, and AHC #### **Unidirectional Voltage Translations** #### Voltage Translation From 3.3-V LVTTL/LVCMOS to 5-V TTL Because all TI 3.3-V logic devices are output compatible with 5-V TTL, this voltage translation can be done with TI 3.3-V families, such as LVT, LVC, ALVC, LV, ALVT, AHC, HC, and AVC (see Figure 4). Figure 4. 3.3-V LVTTL/LVCMOS to 5-V TTL #### Voltage Translation From 5-V TTL to 3.3-V LVTTL/LVCMOS Because the 5-V TTL and 3.3-V LVTTL/LVCMOS switching standards are compatible, except for the $V_{CC}$ , this translation can be done with TI 3.3-V logic families that have 5-V tolerant inputs, such as LVC, AHC, LVT, and ALVT. These logic families do not have a diode to $V_{CC}$ , which was formerly used for electrostatic-discharge (ESD) protection (see Figure 5). The diode to $V_{CC}$ results in a current conduction at 3.3 V + 0.5 $V_{be}$ . The resulting effects from the diode are: - Clamping the driving signal at 3.3 V plus the diode drop - Pulling the 3.3-V supply to a higher voltage (which may violate the data-sheet specification) - Powering up a device that was intended to be powered down Therefore, TI's 5-V-tolerant low-voltage families do not have this diode to $V_{CC}$ and can be used in this voltage translation. They have other methods for ESD protection. TI's CBTD or CBT with an external diode also can be used for 5-V TTL to 3.3-V LVTTL/LVCMOS translation. Figure 5. 5-V TTL to 3.3-V LVTTL/LVCMOS #### Voltage Translation From 5-V CMOS to 3.3-V LVTTL/LVCMOS This voltage translation can be done if the TI 3.3-V logic device is 5-V tolerant on the inputs, such as LVC, AHC, LVT, and ALVT (see Figure 6). Figure 6. 5-V CMOS to 3.3-V LVTTL/LVCMOS #### Voltage Translation From 3.3-V LVTTL/LVCMOS to 5-V CMOS The 5-V CMOS $V_{IH}$ is 3.5 V, which is above the $V_{OH}$ of the 3.3-V devices. Therefore, a standard 3.3-V device cannot achieve this type of translation. TI has split-rail transceivers that have two voltage supplies, one on the A port and one on the B port, that allow for translation from 3.3-V LVTTL/LVCMOS to 5-V CMOS devices. The 8-bit LVCC3245A and LVCC4245A transceivers have configurable rails on the B port. The LVCC3245A A port can operate between 2.3-V and 3.6-V $V_{CC}$ . The configurable B port can operate between 3-V and 5.5-V $V_{CC}$ . The LVCC4245A A port operates between 4.5-V and 5.5-V $V_{CC}$ , and the configurable B port operates between 2.7-V and 5.5-V $V_{CC}$ . TI also offers 16-bit SN74ALVC164245 transceivers in which the A port has a 5-V $V_{CC}$ and the B port has a 3.3-V $V_{CC}$ (see Figure 7). TI also has 5-V logic families (AHCT, HCT, and ACT) that have TTL inputs and CMOS outputs. Therefore, these devices can interface 3.3-V outputs to 5-V CMOS inputs (see Figure 7). Figure 7. 3.3-V LVTTL/LVCMOS to 5-V CMOS #### **Bidirectional Voltage Translation** ## Voltage Translation From 3.3 V to 5-V TTL and From 5-V TTL to 3.3 V Using CBT or CBTD This type of bidirectional translation (from A to B or B to A) can be done with TI's SN74CBT bus switches, using an external diode, or SN74CBTD bus switches that have the diode integrated internally. This method is suitable for voltage translation and bus-isolation applications. For example, with TI's 5-V $V_{CC}$ SN74CBTD3384 bus switch (see Figure 8), the conditions are such that there are no pulldown resistors, and there is a minimal current passing through the FET. <sup>†</sup>A can be 3.3 V, and B can be 5 V. Figure 8. CBTD Bus Switch The diode drop between $V_{CC}$ and the PMOS gate is 0.7 V, which brings the voltage at the source to 4.3 V. With a 5-V input on the A side, the $V_{gS}$ drop across the N channel is approximately 1.0 V, hence, the B side is translated to about 3.3 V. The typical $V_{CC}$ vs $V_{OH}$ graph is shown in Figure 9 and is provided in the data sheets for various temperatures and currents. In this example, the maximum voltage that can pass from B to A is 3.3 V. If a voltage less than 3.3 V is applied at B, the same voltage results on the A side. If a voltage greater than 3.3 V is applied at B, it is limited to 3.3 V on the A side. The $V_{IH}$ min for 5-V TTL is 2.0 V. Therefore, as long as the voltage at B complies with 5-V TTL switching standards, this device can translate in both directions. Utilizing a bus switch for voltage translations also has the advantage of very fast propagation delay time. Figure 9. Typical V<sub>OH</sub> vs V<sub>CC</sub> #### Voltage Translation From 3.3 V to 5-V TTL and 5-V TTL to 3.3 V Using TI 5-V-Tolerant Transceivers TI's low-voltage logic transceivers that are 5-V input and output tolerant, such as LVT, ALVT, and most LVC devices, can be used for bidirectional voltage translation between 3 V and 5-V TTL when buffering is required, and added delay is not critical to the application (see Figure 10). Output tolerance is specified as output voltage (V<sub>O</sub>) or as the voltage range applied to any output in the high-impedance or power-off state (refer to the absolute maximum ratings in the data sheet for more information). See the Bus Contention section of this application report. Figure 10. Translation Between 3.3 V and 5-V TTL #### Voltage Translation From 3.3-V LVTTL/LVCMOS to 5-V CMOS and From 5-V CMOS to 3.3 V Because 5-V CMOS switching standards have a $V_{IH(min)}$ of 3.5 V, TI split-rail devices, SN74LVCC4245A, SN74LVCC3245/A, and SN74ALVC164245 transceivers are the method of bidirectional voltage translation between 3.3-V and 5-V CMOS (see Figure 11). Figure 11. Translation Between 3.3-V and 5-V CMOS ## Voltage Translation Between 3.3 V, 2.5 V, and 1.8 V The switching standards allow for voltage translation between 2.5 V and 3.3 V. Voltage translation between 3.3 V and 2.5 V also is permissible if the 2.5-V device is 3.3-V input tolerant. Voltage translation between 1.8 V and 3.3 V is not possible because the 3.3-V $V_{IH}$ min is 2.0 V, which is not in range for a 1.8-V $V_{CC}$ device. Voltage translation from 1.8 V to 2.5 V also is not possible because the $V_{IH}$ min for a 2.5-V $V_{CC}$ device is 1.7 V (see Figure 12). Figure 12. Comparison of Low-Voltage Switching Standards #### **Bus Contention** TI data sheets specify the maximum continuous current through a single output or through $V_{CC}$ and GND. These values are absolute maximum ratings, which are stress ratings, not recommended operating conditions. These specifications most likely are exceeded when bus contention occurs. Figure 13 shows a bus-contention situation between two devices driving the same bus. One has low-level output and the other has high-level output. This happens when drivers that have different enable and disable delays get on and off the same bus. This produces a short between the drivers, creating a current surge that may damage the devices. Typically, logic devices cannot withstand these high-current shorts that usually exceed the absolute maximum ratings of the device. Figure 13. Bus Contention If $V_{CC} = 5 \text{ V}$ and the resistance through the p and n channels of the transistors is about 10 $\Omega$ per output: $$I = \frac{V}{R} = \frac{5 V}{10 \Omega} = 0.5 \text{ A per output}$$ (7) Another high-current situation that may damage the device occurs when a 3.3-V device is at a high level and the output is pulled up to a higher voltage, such as 5 V (see Figure 14). Properly sizing the pullup resistor is very important. Using a pullup resistor of proper value limits the current to an allowable level. The device will not be damaged; however, there will be additional power dissipation from the current path through the 3.3-V device to $V_{CC}$ . Figure 14. 3.3-V Driver Pulled to a Higher V<sub>CC</sub> The ALVT family has the auto3-state feature that automatically turns off the p-channel of the logic device to stop the current flow to $V_{CC}$ (see Figure 15). This feature is specified in the absolute maximum ratings table of the ALVT data sheet as the voltage range applied to any output in the high state (-0.5 V to 7 V). Figure 15. Auto3-State #### Conclusion Voltage translation from 5 V to 3 V, 3 V to 2.5 V, and vice versa, can be done with a wide variety of TI logic products. 3.3-V and 2.5-V logic can translate to 1.8 V, if the 1.8-V device is 2.5-V and 3.3-V tolerant. However, due to switching standards, 1.8-V logic currently cannot be translated upward to 2.5 V and 3.3 V with the existing families. Newer families are being developed to handle voltage translations of these levels. # **Acknowledgment** The authors of this application report are Susan Feodorov and Ramzi Ammar. #### **Glossary** ABT Advanced BiCMOS technology AC/ACT Advanced CMOS logic AHC/AHCT Advanced high-speed CMOS logic ALVC Advanced low-voltage CMOS technology ALVT Advanced low-voltage BiCMOS technology C CBT Crossbar technology CMOS Complementary metal-oxide semiconductor LS Low-power Schottky logic LV Low-voltage CMOS technology LVC Low-voltage CMOS technology LVCMOS Low-voltage CMOS LVT Low-voltage BiCMOS technology LVTTL Low-voltage TTL (3.3-V power supply and interface levels) V<sub>CC</sub> Supply voltage V<sub>IH</sub> High-level input voltage V<sub>IL</sub> Low-level input voltage V<sub>IN</sub> Input voltage V<sub>OH</sub> High-level output voltage V<sub>OL</sub> Low-level output voltage V<sub>OLP</sub> Low-level output voltage peak V<sub>OLV</sub> Low-level output voltage valley V<sub>t</sub> Threshold voltage # Benefits and Issues on Migration of 5-V and 3.3-V Logic to Lower-Voltage Supplies SDAA011A September 1999 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated # **Contents** | | Title | Page | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Abstrac | et | 13-167 | | Backgr | ound | 13-167 | | Input- a | and Output-Level Specifications at Different Supply Voltages | 13-168 | | _ | Consumption Considerations | | | | Characteristics at Less Than 3.3-V V <sub>CC</sub> | | | St | andard Logic Families | 13 - 173 | | | rossbar Technology (CBT)/Crossbar Technology Low Voltage (CBTLV) | | | Propag | ation Delay Time at Different Supply Voltages | 13-179 | | Summa<br>Acknov<br>Glossar<br>Texas In | cing Between Different Voltage Levels put-Overvoltage Tolerance utput-Overvoltage Tolerance uto3-State Output of the ALVT Family ranslation Between Different Logic Levels 5-V to 3.3-V Level Shifters 2.5-V to 3.3-V/5-V SN74LVCC3245A Level Shifters Open-Drain Drivers for Level Shifting Wired Links ary vledgment vy nstruments Literature rds | 13-182<br>13-183<br>13-184<br>13-185<br>13-185<br>13-187<br>13-187<br>13-187<br>13-188 | | | List of Illustrations | | | Figure | Title | Page | | 1 | 5-V, 3.3-V, and 2.5-V Switching-Level Comparison | 13-168 | | 2 | Power Consumption vs Frequency Measurement Setup | | | 3 | Power Consumption at 3.3-V $V_{CC}$ | | | 4 | Power Consumption at 2.5-V V <sub>CC</sub> | | | 5 | Power Consumption at 1.8-V V <sub>CC</sub> | | | 6 | Relative Power Consumption at 2.5-V and 1.8-V $\rm V_{CC}$ Compared to 3.3-V $\rm V_{CC}$ | | | 7 | Output-Characteristics of the LVC244 at Different Supply Voltages | | | 8 | Setup for Measuring r <sub>on</sub> of the SN74CBTLV3245A | | | 9 | High-State r <sub>on</sub> of CBT3245A and CBTLV3245A at Different Supply Voltages | | | 10 | Low-State r <sub>on</sub> of CBT3245A and CBTLV3245A at Different Supply Voltages | | | 11 | Test Conditions for Measuring Propagation Delay Time | | | 12 | Propagation Delay Times of Inverting and Noninverting Outputs | | | 13 | Typical Propagation Delays at Different Supply Voltages | | | 14 | Simplified Auto3-state Output Stage of the ALVT Family | | | 15<br>16 | Pinout of the LVCC3245A, LVCC4245A, LVC4245A and ALVC16425 | | | 16 | Open-Drain Output Principle Wired Links Using Open Proin Connections | | | 17 | Wired Links Using Open-Drain Connections | 13-18/ | # **List of Tables** | Table | Title | Page | |-------|---------------------------------------------------------------------------|--------| | 1 | Operational Supply Voltage of Different Logic Families | 13-168 | | 2 | LV245A Supply Current Parameter (I <sub>CC</sub> ) | 13-169 | | 3 | LVCH245A Output Drive Parameters ( $V_{OH}$ and $V_{OL}$ ) | 13-173 | | 4 | Output-Current Specifications as Shown in the Data Sheet | 13-175 | | 5 | Typical Propagation Delays at Different Supply Voltages | 13-180 | | 6 | Extract of Recommended Operating Conditions for the LVCH245A | 13-182 | | 7 | Input-Overvoltage Tolerance of Different Logic Families | 13-182 | | 8 | Extract of Recommended Operating Conditions for the LV245A | 13-182 | | 9 | Output-Overvoltage Tolerance of Different Logic Families | 13-183 | | 10 | Output-Level Compatibility of Logic Families at Different Supply Voltages | 13-184 | | 11 | Output-Overvoltage Tolerance at Open-Drain Drivers | 13-186 | | 12 | Level Shifting Using the SN74LVC07A | 13-186 | #### **Abstract** In the last few years, the trend toward reducing supply voltage ( $V_{CC}$ ) has continued, as reflected in an additional specification of 2.5-V $V_{CC}$ for the AVC, ALVT, ALVC, LV, and the CBTLV families. In this application report, the different logic levels at $V_{CC}$ of 5 V, 3.3 V, 2.5 V, and 1.8 V are compared. Within the report, the possibilities for migration from 5-V logic and 3.3-V logic families to 2.5-V $V_{CC}$ are shown, and the implications of the reduced supply voltage are discussed. Data is provided that shows the influence of reduced $V_{CC}$ on power consumption, drive capability, and propagation delay time for the logic families. Further, the requirements for an overvoltage tolerance (5-V/3.3-V input and output) is discussed, as well as interfacing opportunities in a mixed-mode environment in which two different supply voltages are used. This application report is intended to be used as a designer's guide to component selection and usage at supply voltages below 3.3-V. The data in this document is typical data taken under typical laboratory conditions (25°C) and 2.5-V or 1.8-V, except where otherwise noted. The data is intended as a design guideline only. #### **Background** The use of 5-V V<sub>CC</sub> has long been the standard for both core and memory logic. However, with the increase in complexity and the functionality of application-specific integrated circuits (ASICs), central processing units (CPUs), microprocessors, and digital signal processors (DSPs), it has become necessary to reduce the structure size of these elements. Using modern manufacturing processes that produce smaller structures, the thickness of the gate oxide of each single transistor has become more sensitive to electrostatic field strength. Because the field strength is proportional to the supply voltage, the direct result is that supply voltage must be reduced for a reliable operation. In other words, making electronic devices more complex, without enlarging the overall size of the chip area, requires reducing the structure size, which also requires reducing $V_{CC}$ . The limit for reliable operation at less than 5-V $V_{CC}$ is reached at a structure size of 0.6 micron, and the use of a 0.35-micron manufacturing process requires 2.5-V $V_{CC}$ for proper operation. Moreover, power consumption always is a concern for new system designs. A reduction in supply voltage produces an exponential decrease in power consumption; therefore, the trend is to reduce power-supply voltage. To meet these requirements, many modern logic families are specified at different voltage nodes, which enables designers to use them at $3.3\text{-V}\ \text{V}_{\text{CC}}$ and at $2.5\text{-V}\ \text{V}_{\text{CC}}$ . This application report investigates the possibilities for migration of 5-V and 3.3-V logic to 2.5-V logic, and discusses the implications. #### Input- and Output-Level Specifications at Different Supply Voltages For each $V_{CC}$ a standard is defined, with commonly agreed-upon levels of input and output levels. Figure 1 shows the appropriate switching levels for 5-V, 3.3-V, and 2.5-V that have passed the JEDEC committee. Additionally, the 1.8-V level specification, as given in the data sheets of the SN74LVCxxxA and SN74AVCxxx devices, is shown. Figure 1. 5-V, 3.3-V, and 2.5-V Switching-Level Comparison Table 1 contains additional information regarding the various logic families, including manufacturing process, the optimal power supply, and the $V_{CC}$ at which the logic families are functional. The AHC family is included in this overview. Although the AHC family was targeted for the 5-V $V_{CC}$ , after its market introduction, this family also was specified for operation at 3.3 V $V_{CC}$ . The low-voltage logic families (SN74LVxxxA, SN74LVCxxxA, SN7ALVCHxxx) also have been characterized at 2.5-V $V_{CC}$ , to meet the trend of reduced supply voltages. The AVC family is the optimal solution for 2.5-V $V_{CC}$ , and also is fully characterized at 1.8-V and 3.3-V $V_{CC}$ . The data sheets for the LVC family show switching characteristics at 1.8-V V<sub>CC</sub>. Table 1. Operational Supply Voltages of Different Logic Families | LOGIC<br>FAMILY | MANUFACTURING PROCESS | OPTIMAL<br>POWER-SUPPLY<br>LEVEL | OPERATIONAL AT<br>V <sub>CC</sub> = 3.3 V | OPERATIONAL AT<br>V <sub>CC</sub> = 2.5 V | OPERATIONAL AT V <sub>CC</sub> = 1.8 V | |-----------------|-----------------------|----------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------| | AHC | CMOS | 5 V | Fully specified | Yes, down to 2 V | Not specified | | ALVC | CMOS | 3.3 V | Fully specified | Fully specified | Planned | | ALVT | BiCMOS | 3.3 V | Fully specified | Fully specified | Not specified | | AVC | CMOS | 2.5 V | Fully specified | Fully specified | Fully specified | | CBTLV | CMOS | 3.3 V | Fully specified | Fully specified | Not specified | | LVxxxA | CMOS | 3.3 V | Fully specified | Fully specified | Not specified | | LVCxxxA | CMOS | 3.3 V | Fully specified | Fully specified | Fully specified | The CMOS process indicates that both the input and the output structures comprise pure CMOS circuitry, whereas, the BiCMOS process indicates that both bipolar and CMOS transistors are implemented in the data or control input circuitry and/or output circuitry. #### **Power-Consumption Considerations** With the reduction of the supply voltage, a proportional power saving results. This section provides comparisons of the power consumption of logic families at different voltage levels. The total power consumption of an integrated circuit is the sum of quiescent power dissipation, or static power consumption, (see Equation 1) and dynamic power consumption (see Equation 2). Dynamic power consumption consists of two parts: - The average power dissipation caused by current spikes (see Equation 3). This is the power consumption that is caused by the internal circuitry of the logic device. - The power dissipation caused by driving an externally connected load (see Equation 4). Static power consumption: $$P_{STAT} = V_{CC} \times I_{CC}$$ (1) Dynamic power consumption: $$P_{DYN} = P_T + P_L$$ (2) Transient power consumption: $$P_{T} = V_{CC}^{2} \times C_{PD} \times f_{I} \times N_{SW}$$ (3) Capacitive-load power consumption: $$P_T = V_{CC}^2 \times C_L \times f_{OI} \times N_{SW}$$ (4) Where: $V_{CC}$ = supply voltage $C_{L}$ = load capacitance C<sub>PD</sub> = dynamic power-dissipation capacitance f<sub>I</sub> = input-signal frequencyf<sub>O</sub> = output-signal frequency $I_{CC}$ = supply current $N_{SW}$ = number of outputs switching A reduction of $V_{CC}$ directly results in a power savings. The relation in the static power consumption is linear (assuming that static $I_{CC}$ is independent of $V_{CC}$ ), while the term $V_{CC}$ is included as a squared factor within the dynamic power consumption formulas (see Equation 3 and Equation 4). Using equations 1 through 4, a 3.3-V $V_{CC}$ system theoretically saves between 33% for the static considerations (see Equation 1) and up to 57% for the dynamic case, when compared to 5-V systems. With a 2.5-V $V_{CC}$ , the system's power consumption decreases to between 50% (static) and 75% (dynamic), respectively, compared to the 5-V system. The data sheets of the logic families do not show all information about power consumption. One parameter that is shown for power consumption is the supply current ( $I_{CC}$ ). However, in some cases, this parameter is given at only one supply voltage. The parameter $I_{CC}$ is given in the table of electrical characteristics (recommended operation conditions) shown for the SN74LV245A in Table 2. Table 2. LV245A Supply Current Parameter (I<sub>CC</sub>) | TEST CONDITIONS | | MIN MAX | UNIT | |----------------------------------------|-------|---------|------| | $ICC$ $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | 20 | μΑ | However, as previously mentioned, this parameter indicates the power consumption for static states only, either for the case that the input is statically set to $V_{CC}$ or set to GND. Another parameter that indicates the power consumption indirectly is the power-dissipation capacitance ( $C_{pd}$ ) that is given, for example, for the AVC family at three supply voltages. With this parameter, the transient power consumption can be calculated using Equation 3. For a more comprehensive overview of Texas Instruments logic families, measurements of the dynamic power consumption at different supply voltages have been taken. The logic families investigated were AHC, ALVT, ALVC, LVC, LV, and AVC. The measurement setup is shown in Figure 2. For the measurement of dynamic power consumption, all but one input of the device under test (DUT) were set to a static high-state or low-state logic value. One input is connected to a signal generator. The applied signal is a square wave with a duty cycle of 50% and switches between the supply voltage of the DUT and GND. The frequency of the signal was varied between 1 MHz and 50 MHz and the supply current ( $I_{CC}$ ) was measured within that range. The outputs of the DUT are not connected, so that only the device's internal power consumption, not the external load, is measured. Figure 2. Power Consumption vs Frequency Measurement Setup Figures 3 through 5 show the measurement results for 3.3-V, 2.5-V, and 1.8-V $V_{CC}$ . The LVC and the AVC families have a specification for the 1.8-V $V_{CC}$ , but the other logic families do not. However, the test samples of all investigated logic families showed full functionality at 1.8-V $V_{CC}$ . For comparison, the power consumption has been measured at 1.8-V also. Figure 3. Power Consumption at 3.3-V $V_{CC}$ Figure 4. Power Consumption at 2.5-V $V_{CC}$ Figure 5. Power Consumption at 1.8-V $V_{CC}$ Figure 6 shows the relative power consumption of the tested logic devices compared to 3.3-V $V_{CC}$ . Figure 6. Relative Power Consumption at 2.5-V and 1.8-V $V_{CC}$ Compared to 3.3-V $V_{CC}$ ## Output Characteristics at Less Than 3.3-V V<sub>CC</sub> #### **Standard Logic Families** With the reduction of the supply voltage there is also a reduction of the drive capability of the logic circuit. The output stage of a logic circuit in the high state behaves like a voltage source with an open-circuit voltage of $V_{CC}$ for CMOS logic, and low-voltage BiCMOS logic, respectively. In the low state, for positive voltages, the output resistance is based on the internal resistance of the conducting transistor, i.e., collector-emitter for BiCMOS technologies and drain-source resistance for CMOS technologies. Negative voltage peaks at the inputs are limited by protection diodes. Output stages of the CMOS logic family SN74AHCxxx also have output protection diodes that connect output stages and $V_{CC}$ . This diode limits the positive output voltage to $V_{CC} + 0.5 \text{ V}$ . The available output current depends on $V_{CC}$ , which determines the gate source voltage of the output transistors. At a supply voltage below about 1 V (less than the turn-on voltage of the MOS transistors) the output stays in the off state. With increasing supply voltage, output current increases also. The LVC family has the dc characteristics shown in Table 3. The drive capability of this device decreases with decreasing supply voltage. Table 3. LVCH245A Output Drive Parameters (VOH and VOL) | PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | | |-----------|---------------------------|---------------|----------------------|------|------|--| | | I <sub>OH</sub> = -100 μA | 1.65 to 3.6 V | V <sub>CC</sub> -0.2 | · | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | V | I <sub>OH</sub> = -8 mA | 2.30 V | 1.7 | | ., | | | VOH | $I_{OH} = -12 \text{ mA}$ | 2.70 V | 2.2 | | V | | | | $I_{OH} = -12 \text{ mA}$ | 3.00 V | 2.4 | | | | | | I <sub>OH</sub> = -24 mA | 3.00 V | 2.2 | | | | | | $I_{OL} = 100 \mu A$ | 1.65 to 3.6 V | | 0.2 | İ | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.45 | | | | VOL | I <sub>OL</sub> = 8 mA | 2.30 V | | 0.7 | V | | | | I <sub>OL</sub> = 12 mA | 2.70 V | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3.00 V | | 0.55 | | | Figure 7 illustrates values of $I_{OL}$ and $I_{OH}$ and the corresponding values of $V_{OL}$ and $V_{OH}$ for a typical LVC device. The output characteristics of the LVC device were taken at 3.3-V, 2.5-V, and 1.8-V $V_{CC}$ . The drive capability decreases significantly with reduced supply voltage. The same trend can be observed for all logic families. Figure 7. Output Characteristics of the LVC244 at Different Supply Voltages Table 4 shows a comparison of the output-current specifications of the logic families discussed in this report. All families have full 3.3-V and 2.5-V specifications. LV and the AHC have additional 5.5-V drive specifications. The AVC and LVC families show full specifications regarding the high-level and low-level output voltage and output current in the data sheets at $V_{CC} = 1.8 \text{ V}$ . Table 4. Output-Current Specifications as Shown in the Data Sheet | LOGIC | v <sub>CC</sub> | MINIMU | JM | MAXIMUM | | SPECIFIED IN | |--------|-----------------|------------------------|--------|-----------------|-----------------|-----------------------------| | FAMILY | | V <sub>OH</sub> | Іон | V <sub>OL</sub> | l <sub>OL</sub> | DATA SHEET | | | 2 V | 1.9 V | –50 μA | 0.1 V | 50 μΑ | No switching characteristic | | 4110 | 2.30 V | | | | | N/A | | AHC | 3.00 V | 2.48 V | –4 mA | 0.44 V | 4 mA | Yes | | | 4.5 V | 3.8 V | –8 mA | 0.44 V | 8 mA | 5-V specification | | | 2 V-5.5 V | V <sub>CC</sub> -0.1 V | -50 μΑ | 0.1 V | 50 μΑ | Yes | | 1,,, | 2.30 V | 2 V | –2 mA | 0.40 V | 2 mA | Yes | | LV | 3.00 V | 2.48 V | –8 mA | 0.44 V | 8 mA | Yes | | | 4.5 V | 3.8 V | –16 mA | 0.55 V | 16 mA | 5-V specification | | | 1.65 | 1.2 V | –4 mA | 0.45 V | 4 mA | Yes | | 11/0 | 2.30 V | 1.7 V | –8 mA | 0.70 V | 8 mA | Yes | | LVC | 2.70 V | 2.2 V | –12 mA | 0.40 V | 12 mA | Yes | | | 3.00 V | 2.2 V | –24 mA | 0.55 V | 24 mA | Yes | | | 1.65 | | | | | Planned | | ALVC | 2.30 V | 2 V | –6 mA | 0.40 V | 6 mA | Yes | | ALVC | 2.70 V | 2.2 V | –12 mA | 0.40 V | 12 mA | Yes | | | 3.00 V | 2 V | –24 mA | 0.55 V | 24 mA | Yes | | | 1.65 | | | | | | | ALVT | 2.30 V | 1.8 V | –8 mA | 0.50 V | –24 mA | Yes | | | 3.00 V | 2 V | -32 mA | 0.55 V | -64 mA | Yes | | | 1.65 | 1.2 V | -4mA | 0.45 V | 4 mA | Yes | | AVC | 2.30 V | 1.75 V | –8 mA | 0.55 V | 8 mA | Yes | | | 3.00 V | 2.3 V | –12 mA | 0.7 V | 12 mA | Yes | # Crossbar Technology (CBT)/Crossbar Technology Low Voltage (CBTLV) The CBT families (SN74CBTxxx and SN74CBTLVxxx) are FET switches that do not have their own drive capability. They are a good solution in systems that require bus isolation and bus exchanging. The impedance of CBT devices varies with the amount of current flowing from the drain to the source. The data sheets reflect this with the parameter r<sub>on</sub>. Figure 8 shows the $r_{on}$ measurement setup. Measurements were taken at 3.3-V, 2.5-V, and 1.8-V $V_{CC}$ to show the influence of $V_{CC}$ on $r_{on}$ of the CBTLV3245A. The output was enabled by connection to GND. Figure 8. Setup for Measuring ron of the CBTLV3245A Input A was connected to $V_{CC}$ to measure $r_{on}$ in the high state. To measure $r_{on}$ in the low state, input A was connected to GND of the supply voltage. Also, input A was connected to a variable-current source that was swept from -200 mA to 200 mA. The voltage was measured over the drain-source of the CBTLV3245A between point A and point B. Figures 9 and 10 show the measurement results. The linearity of $r_{on}$ or the CBT3245A is best at 5.5-V $V_{CC}$ with $r_{on}$ (high state) of 10 $\Omega$ to 20 $\Omega$ and $r_{on}$ (low state) of 4 $\Omega$ to 7 $\Omega$ The linearity of $r_{on}$ for the CBTLV3245A is best at 3.3-V $V_{CC}$ with $r_{on}$ (high state) of 6 $\Omega$ to 10 $\Omega$ and $r_{on}$ (low state) of 2 $\Omega$ to 5 $\Omega$ Figure 9. High-State $r_{on}$ of CBT3245A and CBTLV3245A at Different Supply Voltages Figure 10. Low-State $r_{on}$ of CBT3245A and CBTLV3245A at Different Supply Voltages The linearity of $r_{on}$ (drain-source) of the FET degrades with decreasing supply voltage. The CBT device conducts only if the drain-source voltage is more than approximately 1 V. The CBTLV devices are operational below this voltage because the P-channel FET is switched in parallel with the n-channel transistor and exhibits transmission-gate behavior. The $r_{on}$ (high state) varies, depending on the conducted current and the supply voltage. The resistance values can be derived from Figures 9 and 10. # **Propagation Delay Time at Different Supply Voltages** Decreasing a system's supply voltage from 5 V to 3.3 V, or lower, slows its speed (increases propagation time). This section contains a comprehensive collection of measurements that shows this effect. The data sheets show that the measurement setup for the propagation delay depends on the supply voltage of the device under test (DUT). However, not only is the supply voltage reduced, but the measurement setup for the propagation delay time is different. Figure 11 shows the test condition for the measurements of the high-to-low and low-to-high propagation delay times at 5-V, 3.3-V, 2.5-V, and 1.8-V V<sub>CC</sub>. Figure 11. Test Conditions for Measuring Propagation Delay Time While at 5-V $V_{CC}$ , a 50-pF capacitor is the only load to the device's output, at 3.3-V $V_{CC}$ a 500- $\Omega$ resistor ( $R_L$ ) is in parallel with the capacitor for the measurement. At 2.5-V $V_{CC}$ the value of the capacitor is reduced to 30 pF, and the value of the resistor in parallel is 500 $\Omega$ Figure 12 shows voltage waveforms. All input pulses are supplied by a generator having the following characteristics: signal frequency = 1 MHz, $t_r$ , $t_f \le 2.5$ ns. One output is measured at a time, with one transition per measurement. For ALVTH at 3.3-V $V_{CC}$ , the input signal was switched between 3.0 V and 0 V. In this case, the threshold voltage is 1.5 V. For all other measurements the input signal was switched between $V_{CC}$ and GND and the threshold voltage chosen was $V_{CC}/2$ . Figure 12. Propagation Delay Times of Inverting and Noninverting Outputs Table 5 shows the results of the propagation delay time measurements. In Figure 13, the results are shown graphically for easier comparison. Table 5. Typical Propagation Delays at Different Supply Voltages | SUPPLY<br>VOLTAGE | LOAD<br>CONDITION | <sup>t</sup> pd | AHC244 | LV240A | LVCH16244A | ALVCH16244 | ALVTH16244 | AVC16244 | UNIT | |-------------------|-------------------------|------------------|--------|--------|------------|------------|------------|----------|------| | 5 V | C: F0 pF | <sup>t</sup> PLH | 4.4 | 4.3 | N/A | N/A | N/A | N/A | ns | | o v | C <sub>L</sub> =50 pF | <sup>t</sup> PHL | 4.4 | 4.3 | N/A | N/A | N/A | N/A | ns | | 0.01/ | $C_L = 50 \text{ pF},$ | <sup>t</sup> PLH | 6.2 | 5.2 | 2.4 | 2.6 | 1.9 | 1.2† | ns | | 3.3 V | $R_L = 500 \Omega$ | <sup>t</sup> PHL | 5.5 | 4.9 | 2.0 | 1.7 | 1.5 | 1.6† | ns | | 2.5 V | C <sub>L</sub> = 30 pF, | <sup>t</sup> PLH | 6.8 | 7.2 | 2.6 | 2.7 | 1.9 | 1.4 | ns | | 2.5 V | $R_L = 500 \Omega$ | <sup>t</sup> PHL | 5.9 | 6.4 | 2.4 | 1.7 | 1.7 | 1.8 | ns | | 1.8 V | C <sub>L</sub> = 30 pF, | <sup>t</sup> PLH | 11.4 | 12.1 | 4.2 | 4.3 | 2.7 | 1.9 | ns | | 1.0 V | $R_L = 500 \Omega$ | <sup>t</sup> PHL | 9.0 | 10.5 | 3.8 | 2.7 | 3.2 | 2.2 | ns | <sup>†</sup> Measured with C<sub>L</sub>= 30 pF Figure 13. Typical Propagation Delays at Different Supply Voltages With the AVC family, TI offers an optimized solution for the next low-voltage node of $2.5\text{-V V}_{CC}$ . This logic family is the fastest family in this comparison. Even when supplied with 1.8 V, the propagation delay time of the DUT is slightly less than 2 ns. An application report, *AVC Logic Family Technology and Applications*, literature number SCES06, discussing the features and benefits of this 2.5-V logic, is available from TI. # **Interfacing Between Different Voltage Levels** Regarding the term compatibility, possible interactions between logic devices that are supplied from different power-supply voltages must be considered. It is necessary to distinguish correctly between the terms tolerance, interfacing or translating, and level shifting. The input and output specifications are important for this discussion. #### **Input-Overvoltage Tolerance** A logic device is input-overvoltage tolerant if its input can withstand the presence of a higher voltage without being damaged. For example, the input-overvoltage tolerance is called 5-V tolerance if the device is powered from a 3.3-V, 2.5-V, or 1.8-V $V_{CC}$ source and can accept a voltage level of 5 V at the inputs. The input overvoltage tolerance is presented in the data sheet under the *recommended operating conditions* topic. The parameter is called $V_I$ (input voltage). The LVC specification is shown as an example in Table 6. Table 6. Extract of Recommended Operating Conditions for the LVCH245A | | | MIN | MAX | UNIT | |-----|----------------|------|-----|------| | VCC | Supply voltage | 1.65 | 3.6 | V | | VI | Input voltage | 0 | 5.5 | V | In this case, the input voltage $(V_I)$ exceeds $V_{CC}$ . This also implies that the device is tolerant of higher input voltage levels at every supply voltage between 1.65 V and 3.6 V. Table 7 shows the input overvoltage tolerance of the logic devices at the different supply voltages. Table 7. Input-Overvoltage Tolerance of Different Logic Families | VOLTAGE | FAMILY AND SUPPLY VOLTAGE | | | | | | | |------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|---------------------------------------|---------------------------------|--|--|--| | (V <sub>I</sub> )<br>APPLIED TO<br>INPUT | ALVT, LVC, LVT, LV, AHC<br>V <sub>CC</sub> = 3 V TO 3.6 V | ALVT, LVC, LV, AHC<br>V <sub>CC</sub> = 2.3 V TO 2.7 V | LVC, LV, AHC<br>V <sub>CC</sub> = 2 V | LVC<br>V <sub>CC</sub> = 1.65 V | | | | | 5 V | 5-V tolerant | 5-V tolerant | 5-V tolerant | 5-V tolerant | | | | | 3.3 V | | 3.3-V tolerant | 3.3-V tolerant | 3.3-V tolerant | | | | | 2.5 V | | | 2.5-V tolerant | 2.5-V tolerant | | | | AVC logic has 3.3-V input-overvoltage tolerance with 2.5-V $V_{CC}$ or 1.8-V $V_{CC}$ and 2.5-V $V_{CC}$ input-overvoltage tolerance with 1.8-V $V_{CC}$ . # **Output-Overvoltage Tolerance** A logic device is output-overvoltage tolerant if it can withstand the presence of a higher voltage during the high-impedance state at the output without being damaged. The output-overvoltage tolerance is in the data sheet in the recommended operating conditions table as the parameter $V_O$ . An example specification for the SN74LV245A is shown in Table 8. Table 8. Extract of Recommended Operating Conditions for the LV245A | | | | MIN | MAX | UNIT | |-----|-----------------|-------------------|-----|-----|------| | VCC | Supply voltage | | 2 | 3.6 | V | | ., | Output valte re | High or low state | 0 | VCC | ., | | VO | Output voltage | 3-state | 0 | 5.5 | ٧ | During the logic high state, the device's output must not be connected to a higher voltage than $V_{CC}$ ; otherwise, the pullup transistor of the output stage will begin operation in reverse mode and a significant current could flow into the output of the device. This will prohibit a higher voltage logic level than $V_{CC}$ and, under worst case conditions, damage the logic device. Table 9 summarizes the output-overvoltage tolerance during the high-impedance state. Table 9. Output-Overvoltage Tolerance of Different Logic Families | APPLIED VOLTAGE | | FAMILY AND SUP | | | |---------------------------------|------------------------------------------------------|---------------------------------------------------|----------------------------------|-------------------------------------------| | DURING THE HIGH-IMPEDANCE STATE | ALVT, LVC, LVT, LV<br>V <sub>CC</sub> = 3 V TO 3.6 V | ALVT, LVC, LV<br>V <sub>CC</sub> = 2.3 V TO 2.7 V | LVC, LV<br>V <sub>CC</sub> = 2 V | LVC<br>V <sub>CC</sub> = 1.65 V TO 1.95 V | | 5 V | 5-V tolerant | 5-V tolerant | 5-V tolerant | 5-V tolerant | | 3.3 V | | 3.3-V tolerant | 3.3-V tolerant | 3.3-V tolerant | | 2.5 V | | | 2.5-V tolerant | 2.5-V tolerant | The LVT logic family is 5-V overvoltage tolerant (inputs and outputs) at 3.3-V $V_{CC}$ . The ALVT, LVC, and LV families are 5-V overvoltage tolerant (inputs and outputs) at 3.3-V $V_{CC}$ . The LVC family also is 5-V overvoltage tolerant (inputs and outputs) at 1.8 V $V_{CC}$ . The AVC family is 3.3-V output-overvoltage tolerant at 2.5-V and lower V<sub>CC</sub>. The specification of the ALVC logic family shows the maximum value of $V_{CC}$ for the input and the output voltages that can be applied to the device inputs and outputs. The AHC family is tolerant of higher voltages only at the input. At the output, AHC devices have clamping diodes to $V_{CC}$ such that an overvoltage applied to the output results in a current that flows through the clamping diode within the device to the internal $V_{CC}$ connection. # **Auto3-State Output of the ALVT Family** The auto3-state function that is implemented in the output of the ALVT family represents a specialty. The principle is shown in Figure 14. Figure 14. Simplified Auto3-state Output Stage of the ALVT Family Assume that the output is in the active high state and a comparator monitors the voltage at the output and compares it with the supply voltage. If the voltage that is applied externally to the output exceeds the supply voltage, the output stage is switched to the high-impedance state. In this case, the logic levels that are applied to the data and control input pins of the device are irrelevant. A current of about 30 mA is needed to reach $V_{CC}$ + 0.6 V to trigger the auto3-state circuit, so that bus contentions are prevented, but switching noise will not trigger the auto3-state circuit. However, this also implies that the auto3-state cannot be achieved by the use of a simple pullup resistor. It should be emphasized that a current can flow into the output only in the case of an active high. If the output is set to high impedance by the output enable (OE) control, no current will flow. The series-opposed Schottky diodes always connect the back gate of the pullup transistor of the output stage to the higher voltage of $V_{CC}$ or the voltage that is applied externally to the output. In this way, current flow from the output to $V_{CC}$ is suppressed. ALVTH logic has full overvoltage tolerance. #### **Translation Between Different Logic Levels** All of the logic families mentioned in this report can be operated and will function at 2.5-V and 3.3-V $V_{CC}$ . The question is, how do they interact when one device is supplied with 2.5-V $V_{CC}$ and the other with 3.3-V $V_{CC}$ . The overview of the different-level specifications from Figure 1 shows that the signal transfer from a 3.3 V $V_{CC}$ (or higher supply voltage) logic to a 2.5-V $V_{CC}$ logic will work perfectly if the 2.5-V part has overvoltage tolerance. $V_{OL}$ (3.3 V) = 0.4 V is lower than $V_{IL}$ (2.5 V) = 0.7 V, having a noise margin of 300 mV, and $V_{OH}$ (3.3 mV) = 2.4 V is greater than $V_{IH}$ (2.5 V) = 1.7 V, resulting in a noise margin of 700 mV. However, signal transfers in the opposite direction, from a 2.5-V logic to a 3.3-V (or higher supply voltage) logic is more critical. The low-level noise margin with $V_{OL}$ (2.5 V) = 0.4 V and $V_{IL}$ (3.3 V) = 0.7 V equals 300 mV. But the high-level definitions show that $V_{OH}$ (2.5 V) = 2.0 V equals the input high limit of the 3.3-V $V_{CC}$ logic $V_{IH}$ (3.3 V) = 2.0 V (Figure 1, 5-V, 3.3-V, and 2.5 V $V_{CC}$ switching-level comparison). In this case, the interface does not have any noise margin. Therefore, 2.5-V V<sub>CC</sub> devices should not be used to drive 3.3-V V<sub>CC</sub> devices. Table 10 gives an overview of the output-level compatibility of different logic families at 5-V, 3.3-V, 2.5-V, and 1.8-V V<sub>CC</sub>. Table 10. Output-Level Compatibility of Logic Families at Different Supply Voltages | LOGIC FAMILIES | IES SUPPLY CAN GENERATE 5-V LEVELST | | CAN GENERATE<br>3.3-V LEVELS† | CAN GENERATE<br>2.5-V LEVELS† | CAN GENERATE<br>1.8-V LEVELS† | |----------------------------------|-------------------------------------|-----------------|-------------------------------|-------------------------------|-------------------------------| | AHC, LV | 5 V | Yes | Yes‡ | Yes <sup>‡</sup> | Yes <sup>‡</sup> | | AHC, LV, LVC,<br>ALVC, ALVT, AVC | 3.3 V | TTL levels only | Yes | Yes§ | Yes§ | | AHC, LV, LVC,<br>ALVC, ALVT, AVC | 1 25 // 1 | | No noise margin for VOH | Yes | Yes¶ | | LVC, AVC | 1.8 V | No <sup>#</sup> | No <sup>#</sup> | No <sup>#</sup> | Yes | <sup>†</sup> Output voltage levels exceed required input threshold voltage of the subsequent input stage at the given supply voltage. Table 10 shows that there is a need for level-shifting devices for the interface between 5-V (CMOS) and 3.3-V $V_{CC}$ , as well as for the translation between 2.5-V and 3.3-V $V_{CC}$ devices. A logic-high level at the output of the 3.3-V $V_{CC}$ device cannot reach the required input high level of the successive 5-V CMOS input stage. Interfacing the output of the 2.5-V $V_{CC}$ to the successive 3.3-V $V_{CC}$ device is possible; however, in this case, there is no noise margin. <sup>‡</sup> Receiver logic needs 5-V input tolerance. <sup>§</sup> Receiver logic needs 3.3-V input tolerance. <sup>¶</sup> Receiver logic needs 2.5-V input tolerance. <sup>#</sup>VOH, VOL don't match, VOL, VIL don't match #### 5-V to 3.3-V Level Shifters Level shifters were developed for interfacing 5-V $V_{CC}$ CMOS and 3.3-V $V_{CC}$ logic. The SN74LVC4245A and SN74ALVC164245 establish a connection between 3.3-V $V_{CC}$ and 5-V $V_{CC}$ systems. These noninverting bus transceivers use two separate power-supply rails. The voltage ranges are defined as $V_{CCA} = 4.5$ V to 5.5 V and $V_{CCB} = 2.7$ to 3.6 V. The pin layout was designed such that they are directly replaceable by the standard devices SN74xxx245 and SN74xxx16245. Furthermore, the SN74LVCC4245A is available for the 3.3-V to 5-V CMOS interfacing. The A-port $V_{CCA}$ is dedicated to accepting a 5-V supply level, and the configurable B port, which is designed to track $V_{CCB}$ , accepts voltages from 3 V to 5 V. This allows for translation from a 3.3-V $V_{CC}$ to a 5-V $V_{CC}$ environment, and vice versa. The LVCC4245A allows the voltage-source pin and I/O pin on the B port to float when $V_{CCA}$ is supplied, such that there will be no disturbances on the A port if $V_{CCB}$ and B-port I/O pins are not connected. The device will not operate until $V_{CCA}$ and $V_{CCB}$ are applied. This allows buffering data to and from PCMCIA sockets, permitting PCMCIA cards to be inserted and removed during operation. Figure 15 shows the pinouts of the SN74ALVCH164245 and the SN74LVC4245A/'LVCC4245A. #### 2.5-V to 3.3-V/5-V SN74LVCC3245A Level Shifter The SN74LVCC3245A level shifter gives more flexibility for level shifting. The A-port $V_{CCA}$ is specified for the supply-voltage range of $V_{CCA} = 2.3 \text{ V}$ to 3.6 V and $V_{CCB} = 3 \text{ V}$ to 5.5 V. This allows for translation from a 2.5-V or 3.3-V environment to 3.3-V or 5-V logic levels, and vice versa. The SN74LVCC3245A is an appropriate solution for all interfacing applications from 2.5-V or 3.3-V logic levels to 3.3-V and/or 5-V CMOS. The LVCC3245A, like the LVCC4245A, allows the V<sub>CCB</sub> voltage-source pin and I/O pin on the B port to float when outputs are disabled. This allows buffering data to and from PCMCIA sockets that permit PCMCIA cards to be inserted and removed during operation. The pinout of the SN74LVCC3245A is shown in Figure 15. Figure 15. Pinouts of the LVCC3245A, LVCC4245A, LVC4245A, and ALVC164245 # Open-Drain Drivers for Level Shifting Another option for interfacing different logic levels is the use of open-drain devices. An open-drain output includes a pulldown transistor with the drain connect left open. An external connection via a pullup resistor is necessary. If the output transistor sinks current at the output, a logic-low state results. If the transistor is turned off, the logic-high state is forced by the pullup resistor, which is connected to $V_{CC}$ . Figure 16 shows the principle of an open-drain output interface. The value of R<sub>PULLUP</sub> can be calculated from current requirements of inputs of the connected receivers, and R<sub>PULLUP</sub> must be high enough to limit current into the conducting transistor. Figure 16. Open-Drain Output Principle Table 11 shows the maximum voltage values that can be applied to the inputs and outputs of the available open-drain devices. Table 11. Output-Overvoltage Tolerance at Open-Drain Drivers | | MAXIMUM<br>VOLTAGE<br>AT INPUT | MAXIMUM<br>VOLTAGE<br>AT OUTPUT | |------------|--------------------------------|---------------------------------| | SN74AHC05 | 5.5 V | Vcc | | SN74LV05 | 5.5 V | VCC | | SN74LVC06A | 5.5 V | 5.5 V | | SN74LVC07A | 5.5 V | 5.5 V | Table 12 gives the level-shifting options for the SN74LVC07A between the different logic levels. The level shifting is possible because the pullup resistor effectively connects the output of the device to any required $V_{CC}$ . Therefore, the correct switching level is provided to the input of the successive logic device. However, the maximum parameter values of the device, i.e., I/O voltages and current, must not be exceeded. Table 12. Level Shifting Using the SN74LVC07A | SUPPLY<br>VOLTAGE<br>VCC1 | LVC07A<br>UNDERSTANDS | CANRE | | |---------------------------|-----------------------|------------------------------|-------------------------| | 1.8 V | 1.8-V levels | 1.8 V, 2.5 V, 3.3 V, and 5 V | 1.8 V to 1.8 V to 5.5 V | | 2.5 V | 2.5-V levels | 1.8 V, 2.5 V, 3.3 V, and 5 V | 2.5 V to 1.8 V to 5.5 V | | 3.3 V | 3.3-V levels | 1.8 V, 2.5 V, 3.3 V, and 5 V | 3.3 V to 1.8 V to 5.5 V | | 5 V | 5-V levels | 1.8 V, 2.5 V, 3.3 V, and 5 V | 5 V to 1.8 V to 5.5 V | #### Wired Links Another benefit from open-drain devices is that additional logic functionality can be built into a system without the need for additional gate devices. An active-low wired-OR and an active-high wired-AND can be implemented. Figure 17 shows a wired connection and the resulting function table. Figure 17. Wired Links Using Open-Drain Connections The output (Q) is high when all inputs are high, resulting in an AND function in the case of a high-active-logic definition, and resulting in an OR function in the case of a low-active-logic definition. Those phantom links on the output side can be used to reduce component count. This kind of application is useful because a gate with n inputs can be implemented without extra active components. # **Summary** The trend toward lower supply voltages continues unabated because the complexity of integrated circuits such as ASIC, CPU, and DSP requires continual reduction in structure size. With the LV, LVC, ALVC, ALVT, AVC, and CBTLV logic families, TI offers options that are solutions for 2.5-V V<sub>CC</sub> systems. The measurement data shows that the propagation delay time of today's 3.3-V logic families varies at $V_{CC} = 2.5$ V from below the 2-ns range (AVC, ALVT) to 7 ns (LV). The drive capability ( $I_{OH}/I_{OL}$ ) of the devices, which were investigated at 2.5-V, varies between $\pm 2$ mA (LV) and -8 mA/24 mA (ALVT). Consequently, a suitable logic family for most of the 2.5-V applications already is available. At 1.8-V $V_{CC}$ the devices show good performance as well, although the SN74LVCxxxA and SN74AVC logic families are fully specified at this $V_{CC}$ only. All investigated samples are fully operational at 1.8 V. The migration from 3.3-V $V_{CC}$ to 1.8-V $V_{CC}$ can result in power savings up to 76 percent. The logic families ALVT, LVC, and LV show full overvoltage I/O tolerance at 1.8-V, 2.5-V and 3.3-V V<sub>CC</sub>. Options on bidirectional interfacing of different logic levels are given, with the level shifters that enable bidirectional level shifting from 2.5 V to 5.5 V. Another option enabling even more flexibility is the open-drain driver, SN74LVC07A, that interfaces 1.8-V up to 5.5-V logic levels. # Acknowledgment The author of this report is Johannes Huchzermeier. # **Glossary** ABT Advanced BiCMOS Technology AC Advanced CMOS AHC Advanced High-Speed CMOS ALS Advanced Low-Power Schottky ALVC Advanced Low-Voltage CMOS ALVT Advanced Low-Voltage Technology AS Advanced Schottky Auto3-state During the active-high state at the output, devices with auto3-state tolerate a higher voltage level at the outputs. This is also called overvoltage protection. AVC Advanced Very Low-Voltage CMOS BCT BiCMOS Technology BiCMOS Combination of Bipolar and CMOS processes: CMOS input structure and bipolar output structure Bus hold Input circuitry that holds the last valid logic state that was applied to it before entering a nondefined state on the bus until a new valid logic state is driven actively. DUT Device under test GND Ground I<sub>CC</sub> Supply current I/O Input/Output LS Low-Power Schottky LV Low-Voltage CMOS, originally designed for $V_{CC} = 3.3$ -V, also specified at 5 V LVC Low-Voltage CMOS LVT Low-Voltage Technology Overvoltage protection See auto3-state and 3-/5-V tolerance R<sub>L</sub> Load resistor Resistor that is used for open-drain devices to ensure a logic-high level on the signal line ROC Recommended operating conditions Series resistor A resistor that is implemented on the output stage of a bus driver. With this resistor, the effective output impedance of the driver is shifted to a value of about 50 $\Omega$ , which is an optimum line termination. S Schottky SPICE Simulation Program with Integrated Circuit Emphasis 3-/5-V tolerance Logic devices with 5-V (3.3-V) tolerance tolerate 5-V (3.3-V) CMOS logic levels at their input and output during the high-impedance state, while supplied with 2.5-V TTL-level Transistor-transistor logic levels V<sub>CC</sub> Supply voltage #### **Texas Instruments Literature** AVC Logic Family Technology and Applications, 1998, literature number SCEA006A ABT Logic Advanced BiCMOS Technology Data Book, 1998, literature number SCBD002C Advanced CMOS Logic Data Book, 1996, literature number SCADE02 Logic Selection Guide and Data Book CD-ROM, April 1998, literature number SCBC001B Crossbar Technology (CBT), July 1995, literature number SCVAE02 AHC/AHCT Logic Data Book 1997, literature number SCLD003A Design Considerations for Logic, 1997, literature number SDYA002 Digital Design Seminar Reference Manual, 1998, literature number SDYDE01B What a Designer Should Know, November 1994, literature number SDZAE03 Electromagnetic Emission from Logic Circuits, March 1998, literature number SDZAE17 The Bergeron Method, September 1985, literature number SDZAE02 Bus-Interface Devices With Output-Damping Resistors or Reduced-Drive Outputs, August 1997, literature number SCBA012A Live Insertion, November 1995, literature number SCZAE07 TVSOP Thin Very Small-Outline Package, August 1997, literature number SDZAE02 Low-Voltage Logic Families, April 1997, literature number SCVAE01A Bus-Hold Circuit, July 1992, literature number SDZAE15 PCB Design Guidelines for Reduced EMI, May 1998, literature number SDYA017 Input and Output Characteristics of Digital Integrated Circuits at $V_{CC} = 5$ -V Supply Voltage, literature number SCYA002 Input and Output Characteristics of Digital Integrated Circuits at $V_{CC} = 3.3$ -V Supply Voltage, literature number SCYA003 #### **Standards** EIA/JEDEC, Standard JESD 8A, Interface Standard for Nominal 3-V/3.3-V Supply Digital Integrated Circuits, June 1994 EIA/JEDEC, Standard JESD 8-5, 2.5 +/- 0.2 V (Normal Range) and 1.8-V to 2.7-V (Wide Range) Power-Supply Voltage and Interface Standard for Nonterminated Digital Integrated Circuits, October 1995 EIA/JEDEC, Standard JESD 8-7, 1.8 V +/- 0.15 V (Normal Range) and 1.2-V to 1.95-V (Wide Range) Power-Supply Voltage and Interface Standard for Nonterminated Digital Integrated Circuits, February 1997 # Flexible Voltage-Level Translation With CBT Family Devices SCDA006 July 1999 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated #### **Abstract** Voltage translation between buses with incompatible logic levels can be accomplished using Texas Instruments (TI™) translation-voltage clamps (TVC) or standard crossbar technology (CBT) devices. CBT devices in this application offer flexibility in designs, protection of circuits that are sensitive to high-state voltage-level overshoots, and cost efficiency. #### Introduction In designing electronics systems, proper interfaces between buses with incompatible logic levels must be provided. Voltage-level translation is necessary to allow the interconnection with flexibility to provide a future migration path to lower-voltage input/output (I/O) levels (see Figure 1). TI offers I/O voltage translation solutions with two device families. Figure 1. Flexible Voltage-Translation Application One possible solution for flexible voltage translation is the TI translation-voltage clamp (TVC) family that has been designed specifically for protecting sensitive I/Os (see Figure 2). The information in the data sheet for each TVC-family device describes the I/O protection application of the TVC family and should enable the design engineer to successfully implement an I/O protection circuit utilizing the TI TVC solution. Figure 2. Simplified Schematic of a Typical TVC-Family Device A comparable solution, allowing cost-effective and flexible voltage translation implemented with standard crossbar technology (CBT) family devices is described in this application report. # **Device Description** The CBT family of devices provides an array of n-type metal-oxide semiconductor (NMOS) field-effect transistors (FETs) with the gates cascaded together to a control circuit (see Figure 3). Within a CBT device, all of the transistors are fabricated at the same time on one integrated die. This leads to a very small fabrication-process variation in the characteristics of the transistors. Because, within the device, the characteristics from transistor-to-transistor are the same, there is minimal deviation from one output to another. This is a large benefit of the CBT solution over discrete devices. Figure 3. Simplified Schematic of a Typical CBT-Family Device A CBT device can be used as a voltage limiter or voltage translator by connecting one of the FETs as a reference transistor, and the remainder as pass transistors. The most positive voltage on the low-voltage side of each pass transistor is limited to a voltage set by the reference transistor. All of the transistors in the array have the same electrical characteristics; therefore, any one of them can be used as the reference transistor. Because the transistors are fabricated symmetrically and the I/O signals are bidirectional through each FET, either port connection of each bit can be used as the low-voltage side. # **Application** When the active-low, output-enable $(\overline{OE})$ input is connected directly to ground, the gate of the p-channel FET in the final inverter of the control circuitry is grounded. This saturates the p-channel, turning the FET on hard, and effectively connects the $V_{CC}$ input directly to the gates of the n-channel pass transistors, thus providing external control of the gate voltage. For the example in Figure 4, the ASIC has an open-drain interface that is sensitive to high-state voltages. For the voltage-limiting configuration, the CBT $\overline{OE}$ input must be grounded. The $V_{CC}$ input must be connected to one side (A or B) of any one of the transistors. This connection determines the $V_{BIAS}$ input of the reference transistor. The $V_{BIAS}$ input is connected through a pullup resistor (typically 200 k $\Omega$ ) to the $V_{DD}$ supply. A filter capacitor on $V_{BIAS}$ is recommended. The opposite side is used as the reference voltage ( $V_{REF}$ ) connection. The $V_{REF}$ input must be less than $V_{BIAS} - 1$ V to bias the reference transistor into conduction. The reference transistor regulates the $V_{BIAS}$ , thus gate voltage ( $V_{G}$ ) of all the pass transistors. The gate voltage is determined by the characteristic gate-to-source voltage difference ( $V_{GS}$ ) because $V_{G} = V_{REF} + V_{GS}$ . The low-voltage side of the pass transistors has a high-level voltage limited to a maximum of $V_{G} - V_{GS}$ , or $V_{REF}$ . A weak pulldown resistor on open-drain outputs ensures that when the output switches off (logic high), overshoots do not cause the voltage to exceed the maximum voltage rating. Figure 4. Typical Application of CBT as a Voltage-Translation Device # Conclusion TI offers a line of CBT devices, including standard, Widebus™, dual-bit, and single-bit functions. The flexibility of CBT enables a low-voltage migration path for advanced designs to align with existing industry standards. The TI CBT family provides the designer with a solution for voltage-level translation and protection of circuits with I/Os that are sensitive to high-state-voltage-level overshoots. # Acknowledgment The authors of this application report are Thomas V. McCaughey, Stephen M. Nolan, and John D. Pietrzak. # TI Logic Solutions for Memory Interleaving with the Intel™ 440BX Chipset SCCA001 May 1999 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated # **Contents** | Title Po | | | | | |-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--| | Abstrac | rt | 13-201 | | | | Introdu | ection | 13-201 | | | | Backgr | ound | 13-201 | | | | Pa Applica Conclus Acknow | Information Decial Features Internal pulldown resistors Damping resistors Make-before-break feature Deformance Speed Simultaneous-switching noise Dackage Information DGG (R-PDSO-G**) DGV (R-PDSO-G**) DGV (R-PDSO-G**) Sion Veledgment Ty | 13-202<br>13-203<br>13-203<br>13-205<br>13-206<br>13-211<br>13-212<br>13-213<br>13-214<br>13-214 | | | | List of Illustrations | | | | | | П. | | D | | | | Figure | Title | Page | | | | 1 | Title Pinout for SN74CBT16292, SN74CBTLV16292, and SN74CBTLV16292 | 13-202 | | | | 1 2 | Title Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Logic Diagram for SN74CBTLV16292 | 13-202<br>13-203 | | | | 1<br>2<br>3 | Title Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Logic Diagram for SN74CBTLV16292 Make-Before-Break Switching for CBTLV16292 | 13-202<br>13-203<br>13-204 | | | | 1<br>2<br>3<br>4 | $\begin{tabular}{ll} \it Title \\ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 & \\ Logic Diagram for SN74CBTLV16292 & \\ Make-Before-Break Switching for CBTLV16292 & \\ t_{en} \ vs \ C_L & \\ \end{tabular}$ | 13-202<br>13-203<br>13-204<br>13-205 | | | | 1<br>2<br>3 | $\begin{tabular}{ll} \it Title \\ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 & \\ Logic Diagram for SN74CBTLV16292 & \\ Make-Before-Break Switching for CBTLV16292 & \\ t_{en} \ vs \ C_L & \\ t_{dis} \ vs \ C_L & \\ \end{tabular}$ | 13-202<br>13-203<br>13-204<br>13-205<br>13-205 | | | | 1<br>2<br>3<br>4<br>5 | $\begin{tabular}{ll} \it Title \\ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 & \\ Logic Diagram for SN74CBTLV16292 & \\ Make-Before-Break Switching for CBTLV16292 & \\ t_{en} \ vs \ C_L & \\ t_{dis} \ vs \ C_L & \\ Simultaneous-Switching Plot for CBT16292 (V_{OHV}, V_{OHP}) & \\ \end{tabular}$ | 13-202<br>13-203<br>13-204<br>13-205<br>13-206 | | | | 1<br>2<br>3<br>4<br>5<br>6 | $\label{eq:title} \emph{Title}$ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 . Logic Diagram for SN74CBTLV16292 | 13-202<br>13-203<br>13-204<br>13-205<br>13-205<br>13-206 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7 | $\label{eq:title} \emph{Title}$ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 . Logic Diagram for SN74CBTLV16292 | 13-202<br>13-203<br>13-204<br>13-205<br>13-206<br>13-207 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | $\label{eq:title} \emph{Title}$ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 . Logic Diagram for SN74CBTLV16292 | 13-202<br>13-203<br>13-204<br>13-205<br>13-205<br>13-207<br>13-207<br>13-208 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | $\label{eq:title} \emph{Title}$ Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 | 13-202<br>13-203<br>13-204<br>13-205<br>13-206<br>13-207<br>13-207<br>13-208 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | eq:total control of the con | 13-202<br>13-203<br>13-204<br>13-205<br>13-205<br>13-207<br>13-207<br>13-208<br>13-208 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | Title Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Logic Diagram for SN74CBTLV16292 Make-Before-Break Switching for CBTLV16292 t <sub>en</sub> vs C <sub>L</sub> Simultaneous-Switching Plot for CBT16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT16292 (V <sub>OLV</sub> , V <sub>OLP</sub> ) Simultaneous-Switching Plot for CBT16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) | 13-202<br>13-203<br>13-204<br>13-205<br>13-206<br>13-207<br>13-208<br>13-208<br>13-209 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | $eq:linear_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_control_con$ | 13-202<br>13-203<br>13-204<br>13-205<br>13-205<br>13-207<br>13-207<br>13-208<br>13-208<br>13-209<br>13-210 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 | Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Logic Diagram for SN74CBTLV16292 Make-Before-Break Switching for CBTLV16292 t <sub>en</sub> vs C <sub>L</sub> t <sub>dis</sub> vs C <sub>L</sub> Simultaneous-Switching Plot for CBT16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT16292 (V <sub>OLV</sub> , V <sub>OLP</sub> ) Simultaneous-Switching Plot for CBT16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) | 13-202<br>13-203<br>13-204<br>13-205<br>13-205<br>13-206<br>13-207<br>13-208<br>13-208<br>13-209<br>13-210<br>13-211 | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14 | Title Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Logic Diagram for SN74CBTLV16292 Make-Before-Break Switching for CBTLV16292 t <sub>en</sub> vs C <sub>L</sub> Simultaneous-Switching Plot for CBT16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT16292 (V <sub>OLV</sub> , V <sub>OLP</sub> ) Simultaneous-Switching Plot for CBT162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBT162292 (V <sub>OHV</sub> , V <sub>OLP</sub> ) Simultaneous-Switching Plot for CBT162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV16292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Simultaneous-Switching Plot for CBTLV162292 (V <sub>OHV</sub> , V <sub>OHP</sub> ) Package Outline Diagram (DGG) | 13-202<br>13-203<br>13-204<br>13-205<br>13-205<br>13-207<br>13-207<br>13-208<br>13-209<br>13-209<br>13-210<br>13-211<br>13-212 | | | # **List of Tables** | Table | Title | Page | |-------|-----------------------------------------------------------------|--------| | 1 | Function Table for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, | | | | and SN74CBTLV162292 Devices | 13-202 | | 2 | Features of the CBT Devices | 13-204 | | 3 | Benefits of the CBT Devices | 13-204 | | 4 | Simultaneous-Switching Data | 13-206 | #### **Abstract** Increasing performance requirements of personal computers that necessitate a larger number of SDRAMs and DIMMs can be met by an FET-switch muliplexer. Four devices for memory interleaving for the 440BX and other core-logic chipsets incorporate internal pulldown resistors, damping resistors, and make-before-break features that increase speed while maintaining minimal simultaneous-switching noise. #### Introduction Rapid advancements in hardware and software are emerging to meet the performance needs within the personal computer (PC) industry. To meet the needs of increasing memory requirements, a large number of SDRAMs are needed. Consequently, a larger number of DIMMs are needed, adding heavy loading to the memory controller and to the data lines. To reduce the loading and maintain signal integrity and reliability of the system, an FET-switch multiplexer is recommended for this application. Texas Instruments (TI™) offers four such devices for memory interleaving for the Intel™ 440BX logic chipset and for other core-logic chipsets that need interleaving capability. This report discusses TI's logic solutions using SN74CBT16292, SN74CBTLV16292, SN74CBT162292, and SN74CBTLV162292 devices. # **Background** Designing a reliable, high-performance memory system forces designers to consider every detail of the system. Up to 384-Mbytes of system memory can be achieved by using 64-Mbit technology and 168-pin, 8-byte, registered SDRAM DIMMs on three double-sided DIMMs. To achieve a larger memory system with the same type of memory device, a fourth DIMM should be introduced. But, this increases loading. To reduce the loading, an FET-switch multiplexer is recommended. An FET switch on the data line splits the load and reduces it by 50%. In order to design a simple, cost-effective, reliable system, several factors must be considered during FET-switch selection. In the following section, significant information about the SN74CBT16292, SN74CBTLV16292, SN74CBT162292, and SN74CBTLV162292 devices is discussed, as well as applications of this switch on the DIMM. #### **Device Information** The devices discussed are members of the TI Widebus<sup>TM</sup> family, which are manufactured using TI's enhanced-performance implanted CMOS (EPIC<sup>TM</sup>) submicron process. Each of these devices is a 12-bit 1-of-2 FET multiplexer/demultiplexer with 500- $\Omega$ internal pulldown resistors (R<sub>INT</sub>). The pinout is the same for each device (see Figure 1). SN74CBT16292 and SN74CBT16292 are designed for 4-V to 5.5-V V<sub>CC</sub> operation. SN74CBTLV16292 and SN74CBTLV162292 are designed for 2.3-V to 3.6-V V<sub>CC</sub> operation. The low on-state resistance (4 $\Omega$ ) of the switch allows connections to be made with minimal propagation delay. When the select (S) input is low, port A is connected to port B1 and port B2 is pulled down through R<sub>INT</sub> to ground. When S is high, port A is connected to B2 and R<sub>INT</sub> is connected to port B1 (see Table 1 and Figure 2). All four devices have the same function. They are different from each other with respect to special features that are discussed in the following paragraphs. # **Special Features** #### Internal pulldown resistors On all four of these devices, ports B1 and B2 have an internal $500-\Omega$ pulldown resistor connected to GND through a switch. When port B is disconnected from port A, instead of floating, port B is connected to GND through the $500-\Omega$ resistor. If unused inputs are not connected to GND or $V_{CC}$ , they follow any stray noise on that pin, creating unpredictable circuit performance. Termination of unused inputs by connecting them with the internal pulldown resistor increases system reliability and minimizes power dissipation. NC - No internal connection Figure 1. Pinout for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Devices Table 1. Function Table for SN74CBT16292, SN74CBT162292, SN74CBTLV16292, and SN74CBTLV162292 Devices | S INPUT | FUNCTION | |---------|-----------------------------------------| | L | A port = B1 port<br>$R_{INT}$ = B2 port | | Н | A port = B2 port<br>$R_{INT}$ = B1 port | # Damping resistors SN74CBT162292 and SN74CBTLV162292 have a $25-\Omega$ internal damping resistor connected to port A inputs/outputs. This series termination resistor matches line impedance with the transmission line to reduce noise due to line reflection. It controls signal overshoot and undershoot and maintains noise at a minimum value. If a designer is concerned about the signal integrity, a series damping resistor can be added externally, if it is not incorporated into the device. By using the SN74CBT162292 or SN74CBTLV162292 devices, no external resistors are required. #### Make-before-break feature This unique make-before-break feature is available on all four of these devices. Figure 2 is the logic diagram of CBTLV16292. When S is low, 1A is connected to 1B1 and $R_{INT}$ is connected to 1B2 through the load n channel. When S is high, 1A is connected to 1B2, and $R_{INT}$ is connected to 1B1 through the load n channel. During this transition, the pass p channel or n channel will turn on first, then the load transistor will turn off. This feature causes port 1B1 and 1B2 (outputs) always to be connected either to GND through $R_{INT}$ or to the input, preventing the output from floating and ensuring system reliability. The interval between these two events is known as make-before-break time ( $t_{mbb}$ ). Figure 3 shows the make-before-break switching, where $t_{mbb}$ is approximately 1.75 ns. The maximum value for $t_{mbb}$ can be 2 ns, which means that the maximum interval between switching on the pass transistor and switching off the load transistor can be 2 ns maximum, which is very low. Simplified Schematic of Each FET Switch Figure 2. Logic Diagram for SN74CBTLV16292 Figure 3. Make-Before-Break Switching for CBTLV16292 Tables 2 and 3 summarize the features and benefits of the CBT16292, CBT162292, CBTLV16292, and CBTLV162292 devices. Table 2. Features of the CBT Devices | DEVICE | PINS | V <sub>CC</sub><br>NOMINAL | I/O<br>VOLTAGES | SERIES<br>RESISTORS | INTERNAL<br>PULLDOWN<br>RESISTORS | |-------------|------|----------------------------|-----------------|---------------------|-----------------------------------| | CBT16292 | 56 | 5 V | 3.3 V or 5 V | No | Yes | | CBT162292 | 56 | 5 V | | Yes | Yes | | CBTLV16292 | 56 | 3.3 V | 3.3 V only | No | Yes | | CBTLV162292 | 56 | 3.3 V | | Yes | Yes | Table 3. Benefits of the CBT Devices | DEVICE | SERIES DAMPING RESISTOR | UNUSED INPUTS | VCC | | |-------------|-------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------|--| | CBT16292 | External resistor necessary for impedance match | Connected to ground through 500-Ω pulldown resistor | | | | CBT162292 | No external resistor required | Connected to ground through 500-Ω pulldown resistor | | | | CBTLV16292 | External resistor necessary for impedance match | Connected to ground through 500-Ω pulldown resistor | 3-V V <sub>CC</sub> allows same power plane as memory | | | CBTLV162292 | No external resistor required | Connected to ground through 500-Ω pulldown resistor | 3-V V <sub>CC</sub> allows same power plane as memory | | # **Performance** #### Speed In memory-interleaving applications, $t_{en}$ and $t_{dis}$ of the bus switches determine the speed of data transfer. All four of these devices have very fast enable and disable times. Figure 4 shows the enable time vs load capacitance for the four devices. The graph shows a very fast enable time over a wide range of load capacitance. At 25-pF to 30-pF load, which closely matches the DIMM loading, all the devices have $t_{en}$ of 3 ns to 4 ns. Figure 4. ten vs CL Figure 5 shows the disable time over a wide range of load capacitance. The graph shows that, at a load of 25 pF to 30 pF, $t_{dis}$ is between 3 and 4 ns. Figure 5. t<sub>dis</sub> vs C<sub>L</sub> #### Simultaneous-switching noise The effects of simultaneously switching multiple outputs of a single device can be examined using a standard procedure. The method of measuring simultaneous switching consists of holding one output low and switching all other outputs from the high state to the low state. Because of the package mutual inductance, transient current flows through the package and into the output pin that is being held low. This causes a rise in voltage and the output begins to ring. The peak of this ringing is called output low peak voltage ( $V_{\rm OLP}$ ). This is the most common and critical measure of ground bounce. Output low valley voltage ( $V_{\rm OLV}$ ) is the lowest point the low output reaches, which is usually a negative voltage. In a similar way, a single output is held high and all other outputs are switched from the low state to the high state. Due to the package mutual inductance, the high output voltage drops, causing the outputs to ring. This valley is called output high valley voltage $(V_{OHV})$ and the peak is called output high peak voltage $(V_{OHV})$ . When $V_{OLP}$ goes above 0.8 V, the device enters the threshold region and can switch from the low state to the high state. If $V_{OHV}$ drops below 2 V, the device can switch from high to low. Table 4 shows the simultaneous switching data for the four CBT devices under discussion. Table 4 shows that these devices maintain a safe value for both $V_{OLP}$ and $V_{OHV}$ . Figures 6 through 13 show the simultaneous-switching plots for CBT16292, CBTLV16292, and CBTLV162292. | OPERATING CONDITION | DEVICE | V <sub>OLV</sub><br>(mV) | V <sub>OLP</sub><br>(mV) | V <sub>OHV</sub><br>(mV) | V <sub>OHP</sub> (mV) | |-----------------------------------------------|-------------|--------------------------|--------------------------|--------------------------|-----------------------| | $V_{CC}$ = Nominal $T_A$ = 25°C $C_L$ = 50 pF | CBT16292 | -0.12 | 0.44 | 3.64 | 4.36 | | | CBT162292 | -0.08 | 0.24 | 3.44 | 4.00 | | | CBTLV16292 | -0.14 | 0.28 | 3.14 | 3.44 | | | CBTLV162292 | -0.06 | 0.24 | 2.98 | 3.24 | Table 4. Simultaneous-Switching Data Figure 6. Simultaneous-Switching Plot for CBT16292 (VOHV, VOHP) Figure 7. Simultaneous-Switching Plot for CBT16292 (V<sub>OLV</sub>, V<sub>OLP</sub>) Figure 8. Simultaneous-Switching Plot for CBT162292 (V<sub>OHV</sub>, V<sub>OHP</sub>) Figure 9. Simultaneous-Switching Plot for CBT162292 ( $V_{OLV}$ , $V_{OLP}$ ) Figure 10. Simultaneous-Switching Plot for CBTLV16292 (V<sub>OHV</sub>, V<sub>OHP</sub>) Figure 11. Simultaneous-Switching Plot for CBTLV16292 ( $V_{OLV}$ , $V_{OLP}$ ) Figure 12. Simultaneous-Switching Plot for CBTLV162292 (V<sub>OHV</sub>, V<sub>OHP</sub>) Figure 13. Simultaneous-Switching Plot for CBTLV162292 ( $V_{OLV}$ , $V_{OLP}$ ) ## **Package Information** All of the devices discussed in this application report are available in the JEDEC-standard TSSOP (DGG) and TVSOP (DGV) packages. The mechanical data are shown in Figures 14 and 15. ## DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold protrusion not to exceed 0,15. - D. Falls within JEDEC MO-153 Figure 14. Package Outline Diagram (DGG) ## 24 PINS SHOWN NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. - D. Falls within JEDEC: 24/48 Pins MO-153 14/16/20/56 Pins – MO-194 Figure 15. Package Outline Diagram (DGV) ## **Applications** High-performance desktop computers and servers utilizing Intel Pentium II or Pentium III processors and the 440BX chipset require large amounts of memory support to run complex applications. Currently, with three double-sided DIMMs using 64-Mbit technology, a total memory size of 384 Mbyte is possible. To support 512 Mbytes, a fourth DIMM must be added. The 82443BX integrates a memory controller that supports a 64/72-bit DRAM interface and operates the interface at 66 MHz or 100 MHz, while supporting up to four double-sided DIMMs. To meet the tight 100-MHz timing requirements for a four-DIMM configuration, the CBT16292 bus switch is recommended. The BX controller supplies two copies of memory address (MA) for effectively driving the address load and optimizing strict timing requirements placed on it by the 100-MHz address bus. The controller also supplies the FET-enable signal (FENA) to enable CBT switches. For the data bus to offset heavy loading to the data-in/data-out (DQ) line with the additional fourth DIMM, the CBT16292 (12-bit to 24-bit mux/demux with internal 500- $\Omega$ pulldown resistors) is recommended. This reduces the loading to the data bus. To the memory controller it looks like there are only two DIMMs instead of four. Figure 16 shows the application of the CBT16292. With error correction code (ECC), six devices are needed to buffer the 72-bit signals. This task also can be accomplished by using CBT162292, CBTLV16292, or CBTLV162292 devices. Figure 16. CBT16292 in a Four-DIMM Memory-Switching Application Figure 16 shows that the CBT16292 plays an integral part in the overall memory solution. Layout and routing should be taken into account. Determining the optimal line length depends on different simulation methods that can accommodate strict timing requirements of a 100-MHz bus. Figure 17 is an example of a typical motherboard layout integrating CBT16292 for four DIMMs. This layout also shows that, by using the CBT16292, the design is more effective because there can be equal load distribution, which can minimize skews. Figure 17. Typical Motherboard Layout Using CBT16292 To further optimize the layout and design shown in Figure 17, the CBTLV16292 and CBTLV162292 also are available. By using these 3.3-V FET-switch parts, all three parts of the memory solution are on the same power plane, and performance is not sacrificed. ## Conclusion TI's CBT16292, CBTLV16292, and CBTLV16292 bus-switch solutions allow successful 100-MHz system integration. TI's '16292 solutions reduce loading, increase reliability, and ease overall timing when integrating the devices with Intel's 440BX chipset. ## **Acknowledgment** The authors of this application report are Ji Park, Nadira Sultana, and Chris Cockrill. # **Glossary** CBT Crossbar technology CMOS Complementary metal-oxide semiconductor D DIMM Dual in-line memory module DRAM Dynamic random-access memory DQ Data-in/data-out line Ε ECC Error correction code F FET Field-effect transistor FENA FET select signal M Mbyte Megabyte MA Memory address Р PC Personal computer pF Picofarad S SDRAM Synchronous dynamic random-access memory TI Texas Instruments t<sub>en</sub> Enable time t<sub>dis</sub> Disable time TSSOP Thin shrink small-outline package TVSOP Thin very small-outline package V<sub>OLP</sub> Output low peak voltage $V_{\mbox{OLV}}$ Output low valley voltage V<sub>OHV</sub> Output high valley voltage V<sub>OHP</sub> Output high peak voltage # Texas Instruments Solution for Undershoot Protection for Bus Switches Nadira Sultana and Chris Graves Standard Linear & Logic #### **ABSTRACT** Three solutions for undershoot protection (Schottky diode, charge pump, and active clamp) are discussed. Their advantages and disadvantages are presented, as well as a comparison of significant characteristics of each solution. Laboratory test data confirm the superior performance of the TI device with the active-clamp undershoot-protection feature. **Contents** | Intr | oduction | 13-218 | |------|----------------------------------------------------------|--------| | Bac | kground | 13-218 | | | What Happens to the Bus Switches When Undershoot Occurs | | | | Undershoot Event Cases | | | Tec | hniques for Undershoot Protection | 13-220 | | | Schottky-Diode Solution | 13-220 | | | Charge-Pump Solution | | | | Active-Clamp Solution | | | Lab | oratory Comparison of Various Chip Options | 13-223 | | | nclusion | | | | ssary | | | | List of Figures | | | 1 | Basic NMOS-Transistor Bus Switch | 13–218 | | 2 | Cross-Sectional View of an NMOS Transistor | 13-219 | | 3 | Basic NMOS Switch With Schottky-Diode Clamps | 13-220 | | 4 | Basic NMOS Switch With Active-Clamp Pullup Circuits | | | 5 | Test Setup for the Undershoot Test | | | 6 | Output Waveforms During Testing of Undershoot Protection | 12 224 | ## Introduction The TI™ CBT/CBTLV bus-switch family has become an indispensable solution in high-performance personal-computer (PC), data-communications, and consumer applications. In some applications, due to various system design techniques, undershoot events occur. This undershoot forces the switch on, intermittently, over a short time interval. When a bus switch is disabled, an input undershoot that exceeds its threshold voltage V<sub>T</sub> can turn on the pass transistor. This unwanted condition causes severe data errors on the outputs. TI has a new, active-clamp undershoot-protection feature in the bus-switch family, designated K, i.e., CBTK. This application report discusses various options for undershoot protection, including their advantages and disadvantages. Laboratory test results demonstrate the superior performance of the new CBTK devices with the undershoot-protection feature. # **Background** # What Happens to the Bus Switches When Undershoot Occurs The bus switch consists of a large, but simple, NMOS transistor that passes data. Figure 1 illustrates a simple bus switch. The gate of the NMOS transistor is controlled by an enable signal. When the gate voltage is low, the switch is off. Figure 1. Basic NMOS-Transistor Bus Switch When the gate voltage is high, the switch is on. The threshold voltage $V_T$ of an NMOS transistor is approximately +650 mV. When $V_{GS}$ (gate-source voltage, $V_G - V_S$ ) is greater than $V_T$ , the switch is turned on. In the enabled state, undershoot is not a problem. But, when the switch is disabled, a negative voltage on the bus could turn on the switch, causing a data error. Two different situations can exist when undershoot occurs. The first situation occurs when the source node voltage ( $V_S$ ) becomes lower than the gate voltage ( $V_S$ ). Any undershoot on the source node ( $V_S$ ) greater than or equal to +650 mV creates a positive $V_{GS}$ , which is greater than $V_T$ . This turns on the switch, and the two buses are no longer isolated. Corruption of data is inevitable. In the second situation, a parasitic npn transistor is formed in the NMOS transistor during manufacturing. Figure 2 shows the cross-sectional view of an NMOS transistor. The emitter is the $n^+$ source/drain implant, the base is the p-type substrate, and the collector is the $n^+$ source/drain implant. When undershoot below ground occurs on the source node, because the substrate is at 0 V, a positive $V_{be}$ is created on the parasitic npn transistor and causes the transistor to conduct. With $\beta$ of approximately 10, a small amount of base current generates enough collector current to establish a continuous flow from collector to emitter, i.e., from drain to source. So the switch is on again, instead of being off, creating a major data error. Figure 2. Cross-Sectional View of an NMOS Transistor #### **Undershoot Event Cases** Termination is an important consideration in signal integrity. Usually, undershoot occurs when a bus is not terminated or is poorly terminated. Signals with very fast edge rates also can degrade signal quality by generating undershoots. Good transmission-line designs can resolve these issues, but some systems, such as a PCI bus, are designed to have a reflected wave. To achieve very high speed using low power, the PCI bus is not terminated. Reflections are not eliminated, by design, but reflections are expected. These reflections can cause severe undershoot conditions that force the bus switch to function improperly. # **Techniques for Undershoot Protection** Three main techniques provide undershoot protection: Schottky-diode solution (CBTS), charge-pump solution (none), and active-clamp solution (CBTK). TI, as a world leader in bus-switch technology, designed the CBTK devices to solve undershoot problems. This active clamp feature offers excellent protection against high-current undershoot events. The comparisons in the following paragraphs prove CBTK to be the best solution for undershoot protection. # **Schottky-Diode Solution** Figure 3 shows the basic NMOS crossbar switch with Schottky diodes. The n-channel pass-transistor source and drain are connected to two different buses. The gate of the pass transistor is controlled by the $\overline{\text{OE}}$ signal that is generated from the output-enable circuit. When the gate voltage is high, the switch is closed. When the gate voltage is low, the switch is open. The undershoot event does not affect performance of the switch when the switch is on. But, if undershoots occur when the bus switch is off, passing unwanted data can cause a data error. To prevent this, two Schottky diodes are connected from the source and drain to ground. When one of the buses has negative voltage that exceeds the forward turnon voltage of the Schottky diode, the diode turns on and clamps the source or drain voltage of the NMOS switch, keeping the buses isolated. Figure 3. Basic NMOS Switch With Schottky-Diode Clamps A Schottky diode clamp has the following advantages and disadvantages: - Advantages - Low power requirement - Some undershoot protection - Bidirectional, both ports protected - Disadvantages - Slow to react to undershoot voltages with fast edge rates. This could cause the n-channel pass transistor to turn on and affect the buses. - No effect on the parasitic npn transistor. Because the parasitic transistor's base is the substrate that is at ground, the undershoot turns on the transistor and a large current corrupts the data. - Significant addition of input/output capacitance # **Charge-Pump Solution** In this implementation, a charge pump with a negative voltage controls the substrate voltage and the gate voltage of the transistor. During an undershoot event, the charge pump keeps the gate voltage and the substrate voltage negative, so both of them are off. The advantages and disadvantages of the charge pump are: - Advantages - Excellent undershoot protection - Lower input/output capacitance - Low I<sub>off</sub> - Bidirectional, both ports protected - Disadvantages - Significantly high I<sub>CC</sub> - Higher cost due to chip size increase for the charge-pump circuit # **Active-Clamp Solution** This technology integrates an active-clamp undershoot-protection circuit on both ports. In the active-clamp circuit, a bias generator sets a voltage slightly above ground, which allows the active-clamp pullup voltage to turn on during an undershoot event. This clamp counteracts the undershoot voltage and limits $V_{GS}$ , $V_{GD}$ of the n-channel, and $V_{be}$ of the parasitic npn transistor. Figure 4 shows the basic NMOS switch with active-clamp pullup circuits. #### **Voltage From BIAS Generator** Figure 4. Basic NMOS Switch With Active-Clamp Pullup Circuits Advantages and one disadvantage of the active-clamp solution are: # Advantages - Excellent undershoot protection - Capacitance is low. Minimal capacitance is added. - Overvoltage-tolerant I/Os - Faster enable/disable switching speed than the Schottky solution - Less power required - Low I<sub>off</sub> - Both ports protected ## Disadvantage Chip-size increased Table 1 provides a comparison of significant characteristics of these three undershoot-protection technologies. Different techniques of undershoot protection provide varying degrees of protection with different tradeoffs. The comparison in Table 1 indicates that the Schottky-diode solution handles only minimal-undershoot events. The charge-pump solution provides excellent undershoot protection, but has high I<sub>CC</sub> and high power consumption. Therefore, it is not ideal for mobile and power-consumption-sensitive applications. The active-clamp solution provides excellent undershoot protection and consumes less power. Moreover, it is overvoltage tolerant, which allows compatible operation in mixed-voltage systems. Table 1. Comparisons of Undershoot-Protection Technologies | CHARACTERISTICS | SCHOTTKY DIODE<br>(CBTS) | CHARGE PUMP | ACTIVE CLAMP<br>(CBTK) | |------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------|------------------------------------| | Undershoot protection Good. Protection on both poslows to react with fast edge r No effect on parasitic transis | | Excellent protection on both ports | Excellent protection on both ports | | Icc | Low (≤10 μA) | Very high (>100 μA) | Low (≤20 μA) | | Capacitance | High (9 pF) | Low (5 pF) | Low (5 pF) | | l <sub>off</sub> | No I <sub>off</sub> specification | Low (10 μA) | Low (10 μA) | | Overvoltage tolerance | No | No | Yes | # **Laboratory Comparison of Various Device Options** Laboratory testing demonstrated the excellent undershoot-handling capability of the active-clamp circuit (CBTK). Figure 5 shows the test setup. Three devices (CBT6800, CBTS6800, and CBTK6800) were tested with one output switching. A valid high logic level is established on port B by charging a load capacitor on port B to 5.5 V. The bus switch was disabled and an input with an undershoot of –2 V and 20-ns pulse duration was applied. The output of each device was recorded. The standard CBT6800 device turned on as soon as the undershoot event occurred and the capacitor discharged. The Schottky-diode version (CBTS6800) turned on slowly and discharged the capacitor. In contrast, the CBTK effectively clamped the undershoot and maintained excellent signal integrity on port B. Figure 5. Test Setup for the Undershoot Test Figure 6 shows the output waveforms from the test. The active-clamp solution performance is much superior compared to the standard product without the clamping feature. The CBTS offers minimal protection. TI provides bus switches with Schottky diodes (CBTS) and active-clamp undershoot-protection (CBTK) features. Due to an undesirably high I<sub>CC.</sub> the charge-pump solution is not offered by TI. Figure 6. Output Waveforms During Testing of Undershoot Protection of Different Crossbar-Switch Solutions ## Conclusion Systems migrating to lower voltages and improved speeds require bus switches that can prevent unwanted undershoots. Good design techniques can solve problems associated with transmission lines, but systems with an intentionally reflected wave have undershoots. The TI active-clamp solution provides excellent undershoot protection, while consuming less power, a desirable feature in today's power-hungry applications. Combined with low power consumption and overvoltage tolerance, the CBTK device is the ultimate solution for undershoot events. TI, as a leading supplier of bus switches, offers innovative functions from multiplexers to simple FET switches in a variety of bit widths. The active-clamp feature, implemented across the majority of functions in 5-V and 3.3-V devices, provides greater flexibility in designing systems. # **Glossary** $\beta$ (beta) (I<sub>C</sub>/I<sub>D</sub>) Gain factor of a bipolar junction transistor CBT Crossbar technology CBTLV Low-voltage crossbar technology CBTK Crossbar technology with active-clamp undershoot protection CBTS Crossbar technology with Schottky-diode undershoot protection I<sub>CC</sub> Supply current Input/output power-off leakage current NMOS N-channel metal-oxide semiconductor PC Personal computer V<sub>be</sub> Difference between base voltage and emitter voltage V<sub>G</sub> Gate voltage V<sub>S</sub> Source voltage V<sub>GS</sub> Difference between gate voltage and source voltage V<sub>GD</sub> Difference between gate voltage and drain voltage V<sub>T</sub> Threshold voltage # **Bus-Hold Circuit** Eilhard Haseloff Standard Linear & Logic #### **ABSTRACT** When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device's power dissipation. In extreme cases, this leads to oscillation of the affected components, which has a negative effect on both the reliability − in terms of both functioning and lifetime − and the electromagnetic compatibility of the entire system. This application report addresses a range of circuit design features that minimize these problems. The main purpose of this application report is to present a novel bus-hold circuit that TI™ has integrated into a wide range of modern bus-interface devices. This bus-hold circuit is the ideal way of meeting the demands discussed here, thus helping to ensure the functional reliability of a system. #### **Contents** | 1 | Introduction | 13-229 | |---|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 2 | Behavior of CMOS Input Stages | 13-229 | | 3 | Problems Posed by Bus Systems | 13-232 | | 4 | Avoidance of Undefined Levels in Bus Systems 4.1 Avoidance of Undefined Levels Via Appropriate Bus Control 4.2 Pullup Resistors 4.3 Bus-Hold Circuit | 13–233<br>13–234 | | 5 | Integrated Bus-Hold Circuit | 13-236 | | 6 | Application Information 6.1 Additional Load Caused by Bus-Hold Circuits 6.2 Influence on the Circuit's Power Loss 6.3 Presetting Logic Levels | 13–238<br>13–239 | | 7 | Summary | 13-240 | # **List of Figures** | 1 | Input Stage of a CMOS Circuit | 13-229 | |----|--------------------------------------------------------------------------------|--------| | 2 | Power Consumption of CMOS Input Stages in Relation to Input Voltage | 13-230 | | 3 | Parasitic Components Causing Circuit Oscillation | 13-230 | | 4 | Oscillation at the Output of a CMOS Circuit Whose Input Is Triggered | | | | by a Signal With a Rise Time of t <sub>r</sub> = 200 ns | 13-231 | | 5 | Unidirectional Transmission Line | 13-232 | | 6 | Bidirectional Transmission Line of a Bus System | 13-232 | | 7 | Creating a Defined Level Using Pullup Resistors | | | 8 | Bus With Bus-Hold Circuit | 13-235 | | 9 | Simplified Circuit Diagram of Bus-Hold Circuits | 13-236 | | 10 | Characteristic Input Curve of Bus-Interface Devices With the Bus-Hold Function | 13-237 | | 11 | A Simple Bus System | 13–238 | | | List of Tables | | | 1 | Specifications of the 3-State Outputs With Bus Hold, SN74LVCH245 | 13–238 | | 2 | Specifications of the 3-State Outputs, SN74AHC245 | 13-238 | | 3 | Specifications of the 3-State Outputs, TMS320C6201 | 13-239 | ## 1 Introduction In recent years, CMOS technology has become the technology of choice for development and subsequent production of highly integrated (VLSI) circuits because of the high complexity and low power consumption that can be achieved with these types of circuits. Also, the technology has proved itself with less complex devices, such as the SN74AHC and SN74AC logic families, as well as with the SN74LVC and SN74ALVC logic families developed for use with lower supply voltages. Furthermore, it is possible for important parameters, such as propagation delay time and drive capability, to achieve properties similar to those found in the bipolar circuits that previously dominated this field. In this respect, the particularly powerful SN74ABT and SN74LVT BiCMOS devices, which combine the strengths of CMOS circuits (low power consumption) with those of bipolar circuits (lower propagation delay time and greater drive capability), deserve mention. When using these integrated CMOS and BiCMOS devices, the designer also must consider certain properties of these devices that the specification sheets deal with only briefly, if at all. This includes, for example, the behavior of the input stages of these components when no defined logic level is established. # 2 Behavior of CMOS Input Stages The input stage of a CMOS circuit consists of an inverter (see Figure 1) that decouples the following internal circuit from the external signal source. Due to the high degree of voltage amplification, this stage regenerates the voltage swing and the rise time of the incoming signal. Figure 1. Input Stage of a CMOS Circuit If there is a valid logic level at the input – the gates of the MOS transistors – of such a circuit, the P-channel transistor conducts if the input is a low level, and the N-channel transistor conducts if the input is a high level. In either case, the complementary transistor is turned off, so that, in both cases, no current flows through the transistors. This is the reason for the low power consumption when CMOS circuits are at rest. If, on the other hand, an input voltage between these defined logic levels ( $V_t < V_i < V_{CC} - V_t$ ; with $V_t$ = threshold voltage of the transistors) is applied to such an input, both transistors are more or less conducting, leading to an increase in the device's supply current. Figure 2 shows the supply current in relation to the input voltage for AHC and AC devices. In AHC devices, the supply current reaches a peak value of $I_{CC} = 2$ mA, while in the faster AC devices, currents of about 5 mA can be expected. Accordingly, the device's power consumption also increases, so that, with undefined logic levels, the advantages of CMOS circuit technology are not realized. Figure 2. Power Consumption of CMOS Input Stages vs Input Voltage The effects shown in Figure 2 are typical of all CMOS circuits. Accordingly, this phenomenon also must be taken into account when dealing with VLSI circuits, such as microprocessors or memory devices. Furthermore, CMOS device data sheets recommend the slowest possible rise time for the input signal to ensure optimum functioning of components. However, slowly rising edges cause fast integrated circuits to malfunction and can, in extreme cases, lead to destruction of the circuit. Figure 3 shows an inverting buffer stage with the parasitic inductances of the package leads (L<sub>P</sub>) and the capacitive load (C<sub>L</sub>) at the output. If, for example, the input voltage of this kind of circuit rises from low to high, and reaches the threshold voltage, the output switches abruptly from high to low due to the high voltage gain, and discharges C<sub>L</sub>. The discharge current causes a voltage drop at the package inductance of the ground terminal, which raises the internal ground potential of the integrated circuit, meaning that the voltage difference between the input and the internal ground potential decreases, giving the appearance of a decrease of the input voltage. If, due to too slow a slew rate, in the meantime, the input voltage has not risen sufficiently, the input stage switches to the opposite state, and the same process repeats, but with the opposite polarity. This process repeats periodically, with the periodicity of the oscillation determined by the device's propagation delay time. In fast logic circuits, the oscillation is above 50 MHz. Figure 3. Parasitic Components Causing Circuit Oscillation Figure 4 shows the oscillation at the output of a CMOS circuit whose input is triggered by a signal with a rise time of $t_r = 200 \mu s$ . Rise and fall times of this order must be taken into account if, for the operating conditions discussed below, special circuit design techniques are not incorporated to ensure defined signal levels and slew rates. Figure 4. Oscillation at the Output of a CMOS Circuit Whose Input Is Triggered by a Signal With a Rise Time of $t_r = 200 \text{ ns}$ In addition to a significant increase in system noise, which compromises the system's electromagnetic compatibility, the circuit's power dissipation rises unacceptably. In MOS circuits, the fact that the transistor's resistance increases as the temperature rises becomes an advantage because this often avoids overloading the circuit. In contrast, with bipolar devices the transistor's current gain increases as the temperature rises. This also applies to BiCMOS devices, such as the SN74ABT and SN74LVT series. Because there are no factors that would reduce power dissipation, these circuits often are overloaded when they oscillate. Experience shows that permanent degradation of devices can be expected if the oscillation lasts for several seconds. # 3 Problems Posed by Bus Systems If only unidirectional transmission lines are involved, the previously mentioned phenomenon of increased power dissipation and oscillation can safely be ignored. With unidirectional transmission lines there is a driver circuit that always is active at one end of the line, thus ensuring defined logic levels (see Figure 5). Figure 5. Unidirectional Transmission Line Bus systems (see Figure 6), in which transmission is bidirectional between individual stations, the operating condition in which all of the 3-state output bus drivers are in an inactive, high-impedance state in a 3-state device must be given special attention. Because there is no driver to impose a defined logic level on the lines, a voltage develops that is determined by the leakage currents of the connected components, thus giving rise to an entirely undefined voltage level. In the literature, this state is described as floating inputs. In the case of Widebus<sup>TM</sup> circuits with 16 channels and AC technology, with a supply voltage of $V_{CC} = 5 \text{ V}$ , the supply current rises to $I_{CC} = 16 \times 5 \text{ mA} = 80 \text{ mA}$ (see Figure 2). Under this condition, the power consumption of this component alone increases to 400 mW, which no longer is low power consumption. Figure 6. Bidirectional Transmission Line of a Bus System # 4 Avoidance of Undefined Levels in Bus Systems # 4.1 Avoidance of Undefined Levels Via Appropriate Bus Control A simple way to prevent an undefined logic level in bus systems is to ensure, via appropriate control of the bus, that the duration of the inactive state (3-state) is so short that harmful voltages cannot build up. The advantage of this method is that it does not involve any additional costs from using special components. If we first consider a single device and assume that the maximum leakage current, $I_{OZ}$ , of a 3-state output in the high-impedance state amounts to 10 $\mu$ A (see Table 1), and that the input and output capacitance, $C_S$ , of the integrated circuit plus the parasitic capacitance of the connection lines (which are related to this particular component) amount to about 20 pF, the voltage on an inactive line drifts away from the defined logic level at a rate that can be calculated using equation 1. $$\frac{\text{dV}}{\text{dt}} = \frac{I_{OZ}}{C_S} = \frac{10 \ \mu\text{A}}{20 \ \text{pF}} = 0.5 \ \text{V/\mu s} \tag{1}$$ If a drift away from the logic level of a maximum of 1 V is permitted, so that the supply current of the affected input stage has not yet risen too sharply (see Figure 2), the bus may remain in an inactive state (3-state) for a maximum of 2 $\mu$ s. Usually, more than one device is connected to a bus. Where several components are connected to a bus, both their leakage currents and their capacitances are added, and the time constant calculated in equation 1 does not change. In the data sheets, semiconductor manufacturers give conservative values for the leakage current, $I_{OZ}$ . When determining these values, the leakage current is measured at an ambient temperature of $T_A = 25\,^{\circ}\text{C}$ and the maximum values to be expected at operating limits are then calculated. However, semiconductor physics predicts a doubling of the leakage current when $T_A$ rises 10 $^{\circ}\text{C}$ . Thus, if $T_A$ rises from 25 $^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ , the leakage current would rise by a factor of $2^{10} = 1024$ . However, this fundamentally correct assumption leads to considerably higher values than are measured in practice. Accordingly, one can assume that typical output leakage currents are smaller than the specification sheet limits by an order of magnitude, or more. Another method of avoiding undefined logic levels in inactive buses involves the last active bus-interface device remaining active (monitored by suitable control logic) until another bus driver takes over control of the line. The PCI bus uses this method, whereby inactive bus phases of any length can be bridged without the extra cost of adding components. # 4.2 Pullup Resistors Another way of ensuring a defined level during a bus's inactive phase is by tying the lines to the supply voltage or to the ground potential via resistors (R<sub>p</sub> in Figure 7). This connection pulls inactive lines to a defined logic level (either high or low). Figure 7. Creating a Defined Level Using Pullup Resistors Getting the correct impedance for the resistors is not always easy. The resistors should not significantly increase the system's power dissipation; therefore, high-impedance resistors are required (R<sub>p</sub> = 10 k $\Omega$ to 50 k $\Omega$ ). The low leakage current of CMOS circuits would permit that. However, it also should be remembered that fast logic circuits need short rise times, t<sub>r</sub>, at the inputs to avoid unwanted oscillation which, as mentioned previously, can lead to system malfunction and, possibly, degradation of components. The desired pullup or pulldown resistance, R<sub>D</sub>, can be calculated using equation 2: $$R_{p} = \frac{t_{r}}{2.2 \times C_{s} \times n} \tag{2}$$ Where: n = number of devices connected to the line Modern logic circuits and corresponding VLSI circuits demand input signals whose slew rate is $\Delta t/\Delta V <$ 10 ns/V. In the case of a supply voltage of $V_{CC}$ = 5 V, that corresponds to a signal rise or fall time of $t_{r/f} \approx 50$ ns. Assuming that ten devices, each with a capacitance of $C_S$ = 20 pF per component, are connected to the bus, and that the devices require a maximum rise time $t_r$ = 50 ns, resistance $R_D$ can be calculated using equation 3. $$R_{p} = \frac{50 \text{ ns}}{2.2 \times 20 \text{ pF} \times 10} \approx 110 \Omega \tag{3}$$ When using modern bus-interface circuits whose advantage is their low quiescent current consumption, this outcome is unacceptable. These resistors consume far more current than the logic circuit itself. After all, many logic circuits are not capable of providing the output current needed for such a low-impedance load. ## 4.3 Bus-Hold Circuit A considerably more elegant solution is to ensure a defined level for inactive bus lines via bus-hold circuits (see Figure 8). These circuits feed back the output signal of a noninverting buffer circuit to the input via the resistor $R_f$ . This creates a bistable circuit (latch). To understand the circuit, one first assumes that an active bus driver has switched the line to high level. This means that a high level also exists at the output of the bus-hold circuit buffer. Thus, no current flows via the feedback resistor $R_f$ . The leakage currents of the circuit, which are in the microampere region, determine power consumption of the bus-hold circuit. If the output of the bus driver in question changes to the inactive state, the bus-hold circuit holds the high level via the feedback resistor $R_f$ , so that now, apart from leakage currents, no current flows. Only during the transition of the line from high to low, or vice versa, time current spikes, which are unavoidable in CMOS circuits, occur in the bus-hold circuits. However, the dynamic power dissipation involved is several orders of magnitude less than when using pullup resistors described previously. Figure 8. Bus With Bus-Hold Circuit This kind of circuit can be built simply by using a noninverting buffer circuit, such as the SN74AHCT541, if, as noted previously, the outputs are fed back to the inputs via resistors $R_f$ . The propagation delay time of these components is, in this case, of secondary importance. Whether the CMOS-compatible version (SN74AHC541) or the TTL-compatible version (SN74AHCT541) is used depends on the switching thresholds of the bus-interface device. The impedance of the feedback resistor $R_f$ is decided, taking into account the fact that the voltage drop $V_r$ at the resistor still ensures a sufficient logic level, even at the maximum leakage current $I_{OZ}$ to be expected from the connected devices. Here the number of bus drivers (n) connected to the bus obviously plays a part. In making the calculation it is assumed that, due to its low load, the output voltage of the buffer circuit used in the bus-hold circuit corresponds to the potential of the supply lines ( $V_{CC}$ or GND). Thus, $$R_{f} \leq \frac{V_{r}}{I_{OZ} \times n} \tag{4}$$ If we assume that ten bus drivers are connected to the bus line and that the output leakage current of the bus drivers is $I_{OZ}$ = 10 $\mu$ A, and, if we allow a voltage drop of $V_r$ = 1 V at the feedback resistor $R_f$ , the resistance $R_f$ is: $$R_{f} \leq \frac{1 \text{ V}}{10 \text{ uA} \times 10} = 10 \text{ k}\Omega \tag{5}$$ Because with this circuit technique no charging of line capacitance is required, rather only the most recent logic level is held, problems relating to signal rise times no longer are expected. Accordingly, the circuit can be designed with considerably higher impedance, and correspondingly lower power consumption, than with the technology described in paragraph 4.2. # 5 Integrated Bus-Hold Circuit For the reasons given in the previous section, a defined logic level must be ensured on bus lines in the high-impedance state. Thus, it makes sense to integrate bus-hold circuits in the inputs of bus-interface devices. Doing so means designers no longer have to concern themselves with the problem, and additional components are not needed to ensure defined logic levels under all operating conditions, markedly improving the reliability of the whole system. Inputs of all newly developed bus-interface devices have a bus-hold circuit. The additional letter H in the type designation indicates this feature. An ABT device has no bus-hold circuit, while an ABTH device has the additional bus-hold function. The same applies to LVT and LVC circuits versus ALVTH, LVTH, LVCH, and ALVCH circuits. The additional cost of the bus-hold function in bus-interface devices is not excessive. Figure 9 shows the simplified input circuit found in the modern CMOS and BiCMOS families. The input signal is amplified in the Q1/Q2 inverter. Simultaneously, this stage decouples the following internal circuit from the exterior of the device. The actual bus-hold circuit consists of transistors Q3 and Q4. The signal, after again being inverted, thus going through 360 degrees total, then returns to the circuit's input. From the resulting feedback the two inverters create a latch that continually tries to reach one of its two stable states – high or low. If there is a high level at the circuit input, the output of the second inverter also is high. Therefore, P-channel transistor Q3 conducts. If the input voltage of the integrated circuit drops for any reason, a current is supplied via this transistor, which counteracts any further drop of the line voltage. If, conversely, there is a low level at the circuit input, N-channel transistor Q4 conducts and compensates for the leakage current of the interface devices connected to the bus. Figure 9. Simplified Circuit Diagram of Bus-Hold Circuits Transistors Q3 and Q4 in the bus-hold circuit compensate for both their own leakage currents and for those of the connected circuits. Otherwise, they should load the circuit as little as possible, and because of this, these transistors have a comparatively high forward resistance in the on state. ( $R_{dson} = 5 \text{ k}\Omega$ ). Figure 10 shows the input characteristics of typical bus-interface devices with the bus-hold function. Figure 10. Characteristic Input Curve of Bus-Interface Devices With the Bus-Hold Function The switching threshold of bus-hold circuits is about 1.5 V in the devices depicted in Figure 10, matching the switching threshold of the appropriate logic circuits. If the input voltage is below this level, N-channel transistor Q4 conducts ( $R_{dsontvp} = 5 \text{ k}\Omega$ ). This transistor also remains conducting, even when the input voltage falls below 0 V. If the input voltage drops below -0.7 V, clamping diode D1 conducts, which protects the circuit against destruction due to electrostatic discharge and limits negative undershoot stemming from line reflection. Above the cited threshold voltage, P-channel transistor Q3 conducts, pulling the line level to the high potential. Diode D2 in Figure 9 prevents the parasitic diode D3 parallel to transistor Q3 from conducting if the input voltage has a higher positive value than the supply voltage. This last case might occur, for example, when signals with a voltage swing of 5 V control the bus-hold circuit, which is itself operated by a supply voltage of V<sub>CC</sub> = 3.3 V. This also ensures that the bus-hold circuit remains at the high-impedance state with the supply voltage off. The upper diagram shows the influence of this diode in that the bus-hold circuit already becomes high impedance at markedly less than 3.3 V. In the case of ABTH devices, whose typical high level also is about 3 V despite a supply voltage of 5 V, it would not make sense for the bus-hold circuit to pull the potential significantly above this level. Accordingly, as Figure 10 shows, additional circuit features limit the rise in voltage. # **6** Application Information # 6.1 Additional Load Caused by Bus-Hold Circuits The influence of, and the additional load caused by, the bus-hold circuits can be investigated using the example in Figure 11. In this example, a digital signal processor (TMS320C6xx), eight bus-interface devices (SN74LVCH245) with the bus-hold function, and one bus-interface device (SN74AHC245) without the bus-hold function are connected to a system bus. Semiconductor manufacturers still supply devices with 3-state outputs, but without the bus-hold function under discussion. These include, among others, microprocessors, such as digital signal processor TMS320C6xx, or integrated circuit SN74AHC245 used in this example. This leads, in some applications, to a combination of different types of logic circuits. The example illustrated here exemplifies bus systems where circuits with and without the bus-hold function are combined with each other. Figure 11. A Simple Bus System In the data sheets for the SN74LVCH245 and SN74AHC245 devices, and for the digital signal processor TMS320C6201, details of the inputs and outputs are given in Tables 1, 2, and 3. | PARAMETER | TEST CONDITIONS | Vcc | MIN | MAX | UNIT | |-----------|-------------------------|-----|-----|-----|------| | Voн | I <sub>OH</sub> = 12 mA | 3 V | 2.4 | | V | | VOI | I <sub>OL</sub> = 12 mA | 3 V | | 0.4 | V | | <u> </u> | V <sub>I</sub> = 0.8 V | 3 V | 75 | | μΑ | | II(hold) | V <sub>I</sub> = 2 V | 3 V | -75 | | μА | $V_{I} = 0 \text{ to } 3.6 \text{ V}$ 3.6 V 500 Table 1. Specifications of the 3-State Outputs With Bus Hold, SN74LVCH245 Table 2. Specifications of the 3-State Outputs, SN74AHC245 | PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |-----------------|-------------------------|-------|------|------|------| | VOH | $I_{OH} = 4 \text{ mA}$ | 3 V | 2.48 | | V | | V <sub>OL</sub> | I <sub>OL</sub> = 4 mA | 3 V | | 0.44 | V | | loz | $V_O = V_{CC}$ or GND | 5.5 V | | 2.5 | μΑ | | PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |-----------------|---------------------------------|--------|-----|-----|------| | Voн | I <sub>OH</sub> = 12 mA | 3.14 V | 2.4 | | V | | V <sub>OL</sub> | I <sub>OL</sub> = 12 mA | 3.14 V | | 0.4 | V | | I <sub>O7</sub> | $V_O = 0 \text{ V or } D_{VDD}$ | 3.46 V | | 10 | μΑ | Table 3. Specifications of the 3-State Outputs, TMS320C6201 With respect to sufficient logic levels ( $V_{IL}$ < 0.8 V, $V_{IH}$ > 2.0 V), the bus-hold circuit in the SN74LVCH245 device supplies a current of $I_{I(hold)}$ > $|75~\mu A|$ . Assuming a maximum leakage current of $I_{OZmax}$ = 10 $\mu A$ for 3-state outputs, a single bus-hold device would almost be capable on its own to compensate the leakage currents of the other nine devices connected to the bus and ensure defined levels on the bus lines. This is all the more so that, in practice, as noted above, none of the integrated circuits show the maximum output leakage currents $I_{OZ}$ given in the data sheets. Due to the large variation of the transistor parameters caused by production variations and changes in supply voltage and temperature, the maximum current $I_{I(hold)}$ might rise to 500 $\mu A$ (see Figure 10). In the example shown here, a single active output also must be able to charge/discharge the device's capacitance and to switch eight inputs with bus hold. The outputs of the LVCH and AHC devices, and the processor, can supply a current of $8 \times I_{I(hold)max} = 4$ mA (see Tables 1, 2, and 3). #### 6.2 Influence on the Circuit's Power Loss When using bus-hold circuits, a current, I<sub>I(hold)</sub>, flows during signal state transition from low to high and from high to low for the duration of the signal slope, which has an influence on the system's power consumption. The resultant power dissipation can be calculated approximately. According to Table 1, the maximum current in bus-interface device SN74LVCH245 is $I_{I(hold)max} = 500~\mu\text{A}$ at $V_{CCmax} = 3.6~\text{V}$ . Because the current during a signal transition follows a roughly triangular shape, we can derive the power consumption, $P_{hold}$ , caused during signal transitions by the bus-hold circuits: $$P_{hold} = \frac{1}{2} \times V_{CC} \times I_{I(hold)max} \times t_r \times 2 \times f \times n$$ (6) Where: t<sub>r</sub> = signal rise or fall time f = frequency of signal exchange n = number of inputs with a bus-hold circuit I<sub>I(hold)max</sub> = maximum bus-hold circuit input current For the SN74LVCH245 device, n = 8. If we assume that the mean frequency, f, of signal transitions at the inputs = 10 MHz, the rise time, $t_r = 2$ ns, yielding: $$P_{hold} = \frac{1}{2} \times 3.6 \text{ V} \times 500 \text{ } \mu\text{A} \times 2 \text{ ns} \times 2 \times 10 \text{ MHz} \times 8 = 0.288 \text{ mW}$$ (7) Equation 7 predicts that the parameter $P_{hold}$ increases with longer rise times. In contrast, there is the dynamic power dissipation, $P_{dyn}$ , of the circuit, which, taking the power dissipation capacitance $C_{pd} = 31$ pF given in the device's data sheet, can be calculated: $$P_{dyn} = C_{pd} \times V_{CC}^2 \times f \times n$$ $$= 31 \text{ pF} \times 3.6^2 \times 10 \text{ MHz} \times 8 = 320 \text{ mW}$$ (8) Because power consumption P<sub>hold</sub> caused by the bus-hold circuit is several orders of magnitude less than this, it safely can be disregarded. # 6.3 Presetting Logic Levels Some applications require specific logic levels on certain bus lines during the initialization phase after the supply voltage is switched on. The microprocessor queries this level and makes certain system settings (start vector, etc.) on the basis of the information it reads. In conventional bus-interface devices, the desired level is generated on the lines in question via pullup or pulldown resistors. Because the input resistances of CMOS circuits are very high, high-impedance resistors (10 k $\Omega$ to100 k $\Omega$ ) do this job very well. When using interface devices with the bus-hold function, however, additional attention has to be paid to this circuit detail. Hold circuits have an inherent tendency to generate a low level when the supply voltage is switched on. As noted previously, this circuit behaves like a latch. A comparatively large capacitance - the interconnect lines and other circuit components - is connected to its set input (the input of the integrated circuit). This capacitance is discharged when the supply voltage is switched on. This is the reason that a low level is generated there when the voltage is switched on. Because the bus-hold circuit still has a very high impedance during the first moment of the power-on phase $(V_{CC} \le V_t)$ , a high-impedance pullup resistor (10 k $\Omega$ to 100 k $\Omega$ ), at this point in time, would be able to put the latch into the opposite logic state and generate a high level at the input of the bus-hold circuit. However, this observation does not take into account the fact that other devices connected to this bus might couple charge into the previously mentioned capacitance during supply-voltage startup, thus forcing a different level from the one expected. In this respect, the outputs of the interface devices connected to the bus are more effective than the bus-hold circuit and an associated preset circuit. If the outputs during the power-on phase briefly enter an undesired active state, they force the bus-hold circuit to the output's state. Then, a high-impedance pullup or pulldown resistor is no longer able to change this state. Consequently, the only way to force the device to a certain state is to place suitable low-impedance pullup or pulldown resistors. According to the maximum input current to a bus-hold circuit, $I_{I(hold)max} = 500 \,\mu\text{A}$ . This current flows when a hold-circuit threshold voltage of $V_t = 1.5 \,\text{V}$ is reached (see Figure 10). Taking this figure, the value for pullup resistance, $R_p$ , can be calculated: $$R_{p} = \frac{V_{CCmin} - V_{t}}{I_{I(hold)max}}$$ (9) If an LVCH circuit is connected to the bus, the resistance is calculated as: $$R_{p} = \frac{3.0 \text{ V} - 1.5 \text{ V}}{500 \text{ uA}} = 3 \text{ k}\Omega \tag{10}$$ If several devices with the bus-hold function are connected to the bus, the resistance value must be reduced accordingly. # 7 Summary This application report addresses the question of how to ensure defined levels on bus lines when all bus drivers are in the inactive high-impedance state (3-state). This is of particular importance in the case of smaller CMOS-based systems where, for technical reasons, the lines cannot be terminated by a resistor network matched to the line impedance. This application report presents various different circuit options, with particular reference to a novel bus-hold circuit that TI integrates into modern bus-interface devices. This additional circuit provides an ideal combination of all the functions needed for a bus system to run properly. These include: - Ensuring a defined logic level when the bus is in the inactive state (3-state). - Avoiding excessive supply current due to logic levels that lie outside the limits stipulated in data sheets. To this end, a bus-hold circuit often is a must for battery-operated systems. - The bus-hold circuit also prevents oscillation of the bus-interface devices provoked by undefined logic levels. Combined with appropriate power consumption, this measure promotes both the reliability and the electromagnetic compatibility of the system. Electrical characteristics presented in this data book, unless otherwise noted, apply for the circuit type(s) listed in the page heading regardless of package. The availability of a circuit function in a particular package is denoted by an alphabetical reference above the pin-connection diagram(s). These alphabetical references refer to mechanical outline drawings shown in this section. Factory orders for circuits described in this data book should include a four-part type number as explained in the following example. EXAMPLE: SN 74CBTLV3245A DGV Prefix - SN = Standard prefix SNJ = Compliant to MIL-PRF-38535 (QML) **Unique Circuit Description** MUST CONTAIN FIVE TO TWELVE CHARACTERS Examples: 4016B 74CBT1G125 74CBTLVR16292 Package - MUST CONTAIN ONE TO THREE LETTERS D, DW = plastic small-outline integrated circuit DB, DBQ, DCT, DL = plastic shrink small-outline package DBB, DGV = plastic thin very small-outline package DBV, DCK, DCU = plastic small-outline transistor DGG, PW = plastic thin shrink small-outline package FK = leadless ceramic chip carrier GKE, GQL, GQN, YEA = ball grid array J, JT = ceramic dual-in-line package NS = plastic dual-in-line package = plastic small-outline package W, WD = ceramic flatpack Acquired Harris circuits' packages listed in the data sheets have the following equivalent TI packages: | HARRIS | TI | PIN COUNT | |-----------------|----|--------------------| | E | N | 14, 16, 20 | | F | J | 14, 16, 20 | | F | JT | 24, 28 | | Н | _ | Chip only | | ΜŤ | D | 8, 14, 16 | | SM <sup>†</sup> | DB | 14, 16, 20, 24, 28 | † Add the suffix 96 for tape and reel. NOTE: For order entry for some devices, the package designation must be abbreviated as indicated on the data sheet. #### Tape and Reel Packaging Valid for surface-mount packages only. All orders for tape and reel must be for whole reels. #### MUST CONTAIN ONE LETTER R = Standard tape and reel (required for DBB, DBQ, DBV, DCK, DCT, DCU, DGG, DGV, GKE, GQL, GQN, PW, YEA, YEP, YZA, YZP, ZKE, ZQL, and ZQN; optional for D, DB, DL, DW, N, and NS packages) | Table 1. No | rmal Dimen | sions of | Packing | Materials | |-------------|------------|----------|---------|-----------| |-------------|------------|----------|---------|-----------| | CARRIER-TAPE<br>WIDTH<br>(mm) | COVER-TAPE<br>WIDTH<br>(mm) | REEL<br>WIDTH<br>(mm) | REEL<br>DIAMETER<br>(mm) | |-------------------------------|-----------------------------|-----------------------|--------------------------| | 8 | 5.4 | 9.0 | 178 | | 12 | 9.2 | 12.4 | 330 | | 16 | 13.3 | 16.4 | 330 | | 24 | 21.0 | 24.4 | 330 | | 32 | 25.5 | 32.4 | 330 | | 44 | 37.5 | 44.4 | 330 | | 56 | 49.5 | 56.4 | 330 | All material meets or exceeds industry guidelines for ESD protection. Dimensions are selected based on package size and design configurations. All dimensions are established to be within the recommendations of the Electronics Industry Association Standard EIA-481-1,2,3. Common dimensions of particular interest to the end user are carrier-tape width, pocket pitch, and quantity per reel (see Figure 1 and Table 2). Figure 1. Typical Carrier-Tape Design Table 2. Selected Tape-and-Reel Specifications | PACK | AGE | NO. OF<br>PINS | CARRIER-TAPE<br>WIDTH<br>(mm) | POCKET<br>PITCH<br>(mm) | QTY/REEL | |-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | LFBGA | GKE | 96 | 24.00 | 12.00 | 1000 | | | | 14 | 16.00 | 8.00 | 2500 | | 2010 | D | 16 | 16.00 | 8.00 | 2500 | | SOIC | DW | 16 | | 8.00/12.00 | 1000 | | | DW | 20 | 24.00 | PTCH (mm) 12.00 8.00 8.00 8.00 12.00 4.00 4.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 12.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 8.00 | 1000 | | 007 | DBV | 5 | 8.00 | 4.00 | 3000 | | SOT | DCK | 5 | 8.00 | 4.00 | 3000 | | | DB | 14 | 16.00 | 12.00 | 2000 | | | | 16 | 16.00 | 12.00 | 2000 | | | | 20 | 16.00 | 12.00 | 2000 | | | | 24 | 16.00 | 12.00 | 2000 | | 0000 | | 16 | | 12.00 | 2500 | | SSOP | DBQ | 20 | 16.00 | 12.00 | 2500 | | | | 24 | 16.00 | 12.00 | 2500 | | | DCT | 8 | 12.00 | 8.00 | 3000 | | | | 48 | 32.00 | 16.00 | 1000 | | | DL | 56 | 32.00 | 12.00<br>8.00<br>16.00<br>16.00<br>12.00<br>12.00<br>12.00 | 1000 | | | | 48 | 24.00 | 12.00 | 2000 | | | DGG | 56 | 24.00 | 12.00 | 2000 | | | | 64 | 24.00 | 12.00 | 2000 | | | | 8 | 12.00 | 8.00 | 2000 | | TSSOP | | 14 | 12.00 | 8.00 | 2000 | | | PW | 16 | 8 12.00<br>48 32.00<br>56 32.00<br>48 24.00<br>56 24.00<br>64 24.00<br>8 12.00<br>14 12.00 | 8.00 | 2000 | | | PVV | 20 | 16.00 | 8.00 | 2000 | | | | 24 | 16.00 | 8.00 | 2000 | | | | 28 | 8.00 4.00 16.00 12.00 16.00 12.00 16.00 12.00 16.00 12.00 12.00 12.00 16.00 12.00 16.00 12.00 12.00 8.00 12.00 8.00 32.00 16.00 24.00 12.00 24.00 12.00 12.00 8.00 12.00 8.00 12.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 16.00 8.00 | 8.00 | 2000 | | | DBB | 80 | 24.00 | 12.00 | 2000 | | | | 14 | 16.00 | 8.00 | 2000 | | | DGV | 16 | 16.00 | 8.00 | 2000 | | TVSOP | | 20 | 16.00 | 8.00 | 2000 | | | | 24 | 16.00 | 8.00 | 2000 | | | | 48 | 16.00 | 8.00 | 2000 | | | | 56 | 24.00 | 8.00 | 2000 | | VSSOP | DCU | 8.00 | 8.00 | 8.00 | 3000 | ### D (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **8 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). D. Falls within JEDEC MS-012 ### DB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE #### 28 PINS SHOWN NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 ### DBB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **80 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC: 80 Pin – MO-153 Variation FF 100 Pin - MO-194 Variation BB ### DBQ (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-137. # DBV (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - All linear dimensions are in millimeters. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. D. Falls within JEDEC MO-178 Variation AA. ### DCK (R-PDSO-G5) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-203 ### DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-187 variation CA. ### DGG (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### DGV (R-PDSO-G\*\*) #### 24 PINS SHOWN #### PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 ### DL (R-PDSO-G\*\*) ### SO-G\*\*) PLASTIC SMALL-OUTLINE PACKAGE # 48 PINS SHOWN NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-118 ### DW (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### **16 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MS-013 #### FK (S-CQCC-N\*\*) #### LEADLESS CERAMIC CHIP CARRIER #### 28 TERMINALS SHOWN NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold-plated. - E. Falls within JEDEC MS-004 # GKE (R-PBGA-N96) ### PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar BGA™ configuration - D. Falls within JEDEC MO-205 variation CC. - E. This package is tin-lead (SnPb). Refer to the 96 ZKE package (drawing 4204493) for lead-free. MicroStar BGA is a trademark of Texas Instruments. # GQL (R-PBGA-N56) # PLASTIC BALL GRID ARRAY NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - C. MicroStar Junior™ BGA configuration. - D. Falls within JEDEC MO-225 variation BA. - E. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free. MicroStar Junior is a trademark of Texas Instruments. ### GQN (R-PBGA-N20) #### **PLASTIC BALL GRID ARRAY** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar Junior™ configuration - D. Falls within JEDEC MO-225 variation BC. - E. This package is tin-lead (SnPb). Refer to the 20 ZQN package (drawing 4204492) for lead-free. MicroStar Junior is a trademark of Texas Instruments. ## J (R-GDIP-T\*\*) ### CERAMIC DUAL IN-LINE PACKAGE 14 LEADS SHOWN #### NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. #### JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB #### N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE #### **16 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A). The 20 pin end lead shoulder width is a vendor option, either half or full width. ### NS (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### 14-PINS SHOWN NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### PW (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - QFN (Quad Flatpack No-Lead) package configuration. - The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. E. Package complies to JEDEC MO-241 variation BA. NOTES: A. All - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. - E. Package complies to JEDEC MO-241 variation BB. NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. - E. Package complies to JEDEC MO-241 variation BC. NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB ### W (R-GDFP-F16) #### **CERAMIC DUAL FLATPACK** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP-1F16 and JEDEC MO-092AC ### W (R-GDFP-F24) #### **CERAMIC DUAL FLATPACK** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD - E. Index point is provided on cap for terminal identification only. #### WD (R-GDFP-F\*\*) #### **CERAMIC DUAL FLATPACK** #### **48 LEADS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only - E. Falls within MIL STD 1835: GDFP1-F48 and JEDEC MO-146AA GDFP1-F56 and JEDEC MO-146AB # YEA (R-XBGA-N5) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar™ package configuration. - D. Package complies to JEDEC MO-211 variation EA. - E. This package is tin-lead (SnPb). Refer to the 5 YZA package (drawing 4204151) for lead-free. NanoStar is a trademark of Texas Instruments. # YEA (R-XBGA-N8) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar™ package configuration. - D. Package complies to JEDEC MO-211 variation EB. - E. Ihis package is tin-lead (SnPb). Refer to the 8 YZA package (drawing 4204151) for lead-free. NanoStar is a trademark of Texas Instruments. # YEP (R-XBGA-N5) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar™ package configuration. - D. This package is tin-lead (SnPb). Refer to the 5 YZP package (drawing 4204741) for lead-free. NanoStar Is a trademark of Texas Instruments. # YEP (R-XBGA-N8) ### DIE-SIZE BALL GRID ARRAY NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar™ package configuration. - D. This package is tin-lead (SnPb). Refer to the 8 YZP package (drawing 4204741) for lead-free. NanoStar Is a trademark of Texas Instruments. # YZA (R-XBGA-N5) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. - D. Package complies to JEDEC MO-211 variation EA. - E. This package is lead-free. Refer to the 5 YEA package (drawing 4203167) for tin-lead (SnPb). NanoFree Is a trademark of Texas Instruments. # YZA (R-XBGA-N8) ### DIE-SIZE BALL GRID ARRAY NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. - D. Package complies to JEDEC MO-211 variation EB. - E. This package is lead-free. Refer to the 8 YEA package (drawing 4203167) for tin-lead (SnPb). NanoFree is a trademark of Texas Instruments. # YZP (R-XBGA-N5) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. - D. This package is lead-free. Refer to the 5 YEP package (drawing 4204725) for tin-lead (SnPb). NanoFree Is a trademark of Texas Instruments. # YZP (R-XBGA-N8) ### DIE-SIZE BALL GRID ARRAY NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. - D. This package is lead-free. Refer to the 8 YEP package (drawing 4204725) for tin-lead (SnPb). NanoFree is a trademark of Texas Instruments. # ZKE (R-PBGA-N96) ### PLASTIC BALL GRID ARRAY NOTES: - TES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar BGA™ configuration - D. Falls within JEDEC MO-205 variation CC. - E. This package is lead-free. Refer to the 96 GKE package (drawing 4188953) for tin-lead (SnPb). MicroStar BGA is a trademark of Texas Instruments. # ZQL (R-PBGA-N56) ### PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar Junior™ BGA configuration. - D. Falls within JEDEC MO-225 variation BA. - E. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb). MicroStar Junior is a trademark of Texas Instruments. ### ZQN (R-PBGA-N20) #### **PLASTIC BALL GRID ARRAY** - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. MicroStar Junior™ configuration. D. Fall within JEDEC MO-225 variation BC. - E. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead )SnPb). #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | | Applications | | |------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | amplifier.ti.com | Audio | www.ti.com/audio | | dataconverter.ti.com | Automotive | www.ti.com/automotive | | dsp.ti.com | Broadband | www.ti.com/broadband | | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | logic.ti.com | Military | www.ti.com/military | | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | microcontroller.ti.com | Security | www.ti.com/security | | www.ti-rfid.com | Telephony | www.ti.com/telephony | | www.ti.com/lpw | Video & Imaging | www.ti.com/video | | | Wireless | www.ti.com/wireless | | | dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com | amplifier.ti.com dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com www.ti-com/lpw Audio Automotive Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated