



## Wideband, Fixed Gain, JFET-Input AMPLIFIER

Check for Samples: OPA653

#### **FEATURES**

- HIGH BANDWIDTH: 500 MHz (G = +2 V/V)
- HIGH SLEW RATE: 2675 V/µs (4-V Step)
- EXCELLENT THD: -71dBc at 10 MHz
- LOW INPUT VOLTAGE NOISE: 6.1 nV/√Hz
- FAST OVERDRIVE RECOVERY: 8 ns
- FAST SETTLING TIME (1% 4-V Step): 7.9 ns
- LOW INPUT OFFSET VOLTAGE: ±1 mV
- LOW INPUT BIAS CURRENT: ±10 pA
- HIGH INPUT IMPEDANCE: 10<sup>12</sup> Ω||2.5 pF
- INTERNAL GAIN SETTING RESISTORS:
   G = +2 V/V or G = -1 V/V
- HIGH OUTPUT CURRENT: 70 mA

#### **APPLICATIONS**

- TEST AND MEASUREMENT FRONT-END
- HIGH-INPUT IMPEDANCE PROBES
- DATA ACQUISITION CARDS
- OSCILLOSCOPE INPUT
- ADC INPUT AMPLIFIER





#### DESCRIPTION

The OPA653 combines a very wideband voltage-feedback operational amplifier with a JFET-input stage with internal gain setting resistors to achieve an ultra-high, dynamic-range amplifier for fixed gain of +2-V/V or -1-V/V applications.

The 500-MHz wide gain of +2-V/V bandwidth is complemented by a very high 2675-V/µs slew rate and fast settling time that make it ideal for time-domain and pulse-oriented applications.

Excellent –72-dBc THD distortion performance at 10 MHz makes the OPA653 an excellent choice for frequency-domain and FFT analysis applications.

Additionally, with the low 6.1-nV/\(\bar{Hz}\) voltage noise, low bias current, and high impedance JFET input, it supports very low noise, wideband, high input impedance applications. Examples include high-impedance probes, data acquisition cards, and oscilloscope front-ends.

# RELATED OPERATIONAL AMPLIFIER PRODUCTS

| DEVICE  | V <sub>s</sub> (V) | BW<br>(MHz) | SLEW<br>RATE<br>(V/µs) | VOLTAGE<br>NOISE<br>(nV/√Hz) | AMPLIFIER<br>DESCRIPTION           |
|---------|--------------------|-------------|------------------------|------------------------------|------------------------------------|
| OPA356  | +5                 | 200         | 300                    | 5.80                         | Unity-Gain<br>Stable CMOS          |
| OPA656  | ±5                 | 500         | 290                    | 7                            | Unity-Gain<br>Stable<br>JFET-Input |
| OPA657  | ±5                 | 350         | 700                    | 4.8                          | Gain of +7<br>Stable<br>JFET-Input |
| OPA659  | ±6                 | 650         | 2550                   | 8.9                          | Unity-Gain<br>Stable<br>JFET-Input |
| THS4631 | ±15                | 105         | 900                    | 7                            | Unity-Gain<br>Stable<br>JFET-Input |

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR |                |      | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|---------|--------------|-----------------------|----------------|------|--------------------|------------------------------|
| OPA653  | SOT23-5      | DBV                   | -40°C to +85°C | BZW  | OPA653IDBVT        | Tape and Reel, 250           |
| OFA655  | 30123-3      | DBV                   | -40 C to +65 C | B∠vv | OPA653IDBVR        | Tape and Reel, 3000          |
| OPA653  | VSON-8       | DRB                   | -40°C to +85°C | OBEI | OPA653IDRBT        | Tape and Reel, 250           |
| OFA655  | V30IN-0      | DKB                   | -40 C to +65 C | OBEI | OPA653IDRBR        | Tape and Reel, 3000          |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted).

|                |                                                                                       | OPA653          | UNIT            |
|----------------|---------------------------------------------------------------------------------------|-----------------|-----------------|
| Power Sup      | pply Voltage V <sub>S+</sub> to V <sub>S-</sub>                                       | ±6.5            | V               |
| Input Volta    | age                                                                                   | ±V <sub>S</sub> | V               |
| Input Curr     | ent                                                                                   | 100             | mA              |
| Output Cu      | ırrent                                                                                | 100             | mA              |
| Continuou      | s Power Dissipation                                                                   | See Therma      | Characteristics |
| Operating      | Free Air Temperature Range, T <sub>A</sub>                                            | -40 to +85      | °C              |
| Storage T      | emperature Range                                                                      | -65 to +150     | °C              |
| Maximum        | Junction Temperature, T <sub>J</sub>                                                  | +150            | °C              |
| Maximum        | Junction Temperature, T <sub>J</sub> (continuous operation for long term reliability) | +125            | °C              |
|                | Human Body Model (HBM)                                                                | 4000            | V               |
| ESD<br>Rating: | Charge Device Model (CDM)                                                             | 1000            | V               |
| ramig.         | Machine Model                                                                         | 200             | V               |



Note: NC: No connection.

DRV PACKAGE SOT23-5 (TOP VIEW)





## ELECTRICAL CHARACTERISTICS: V<sub>S</sub> = ±6 V

At G = +2 V/V,  $R_L$  = 100  $\Omega$ , and  $T_A$  = +25°C, unless otherwise noted.

|                                                          |                                                                                      |       | OPA653               |       | TEST               |           |  |
|----------------------------------------------------------|--------------------------------------------------------------------------------------|-------|----------------------|-------|--------------------|-----------|--|
| PARAMETER                                                | CONDITIONS                                                                           | MIN   | TYP                  | MAX   | UNIT               | LEVEL (1) |  |
| AC PERFORMANCE                                           |                                                                                      |       |                      |       |                    |           |  |
| Small-Signal Bandwidth                                   | $V_O = 200 \text{ mV}_{PP}$                                                          |       | 500                  |       | MHz                | С         |  |
| Bandwidth for 0.1-dB Flatness                            | $V_O = 2 V_{PP}$                                                                     |       | 75                   |       | MHz                | С         |  |
| Large-Signal Bandwidth                                   | $V_O = 2 V_{PP}$                                                                     |       | 475                  |       | MHz                | В         |  |
| Slew Rate                                                | V <sub>O</sub> = 4-V Step                                                            |       | 2675                 |       | V/µs               | В         |  |
| Rise and Fall Time                                       | V <sub>O</sub> = 4-V Step                                                            |       | 1.3                  |       | ns                 | С         |  |
| Settling Time to 1%                                      | V <sub>O</sub> = 4-V Step                                                            |       | 7.9                  |       | ns                 | С         |  |
| Pulse Response Overshoot                                 | V <sub>O</sub> = 4-V Step                                                            |       | 14                   |       | %                  | С         |  |
| Harmonic Distortion                                      | $f = 10 \text{ MHz}, V_O = 2 V_{PP}$                                                 |       |                      |       |                    |           |  |
| 2nd harmonic                                             |                                                                                      |       | -72                  |       | dBc                | С         |  |
| 3rd harmonic                                             |                                                                                      |       | -90                  |       | dBc                | С         |  |
| Intermodulation Distortion                               | $V_O = 2-V_{PP}$ envelope (each tone 1 $V_{PP}$ ),<br>$f_1 = 10$ MHz, $f_2 = 11$ MHz |       |                      |       |                    |           |  |
| Second-order Intermodulation                             |                                                                                      |       | -75                  |       | dBc                | С         |  |
| Third-order Intermodulation                              |                                                                                      |       | -96                  |       | dBc                | С         |  |
| Input Voltage Noise                                      | f > 100 kHz                                                                          |       | 6.1                  |       | nV/√ <del>Hz</del> | С         |  |
| Input Current Noise                                      | f > 100 kHz                                                                          |       | 1.8                  |       | fA/√ <del>Hz</del> | С         |  |
| DC PERFORMANCE                                           |                                                                                      |       |                      |       |                    |           |  |
| Gain Error                                               | T <sub>A</sub> = +25°C                                                               |       | ±0.5                 | ±1.25 | %                  | Α         |  |
|                                                          | $T_A = -40^{\circ} \text{ C to } +85^{\circ} \text{C}$                               |       | ±0.6                 | ±1.35 | %                  | В         |  |
| Internal R <sub>F</sub> and R <sub>G</sub>               |                                                                                      | 140   | 160                  | 180   | Ω                  | Α         |  |
| Open-Loop Voltage Gain (A <sub>OL</sub> ) <sup>(2)</sup> |                                                                                      |       | 62                   |       | dB                 | С         |  |
| Input Offset Voltage                                     | $T_A = +25^{\circ}C, V_{CM} = 0 \text{ V}$                                           |       | ±1                   | ±5    | mV                 | Α         |  |
|                                                          | $T_A = -40$ °C to +85°C, $V_{CM} = 0$ V<br>DRB package                               |       | ±1.5                 | ±7    | mV                 | В         |  |
|                                                          | $T_A = -40$ °C to +85°C, $V_{CM} = 0$ V<br>DBV package                               |       | ±1.5                 | ±8.9  | mV                 | В         |  |
| Average input offset voltage drift                       | $T_A = -40$ °C to +85°C, $V_{CM} = 0$ V DRB package                                  |       | ±10                  | ±30   | μV/°C              | В         |  |
|                                                          | $T_A = -40$ °C to +85°C, $V_{CM} = 0$ V DBV package                                  |       | ±10                  | ±60   | μV/°C              | В         |  |
| Input Bias Current, Noninverting input                   | $T_A = +25^{\circ}C, V_{CM} = 0 V$                                                   |       | ±10                  | ±50   | pА                 | Α         |  |
|                                                          | $T_A = 0$ °C to + 70°C, $V_{CM} = 0$ V                                               |       | ±240                 | ±1200 | pА                 | В         |  |
|                                                          | $T_A = -40$ °C to +85°C, $V_{CM} = 0$ V                                              |       | ±640                 | ±3200 | pА                 | В         |  |
| Average input bias current drift, noninverting input     | $T_A = 0$ °C to +70°C, $V_{CM} = 0$ V                                                |       | ±5                   | ±26   | pA/°C              | В         |  |
|                                                          | $T_A = -40$ °C to +85°C, $V_{CM} = 0 \text{ V}$                                      |       | ±7                   | ±34   | pA/°C              | В         |  |
| INPUT                                                    |                                                                                      |       |                      |       |                    |           |  |
| Input Voltage Range                                      | $V_{IN+} = V_{IN-}$                                                                  |       | ±3.5                 |       | V                  | С         |  |
| Noninverting Input Impedance                             |                                                                                      |       | 10 <sup>12</sup> 2.5 |       | Ω pF               | С         |  |
| OUTPUT                                                   |                                                                                      |       |                      |       |                    |           |  |
| Output Voltage Swing                                     | $T_A = +25$ °C, No load                                                              | ±4.35 | ±4.45                |       | V                  | Α         |  |
|                                                          | $T_A = +25^{\circ}C, R_L = 100 \Omega$                                               | ±3.2  | ±3.6                 |       | V                  | Α         |  |
| Output Voltage Swing                                     | $T_A = -40$ °C to +85°C, No load                                                     | ±4.2  | ±4.3                 |       | V                  | В         |  |
|                                                          | $T_A = -40$ °C to +85°C, $R_L = 100 \Omega$                                          | ±3.07 | ±3.2                 |       | V                  | В         |  |
| Output Current, Sourcing, Sinking                        | T <sub>A</sub> = +25°C                                                               | ±60   | ±70                  |       | mA                 | Α         |  |
|                                                          | $T_A = -40$ °C to +85°C                                                              | ±56   | ±66                  |       | mA                 | В         |  |
| Closed-Loop Output Impedance                             | f = 100 kHz                                                                          |       | 0.16                 |       | Ω                  | С         |  |

<sup>(1)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

Product Folder Link(s): OPA653

Open loop gain is for informational use only. Open loop gain is from simulation and not measured in a closed-loop amplifier.



## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±6 V (continued)

At G = +2 V/V,  $R_L$  = 100  $\Omega$ , and  $T_A$  = +25°C, unless otherwise noted.

|                                                   |                                                                    |      | OPA653 |      |      | TEST      |
|---------------------------------------------------|--------------------------------------------------------------------|------|--------|------|------|-----------|
| PARAMETER                                         | CONDITIONS                                                         | MIN  | TYP    | MAX  | UNIT | LEVEL (1) |
| POWER SUPPLY                                      |                                                                    |      |        |      |      |           |
| Specified Operating Voltage                       | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                | ±3.5 | ±6     | ±6.5 | V    | В         |
| Quiescent Current                                 | T <sub>A</sub> = +25°C                                             | 30.5 | 32     | 33.5 | mA   | Α         |
|                                                   | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                | 28.3 |        | 35.7 | mA   | В         |
| Power-Supply Rejection Ratio                      | $T_A = +25^{\circ}C$ , $\pm V_S = 5.5 \text{ V to } 6.5 \text{ V}$ | 62   | 66     |      | dB   | Α         |
|                                                   | $T_A = -40$ °C to +85°C, ± $V_S = 5.5$ V to 6.5 V                  | 60   | 64     |      | dB   | В         |
| THERMAL CHARACTERISTICS                           |                                                                    |      |        |      |      |           |
| Specified Operating Range<br>DBV and DRB Packages |                                                                    | -40  |        | +85  | °C   | С         |
| Thermal Resistance, $\theta_{\mathrm{JA}}$        | Junction-to-ambient                                                |      |        |      |      |           |
| DBV SOT23-5                                       |                                                                    |      | 105    |      | °C/W | С         |
| DRB VSON-8                                        |                                                                    |      | 55     |      | °C/W | С         |

### **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

| Table of Graphs                                                           |                             |                    |
|---------------------------------------------------------------------------|-----------------------------|--------------------|
| TITLE                                                                     |                             | FIGURE             |
| Small-Signal Frequency Response                                           | $V_O = 200 \text{ mV}_{PP}$ | Figure 1           |
| Noninverting Large-Signal Frequency Response                              | Gain = +2 V/V               | Figure 2           |
| Inverting Large-Signal Frequency Response                                 | Gain = −1 V/V               | Figure 3           |
| Input-Referred Voltage and Current Noise Spectral Density                 |                             | Figure 4           |
| Noninverting Transient Response                                           | 0.5-V Step                  | Figure 5           |
| Inverting Transient Response                                              | 0.5-V Step                  | Figure 6           |
| Harmonic Distortion vs Frequency                                          |                             | Figure 7, Figure 8 |
| Harmonic Distortion vs Load                                               |                             | Figure 9           |
| Harmonic Distortion vs Output Voltage                                     |                             | Figure 10          |
| Harmonic Distortion vs ±Supply Voltage                                    |                             | Figure 11          |
| Two-Tone, Second- and Third-Order Intermodulation Distortion vs Frequency |                             | Figure 12          |
| Noninverting Overdrive Recovery                                           | Gain = +2 V/V               | Figure 13          |
| Inverting Overdrive Recovery                                              | Gain = −1 V/V               | Figure 14          |
| Power-Supply Rejection Ratio vs Frequency                                 |                             | Figure 15          |
| Frequency Response vs Capacitive Load                                     |                             | Figure 16          |
| Recommended R <sub>ISO</sub> vs Capacitive Load                           |                             | Figure 17          |
| Closed-Loop Output Impedance vs Frequency                                 |                             | Figure 18          |
| Slew Rate vs V <sub>OUT</sub> Step                                        |                             | Figure 19          |
| Output Voltage Swing vs R <sub>LOAD</sub>                                 |                             | Figure 20          |

Submit Documentation Feedback

Copyright © 2008–2009, Texas Instruments Incorporated



## TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±6 V

At G = +2 V/V,  $R_L$  = 100  $\Omega$ , and  $T_A$  = +25°C, unless otherwise noted.

#### **SMALL-SIGNAL FREQUENCY RESPONSE** $(V_{O} = 200 \text{ mV}_{PP})$ 6 3 Normalized Signal Gain (dB) 0 -3 -6 -9 -12 -15 -18 100 k 1 M 10 M 100 M 1 G Frequency (Hz)

#### Figure 1.

## NONINVERTING LARGE-SIGNAL FREQUENCY RESPONSE



Figure 2.

#### **INVERTING LARGE-SIGNAL FREQUENCY RESPONSE**



Figure 3.

## INPUT-REFERRED VOLTAGE AND CURRENT NOISE SPECTRAL DENSITY



Figure 4.

#### NONINVERTING TRANSIENT RESPONSE



Figure 5.

#### **INVERTING TRANSIENT RESPONSE**



Figure 6.



### TYPICAL CHARACTERISTICS: V<sub>s</sub> = ±6 V (continued)

At G = +2 V/V,  $R_L$  = 100  $\Omega$ , and  $T_A$  = +25°C, unless otherwise noted.

## NONINVERTING HARMONIC DISTORTION vs FREQUENCY



Figure 7.

## INVERTING HARMONIC DISTORTION vs FREQUENCY



Figure 8.

## HARMONIC DISTORTION vs LOAD



Figure 9.

## HARMONIC DISTORTION vs OUTPUT VOLTAGE



Figure 10.

## HARMONIC DISTORTION vs ±V<sub>SUPPLY</sub> VOLTAGE



Figure 11.

## TWO-TONE INTERMODULATION DISTORTION VS FREQUENCY



Figure 12.

Submit Documentation Feedback



## TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±6 V (continued)

At G = +2 V/V,  $R_L$  = 100  $\Omega$ , and  $T_A$  = +25°C, unless otherwise noted.



Figure 13.

**POWER-SUPPLY REJECTION RATIO** 



Figure 14.



Figure 15.



 $R_{ISO}$  vs  $C_{LOAD}$  ( $R_{LOAD} = 1 \text{ k}\Omega$ )

C<sub>LOAD</sub> (pF) Figure 17.

100

10

10

 $R_{\rm ISO}$  ( $\Omega$ )

Frequency (Hz)



Figure 16.



Figure 18.



## TYPICAL CHARACTERISTICS: V<sub>s</sub> = ±6 V (continued)

At G = +2 V/V,  $R_L$  = 100  $\Omega$ , and  $T_A$  = +25°C, unless otherwise noted.



Figure 19.



Figure 20.



#### APPLICATION INFORMATION

## Wideband, Noninverting, and Inverting Operation

The OPA653 is a very broadband, voltage-feedback amplifier with internal gain-setting resistors that set a fixed gain of +2 V/V or -1 V/V and a high-impedance JFET-input stage. Its very high bandwidth of 500 MHz can be used to either deliver high signal bandwidths at a gain of +2 V/V or, if driven from a low-impedance source, a gain of -1 V/V . The OPA653 is designed to provide very low noise and accurate pulse response with low overshoot and ringing. To achieve the full performance of the OPA653, careful attention to printed circuit board (PCB) layout and component selection is required as discussed in the remaining sections of this data sheet.

Figure 21 shows the noninverting gain of +2-V/V circuit that is used as the basis for the Typical Characteristics. Most of the curves characterized using signal sources with 50-Ω driving impedance, and with measurement equipment that presents a  $50-\Omega$  load impedance. In Figure 21, the 49.9-Ω shunt resistor to ground at the  $V_{IN+}$  input is used to match the source impedance of the test generator and cable, while the  $49.9-\Omega$  series output resistor V<sub>OUT</sub> provides matching impedance for the measurement equipment load and cable. Data sheet voltage swing specifications are taken at the noninverting input pin,  $V_{IN+}$ , or the output pin,  $V_{OUT}$ , unless otherwise noted.



Figure 21. Noninverting Gain of +2 V/V in 50-Ω
Test Environment

Figure 22 shows the OPA653 in an inverting gain of -1~V/V configuration in a  $50-\Omega$  test environment as was used for testing the Typical Characteristics. The circuit operation is essentially the same as Figure 21 except that a  $72.3-\Omega$  termination resistor is now used between the  $V_{IN-}$  input and ground, so that together with the gain-setting resistor ( $R_G = 160~\Omega$ ), the input impedance is approximately  $50~\Omega$ . The  $V_{IN+}$  input is terminated to ground using a  $49.9-\Omega$  resistor as a precaution to avoid single transistor oscillations at the input; the value is not critical, but attention should be paid to avoid large values because of the noise contribution as noted below.



Figure 22. Inverting Gain of –1 V/V in 50-Ω Test Environment

Note that the  $72.3-\Omega$  input termination resistor and the  $50-\Omega$  source impedance of the test equipment modify the noise gain to +1.84 V/V and the amplifier is compensated for optimal performance with a noise gain of +2 V/V. This compensation reduces the phase margin and results in more peaking in the frequency response and more overshoot/ringing in the pulse response. This effect can be seen by comparing the inverting and noninverting frequency and pulse response graphs in the characteristic data. The amplifier phase margin can be restored in an application that uses an inverting configuration if it is driven from a very low impedance source such as an op amp.



#### **OPERATING SUGGESTIONS**

### **Setting Resistor Values to Minimize Noise**

The OPA653 provides a low input noise voltage. Figure 23 shows the op amp noise analysis model with all the noise terms included. In this model, all the noise terms are taken to be noise voltage or current density terms in either  $nV/\sqrt{Hz}$  or  $pA/\sqrt{Hz}$ .



Figure 23. Noise Analysis Circuit

The total output spot noise voltage can be computed as the square root of the squared contributing terms to the output noise voltage. This calculation adds all the contributing noise powers at the output by superposition, then takes the square root to return to a spot noise voltage. Equation 1 shows the general form for this output noise voltage using the terms shown in Figure 23.

$$e_{O} = \sqrt{\left[4kTR_{T} + (I_{BN}R_{T})^{2} + e_{N}^{2}\right]\left[1 + \frac{R_{F}}{R_{G}}\right]^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}\left[1 + \frac{R_{F}}{R_{G}}\right]}$$
(1)

Dividing this expression by the noise gain = 1 +  $R_F/R_G$  gives the equivalent input-referred spot noise voltage at the noninverting input as shown in Equation 2

$$e_{NI} = \sqrt{4kTR_{T} + (I_{BN}R_{T})^{2} + e_{N}^{2} + \left(\frac{I_{BI}R_{F}}{2}\right)^{2} + \left(\frac{4kTR_{F}}{2}\right)}$$
(2)

Putting high resistor values into Equation 2 can quickly dominate the total equivalent input-referred noise. Because the gain-setting resistors,  $R_F$  and  $R_G$ , are internal to the device, the user cannot change this noise contribution, and the noise gain is equal to +2 V/V.

However, attention should be paid to the value of  $R_T$  or other source impedance on the noninverting input. High-value resistive impedance on the noninverting input can add significant noise; for example, 2.4 k $\Omega$  adds a Johnson voltage noise term equal to the amplifier itself (6.2 nV/ $\sqrt{\text{Hz}}$ ). So while the JFET input of the OPA653 is ideal for high source impedance applications in the noninverting configuration of Figure 21, the overall bandwidth and noise are limited by high source impedances.

#### **Driving Capacitive Loads**

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. The OPA653 is very robust, but care should be taken with light loading scenarios so output capacitance does not lead to decreased stability, increased frequency response peaking, overshoot, and ringing. When the amplifier output resistance is considered, capacitive loading introduces an additional pole in the signal path that reduces the phase margin. Several external solutions to this problem have been suggested for standard op amps. Because the OPA653 has internal gain-setting resistors, the only real option is to use a series output resistor. This option is a good solution because when the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, a series output resistor is the simplest and most effective technique. The idea is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor, R<sub>ISO</sub>, between the amplifier output and the capacitive load as shown in Figure 24 below. In effect, this configuration isolates the phase shift from the loop gain of the amplifier, thus restoring the phase margin and improving stability.



Figure 24. Adding Series Ouput Resistance to Isolate Capacitive Loads

www.ti.com

The Typical Characteristics show the recommended R<sub>ISO</sub> versus Capacitive Load performance (see Figure 17) and the resulting frequency response with a 1- $k\Omega$  load. Note that larger  $R_{ISO}$  values are required for lower capacitive loading. In this case, a design target of a maximally-flat frequency response was used. Lower values of RISO may be used if some peaking can be tolerated. Long PCB traces, unmatched cables, and connections to multiple devices can easily degrade the performance of the OPA653. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA653 output pin (see the Board Layout section). With heavier loads (for example, the 100- $\Omega$  load presented in the test circuits used for testing the Typical Characteristics), the OPA653 is very robust;  $R_{ISO}$  can be as low as 10  $\Omega$  with capacitive loads less than 5 pF and continue to show a flat frequency response.

#### **Distortion Performance**

The OPA653 is capable of delivering low distortion at high frequencies. The distortion plots in the Typical Characteristics show the typical distortion under a wide variety of conditions. Generally, the best distortion performance can be achieved using higher power-supply voltage (±6 V is recommended), lower output voltage swings, and lower loads.

The total load includes the feedback network—in the noninverting configuration, this value is the sum of  $R_F + R_G = 320 \Omega$ , while in the inverting configuration the total load is only  $R_F = 160 \Omega$  (see Figure 22).

Power-supply decoupling is critical for harmonic distortion performance. In particular, for optimal second-harmonic performance, the high-frequency, 0.1- $\mu$ F, power-supply decoupling capacitors should be as close as posible to the positive and negative supply pins and should be brought to a single point ground away from the input pins.

#### **Pulse and Transient Response**

To achieve optimum pulse and transient response, the OPA653 should be used in a noise gain of +2 V/V configuration, with minimal capacitance at the output, and high-frequency, 0.1-µF, power-supply decoupling capacitors as close the power pins as possible.

**Note:** Noise gain of +2 V/V is achieved by tying  $V_{IN-}$  to a 0- $\Omega$  point. In noninverting gain of +2 V/V applications,  $V_{IN-}$  should be grounded, and in inverting gain of -1 V/V applications,  $V_{IN-}$  should be driven from a near-0- $\Omega$  source such as an op amp.

### **Board Layout**

Achieving optimum performance with a high-frequency amplifier such as the OPA653 requires careful attention to PCB layout parasitics and external component types. Recommendations that can optimize device performance include the following.

- a) Minimize parasitic capacitance to any ac ground for all of the signal input/output (I/O) pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional band-limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) Minimize the distance (less than 0.25 in, or 6,35 from the power-supply pins to high-frequency, 0.1-µF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Use a single point ground, located away from the input pins, for the positive and negative supply high-frequency, 0.1-µF decoupling capacitors. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (2.2-µF to 10-µF) decoupling capacitors, effective at lower frequencies, should also be used on the supply pins. These larger capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
- c) Careful selection and placement of external components preserves the high-frequency performance of the OPA653. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition, axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound-type resistors in a high-frequency application. The inverting input pin is the most sensitive to parasitic capacitance; consequently, always position the feedback resistor as close to the negative input as possible. The output is also sensitive to parasitic capacitance; therefore, position a series output resistor (in this case, RISO) as close to the output pin as possible.



Other network components, such as noninverting input termination resistors, should also be placed close to the package. Even with a low parasitic capacitance, excessively high resistor values can create significant time constants that can degrade device performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values greater than 1.5 k $\Omega$ , this parasitic capacitance can add a pole and/or zero below 500 MHz that can affect circuit operation. Keep resistor values as low as possible. Using values less than 500  $\Omega$  automatically holds the resistor noise terms low, and minimizes the effects of parasitic capacitance.

**d)** Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils, or 1,27 cm to 2,54 cm) should be used. Estimate the total capacitive load and set  $R_{\rm ISO}$  from the plot of *Recommended R<sub>ISO</sub>* vs Capacitive Load (Figure 17). Low parasitic capacitive loads (less than 5 pF) may not need an  $R_{\rm ISO}$  because the OPA653 is nominally compensated to operate with a 2-pF parasitic load.

Higher parasitic capacitive loads without an R<sub>ISO</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, 6-dB signal loss intrinsic doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50-\Omega$  environment is normally not necessary onboard, and in fact a higher impedance environment improves distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA653 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device: this total effective impedance should be set to match the trace impedance. lf the 6-dB attenuation doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case, and set the series resistor value as shown in the plot of  $R_{ISO}$  vs Capacitive Load (Figure 17). This configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation as a result of the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part such as the OPA653 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA653 directly onto the board.

#### Input and ESD Protection

The OPA653 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as Figure 25 shows.



Figure 25. Internal ESD Protection

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30-mA continuous current. Where higher currents are possible (for example, in systems with ±12-V supply parts driving into the OPA653), current limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response.

#### PowerPAD™ Information

The DRB package option is a PowerPAD™ package that includes a thermal pad for increased thermal performance. When using this package, it is recommended to distribute the negative supply as a power plane, and tie the PowerPAD to this supply with multiple vias for proper power dissipation.

Submit Documentation Feedback



For proper operation, the PowerPAD must be tied to the most negative supply voltage. It is recommended to use five evenly-spaced vias under the device as shown in the EVM layer views (see Figure 27). For more general data and detailed information about the PowerPAD package, refer to the  $PowerPAD^{TM}$  Thermally Enhanced Package application note (SLMA002).

#### **EVALUATION MODULE**

## **Schematic and PCB Layout**

Figure 26 is the OPA653EVM schematic. Layers 1 through 4 of the PCB are shown in Figure 27. It is recommended to follow the layout of the external components near to the amplifier, ground plane construction, and power routing as closely as possible.



Figure 26. OPA653EVM Schematic



Figure 27. OPA653EVM PCB Layers 1 through 4

Copyright © 2008–2009, Texas Instruments Incorporated

Submit Documentation Feedback



### **Bill of Materials**

Table 1 lists the bill of materials for the OPA653EVM as supplied from TI.

### Table 1. OPA653EVM Parts List

| ITEM | DESCRIPTION                                | SMD SIZE | REFERENCE<br>DESIGNATOR | QUANTITY | MANUFACTURER<br>PART NUMBER |
|------|--------------------------------------------|----------|-------------------------|----------|-----------------------------|
| 1    | Cap, 10.0 µF, Tantalum, 10%, 35 V          | D        | C1, C2                  | 2        | (AVX) TAJ106K035R           |
| 2    | Cap, 0.1 μF, Ceramic, X7R, 16 V            | 0603     | C3, C4                  | 2        | (AVX) 0603YC104KAT2A        |
| 3    | Resistor, 0 Ω                              | 0603     | R1, R2                  | 2        | (ROHM) MCR03EZPJ000         |
| 4    | Open                                       | 0603     | R4                      | 1        |                             |
| 5    | Resistor, 49.9 Ω, 1/10W, 1%                | 0603     | R3, R5                  | 2        | (ROHM) MCR03EZPFX49R9       |
| 6    | Jack, Banana Receptance, 0.25-in dia. hole |          | J4, J5, J8              | 3        | (SPC) 813                   |
| 7    | Connector, Edge, SMA PCB jack              |          | J1, J2, J3              | 3        | (JOHNSON) 142-0701-801      |
| 8    | Test Point, Black                          |          | TP1                     | 1        | (KEYSTONE) 5001             |
| 9    | IC, OPA653                                 |          | U1                      | 1        | (TI) OPA653DRB              |
| 10   | Standoff, 4-40 Hex, 0.625-in length        |          |                         | 4        | (KEYSTONE) 1808             |
| 11   | Screw, Phillips, 4-40, .250 in             |          |                         | 4        | SHR-0440-016-SN             |
| 12   | Board, Printed Circuit                     |          |                         | 1        | (TI) EDGE# 6506174          |
| 13   | Bead, Ferrite, 3 A, 80 Ω                   | 1206     | FB1, FB2                | 2        | (STEWARD) HI1206N800R-00    |

Submit Documentation Feedback

www.ti.com

#### **EVALUATION BOARD/KIT IMPORTANT NOTICE**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

#### **FCC Warning**

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

#### **EVM WARNINGS AND RESTRICTIONS**

It is important to operate this EVM within the input voltage range of ±3.5 V to ±6.5 V split-supply and the output voltage range of ±3.5 V to ±6.5 V power-supply voltage; do not exceed ±6.5 V power-supply voltage.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than +85°C. The EVM is designed to operate properly with certain components above +85°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated

Product Folder Link(s): *OPA653* 



### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Original (December, 2008) to Revision A                                                                | Page |
|---|--------------------------------------------------------------------------------------------------------------------|------|
| • | Deleted lead temperature specification from Absolute Maximum Ratings table                                         | 2    |
| • | Added Input offset voltage specifications for DBV package; noted that existing specifications apply to DRB package | 3    |
| • | Changed Input offset voltage specifications for DRB package to ±1.5 mV from ±3 mV                                  | 3    |
| • | Changed Average input offset voltage drift typical specification for DRB package from ±15µV/°C to ±10µV/°C         | 3    |
| • | Added PowerPAD™ Information section                                                                                | 12   |
| • | Corrected Edge number in Figure 27                                                                                 | 13   |

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                 |              |              |
| OPA653IDBVR           | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BZW          |
| OPA653IDBVR.A         | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BZW          |
| OPA653IDBVT           | Active | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BZW          |
| OPA653IDBVT.A         | Active | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BZW          |
| OPA653IDRBT           | Active | Production    | SON (DRB)   8    | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OBEI         |
| OPA653IDRBT.A         | Active | Production    | SON (DRB)   8    | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | OBEI         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

## PACKAGE MATERIALS INFORMATION

www.ti.com 6-Oct-2020

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA653IDBVR | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.15       | 3.1        | 1.55       | 4.0        | 8.0       | Q3               |
| OPA653IDBVT | SOT-23          | DBV                | 5 | 250  | 180.0                    | 8.4                      | 3.15       | 3.1        | 1.55       | 4.0        | 8.0       | Q3               |
| OPA653IDRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 6-Oct-2020



\*All dimensions are nominal

| ń | 7 III GIITTOTOTOTO GI O TTOTTITTGI |              |                 |      |      |             |            |             |
|---|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|   | OPA653IDBVR                        | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
|   | OPA653IDBVT                        | SOT-23       | DBV             | 5    | 250  | 210.0       | 185.0      | 35.0        |
|   | OPA653IDRBT                        | SON          | DRB             | 8    | 250  | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated