

# 可支持高效配置和电源接口 (ACPI) 的 10 轨电源排序器和监视器

查询样品: UCD9090-Q1

### 特性

- 符合汽车应用要求
- 具有符合 AEC-Q100 的下列结果:
  - 器件温度 1 级: -40°C 至 125°C 的环境运行温 度范围
  - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级
  - 器件充电器件模型 (CDM) ESD 分类等级 C4B
- 监视及排序 10 个电压轨
  - 所有电压轨每 400µs 采样一次
  - 具有 2.5V, 0.5% 内部 V<sub>REF</sub>的 12 位模数转换 器 (ADC)
  - 排序基于时间,电压轨及引脚相关性
  - 每个监视器有 4 个可编程欠压及过压阈值
- 每个监视器可提供非易失性误差及峰值日志记录 (多达30个故障详细条目)
- 针对 10 个电压轨的闭环裕度调节能力
  - 裕度输出可调节轨电压以与用户规定的裕度门限
- 可编程安全装置定时器及系统复位
- 灵活的数字 I/O 配置
- 可利用引脚选择电压轨状态
- 多相位脉宽调制 (PWM) 时钟发生器
  - 时钟频率从 15.259kHz 到 125MHz
  - 能够为同步开关模式电源配置独立的时钟输出
- JTAG, I<sup>2</sup>C, SMBus 和 PMBus™ 接口

### 应用范围

任何需要对多个电源轨进行排序和监视的系统

### 说明

UCD9090-Q1 是一款 10 电压轨 PMBus 和 I<sup>2</sup>C 可寻址 电源排序器和监视器。 该器件集成了一个 12 位 ADC, 此 ADC 可监视多达 10 个电源电压输入。 23 个通用输入输出 (GPIO) 引脚可用于电源使能、加电复 位信号、外部中断、级联或其他系统功能。 其中的 10 个 GPIO 引脚提供 PWM 功能。 利用这些引 脚, UCD9090-Q1 可支持裕度调节及通用 PWM 功

用户可通过使用由引脚选择的电压轨状态特性来实现特 定电源状态。 这个特性能够通过使用最多 3 个 GPI 来 启用或禁用电压轨。 对于执行系统低功耗模式及用于 硬件设备的高级配置和电源接口 (ACPI) 技术规范而 言,这一特性是很有用处的。

德州仪器 (TI) 的 Fusion Digital Power™ 设计工具软件 在器件配置中提供帮助。 这款基于 PC 的图形用户界 面 (GUI) 提供了一种用于配置,存储和监视所有系统 操作参数的直观界面。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PMBus. Fusion Digital Power are trademarks of Texas Instruments.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **FUNCTIONAL BLOCK DIAGRAM**



48-pin QFN

#### ABSOLUTE MAXIMUM RATINGS(1)

|                                             |                              | VALUE                | UNIT |
|---------------------------------------------|------------------------------|----------------------|------|
| Voltage applied at                          | V33D to DV <sub>SS</sub>     | -0.3 to 3.8          | V    |
| Voltage applied at V33A to AV <sub>SS</sub> |                              | -0.3 to 3.8          | V    |
| Voltage applied to                          | any other pin <sup>(2)</sup> | -0.3 to (V33A + 0.3) | V    |
| Storage temperature (T <sub>stq</sub> )     |                              | -40 to 150           | °C   |
| CCD roting                                  | Human-body model (HBM)       | 2.5                  | kV   |
| ESD rating                                  | Charged-device model (CDM)   | 750                  | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                         | TUEDMAL METDIO(1)                            | UCD9090-Q1    | LINUTO |
|-------------------------|----------------------------------------------|---------------|--------|
|                         | THERMAL METRIC <sup>(1)</sup>                | RGZ (48 PINS) | UNITS  |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 25            |        |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 8.9           |        |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 5.5           | °C/W   |
| ΨЈТ                     | Junction-to-top characterization parameter   | 0.3           | C/VV   |
| ΨЈВ                     | Junction-to-board characterization parameter | 1.5           |        |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 1.7           |        |

(1) 有关传统和新的热 度量的更多信息,请参阅*IC 封装热度量*应用报告, SPRA953。

<sup>(2)</sup> All voltages referenced to  $V_{SS}$ .



## RECOMMENDED OPERATING CONDITIONS

|                                                                                             | MIN | NOM | MAX | UNIT |
|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Supply voltage during operation (V <sub>33D</sub> , V <sub>33DIO</sub> , V <sub>33A</sub> ) | 3   | 3.3 | 3.6 | V    |
| Operating free-air temperature range, T <sub>A</sub>                                        | -40 |     | 125 | °C   |

### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                              | TEST CONDITIONS                                                             | MIN   | NOM | MAX   | UNIT |
|-------------------------|----------------------------------------|-----------------------------------------------------------------------------|-------|-----|-------|------|
| SUPPLY CUR              | RENT                                   |                                                                             |       |     |       |      |
| I <sub>V33A</sub>       |                                        | V <sub>V33A</sub> = 3.3 V                                                   |       | 8   |       | mA   |
| I <sub>V33DIO</sub>     |                                        | V <sub>V33DIO</sub> = 3.3 V                                                 |       | 2   |       | mA   |
| I <sub>V33D</sub>       | Supply current <sup>(1)</sup>          | V <sub>V33D</sub> = 3.3 V                                                   |       | 40  |       | mA   |
| I <sub>V33D</sub>       |                                        | V <sub>V33D</sub> = 3.3 V, storing configuration parameters in flash memory |       | 50  |       | mA   |
| ANALOG INPL             | UTS (MON1–MON13)                       |                                                                             |       |     |       |      |
| V <sub>MON</sub>        | Input voltage range                    | MON1-MON10                                                                  | 0     |     | 2.5   | V    |
|                         |                                        | MON11                                                                       | 0.2   |     | 2.5   | V    |
| INL                     | ADC integral nonlinearity              |                                                                             | -4    |     | 4     | LSB  |
| DNL                     | ADC differential nonlinearity          |                                                                             | -2    |     | 2     | LSB  |
| I <sub>lkg</sub>        | Input leakage current                  | 3 V applied to pin                                                          |       |     | 100   | nA   |
| I <sub>OFFSET</sub>     | Input offset current                   | 1-kΩ source impedance                                                       | -5    |     | 5     | μA   |
| D                       | Innut impodence                        | MON1-MON10, ground reference                                                | 8     |     |       | ΜΩ   |
| R <sub>IN</sub>         | Input impedance                        | MON11, ground reference                                                     | 0.5   | 1.5 | 3     | ΜΩ   |
| C <sub>IN</sub>         | Input capacitance                      |                                                                             |       |     | 10    | pF   |
| t <sub>CONVERT</sub>    | ADC sample period                      | 12 voltages sampled, 3.89 µs/sample                                         |       | 400 |       | μs   |
| \/                      | ADC 2.5 V, internal reference accuracy | 0°C to 125°C                                                                | -0.5% |     | 0.5%  |      |
| $V_{REF}$               |                                        | –40°C to 125°C                                                              | -1%   |     | 1%    |      |
| ANALOG INPL             | UT (PMBUS_ADDRx)                       |                                                                             |       |     |       |      |
| I <sub>BIAS</sub>       | Bias current for PMBus Addr pins       |                                                                             | 9     |     | 11    | μA   |
| V <sub>ADDR_OPEN</sub>  | Voltage – open pin                     | PMBUS_ADDR0, PMBUS_ADDR1 open                                               | 2.26  |     |       | V    |
| V <sub>ADDR</sub> SHORT | Voltage – shorted pin                  | PMBUS_ADDR0, PMBUS_ADDR1 short to ground                                    |       |     | 0.124 | V    |

<sup>(1)</sup> Device programmed but not configured, and no peripherals connected to any pins, are the basis for typical supply current values.



## **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER              |                                                   | TEST CONDITIONS                                         | MIN                        | NOM | MAX           | UNIT     |
|------------------------|---------------------------------------------------|---------------------------------------------------------|----------------------------|-----|---------------|----------|
| DIGITAL INPU           | TS AND OUTPUTS                                    |                                                         |                            |     |               |          |
| V <sub>OL</sub>        | Low-level output voltage                          | $I_{OL} = 6 \text{ mA}^{(2)}, V_{33DIO} = 3 \text{ V}$  |                            |     | Dgnd +<br>0.3 | V        |
| V <sub>OH</sub>        | High-level output voltage                         | $I_{OH} = -6 \text{ mA}^{(3)}, V_{33DIO} = 3 \text{ V}$ | V <sub>33DIO</sub><br>-0.6 |     |               | V        |
| V <sub>IH</sub>        | High-level input voltage                          | V <sub>33DIO</sub> = 3 V                                | 2.1                        |     | 3.6           | V        |
| V <sub>IL</sub>        | Low-level input voltage                           | V <sub>33DIO</sub> = 3.5 V                              |                            |     | 1.4           | V        |
| MARGINING C            | DUTPUTS                                           |                                                         | ·                          |     |               |          |
| f <sub>PWM_FREQ</sub>  | MARGINING-PWM frequency                           | FPWM1-8                                                 | 15.260                     |     | 125,000       | kHz      |
|                        |                                                   | PWM1-2                                                  | 0.001                      |     | 7800          |          |
| DUTY <sub>PWM</sub>    | MARGINING-PWM duty-cycle range                    |                                                         | 0%                         |     | 100%          |          |
| SYSTEM PER             | FORMANCE                                          |                                                         | ·                          |     |               |          |
| V <sub>DD</sub> Slew   | Minimum V <sub>DD</sub> slew rate                 | V <sub>DD</sub> slew rate between 2.3 V and 2.9 V       | 0.25                       |     |               | V/ms     |
| V <sub>RESET</sub>     | Supply voltage at which device comes out of reset | For power-on reset (POR)                                |                            |     | 2.4           | V        |
| t <sub>RESET</sub>     | Low-pulse duration needed at RESET pin            | To reset device during normal operation                 | 2                          |     |               | μs       |
| f <sub>(PCLK)</sub>    | Internal oscillator frequency                     | T <sub>A</sub> = 125°C, T <sub>A</sub> = 25°C           | 240                        | 250 | 260           | MHz      |
| t <sub>retention</sub> | Retention of configuration parameters             | T <sub>J</sub> = 25°C                                   | 100                        |     |               | Years    |
| Write_Cycles           | Number of nonvolatile erase-and-write cycles      | T <sub>J</sub> = 25°C                                   | 20                         |     |               | K cycles |

 <sup>(2)</sup> The maximum total current, I<sub>OL</sub>max, for all outputs combined, should not exceed 12 mA to hold the maximum voltage drop specified.
 (3) The maximum total current, I<sub>OH</sub>max, for all outputs combined, should not exceed 48 mA to hold the maximum voltage drop specified.



## PMBus, SMBus, I2C

The following section shows the timing characteristics and timing diagram for the communications interface that supports I<sup>2</sup>C, SMBus, and PMBus.

### I<sup>2</sup>C, SMBus, PMBus TIMING REQUIREMENTS

 $T_A = -40$ °C to 85°C, 3 V <  $V_{DD}$  < 3.6 V; typical values at  $T_A = 25$ °C and  $V_{CC} = 2.5$  V (unless otherwise noted)

|                         | PARAMETER                              | TEST CONDITIONS                 | MIN  | TYP M | ΑX  | UNIT |
|-------------------------|----------------------------------------|---------------------------------|------|-------|-----|------|
| f <sub>(SMB)</sub>      | SMBus or PMBus operating frequency     | Slave mode, SMBC 50% duty cycle | 10   | 4     | 100 | kHz  |
| f <sub>(I2C)</sub>      | I <sup>2</sup> C operating frequency   | Slave mode, SCL 50% duty cycle  | 10   | 4     | 100 | kHz  |
| t <sub>(BUF)</sub>      | Bus free time between start and stop   |                                 | 4.7  |       |     | μs   |
| t <sub>(HD:STA)</sub>   | Hold time after (repeated) start       |                                 | 0.26 |       |     | μs   |
| t <sub>(SU:STA)</sub>   | Repeated-start setup time              |                                 | 0.26 |       |     | μs   |
| t <sub>(SU:STO)</sub>   | Stop setup time                        |                                 | 0.26 |       |     | μs   |
| t <sub>(HD:DAT)</sub>   | Data hold time                         | Receive mode                    | 0    |       |     | ns   |
| t <sub>(SU:DAT)</sub>   | Data setup time                        |                                 | 50   |       |     | ns   |
| t <sub>(TIMEOUT)</sub>  | Error signal or detect                 | See <sup>(1)</sup>              |      |       | 35  | ms   |
| t <sub>(LOW)</sub>      | Clock low period                       |                                 | 0.5  |       |     | μs   |
| t <sub>(HIGH)</sub>     | Clock high period                      | See (2)                         | 0.26 |       | 50  | μs   |
| t <sub>(LOW:SEXT)</sub> | Cumulative clock-low slave-extend time | See (3)                         |      |       | 25  | ms   |
| t <sub>f</sub>          | Clock or data fall time                | See (4)                         |      | ,     | 120 | ns   |
| t <sub>r</sub>          | Clock or data rise time                | See <sup>(5)</sup>              |      | ,     | 120 | ns   |

- The device times out when any clock low exceeds  $t_{(TIMEOUT)}$ .  $t_{(HIGH)}$ , Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 ms causes reset of any transaction that is in progress. This specification is valid when the NC\_SMB control bit remains in the default cleared state (CLK[0] = 0).
- t<sub>(LOW:SEXT)</sub> is the cumulative time a slave device can extend the clock cycles in one message from initial start to the stop.
- Fall time  $t_f = 0.9 \text{ VDD to } (V_{IL}MAX 0.15)$
- Rise time  $t_r = (V_{IL}MAX 0.15)$  to  $(V_{IH}MIN + 0.15)$



Figure 1. Timing Diagram for I<sup>2</sup>C and SMBus



Figure 2. Bus Timing in Extended Mode



#### **DEVICE INFORMATION**

Figure 3. UCD9090-Q1 PIN ASSIGNMENT



**Table 1. PIN FUNCTIONS** 

| PIN NAME      | PIN NO.   | I/O TYPE | DESCRIPTION                  |  |
|---------------|-----------|----------|------------------------------|--|
| ANALOG MONITO | OR INPUTS |          |                              |  |
| MON1          | 1         | 1        | Analog input (0 V–2.5 V)     |  |
| MON2          | 2         | I        | Analog input (0 V-2.5 V)     |  |
| MON3          | 38        | I        | Analog input (0 V-2.5 V)     |  |
| MON4          | 39        | I        | Analog input (0 V-2.5 V)     |  |
| MON5          | 40        | I        | Analog input (0 V-2.5 V)     |  |
| MON6          | 41        | 1        | Analog input (0 V-2.5 V)     |  |
| MON7          | 42        | 1        | Analog input (0 V-2.5 V)     |  |
| MON8          | 45        | I        | Analog input (0 V-2.5 V)     |  |
| MON9          | 46        | I        | Analog input (0 V-2.5 V)     |  |
| MON10         | 48        | I        | Analog input (0 V-2.5 V)     |  |
| MON11         | 37        | 1        | Analog input (0.2 V-2.5 V)   |  |
| GPIO          |           |          |                              |  |
| GPIO1         | 4         | I/O      | General-purpose discrete I/O |  |



## Table 1. PIN FUNCTIONS (continued)

| PIN NAME         | PIN NO. | I/O TYPE | DESCRIPTION                                                                    |  |
|------------------|---------|----------|--------------------------------------------------------------------------------|--|
| GPIO2            | 5       | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO3            | 6       | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO4            | 7       | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO13           | 18      | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO14           | 21      | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO15           | 24      | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO16           | 25      | I/O      | General-purpose discrete I/O                                                   |  |
| GPIO17           | 26      | I/O      | General-purpose discrete I/O                                                   |  |
| PWM OUTPUTS      |         |          |                                                                                |  |
| FPWM1/GPIO5      | 10      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM2/GPIO6      | 11      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM3/GPIO7      | 12      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM4/GPIO8      | 13      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM5/GPIO9      | 14      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM6/GPIO10     | 15      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM7/GPIO11     | 16      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| FPWM8/GPIO12     | 17      | I/O/PWM  | PWM (15.259 kHz to 125 MHz) or GPIO                                            |  |
| PWM1/GPI1        | 22      | I/PWM    | PWM (0.93 Hz to 7.8125 MHz) or GPI                                             |  |
| PWM2/GPI2        | 23      | I/PWM    | PWM (0.93 Hz to 7.8125 MHz) or GPI                                             |  |
| PMBus COMM INTER | RFACE   |          |                                                                                |  |
| PMBUS_CLK        | 8       | I/O      | PMBus clock (must have pullup to 3.3 V)                                        |  |
| PMBUS_DATA       | 9       | I/O      | PMBus data (must have pullup to 3.3 V)                                         |  |
| PMBUS_ALERT      | 19      | 0        | PMBus alert, active-low, open-drain output (must have pullup to 3.3 V)         |  |
| PMBUS_CNTRL      | 20      |          | PMBus control                                                                  |  |
| PMBUS_ADDR0      | 44      |          | PMBus analog address input. Least-significant address bit                      |  |
| PMBUS_ADDR1      | 43      | I        | PMBus analog address input. Most-significant address bit                       |  |
| JTAG             |         |          |                                                                                |  |
| TCK/GPIO18       | 27      | I/O      | Test clock or GPIO                                                             |  |
| TDO/GPIO19       | 28      | I/O      | Test data out or GPIO                                                          |  |
| TDI/GPIO20       | 29      | I/O      | Test data in (tie to $V_{dd}$ with 10-k $\Omega$ resistor) or GPIO             |  |
| TMS/GPIO21       | 30      | I/O      | Test mode select (tie to V <sub>dd</sub> with 10-kΩ resistor) or GPIO          |  |
| TRST             | 31      | -        | Test reset – tie to ground with 10-kΩ resistor                                 |  |
| INPUT POWER AND  | GROUNDS |          |                                                                                |  |
| RESET            | 3       |          | Active-low device reset input. Hold low for at least 2 µs to reset the device. |  |
| V33A             | 34      |          | Analog 3.3-V supply. See the Layout Guidelines section.                        |  |
| V33D             | 33      |          | Digital core 3.3-V supply. See the Layout Guidelines section.                  |  |
| BPCap            | 35      |          | 1.8-V bypass capacitor. See the <i>Layout Guidelines</i> section.              |  |
| AVSS1            | 36      |          | Analog ground                                                                  |  |
| AVSS2            | 47      |          | Analog ground                                                                  |  |
| DVSS             | 32      |          | Digital ground                                                                 |  |
| QFP ground pad   | NA      |          | Thermal pad – tie to ground plane                                              |  |



#### **FUNCTIONAL DESCRIPTION**

### **TI FUSION GUI**

The Texas Instruments *Fusion Digital Power Designer* is available for device configuration. This PC-based graphical user interface (GUI) offers an intuitive I<sup>2</sup>C or PMBus interface to the device. It allows the design engineer to configure the system operating parameters for the application without directly using PMBus commands, store the configuration to on-chip nonvolatile memory, and observe system status (voltage, and so forth). The data sheet references *Fusion Digital Power Designer* throughout as *Fusion GUI* and many sections include screenshots. Download the *Fusion GUI* from www.ti.com.

### **PMBUS INTERFACE**

The PMBus is a serial interface specifically designed to support power management. Its basis is on the SMBus interface, built on the I²C physical specification. The UCD9090-Q1 supports revision 1.1 of the PMBus standard. Wherever possible, standard PMBus commands support the function of the device. For unique features of the UCD9090-Q1, defined MFR\_SPECIFIC commands configure or activate those features. The *UCD90xxx Sequencer and System Health Controller PMBUS Command Reference* (SLVU352) defines these commands. One can find the most-current UCD90xxx PMBus™ Command Reference within the TI Fusion Digital Power Designer software via the Help Menu (Help, Documentation & Help Center, Sequencers tab, Documentation section).

This document makes frequent mention of the PMBus specification. Specifically, this document is *PMBus Power System Management Protocol Specification Part II – Command Language*, Revision 1.1, dated 5 February 2007. The Power Management Bus Implementers Forum publishes the specification, which is available from www.pmbus.org.

The UCD9090-Q1 is PMBus compliant, in accordance with the *Compliance* section of the PMBus specification. The firmware is also compliant with the SMBus 1.1 specification, including support for the SMBus ALERT function. The hardware can support either 100-kHz or 400-kHz PMBus operation.

#### THEORY OF OPERATION

Modern electronic systems often use numerous microcontrollers, DSPs, FPGAs, and ASICs. Each device can have multiple supply voltages to power the core processor, analog-to-digital converter, or I/O. These devices are typically sensitive to the order and timing of how the voltages are sequenced on and off. The UCD9090-Q1 can sequence supply voltages to prevent malfunctions, intermittent operation, or device damage caused by improper power up or power down. Appropriate handling of under- and overvoltage faults can extend system life and improve long-term reliability. The UCD9090-Q1 stores power supply faults to on-chip nonvolatile flash memory for aid in system failure analysis.

Four-corner testing during system verification can improve system reliability. During four-corner testing, the system operates at the minimum and maximum expected ambient temperature and with each power supply set to the minimum and maximum output voltage, commonly referred to as margining. One use of the UCD9090-Q1 is to implement accurate closed-loop margining of up to 10 power supplies.

The UCD9090-Q1 10-rail sequencer can be used in a PMBus- or pin-based control environment. The TI Fusion GUI provides a powerful but simple interface for configuring sequencing solutions for systems having between one and 10 power supplies by using 10 analog voltage-monitor inputs, two GPIs, and 21 highly configurable GPIOs. A rail includes voltage, a power-supply enable, and a margining output. The rail definition must include at least one of these. After defining how the power-supply rails should operate in a particular system, the user can select analog input pins and GPIOs to monitor and enable each supply (Figure 4).





Figure 4. Fusion GUI Pin-Assignment Tab



After configuring the pins, select other key monitoring and sequencing criteria for each rail from the Vout Config tab (Figure 5):

- Nominal operating voltage (Vout)
- Undervoltage (UV) and overvoltage (OV) warning and fault limits
- Margin-low and margin-high values
- Power-good-on and power-good-off limits
- PMBus or pin-based sequencing control (On/Off Config)
- · Rails and GPIs for sequence-on dependencies
- Rails and GPIs for sequence-off dependencies
- · Turn-on and turn-off delay timing
- Maximum time allowed for a rail to reach POWER\_GOOD\_ON or POWER\_GOOD\_OFF after being enabled or disabled
- Other rails to turn off in case of a fault on a rail (fault-shutdown slaves)



Figure 5. Fusion GUI V<sub>OUT</sub>-Config Tab

The **Synchronize margins/limits/PG to Vout** checkbox is an easy way to change the nominal operating voltage of a rail and also update all of the other limits associated with that rail according to the percentages shown to the right of each entry.

The plot in the upper left section of Figure 5 shows a simulation of the overall sequence-on and sequence-off configuration, including the nominal voltage, the turnon and turnoff delay times, the power-good-on and power-good-off voltages, and any timing dependencies between the rails.

After a rail voltage has reached its POWER\_GOOD\_ON voltage and is in regulation, the device compares it against two UV and two OV thresholds in order to determine if it has exceeded a warning or fault limit. In case of a fault detection, the UCD9090-Q1 responds based on a variety of flexible, user-configured options. Faults can cause rails to restart, shut down immediately, sequence off using turnoff delay times, or shut down a group of rails and sequence them back on. Different types of faults can result in different responses.



The user selects fault responses, along with a number of other parameters including user-specific manufacturing information and external scaling and offset values, in the different tabs within the Configure function of the *Fusion GUI*. Once the configuration satisfies the user requirements, a user can write it to device SRAM if an I<sup>2</sup>C or PMBus connects the *Fusion GUI* to a UCD9090-Q1. SRAM contents can then be stored to data flash memory so that the configuration remains in the device after a reset or power cycle.

The *Fusion GUI* Monitor page has a number of options, including a device dashboard and a system dashboard, for viewing and controlling device and system status.



Figure 6. Fusion GUI Monitor Page

The UCD9090-Q1 also has status registers for each rail and the capability to log faults to flash memory for use in system troubleshooting. This is helpful in the event of a power-supply or system failure. The status registers (Figure 7) and the fault log (Figure 8) are available in the *Fusion GUI*. See the *UCD90xxx Sequencer and System Health Controller PMBus Command Reference* (SLVU352) and the PMBus Specification for detailed descriptions of each status register and supported PMBus commands.





Figure 7. Fusion GUI Rail-Status Register





Figure 8. Fusion GUI Flash-Error Log (Logged Faults)



#### POWER-SUPPLY SEQUENCING

The UCD9090-Q1 can control the turnon and turnoff sequencing of up to 10 voltage rails by using a GPIO to set a power-supply enable pin high or low. In PMBus-based designs, the system PMBus master can initiate a sequence-on event by asserting the PMBUS\_CNTRL pin or by sending the OPERATION command over the I<sup>2</sup>C serial bus. In pin-based designs, one can also use the PMBUS\_CNTRL pin to sequence-on and sequence-off.

The auto-enable setting ignores the OPERATION command and the PMBUS\_CNTRL pin. Sequence-on starts at power up after each rail has its dependencies and time delays met. Consider a rail to be on or within regulation when the measured voltage for that rail crosses the power-good-on (POWER\_GOOD\_ON <sup>(1)</sup>) limit. The rail is still in regulation until the voltage drops below power-good-off (POWER\_GOOD\_OFF). Without having the voltage monitoring set for a given rail, that rail is considered ON if an OPERATION command, PMBUS CNTRL pin, or auto-enable commands it on and (TON\_DELAY + TON\_MAX\_FAULT\_LIMIT) time passes. Consider a rail OFF when commanded OFF and (TOFF\_DELAY + TOFF\_MAX\_WARN\_LIMIT) time passes.

### **Turnon Sequencing**

The UCD9090-Q1 supports the following sequence-on options for each rail:

- Monitor only do not sequence-on
- Fixed delay time (TON\_DELAY) after an OPERATION command to turn on
- Fixed delay time after assertion of the PMBUS\_CNTRL pin
- Fixed time after one or a group of parent rails achieves regulation (POWER\_GOOD\_ON)
- · Fixed time after a designated GPI has reached a user-specified state
- · Any combination of the previous options

The maximum TON DELAY time is 3276 ms.

### **Turnoff Sequencing**

The UCD9090-Q1 supports the following sequence-off options for each rail:

- Monitor only do not sequence-off
- Fixed delay time (TOFF DELAY) after an OPERATION command to turn off
- Fixed delay time after deassertion of the PMBUS\_CNTRL pin
- Fixed time after one or a group of parent rails drop below regulation (POWER\_GOOD\_OFF)
- Fixed delay time in response to an undervoltage, overvoltage, or maximum turn-on fault on the rail
- Fixed delay time in response to a fault on a different rail when set as a fault shutdown slave to the faulted rail
- Fixed delay time in response to a GPI reaching a user-specified state
- · Any combination of the previous options

The maximum TOFF\_DELAY time is 3276 ms.



- Rail 1 and Rail 2 are both sequenced "ON" and "OFF" by the PMBUS\_CNTRL pin only
- Rail 2 has Rail 1 as an "ON" dependency
  Rail 1 has Rail 2 as an "OFF" dependency

Figure 9. Sequence-On and Sequence-Off Timing

<sup>(1)</sup> In this document, configuration parameters such as Power Good On are referred to using Fusion GUI names. *The UCD90xxx Sequencer and System Health Controller PMBus Command Reference* name is shown in parentheses (POWER\_GOOD\_ON) the first time the parameter appears.



### **Sequencing Configuration Options**

In addition to the turnon and turnoff sequencing options, the user can configure the time between when a rail is enabled and when the monitored rail voltage must reach its power-good-on setting by using maximum turnon (TON\_MAX\_FAULT\_LIMIT). Maximum turnon can be set in 1-ms increments. A value of 0 ms means that there is no limit and the device can try to turn on the output voltage indefinitely.

Rails can be configured to turn off immediately or to sequence-off according to rail and GPI dependencies and user-defined delay times. Configure a sequenced shutdown by selecting the appropriate rail and GPI dependencies and turnoff delay (TOFF\_DELAY) times for each rail. The turnoff delay times begin when the PMBUS\_CNTRL pin deasserts, when using the PMBus OPERATION command to give a soft-stop command, or when a fault occurs on a rail that has other rails set as fault-shutdown slaves.

Shutdowns on one rail can initiate shutdowns of other rails or controllers. In systems with multiple UCD9090-Q1s, it is possible for each controller to be both a master and a slave to another controller.

#### PIN-SELECTED RAIL STATES

This feature allows the use of up to three GPIs to enable or disable any rail. This is useful for implementing system low-power modes and the Advanced Configuration and Power Interface (ACPI) specification that is used for operating system-directed power management in servers and PCs. In up to 8 system states, the power system designer can define which rails are on and which rails are off. If presentation of a new state on the input pins requires a rail to change state, it does so with regard to its sequence-on or sequence-off dependencies.

This function causing a rail to change its state results in a modification of the OPERATION command. This requires setting ON\_OFF\_CONFIG to use the OPERATION command for a given rail for this function to have any effect on the rail state. The device uses the first three pins configured with the GPI\_CONFIG command to select one of eight system states. After a device reset, the sampling of these pins determines the system state, which if enabled is the basis for updating each rail state. When selecting a new system state, changes to the status of the GPIs must not take longer than 1 microsecond. See the *UCD90xxx Sequencer and System Health Controller PMBus Command Reference* for complete configuration settings of PIN\_SELECTED\_RAIL\_STATES.

| GPI 2 State  | GPI 1 State  | GPI 0 State  | System<br>State |
|--------------|--------------|--------------|-----------------|
| Not asserted | Not asserted | Not asserted | 0               |
| Not asserted | Not asserted | Asserted     | 1               |
| Not asserted | Asserted     | Not asserted | 2               |
| Not asserted | Asserted     | Asserted     | 3               |
| Asserted     | Not asserted | Not asserted | 4               |
| Asserted     | Not asserted | Asserted     | 5               |
| Asserted     | Asserted     | Not asserted | 6               |
| Asserted     | Asserted     | Asserted     | 7               |

**Table 2. GPI Selection of System States** 

### **MONITORING**

The UCD9090-Q1 has 11 monitor input pins (MONx) that are multiplexed into a 12-bit ADC that has a 2.5-V reference. Configuring the monitor pins is possible so that they can measure voltage signals to report voltage-, current-, and temperature-type measurements. A single rail can include all three measurement types, each monitored on a separate MON pin. If a rail has both voltage and current assigned to it, then the user can calculate power for the rail. Digital filtering applied to each MON input depends on the type of signal. Voltage inputs have no filtering. Current and temperature inputs have a low-pass filter.

#### **VOLTAGE MONITORING**

The UCD9090-Q1 can monitor up to 12 voltages using the analog input pins. The input voltage range is 0 V–2.5 V for all MONx inputs except MON11 (pin 37), which has a range of 0.2 V–2.5 V. Any voltage between 0 V and 0.2 V on these pins reads as 0.2 V. Use external resistors to attenuate voltages higher than 2.5 V.



The ADC operates continuously, requiring 3.89  $\mu s$  to convert a single analog input. The sequencing and monitoring algorithm samples each rail every 400  $\mu s$ . The maximum source impedance of any sampled voltage should be less than 4  $k\Omega$ . The source impedance limit is particularly important when using a resistor-divider network to lower the voltage applied to the analog input pins.

Configure MON1-MON6 using digital hardware comparators, if desired, to achieve faster fault responses. Each hardware comparator has four thresholds [two UV (Fault and Warning) and two OV (Fault and Warning)]. The hardware comparators respond to UV or OV conditions in about 80 µs (faster than 400 µs for the ADC inputs) and can disable rails or assert GPOs. The only fault response available for the hardware comparators is to shut down immediately.

The ADC uses an internal 2.5-V reference. The ADC reference has a tolerance of  $\pm 0.5\%$  between 0°C and 125°C and a tolerance of  $\pm 1\%$  between -40°C and 125°C. Monitoring voltages higher than 2.5 V requires an external voltage divider. Enter the nominal rail voltage and the external scale factor into the *Fusion GUI* to report the actual voltage being monitored instead of the ADC input voltage. The nominal voltage sets the range and precision of the reported voltage according to Table 3.



Figure 10. Voltage Monitoring Block Diagram

| VOLTAGE RANGE<br>(Volts) | RESOLUTION<br>(Millivolts) |
|--------------------------|----------------------------|
| 0 to 127.99609           | 3.90625                    |
| 0 to 63.99805            | 1.95313                    |
| 0 to 31.99902            | 0.97656                    |
| 0 to 15.99951            | 0.48824                    |
| 0 to 7.99976             | 0.24414                    |
| 0 to 3.99988             | 0.12207                    |
| 0 to 1.99994             | 0.06104                    |
| 0 to 0.99997             | 0.03052                    |

Table 3. Voltage Range and Resolution

Although the reporting of monitor results can have a resolution of about 15  $\mu$ V, the 2.5-V reference and the 12-bit ADC determine the real conversion resolution of 610  $\mu$ V.

#### **CURRENT MONITORING**

Monitor current by using the analog inputs. Use external circuitry, see Figure 11, in order to convert the current to a voltage within the range of the UCD9090-Q1 MONx input in use.



For a monitor input configured as a current, a sliding-average digital filter smooths the measurements. The device takes a current measurement for one rail every 200 µs. If programmed to support 10 rails (with or without monitoring current at all rails), then the current measurement for each rail occurs every 2 ms. The current calculation comprises a sliding average using the last four measurements. The filter reduces the probability of false fault detections, and introduces a small delay to the current reading. If a rail definition includes a voltage monitor and a current monitor, then monitoring for undercurrent warnings begins once the rail voltage reaches POWER\_GOOD\_ON. If the rail does not have a voltage monitor, then current monitoring begins after TON DELAY.

The device supports multiple PMBus commands related to current, including READ\_IOUT, which reads external currents from the MON pins; IOUT\_OC\_FAULT\_LIMIT, which sets the overcurrent fault limit; IOUT\_OC\_WARN\_LIMIT, which sets the overcurrent warning limit; and IOUT\_UC\_FAULT\_LIMIT, which sets the undercurrent fault limit. The UCD90xxx Sequencer and System Health Controller PMBus Command Reference contains a detailed description of how to use MBus commands to implement current-fault responses.

IOUT\_CAL\_GAIN is a PMBus command that allows the user to enter the scale factor of an external current sensor and any amplifiers or attenuators between the current sensor and the MON pin in milliohms. IOUT\_CAL\_OFFSET is the current that results in 0 V at the MON pin. The combination of these PMBus commands allows the reporting of current in amperes. The following example using the INA196 would require programming IOUT\_CAL\_GAIN to Rsense( $m\Omega$ ) × 20.



Figure 11. Current Monitoring Circuit Example Using the INA196

#### REMOTE TEMPERATURE MONITORING AND INTERNAL TEMPERATURE SENSOR

The UCD9090-Q1 has support for internal and remote temperature sensing. The internal temperature sensor requires no calibration and can report the device temperature via the PMBus interface. The remote temperature sensor can report the remote temperature by using a configurable gain and offset for the type of sensor being used in the application, such as a linear temperature sensor (LTS) connected to the analog inputs.

Use external circuitry to convert the temperature to a voltage within the range of the UCD9090-Q1 MONx input being used.

If an input is configured as a temperature, the measurements are smoothed by a sliding-average digital filter. The temperature for one rail is measured every 100 ms. If programmed to support 10 rails (with or without monitoring temperature at all rails), then the current measurement for each rail temperature occurs every 1 s. The temperature calculation comprises a sliding average using the last 16 measurements. The filter reduces the probability of false fault detections, and introduces a small delay to the temperature reading. A silicon diode sensor with an accuracy of ±5°C, monitored using the ADC, measures the internal device temperature. Temperature monitoring begins immediately after reset and initialization.



The device supports multiple PMBus commands related to temperature, including READ\_TEMPERATURE\_1, which reads the internal temperature; READ\_TEMPERATURE\_2, which reads external temperatures; and OT\_FAULT\_LIMIT and OT\_WARN\_LIMIT, which set the overtemperature fault and warning limit. The *UCD90xxx* Sequencer and System Health Controller PMBus Command Reference contains a detailed description of how to use PMBus commands to implement temperature-fault responses.

TEMPERATURE\_CAL\_GAIN is a PMBus command that allows the user to enter the scale factor of an external temperature sensor and any amplifiers or attenuators between the temperature sensor and the MON pin in °C/V. TEMPERATURE\_CAL\_OFFSET is the temperature that results in 0 V at the MON pin. The combination of these PMBus commands allows the reporting of temperature in degrees Celsius.



Figure 12. Remote Temperature Monitoring Circuit Example using the TMP20

### **TEMPERATURE BY HOST INPUT**

If the host system has the option of not using the temperature-sensing capability of the UCD9090-Q1, it can still provide the desired temperature to the UCD9090-Q1 through the PMBus. The host may have temperature measurements available through I<sup>2</sup>C- or SPI-interfaced temperature sensors. The UCD9090-Q1 would use the temperature given by the host in place of an external temperature measurement for a given rail. The temperature provided by the host would still be used for detecting overtemperature warnings or faults, logging peak temperatures, input to Boolean logic-builder functions, and feedback for the fan-control algorithms. To write a temperature associated with a rail, the PMBus command used is the READ\_TEMPERATURE\_2 command. If the host writes that command, the value written is used as the temperature until the writing of another value. This is true even if the temperature does not have an assigned monitor pin. When there is a monitor pin associated with the temperature, then after writing READ\_TEMPERATURE\_2, there is no further use for the monitor pin until the part is reset. When there is not a monitor pin associated with the temperature, the internal temperature sensor senses the temperature until the writing of the READ\_TEMPERATURE\_2 command.





Figure 13. Temperature Provided by Host

#### FAULT RESPONSES AND ALERT PROCESSING

The UCD9090-Q1 monitors whether the rail stays within a window of normal operation. There are two programmable warning levels (under and over) and two programmable fault levels (under and over). When any monitored voltage goes outside of the warning or fault window, the PMBALERT# pin asserts immediately, and setting of the appropriate bits in the PMBus status registers occurs (see Figure 7). The UCD90xxx Sequencer and System Health Controller PMBus Command Reference and the PMBus Specification provides detailed descriptions of the status registers.

The user can enable or disable a programmable glitch filter for each MON input and then, on a glitch filter for an input defined as a voltage, set that filter between 0 and 102 ms with 400-µs resolution.

The device bases fault-response decisions on results from the 12-bit ADC. The device cycles through the ADC results and compares them against the programmed limits. Timing of the event within the ADC conversion cycle and the selected fault response determine the time to respond to an individual event.



Figure 14. Sequencing and Fault-Response Timing





The configurable fault limits are:

**TON\_MAX\_FAULT** - Flagged if an enabled rail does not reach the POWER\_GOOD\_ON limit within the configured time

**VOUT\_UV\_WARN** - Flagged if a voltage rail drops below the specified UV warning limit after reaching the POWER\_GOOD\_ON setting

**VOUT\_UV\_FAULT** - Flagged if a rail drops below the specified UV fault limit after reaching the POWER\_GOOD\_ON setting

**VOUT\_OV\_WARN** - Flagged if a rail exceeds the specified OV warning limit at any time during startup or operation

**VOUT OV FAULT** – Flagged if a rail exceeds the specified OV fault limit at any time during startup or operation

**MAX\_TOFF\_WARN** – Flagged if a rail not reach 12.5% of the nominal rail voltage within the configured time following a command to shut down

Faults are more serious than warnings. The PMBALERT# pin is always asserted immediately if a warning or fault occurs. If a warning occurs, the following takes place:

### **Warning Actions**

- Immediately assert the PMBALERT# pin
- Flag the status bit
- Assert a GPIO pin (optional)
- Omit logging warnings to flash



Choose from a number of fault-response options:

#### **Fault Responses**

- Continue Without Interruption: Flag the fault and take no action
- Shut Down Immediately: Shut down the faulted rail immediately and restart according to the rail configuration
- Shut Down using TOFF\_DELAY: If a fault occurs on a rail, exhaust whatever retries are configured. If the rail does not come back, schedule the shutdown of this rail and all fault-shutdown slaves. Sequence all selected rails off, including the faulty rail, according to their sequence-off dependencies and T\_OFF\_DELAY times. For the Do Not Restart selection, sequence off all selected rails on fault detection.

#### Restart

- Do Not Restart: Do not attempt to restart a faulted rail after it has been shut down.
- Restart Up To N Times: Attempt to restart a faulted rail up to 14 times after it has been shut down. The measurement for time between restarts is between the rail enable pin deassertion (after any glitch filtering and turnoff delay times, if configured to observe them) and reassertion. That time setting can be between 0 and 1275 ms in 5-ms increments.
- Restart Continuously: Same as Restart Up To N Times except that the device continues to restart
  until the fault goes away, the specified combination of PMBus OPERATION command and
  PMBUS\_CNTRL pin status commands it off, reset of the device, or removal of power from the
  device.
- Shut Down Rails and Sequence On (Re-sequence): Shut down the selected rails immediately or
  after reaching the continue-operation time, and then sequence-on those rails using sequence-on
  dependencies and T\_ON\_DELAY times.

### SHUT DOWN ALL RAILS AND SEQUENCE ON (RESEQUENCE)

One can configure the UCD9090-Q1 to turn off a set of rails and then sequence them back on in response to a fault or a RESEQUENCE command. To sequence all rails in the system, select all rails as fault-shutdown slaves of the faulted rail. The rails designated as fault-shutdown slaves do soft shutdowns regardless of whether the setting for the faulted rail is to stop immediately or stop with delay. Only after all retries are exhausted for a given fault does the device perform shut-down-all-rails and sequence-on.

While waiting for the rails to turn off, any of the rails reaching its TOFF\_MAX\_WARN\_LIMIT results in the reporting of an error. There is a configurable option to continue with the resequencing operation if an error report occurs. After the faulted rail and fault-shutdown slaves sequence-off, the UCD9090-Q1 waits for a programmable delay time between 0 and 1275 ms in increments of 5 ms and then sequences-on the faulted rail and fault-shutdown slaves according to the start-up sequence configuration. This repeats until the faulted rail and fault-shutdown slaves successfully achieve regulation, or for a user-selected 1, 2, 3, 4, or unlimited number of times. If the resequence operation is successful, the resequence counter resets if all of the resequenced rails maintain normal operation for one second.

Once shut-down-all-rails and sequence-on begin, the device ignores any faults on the fault-shutdown slave rails. The occurrence of two or more simultaneous faults with different fault-shutdown slaves results in taking the more conservative. For example, if a set of rails is already on its second resequence and the device is configured to resequence three times, and another set of rails enters the resequence state, resequencing that second set of rails only happens once. Another example – if one set of rails is waiting for all of its rails to shut down so that it can resequence, and another set of rails enters the resequence state, the device now waits for all rails from both sets to shut down before resequencing.



#### **GPIOs**

The UCD9090-Q1 has 21 GPIO pins that can function as either inputs or outputs. Each GPIO has configurable output-mode options, including open-drain or push-pull outputs that it can actively drive to 3.3 V or ground. The device can use an additional two pins as either inputs or PWM outputs but not as GPOs. Table 4 lists possible uses for the GPIO pins and the maximum number of each type for each use. GPIO pins can be dependents in sequencing and alarm processing. Additional uses are for system-level functions such as external interrupts, power-goods, resets, or for the cascading of multiple devices. Configuring a rail without a MON pin but with a GPIO set as an enable can sequence a GPO up or down.

**Table 4. GPIO Pin-Configuration Options** 

| PIN NAME     | PIN | RAIL EN<br>(10 MAX) | GPI<br>(8 MAX) | GPO<br>(10 MAX) | PWM OUT<br>(10 MAX) | MARGIN PWM<br>(10 MAX) |
|--------------|-----|---------------------|----------------|-----------------|---------------------|------------------------|
| FPWM1/GPIO5  | 10  | Х                   | Х              | Х               | Х                   | Х                      |
| FPWM2/GPIO6  | 11  | Х                   | Х              | Х               | Х                   | Х                      |
| FPWM3/GPIO7  | 12  | Х                   | Х              | Х               | Х                   | Х                      |
| FPWM4/GPIO8  | 13  | Х                   | Х              | Х               | Х                   | Х                      |
| FPWM5/GPIO9  | 14  | Х                   | Х              | Х               | Х                   | Х                      |
| FPWM6/GPIO10 | 15  | X                   | X              | X               | X                   | X                      |
| FPWM7/GPIO11 | 16  | X                   | X              | X               | X                   | X                      |
| FPWM8/GPIO12 | 17  | X                   | X              | X               | X                   | X                      |
| GPI1/PWM1    | 22  |                     | X              |                 | X                   | X                      |
| GPI2/PWM2    | 23  |                     | X              |                 | X                   | X                      |
| GPIO1        | 4   | X                   | X              | X               |                     |                        |
| GPIO2        | 5   | X                   | X              | X               |                     |                        |
| GPIO3        | 6   | X                   | X              | X               |                     |                        |
| GPIO4        | 7   | X                   | X              | X               |                     |                        |
| GPIO13       | 18  | X                   | X              | X               |                     |                        |
| GPIO14       | 21  | X                   | X              | X               |                     |                        |
| GPIO15       | 24  | X                   | X              | X               |                     |                        |
| GPIO16       | 25  | Х                   | Х              | Х               |                     |                        |
| GPIO17       | 26  | Х                   | Х              | Х               |                     |                        |
| TCK/GPIO18   | 27  | Х                   | Х              | Х               |                     |                        |
| TDO/GPIO19   | 28  | X                   | X              | X               |                     |                        |
| TDI/GPIO20   | 29  | Х                   | Х              | Х               |                     |                        |
| TMS/GPIO21   | 30  | X                   | Х              | Х               |                     |                        |

#### **GPO Control**

PMBus commands or logic defined in internal Boolean function blocks can control the GPIOs when configured as outputs. Controlling GPOs by PMBus commands (GPIO\_SELECT and GPIO\_CONFIG) can provide control over LEDs, enable switches, and so forth, with the use of an I<sup>2</sup>C interface. See the *UCD90xxx Sequencer and System Health Controller PMBus Command Reference* for details on controlling a GPO using PMBus commands.

### **GPO Dependencies**

A user can configure GPIOs as outputs that are based on Boolean combinations of up to two ANDs all ORed together (Figure 16). Inputs to the logic blocks can include the first eight defined GPOs, GPIs, and rail-status flags. The user can select one rail-status type as an input for each AND gate in a Boolean block, and for a selected rail status, include the status flags of all active rails as inputs to the AND gate. \_LATCH rail-status types stay asserted until cleared by a MFR PMBus command or by a specially configured GPI pin. Table 5 shows the different rail-status types. See the UCD90xxx Sequencer and System Health Controller PMBus Command Reference for complete definitions of rail-status types. The GPO response is configurable to have a delayed assertion or deassertion.





Figure 16. Boolean Logic Combinations



Figure 17. Fusion Boolean Logic Builder

Table 5. Rail-Status Types for Boolean Logic

| Rail-Status Types |                         |                               |  |  |  |
|-------------------|-------------------------|-------------------------------|--|--|--|
| POWER_GOOD        | IOUT_UC_FAULT           | TOFF_MAX_WARN_LATCH           |  |  |  |
| MARGIN_EN         | TEMP_OT_FAULT           | SEQ_ON_TIMEOUT_LATCH          |  |  |  |
| MRG_LOW_nHIGH     | TEMP_OT_WARN            | SEQ_OFF_TIMEOUT_LATCH         |  |  |  |
| VOUT_OV_FAULT     | SEQ_ON_TIMEOUT          | SYSTEM_WATCHDOG_TIMEOUT_LATCH |  |  |  |
| VOUT_OV_WARN      | SEQ_OFF_TIMEOUT         | IOUT_OC_FAULT_LATCH           |  |  |  |
| VOUT_UV_WARN      | SYSTEM_WATCHDOG_TIMEOUT | IOUT_OC_WARN_LATCH            |  |  |  |
| VOUT_UV_FAULT     | VOUT_OV_FAULT_LATCH     | IOUT_UC_FAULT_LATCH           |  |  |  |
| TON_MAX_FAULT     | VOUT_OV_WARN_LATCH      | TEMP_OT_FAULT_LATCH           |  |  |  |
| TOFF_MAX_WARN     | VOUT_UV_WARN_LATCH      | TEMP_OT_WARN_LATCH            |  |  |  |
| IOUT_OC_FAULT     | VOUT_UV_FAULT_LATCH     |                               |  |  |  |
| IOUT_OC_WARN      | TON_MAX_FAULT_LATCH     |                               |  |  |  |



#### **GPO Delays**

A user can configure the GPOs so that they manifest a change in logic with a delay on assertion, deassertion, both, or none. GPO behavior using delays has different effects depending on whether the logic change occurs at a faster rate than the delay. On a normal delay configuration, if the logic for a GPO changes to a state and reverts back to the previous state within the time of a delay, then the GPO does not manifest the change of state on the pin. In Figure 18, the GPO setting is such that it follows the GPI with a 3-ms delay at assertion and also at de-assertion. When the GPI first changes to a high logic state, the device maintains the state for a time longer than the delay, allowing the GPO to follow with an appropriate logic state. The same goes when the GPI returns to its previous low logic state. The second time that the GPI changes to a high logic state, it returns to a low logic state before the delay time expires. In this case, the GPO does not change state. A delay configured in this manner serves as a glitch filter for the GPO.



Figure 18. GPO Behavior When Not Ignoring Inputs During Delay

The *Ignore Input During Delay* bit allows the output of a change in GPO even if it occurs for a time shorter than the delay. This configuration setting has the GPO ignore any activity from the triggering event until the delay expires. Figure 19 represents the two cases for ignoring the inputs during a delay. In the case in which the logic changes occur with more time than the delay, the GPO signal looks the same as when not ignoring the input. Then on a GPI pulse shorter than the delay, the GPO still changes state. Any pulse that occurs on the GPO when having the *Ignore Input During Delay* bit set has a duration of at least the time delay.



Figure 19. GPO Behavior When Ignoring Inputs During Delay

#### **State Machine Mode Enable**

With this bit in the GPO\_CONFIG command set, the device uses only one of the AND paths at a given time. When the GPO logic result is currently TRUE, the device uses AND path 0 until the result becomes FALSE. When the GPO logic result is currently FALSE, the device uses AND path 1 until the result becomes TRUE. This provides a very simple state machine and allows for more-complex logical combinations.



### **GPI Special Functions**

There are five special input functions which use GPIs. There can be no more than one pin assigned to each of these functions.

- GPI Fault Enable When set, the device treats de-assertion of the GPI as a fault.
- Latched Statuses Clear Source When a GPO uses a latched status type (\_LATCH), one can configure a GPI that clears the latched status.
- **Input Source for Margin Enable** With this pin asserted, the device puts all rails with margining enabled in a margined state (low or high).
- Input Source for Margin Low or Not-High With this pin asserted, the device sets all margined rails to margin low as long as the input source asserts the margin enable. With this pin deasserted, the device sets the rails to margin high.

The configuration of GPI pin polarity can be either active-low or active-high. The PIN\_SELECTED\_RAIL\_STATES command uses the first three GPIs defined, regardless of their main purpose.

## **Power-Supply Enables**

Configuration of ach GPIO can be as a rail-enable pin with either active-low or active-high polarity. Output mode options include open-drain or push-pull outputs that one can actively drive to 3.3 V or ground. During reset, the GPIO pins are high-impedance except for FPWM/GPIO pins 17–24, which the device drives low. To hold the power supplies off during reset, tie external pulldown or pullup resistors to the enable pins. The UCD9090-Q1 can support a maximum of 10 enable pins.

#### NOTE

The only use of GPIO pins that have FPWM capability (pins 10–17) should be as power-supply enable signals if the signal is active-high.

## **Cascading Multiple Devices**

One can use a GPIO pin to coordinate multiple controllers by using the pin as a power-good output from one device and connecting it to the PMBUS\_CNTRL input pin of another. This imposes a master-slave relationship among multiple devices. During start-up, the slave controllers initiate their start sequences after the master has completed its start sequence and all rails have reached regulation voltages. During shutdown, as soon as the master starts to sequence-off, it sends the shutdown signal to its slaves.

A shutdown on one or more of the master rails can initiate shutdowns of the slave devices. The master shutdowns can be initiated intentionally or by a fault condition. This method works to coordinate multiple controllers, but it does not enforce interdependency between rails within a single controller.

The PMBus specification implies that the power-good signal is active when all the rails in a controller are regulating at their programmed voltage. The UCD9090-Q1 allows configuring of GPIOs to respond to a desired subset of power-good signals.

### **PWM Outputs**

### FPWM1-FPWM8

Pins 10–17 are configurable as fast pulse-width modulators (FPWMs). The frequency range is 15.260 kHz to 125 MHz. FPWMs can be configured as closed-loop margining outputs, fan controllers, or general-purpose PWMs.

Any FPWM pin not used as a PWM output is configurable as a GPIO. A designer can use one FPWM in a pair as a PWM output and the other pin as a GPO. The device actively drives FPWM pins low from reset when used as GPOs.

The frequency settings for the FPWMs apply to pairs of pins:

- FPWM1 and FPWM2 same frequency
- FPWM3 and FPWM4 same frequency
- FPWM5 and FPWM6 same frequency
- FPWM7 and FPWM8 same frequency



If not using an FPWM pin from a pair while the setting of its companion is to function as a PWM, TI recommends configuring the unused FPWM pin as an active-low open-drain GPO so that it does not disturb the rest of the system. Setting an FPWM automatically enables the other FPWM within the pair if not configured for any other functionality.

Derive the frequency for the FPWM by dividing down a 250-MHz clock. To determine an actual frequency to which an FPWM can be set, divide 250 MHz by any integer between 2 and  $(2^{14} - 1)$ .

The FPWM duty-cycle resolution depends on the frequency setting for a given FPWM. After determining the frequency, calculate the duty-cycle resolution using Equation 1.

Change per Step (%)<sub>FPWM</sub> = frequency 
$$\div$$
 (250 × 10<sup>6</sup> × 16) × 100 (1)

Take for an example determining the actual frequency and the duty-cycle resolution for a 75-MHz target frequency.

- 1. Divide 250 MHz by 75 MHz to obtain 3.33.
- 2. Round off 3.33 to obtain an integer of 3.
- 3. Divide 250 MHz by 3 to obtain the actual closest frequency of 83.333 MHz.
- 4. Use Equation 1 to calculate the duty-cycle resolution of 2.0833%.

#### **PWM1-2**

Pins 22 and 23 are usable as GPIs or PWM outputs. These PWM outputs have an output frequency of 0.93 Hz to 7.8125 MHz.

Derive the frequency for PWM1 and PWM2 by dividing down a 15.625-MHz clock. To determine a possible frequency setting for these PWMs, one must divide 15.625 MHz by any integer between 2 and  $(2^{24} - 1)$ . The duty-cycle resolution depends on the set frequency for PWM1 and PWM2.

The PWM1 or PWM2 duty-cycle resolution depends on the frequency set for the given PWM. Knowing the frequency, one can calculate the duty-cycle resolution using Equation 2.

Change per Step (%)<sub>PWM1/2</sub> = frequency 
$$\div$$
 15.625 x 10<sup>6</sup> x 100 (2)

Calculate as follows to determine the PWM1 frequency setting closest 1 MHz:

- Divide 15.62 5 MHz by 1 MHz to obtain 15.625.
- 2. Round off 15.625 to obtain an integer of 16.
- 3. Divide 15.625 MHz by 16 to obtain the actual closest frequency of 976.563 kHz.
- 4. Use Equation 2 to calculate the duty-cycle resolution of 6.25%.

All frequencies below 238 Hz have a duty-cycle resolution of 0.0015%.



### **Programmable Multiphase PWMs**

The user can align FPWMs with reference to their phase. The phase for each FPWM is configurable from 0° to 360°. This provides flexibility in PWM-based applications such as power-supply controller, digital clock generation, and others. See an example of four FPWMs programmed to have phases at 0°, 90°, 180° and 270° (Figure 20).



Figure 20. Multiphase PWMs

#### **MARGINING**

Product validation testing uses margining to verify that the complete system works properly over all conditions, including minimum and maximum power-supply voltages, load range, ambient temperature range, and other relevant parameter variations. Margining can be controlled over PMBus using the OPERATION command or by configuring two GPIO pins as margin-EN and margin-UP/DOWN inputs. The MARGIN\_CONFIG command in the UCD90xxx Sequencer and System Health Controller PMBus Command Reference describes different available margining options, including ignoring faults while margining and using closed-loop margining to trim the power-supply output voltage one time at power up.

### **Open-Loop Margining**

To perform open-loop margining, connect a power-supply feedback node to ground through one resistor and to the margined power supply output  $(V_{OUT})$  through another resistor. The power-supply regulation loop responds to the change in feedback-node voltage by increasing or decreasing the power-supply output voltage to return the feedback voltage to the original value. The fixed resistor values and the voltage at  $V_{OUT}$  and ground determine the voltage change. It is necessary to configure two GPIO pins as open-drain outputs for connecting resistors from the feedback node of each power supply to  $V_{OUT}$  or ground.





Figure 21. Open-Loop Margining

### **Closed-Loop Margining**

Closed-loop margining uses a PWM or FPWM output for each power supply being margined. An external RC network converts the FPWM pulse train into a dc margining voltage. The margining voltage is connected to the appropriate power-supply feedback node through a resistor. The device monitors the power-supply output voltage and controls the margining voltage by adjusting the PWM duty cycle until the power-supply output voltage reaches the margin-low and margin-high voltages set by the user. The voltage setting resolutions are the same that apply to the voltage measurement resolution (Table 3). Closed-loop margining can operate in several modes (Table 6). Given that this closed-loop system has feedback through the ADC, the ADC measurement dominates the closed-loop margining accuracy. The relationship between duty cycle and margined voltage is configurable so that voltage increases when duty cycle increases or decreases. For more details on configuring the UCD9090-Q1 for margining, see the *Voltage Margining Using the UCD9012x* application note (SLVA375).

**Table 6. Closed-Loop Margining Modes** 

| Mode                    | Description                                                                                        |
|-------------------------|----------------------------------------------------------------------------------------------------|
| DISABLE                 | Margining is disabled.                                                                             |
| ENABLE_TRI_STATE        | When not margining, the PWM pin is in the high-impedance state.                                    |
| ENABLE_ACTIVE_TRIM      | When not margining, continuous adjustment of the PWM duty cycle keeps the voltage at VOUT_COMMAND. |
| ENABLE_FIXED_DUTY_CYCLE | When not margining, the PWM duty-cycle setting is for a fixed duty cycle.                          |





Figure 22. Closed-Loop Margining

#### **RUN-TIME CLOCK**

The run-time clock value is in milliseconds and days. Both are 32-bit numbers. Issuing a STORE\_DEFAULT\_ALL command saves this value in nonvolatile memory. Detection of a power-down condition can also save the value (see BROWNOUT FUNCTION).

The run-time clock is also writable. This allows the host to correct the clock periodically. It also allows initializing the clock to the actual, absolute time in years (for example, March 23, 2010). The user must translate the absolute time to days and milliseconds.

The three usage scenarios for the run-time clock are:

- Time from restart (reset or power-on) the run-time clock starts from 0 each time a restart occurs
- Absolute run-time, or operating time the device preserves the run-time clock setting across restarts, for
  tracking the total time that the device has been in operation (Note: Boot time is not part of this. Only normal
  operation time is captured here.)
- Local time an external processor sets the run-time clock to real-world time at each time the device restarts.

The run-time clock value is the timestamp for any logged faults.

### SYSTEM RESET SIGNAL

The UCD9090-Q1 can generate a programmable system-reset pulse as part of sequence-on. Programming a GPIO to remain deasserted until the voltage of a particular rail or combination of rails reaches its respective POWER\_GOOD\_ON levels, plus a programmable delay time, creates the pulse. Program the system-reset delay duration as shown in Table 7. See an example of two SYSTEM RESET signals in Figure 23. Configuration of the first SYSTEM RESET signal is such that it becomes de-asserted on Power Good On and asserted on Power Good Off after a given common delay time. Configuration of the second SYSTEM RESET signal is such that it sends a pulse after a delay time on achieving Power Good On. The pulse duration is configurable between 0.001 s and 32.256 s. See the UCD90xxx Sequencer and System Health Controller PMBus Command Reference for pulse-duration configuration details.



Figure 23. System Reset With and Without Pulse Setting



The system reset can react to watchdog timing. In Figure 24, the first delay on SYSTEM RESET is for the initial reset release that would get a CPU running once all necessary voltage rails are in regulation. The watchdog configuration includes a start time and a reset time. If these times expire without the WDI clearing them, then the expectation is that the CPU providing the watchdog signal is not operating. Either a delay or GPI tracking-release delay toggles the SYSTEM RESET to determine if the CPU recovers.



Figure 24. System Reset With Watchdog

Table 7. System-Reset Delay

| Delay   |
|---------|
| 0 ms    |
| 1 ms    |
| 2 ms    |
| 4 ms    |
| 8 ms    |
| 16 ms   |
| 32 ms   |
| 64 ms   |
| 128 ms  |
| 256 ms  |
| 512 ms  |
| 1.02 s  |
| 2.05 s  |
| 4.10 s  |
| 8.19 s  |
| 16.38 s |
| 32.8 s  |

#### WATCHDOG TIMER

The user can configure a GPI and GPO as a watchdog timer (WDT). The WDT can be independent of power-supply sequencing or tied to a GPIO functioning as a watchdog output (WDO) configured to provide a system-reset signal. One can reset the WDT by toggling a watchdog input (WDI) pin or by writing to SYSTEM\_WATCHDOG\_RESET over I<sup>2</sup>C. The WDI and WDO pins are optional when using the watchdog timer. The SYSTEM\_WATCHDOG\_RESET command can replace the WDI and the Boolean-logic-defined GPOs or the system-reset function can manifest the WDO.

The WDT can be active immediately at power up or set to wait while the system initializes. Table 8 lists the programmable wait times before the initial time-out sequence begins.



**Table 8. WDT Initial Wait Time** 

| WDT INITIAL WAIT TIME |
|-----------------------|
| 0 ms                  |
| 100 ms                |
| 200 ms                |
| 400 ms                |
| 800 ms                |
| 1.6 s                 |
| 3.2 s                 |
| 6.4 s                 |
| 12.8 s                |
| 25.6 s                |
| 51.2 s                |
| 102 s                 |
| 205 s                 |
| 410 s                 |
| 819 s                 |
| 1638 s                |

The watchdog time-out is programmable from 0.001s to 32.256 s. See the *UCD90xxx Sequencer and System Health Controller PMBus Command Reference* for details on configuring the watchdog time-out. If the WDT times out, the UCD9090-Q1 can assert a GPIO pin configured as WDO that is separate from a GPIO defined as system-reset pin, or it can generate a system-reset pulse. After a time-out, toggling the WDI pin or writing to SYSTEM\_WATCHDOG\_RESET over I<sup>2</sup>C restarts the WDT.



Figure 25. Timing of GPIOs Configured for Watchdog Timer Operation

#### DATA AND ERROR LOGGING TO FLASH MEMORY

The UCD9090-Q1 can log faults and the number of device resets to flash memory, which also stores peak voltage measurements for each rail. To reduce stress on the flash memory, the device starts a 30-second timer if a measured value exceeds the previously logged value, and writes only the highest value from the 30-second interval from RAM to flash.

Flash memory can store multiple faults, and accessing the faults over PMBus helps to debug power-supply bugs or failures. Each logged fault includes:

- Rail number
- Fault type
- · Fault time since previous device reset
- · Last measured rail voltage

Flash memory also stores the total number of device resets. One can reset the value using PMBus.

With the brownout function enabled, the device only logs the run-time clock value, peak monitor values, and faults to flash on detection of a power-down. The device stores its run-time clock value across resets or power cycles unless the brownout function is disabled, in which case the run-time clock returns to zero after each reset.

It is also possible to update and calibrate the UCD9090-Q1 internal run-time clock via a PMBus host. For example, a host processor with a real-time clock could periodically update the UCD9090-Q1 run-time clock to a value that corresponds to the actual date and time. The host must translate the UCD9090-Q1 timer value back into the appropriate units, based on the usage scenario chosen. See the REAL\_TIME\_CLOCK command in the UCD90xxx Sequencer and System Health Controller PMBus Command Reference for more details.

#### **BROWNOUT FUNCTION**

The user can enable the UCD9090-Q1 to turn off all nonvolatile logging until a brownout event is detected. A brownout event occurs if  $V_{CC}$  drops below 2.9 V. In order to enable this feature, the user must provide enough local capacitance to deliver up to 80 mA (consider additional load based on GPOs sourcing external circuits such as LEDs) for 5 ms while maintaining a minimum of 2.6 V at the device. If using the brownout circuit (Figure 26), then place a Schottky diode so that it blocks the other circuits that are also powered from the 3.3-V supply.

With this feature enabled, the UCD9090-Q1 saves faults, peaks, and other log data to SRAM during normal operation of the device. On detection of a brownout event, the device copies all data from SRAM to Flash. Use of this feature allows the UCD9090-Q1 to keep track of a single run-time clock that spans device resets or system power down (rather than resetting the run-time clock after device reset). Use of this feature can also improve the UCD9090-Q1 internal response time to events, because the device disables Flash writes during normal system operation. This is an optional feature which one can enable using the MISC\_CONFIG command. For more details, see the UCD90xxx Sequencer and System Health Controller PMBus Command Reference.



Figure 26. Brownout Circuit



#### PMBUS ADDRESS SELECTION

Two pins are allocated to decode the PMBus address. At power up, the device applies a bias current to each address-detect pin, and the internal 12-bit ADC captures the voltage on that pin. Calculate the PMBus address as follows.

PMBus Address =  $12 \times bin(V_{AD01}) + bin(V_{AD00})$ 

Where  $bin(V_{AD0x})$  is the address bin for one of eight addresses as shown in Table 9. The MIN and MAX VOLTAGE RANGE (V) define the address bins. Each bin is a constant ratio of 1.25 from the previous bin. This method maintains the width of each bin relative to the tolerance of standard 1% resistors.

**RPMBus ADDRESS BIN** PMBus RESISTANCE (kΩ) Open 11 200 154 10 9 118 8 90.9 7 69.8 6 53.6 5 41.2 4 31.6 Short

**Table 9. PMBus Address Bins** 

A low impedance (short) on either address pin that produces a voltage below the minimum voltage causes the PMBus address to default to address 126 (0x7E). A high impedance (open) on either address pin that produces a voltage above the maximum voltage also causes the PMBus address to default to address 126 (0x7E).

Address 0 is not used because it is the PMBus general-call address. This device or any other device that shares the PMBus with it cannot use addresses 11 and 127, because TI reserves those for manufacturing programming and test. TI recommends not using address 126 for any devices on the PMBus, because this is the address to which the UCD9090-Q1 defaults in case of a short or open on the address lines. Table 10 summarizes which PMBus addresses can be used. Specific devices have other SMBus or PMBus addresses assigned to them. For a system with other types of devices connected to the same PMBus, see the SMBus device address assignments table in Appendix C of the latest version of the System Management Bus (SMBus) specification. The SMBus specification is available for download at http://smbus.org/specs/smbus20.pdf.

 Address
 STATUS
 Reason

 0
 Prohibited
 SMBus general address call

 11
 Avoid
 Causes conflicts with other devices during program flash updates

 12
 Prohibited
 PMBus alert response protocol

 126
 For JTAG use
 Default value; may cause conflicts with other devices

Used by TI manufacturing for device tests

**Table 10. PMBus Address Assignment Rules** 

Prohibited

127





Figure 27. PMBus Address-Detection Method

#### **CAUTION**

TI recommends not selecting address 126 (0x7E) as a permanent PMBus address for any given application design. Leaving the address in default state as 126 (0x7E) enables the JTAG and does not allow using the JTAG-compatible pins (27–30) as GPIOs. The UCD9090-Q1 runs at 10% slower frequency with JTAG enabled to ensure best JTAG operation.

### **DEVICE RESET**

- The UCD9090-Q1 has three different reset mechanisms:
  - RESET1 as determined by the voltage on the supply pin (V<sub>33D</sub>)
  - RESET2 as determined by the voltage on the RESET pin
  - RESET2 by a soft-reset command issued over PMBus

The UCD90160 has an integrated power-on reset (POR) circuit which monitors the supply voltage,  $V_{33D}$ . When  $V_{33D}$  is less than  $V_{RESET}$  (2.4-V maximum), the device is in the RESET1 state, and when  $V_{33D}$  is greater than  $V_{RESET}$ , the device exits the RESET1 state.

As  $V_{33D}$  increases above approximately 2.6 V, the device begins an initialization routine which includes a flash error-log integrity check. Normally, the duration of this initialization routine is approximately 20 ms ( $t_{\text{INIT}}$  in Figure 28). If the flash error-log integrity check fails, the initialization routine can last for approximately 200 ms. At the end of the initialization routine, the device begins normal operation as defined by the device configuration. During the initialization routine, one considers the device to be in the RESET2 state.

It is possible to force the device into the RESET2 state by an external circuit connected to the RESET pin (hard reset) while the device is operating within the recommended supply voltage range. A voltage less than  $V_{IL}$  for longer than  $t_{RESET}$  places the device in RESET2 and a voltage greater than  $V_{IH}$  on the RESET pin allows the initialization routine to start. It is also poslsible to force the device into RESET2 by issuing the soft-reset command (SendByte 0xDB) over PMBus. After processing of the self-clearing soft-reset command, the initialization routine begins.

The description of the state of the GPIO pins during RESET1 and RESET2 is as follows:

- All GPIO: During RESET1, these may sink or source current when approximately 0.7 V < V<sub>33D</sub> < V<sub>RESET</sub>.
- · FPWM GPIO: During RESET2, these pins sink current.
- Other GPIO: During RESET2, these pins behave as inputs (HiZ).





Figure 28. UCD9090-Q1 RESET1 and RESET2 Behavior

For cases where GPIO behavior during supply ramp-up might affect system circuitry, the designer may add a small filter capacitor to the GPIO to help filter the behavior. Use a  $100-\Omega$  to  $200-\Omega$  series resistor between the GPIO pin and the filter capacitor to limit the GPIO current. To avoid erroneous noise on the RESET pin, use a  $10-k\Omega$  pullup resistor (from RESET to 3.3 V) and a 1000-pF capacitor (from RESET to AVSS).

#### **DEVICE CONFIGURATION AND PROGRAMMING**

From the factory, the device contains the sequencing and monitoring firmware. Its configuration is also such that all GPOs are high-impedance (except for FPWM/GPIO pins 10–17, which it drives low), with no sequencing or fault-response operation. See *Configuration Programming of UCD Devices*, available from the *Documentation & Help Center* that can be selected from the *Fusion GUI* Help menu, for full UCD9090-Q1 configuration details.

After the user has designed a configuration file using *Fusion GUI*, there are three general device-configuration programming options:

- 1. A host microcontroller can program devices in-circuit by using PMBus commands over I<sup>2</sup>C (see the *UCD90xxx Sequencer and System Health Controller PMBus Command Reference*). Each parameter write replaces the data in the associated memory (RAM) location. After the device receives all the required configuration data, it transfers that data to the associated nonvolatile memory (data flash) by issuing a special command, STORE\_DEFAULT\_ALL. This method is how the *Fusion GUI* normally reads and writes a device configuration.
- 2. The *Fusion GUI* (Figure 29) can create a PMBus or I<sup>2</sup>C command script file which the I<sup>2</sup>C master can use to configure the device.





Figure 29. Fusion GUI PMBus Configuration Script Export Tool

3. Another in-circuit programming option is for the *Fusion GUI* to create a data flash image from the configuration file (Figure 30). Export of the configuration files can be in Intel hex, serial vector format (SVF), or S-record. Download the image file to the device using I<sup>2</sup>C or JTAG. The *Fusion GUI* tools are usable onboard if the *Fusion GUI* can gain ownership of the I<sup>2</sup>C bus on the target board.





Figure 30. Fusion GUI Device Configuration Export Tool

For small runs, use a ZIF socketed board with an I<sup>2</sup>C header with the standard Fusion GUI or manufacturing GUI. One can use the TI evaluation module for the UCD90xxx 64-pin sequencer and system-health monitor (UCD90SEQEVM64-650) for this purpose. The *Fusion GUI* can also create a data flash file that a dedicated device programmer can then load into the UCD9090-Q1.

To configure the device over  $I^2C$  or PMBus, one must power the UCD9090-Q1. The PMBus clock and data pins must be accessible with pullup resistors between 1 k $\Omega$  and 2 k $\Omega$  pulling them high to the same  $V_{DD}$  supply that powers the device. Take care not to introduce additional bus capacitance (<100 pF). One can use a gang programmer via JTAG or  $I^2C$  to write the user configuration to data flash before installing the device in the circuit. To use  $I^2C$ , multiplex the clock and data lines or have a socket assign the device addresses. The *Fusion GUI* tools are usable for socket addressing. A user can also do pre-programming using a single-device test fixture.



## **Table 11. Configuration Options**

|                         | Data Flash via JTAG                | Data Flash via I <sup>2</sup> C                                              | PMBus Commands via I <sup>2</sup> C                                          |  |  |
|-------------------------|------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|
| Off Decord Confirmation | Data flash export (.svf type file) | Data flash export (.srec or hex type file)                                   | Project file I <sup>2</sup> C/PMBus script                                   |  |  |
| Off-Board Configuration | Dedicated programmer               | Fusion tools (with exclusive bus access via USB to I <sup>2</sup> C adapter) | Fusion tools (with exclusive bus access via USB to I <sup>2</sup> C adapter) |  |  |
| On-Board Configuration  | Data flash export                  | Fusion tools (with exclusive bus                                             | Fusion tools (with exclusive bus                                             |  |  |
| On-Board Configuration  | IC                                 | access via USB to I <sup>2</sup> C adapter)                                  | access via USB to I <sup>2</sup> C adapter)                                  |  |  |

The advantages of off-board configuration include:

- Does not require access to device I<sup>2</sup>C bus on board
- Once soldered on board, full board power is available without further configuration.
- Can be partially reconfigured once the device is mounted.

### **Full Configuration Update While in Normal Mode**

Although TI recommends performing a full configuration of the UCD9090-Q1 in a controlled test setup, there may be times which required updating the configuration while the device is in an operating system. Updating the full configuration based on methods listed in DEVICE CONFIGURATION AND PROGRAMMING section while the device is in an operating system can be challenging, because these methods do not permit the UCD9090-Q1 to operate as required by application during the programming. During described methods, the GPIOs may not be in the desired states ,which can disable rails that provide power to the UCD9090-Q1. To overcome this, the UCD9090-Q1 has the capability to allow full configuration update while still operating in normal mode.

Updating the full configuration while in normal mode consists of disabling data-flash write protection, erasing the data flash, writing the data-flash image, and resetting the device. There is not a requirement to reset the device immediately, but note that the UCD9090-Q1 continues to operate based on the previous configuration with fault logging disabled until reset. See *Configuration Programming of UCD Devices*, available from the *Documentation & Help Center* that is selectable from the *Fusion GUI* Help menu, for details.

### JTAG INTERFACE

One can use the JTAG port for production programming, and also use four of the six JTAG pins as GPIOs during normal operation. See the *Pin Functions* table at the beginning of the document and Table 4 for a list of the JTAG signals and the names of those which can be used as GPIOs. The JTAG port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. This device does not support boundary scan. The UCD9090-Q1 runs at 10% slower frequency while the JTAG is enabled to ensure best JTAG operation.

The JTAG interface can provide an alternate interface for programming the device. Being disabled by default allows enabling the GPIO pins with which JTAG is multiplexed. There are two conditions which enable the JTAG interface:

- On power-up, if the data flash is blank. This condition allows JTAG to be used for writing the configuration parameters to a programmed device with no PMBus interaction.
- When address 126 (0x7E) is detected at power up. A short to ground or an open condition on either address pin generates address 126 (0x7E), which enables JTAG mode.

The UCD9090-Q1 system clock runs at 90% of nominal speed while in JTAG mode. For this reason, it is important not to leave the UCD9090-Q1 in JTAG mode for normal application operation.

The Fusion GUI can create SVF files (See the DEVICE CONFIGURATION AND PROGRAMMING section) based on a given data flash configuration, and which one can used to program the desired configuration by JTAG. For a Boundary Scan Description Language (BSDL) file that supports the UCD9090-Q1, see the product folder in www.ti.com.

There are many JTAG programmers in the market, and they all do not function the same. If planning to use JTAG to configure the device, confirm that the available JTAG tools can reliably configure the device before committing to a programming solution.



## INTERNAL FAULT MANAGEMENT AND MEMORY ERROR CORRECTION (ECC)

The UCD9090-Q1 verifies the firmware checksum at each power up. If the checksum does not match, then the device waits for I<sup>2</sup>C commands but does not execute the firmware. The device also verifies its configuration checksum at power up. If it does not match, the factory default configuration is loaded. This results in asserting the PMBALERT# pin and setting a flag in the status register. The error-log checksum validates the contents of the error log to ensure no corruption in that section of flash.

There is an internal firmware watchdog timer. If it times out, the device resets so that if the firmware program is corrupted, the device goes back to a known state. This is a normal device reset, so all of the GPIO pins are open-drain and the FPWM pins are driven low while the device is in reset. Checks are also done on each parameter that is passed, to make sure it falls within the acceptable range.

Error-correcting code (ECC) is used to improve data integrity and provide high-reliability storage of data-flash contents. ECC uses dedicated hardware to generate extra check bits for the user data being written into the flash memory. This adds an additional six bits to each 32-bit memory word stored into the flash array. These extra check bits, along with the hardware ECC algorithm, allow for detection and correction any single-bit error when reading the data flash.



#### APPLICATION INFORMATION



Figure 31. Typical Application Schematic

## **NOTE**

Figure 31 is a simplified application schematic. Simplifying the schematic entailed omission of voltage dividers such as the ones placed on the VMON1 input. All VMONx pins configured to measure a voltage that exceeds the 2.5V ADC reference must have a voltage divider.



### **Layout Guidelines**

The thermal pad provides a thermal and mechanical interface between the device and the printed circuit board (PCB). Connect the exposed thermal pad of the PCB to the device  $V_{SS}$  pins and provide at least a 4 × 4 pattern of PCB vias to connect the thermal pad and  $V_{SS}$  pins to the circuit ground on other PCB layers.

For supply-voltage decoupling, provide power-supply pin bypass to the device as follows:

- 0.1-μF, X7R ceramic in parallel with 0.01-μF, X7R ceramic at pin 35 (BPCAP)
- 0.1-μF, X7R ceramic in parallel with 4.7-μF, X5R ceramic at pin 33 (V<sub>33D</sub>)
- 0.1-μF, X7R ceramic in parallel with 4.7-μF, X5R ceramic at pin 34 (V<sub>33A</sub>)

Depending on use and application of the various GPIO signals used as digital outputs, one may desire some impedance control to quiet fast signal edges. For example, using the FPWM pins for fan control or voltage margining configures the pin as a digital *clock* signal. Route these signals away from sensitive analog signals. It is also good design practice to provide a series impedance of 20  $\Omega$  to 33  $\Omega$  at the signal source to slow fast digital edges.

### **Estimating ADC Reporting Accuracy**

The UCD9090-Q1 uses a 12-bit ADC and an internal 2.5-V reference ( $V_{REF}$ ) to convert MON pin inputs into digitally reported voltages. The least significant bit (LSB) value is  $V_{LSB} = V_{REF}/2^N$  where N = 12, resulting in a VLSB = 610  $\mu$ V. The error in the reported voltage is a function of the ADC linearity errors and any variations in VREF. The total unadjusted error ( $E_{TUE}$ ) for the UCD9090-Q1 ADC is ±5 LSB, and the variation of VREF is ±0.5% between 0°C and 125°C and ±1% between -40°C and 125°C.  $V_{TUE}$  calculates as  $V_{LSB} \times E_{TUE}$ . The total reported voltage error is the sum of the reference-voltage error and  $V_{TUE}$ . At lower monitored voltages,  $V_{TUE}$  dominates reported error, whereas at higher monitored voltages, the tolerance of  $V_{REF}$  dominates the reported error. Calculate reported error using Equation 3, where REFTOL is the tolerance of  $V_{REF}$ ,  $V_{ACT}$  is the actual voltage being monitored at the MON pin, and  $V_{REF}$  is the nominal voltage of the ADC reference.

$$RPT_{ERR} = \left(\frac{1 + REFTOL}{V_{ACT}}\right) \times \left(\frac{V_{REF} \times E_{TUE}}{4096} + V_{ACT}\right) - 1$$
(3)

From Equation 3, for temperatures between 0°C and 125°C, if  $V_{ACT} = 0.5$  V, then RPT<sub>ERR</sub> = 1.11%. If  $V_{ACT} = 2.2$  V, then RPT<sub>ERR</sub> = 0.64%. For the full operating temperature range of –40°C to 125°C, if VACT = 0.5V, then RPT<sub>ERR</sub> = 1.62%. If  $V_{ACT} = 2.2$  V, then RPT<sub>ERR</sub> = 1.14%.

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| UCD9090QRGZRQ1        | Active     | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | UCD9090Q         |
| UCD9090QRGZRQ1.A      | Active     | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | UCD9090Q         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCD9090-Q1:

Catalog: UCD9090

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCD9090QRGZRQ | 1 VQFN          | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025



## \*All dimensions are nominal

| Ì | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | UCD9090QRGZRQ1 | VQFN         | RGZ             | 48   | 2500 | 353.0       | 353.0      | 32.0        |  |

7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224671/A





PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月