











UCC5880-Q1

ZHCSRG0A - DECEMBER 2022 - REVISED FEBRUARY 2024

# UCC5880-Q1 具有高级保护功能、适用于汽车应用的隔离式 20A 可调栅极驱动 IGBT/SiC MOSFET 栅极驱动器

### 1 特性

- 具有实时可变驱动强度的双路输出驱动器
  - ±15A 和 ±5A 驱动电流输出
  - 用于在没有 SPI 时进行驱动强度调整的数字输入 引脚 (GD\*)
  - 3 电阻设置 R1、R2 或 R1||R2
  - 用于米勒钳位晶体管的集成式 4A 有源米勒钳位 或可选的外部驱动器
- 支持初级侧和次级侧主动短路 (ASC)
- 内部和外部电源欠压和过压保护
- 驱动器内核温度检测和过热保护
- 短路保护:
  - 针对 DESAT 事件具有 110ns 响应时间
  - DESAT 保护 可承受高达 14V 的电压
  - 基于分流电阻器的短路 (SC) 和过流 (OC) 保护
  - 可配置保护阈值和消隐时间
  - 可编程软关断 (STO) 和两级软关断 (2STO) 电流
- 集成 10 位 ADC
  - 能够测量电源开关温度、直流链路电压、驱动器 内核温度、DESAT 引脚电压、VCC2 电压
  - 可编程数字比较器
- 高级 VCE/VDS 钳位电路
- 符合功能安全标准
  - 专为功能安全应用开发
  - 有助于使 ISO 26262 系统设计符合 ASIL D 要求 的文档
- 集成型诊断:
  - 针对保护比较器的内置自检 (BIST)
  - 用于功率器件运行状况监测的栅极阈值电压测量
  - INP 至晶体管栅极路径完整性
  - 内部时钟监测
  - 故障警报和警告输出 (nFLT\*)
  - ISO 通信数据完整性检查
- 可通过 SPI 对器件进行重新配置、验证、监控和诊 断
- 150V/ns CMTI
- 具有符合 AEC-Q100 标准的下列特性:
  - 器件温度等级 1: -40°C 至 +125°C 环境工作 温度范围
  - 器件 HBM ESD 分类等级 2
  - 器件 CDM ESD 分类等级 C2b

### 2 应用

- 电动汽车和混合动力汽车牵引逆变器
- 电动汽车和混合动力汽车电源模块

### 3 说明

UCC5880-Q1 器件是一款高度可配置的隔离式栅极驱 动器,具有可调驱动强度,旨在电动汽车/混合动力汽 车应用中用于驱动高功率 SiC MOSFET 和 IGBT。该 器件提供功率晶体管保护功能,例如基于分流电阻的过 流保护、过热保护(PTC、NTC 或二极管)以及 DESAT 检测,包括在这些故障期间可选择的软关断或 两级软关断。集成的 10 位 ADC 可用于监控多达 2 个 模拟输入、VCC2、DESAT 以及栅极驱动器温度,从 而增强系统管理。集成的诊断和检测功能可简化符合 ASIL 标准的系统的设计。这些功能的参数和阈值可使 用 SPI 进行配置,因此该器件几乎可与任何 SiC MOSFET 或 IGBT 一同使用。

### 器件信息

| 器件型号       | <b>封装</b> <sup>(1)</sup> | <b>封装尺寸<sup>(2)</sup></b> | 封装尺寸(标<br>称值)     |  |  |
|------------|--------------------------|---------------------------|-------------------|--|--|
| UCC5880-Q1 | DFC ( SSOP , 32 )        | 10.3mm ×<br>10.3mm        | 10.5mm x<br>7.5mm |  |  |

- 有关所有可用封装,请参阅"机械、封装和可订购信息"部 (1)
- 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。



简化原理图



# **Table of Contents**

| 1 特性1                                   | 6.2 Layout Example | 7  |
|-----------------------------------------|--------------------|----|
| . · · · · · · · · · · · · · · · · · · · |                    |    |
| 3 说明                                    |                    |    |
| 4 Pin Configuration and Functions3      | 7.2 接收文档更新通知       | 10 |
| 5 Power Supply Recommendations6         | 7.3 支持资源           | 10 |
| 5.1 VCC16                               |                    |    |
| 5.2 VCC26                               | 7.5 静电放电警告         | 10 |
| 5.3 VEE26                               | 7.6 术语表            | 10 |
| 6 Layout7                               |                    |    |
| 6.1 Layout Guidelines7                  |                    |    |

English Data Sheet: SLUSF39

# **4 Pin Configuration and Functions**



图 4-1. 32-Pin DFC SSOP Package Top View



## 表 4-1. Pin Functions

| PI           | N      | (4)                | 表 4-1. Pin Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|--------------|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME         | NO.    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| GND1         | 1, 16  | Р                  | Primary Side Ground. Connect all GND1 pins together and to the PCB ground plane on the primary side. Prioritize pin 1 for supply and input filter decoupling.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| nFLT2 (DOUT) | 2      | 0                  | Fault Indicator Output 2. nFLT2 is used to interrupt the host when a fault occurs. Faults that are unmasked pull nFLT2 low when the fault occurs. nFLT2 is high when all faults are either non-existent or masked. It is recommended to add an external pull up resistor to VCC1 if faster rise time is needed. Additionally, nFLT2 may be configured as DOUT (push/pull) to provide the host controller a PWM signal with a duty cycle relative to the ADC input of interest. |  |  |  |  |  |
| VCC1         | 3      | Р                  | Primary Side Power Supply. Connect a 3V to 5.5V power supply to VCC1. Bypass VCC1 to GND1 with ceramic bulk capacitance as close to the VCC1 pin as possible.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| nFLT1        | 4      | 0                  | Fault Indicator Output 1. nFLT1 is used to interrupt the host when a fault occurs. Faults that are unmasked pull nFLT1 low when the fault occurs. nFLT1 is high when all faults are either non-existent or masked. It is recommended to add an external pull up resistor to VCC1 if faster rise time is needed.                                                                                                                                                                |  |  |  |  |  |
| GD0          | 5      | I                  | OUTL1/2 and OUTH1/2 Selector Inputs. GD* select combinations of OUT*1 and OUT*2 with                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| GD1          | 6      | I                  | user-selectable resistors. Drive all GD* high to force the gate of the power transistor low and reset all faults. See Adjustable Gate Drive Outputs (OUTL* OUTH*) for more details. Tie to                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| GD2          | 7      | 1                  | GND1 if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| ASC_EN_PRI   | 8      | ı                  | Primary-side Active Short Circuit Enable Input. ASC_EN_PRI enables the ASC function and forces the output to follow the ASC_PRI pin input state. When ASC_EN_PRI is low, the OUT* pins follow the INP and INN pin logical truth table. Tie to GND1 if not used.                                                                                                                                                                                                                |  |  |  |  |  |
| ASC_PRI      | 9      | ı                  | Primary-side Active Short Circuit Polarity Input. The OUT* pins follow the logic level at ASC_PRI when the ASC_EN_PRI input is driven high. See the ASC section for more details. Tie to GND1 if not used.                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| INN          | 10     | ı                  | Negative PWM Input. INN is connected to the INP from the opposite arm of the half-bridge. If INP and INN overlap, the Shoot Through Protection (STP) engages and forces output low. Tie to GND1 if not used.                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| INP          | 11     | I                  | Positive PWM Input. INP drives the state of the driver output. With the driver enabled, when INP is high, OUTH* is pulled high. When INP is low, OUTL* is pulled low. CMOS input logic level determined by the VCC1 voltage. INP is connected to the INN of the opposite arm of the half-bridge. If INP and INN overlap, STP engages and forces output low.                                                                                                                    |  |  |  |  |  |
| SCLK         | 12     | I                  | SPI Clock. SCLK is the clock signal for the main SPI interface. The SPI interface operates with clock rates up to 4MHz.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| nCS          | 13     | ı                  | SPI Chip Selection Input. nCS is an active low input used to activate the SPI peripheral device. Drive nCS low during SPI communication. When nCS is high, SDO is set to disabled (high-impedance) and commands on SDI are ignored. Tie to VCC1 if not used.                                                                                                                                                                                                                   |  |  |  |  |  |
| SDI          | 14     | I                  | SPI Data Input. SDI is the data input for the main SPI interface. Data is sampled on the falling edge of CLK, SDI must be in a stable condition to ensure proper communication.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| SDO          | 15     | 0                  | SPI Data Output. SDO is the data output for the main SPI interface. Data is clocked out on the falling edge of CLK, SDO is changed with a rising edge of CLK.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| VEE2         | 17, 28 | Р                  | Secondary Negative Power Supply. Connect all VEE2 supply inputs together. Connect a -12V to 0V power supply to VEE2. The total voltage rail from VCC2 to VEE2 must not exceed 30V. Bypass VEE2 to GND2 with at least 1uF of low-impedance ceramic capacitors as close to pin 28 as possible, to encourage gate current flow through pin 28.                                                                                                                                    |  |  |  |  |  |
| ASC_EN_SEC   | 18     | ı                  | Secondary-side Active Short Circuit Enable Input. ASC_EN_SEC enables the ASC function, overriding the INP command and forcing the output of the driver to the defined safe state, set by CONTROL2[ASC_LEV_SEL] register. When ASC_EN_SEC is low, the output is controlled by primary side pins. Tie to GND2 if not used.                                                                                                                                                       |  |  |  |  |  |
| ASC_SEC      | 19     | ı                  | ASC_SEC (Al2) defaults to Active Short Circuit Polarity Input. When programmed as ASC_SEC, the OUT* pins follow the logic level at ASC_SEC when the ASC_EN_SEC input driven high.                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| AI2          |        | ı                  | ASC_SEC (Al2) can be programmed as an ADC input that digitizes analog voltages up to 4.0V. Additionally, a programmable "digital comparator" is available to signal faults when the voltage is above/below (selectable) the programmed threshold. This is useful for monitoring the DC-LINK voltage or phase voltage during the switching cycle. Tie to GND2 if not used.                                                                                                      |  |  |  |  |  |

# 表 4-1. Pin Functions (续)

| PIN    |      | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|--------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME   | NO.  |                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Al1    | 20   | I                  | Analog Input 1. Al1 is an ADC input that digitizes analog voltages up to 4.0V. Additionally, a programmable "digital comparator" is available to signal faults when the voltage is above/below (selectable) the programmed threshold. This is useful for monitoring the DC-LINK voltage or phase voltage during the switching cycle. Tie to GND2 if not used.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| VREF   | 21   | Р                  | Internal ADC Voltage Regulator Output. VREF provides an external 5.0V reference voltage which is internally scaled down to 4.0V for the ADC. Bypass VREF to GND2 with at least 1 of ceramic capacitance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| GND2   | 22   | Р                  | Gate Drive Supply Reference. Connect GND2 to the power FET source/ IGBT emitter. ASC_EN_SEC, ASC_SEC (AI2), AI1, VREF, and DESAT are referenced to GND2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| DESAT  | Г 23 |                    | Current Sense Input/ Desaturation based Short Circuit Detection Input. DESAT (CS) is configurable to sense over-current conditions in resistor sense applications, or DESAT over-current in VCE/VDS sensing applications. For DESAT applications, bypass DESAT to GND2 with a ceramic capacitor and, in parallel, connect a Schottky diode with the cathode connected to the DESAT pin, and the anode connected to GND2. See the applications section for details on calculating the component values. Additionally, connect the DESAT pin to a resistor to the anode of a diode to the collector of the power FET. The DESAT pin detects a fault when the VDS/VCE voltage of the power FET exceeds the SPI programmable threshold while the power FET is on. Tie to GND2 if not used. |  |  |  |  |  |  |
| CS     |      | I                  | Current Sense Positive Input/ Desaturation based Short Circuit Detection Input. CS (DESAT) is configurable to sense over-current and short-circuit conditions in resistor sense applications, or DESAT over-current in VCE/VDS sensing applications. For sense resistor based applications, connect DESAT (CS) pin to the positive side of the sense element through an RC. The current limit threshold is programmable via SPI. Tie to GND2 if not used.                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| VCC2   | 24   | Р                  | Secondary Positive Power Supply. Connect a 15V to 30V power supply to VCC2. The total voltage rail from VCC2 to VEE2 must not exceed 30V. Bypass VCC2 to GND2 and VCC2 to VEE2 with bulk ceramic capacitance as close to the VCC2 pin as possible. Additional capacitance may be needed depending on the gate charge of the power device.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| VCP    | 25   | Р                  | High-side Drive Supply. VCP supplies power for the OUTH* drive. Bypass VCP to VCC2 with a ceramic capacitor between 10nF and 100nF, as close to the VCP pin as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| OUTH1  | 26   | 0                  | Gate driver source pins (OUTH1 = 15A <sub>PK</sub> , OUTH2 = 5A <sub>PK</sub> ). When the driver is active and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| OUTH2  | 27   | 0                  | commanded high, OUTH* pins are used to source current to the gate of the power FET to drive the output high. Connect OUTH* pins to the gate of the power FET through individual gate resistors. The value of the gate resistor is chosen based on the slew rate required for the application. Different slew rates are programmed by using different resistor values for OUTH1 and OUTH2. The two outputs are enabled "on the fly" using the GD* inputs to set 3 different slew rates (OUTH1 only, OUTH2 only, and OUTH1 + OUTH2).                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| OUTL1  | 29   | 0                  | Gate driver sink pins (OUTL1 = $15A_{PK}$ , OUTL2 = $5A_{PK}$ ). When the driver is active and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| OUTL2  | 30   | 0                  | commanded low, OUTL* pins are used to sink current from the gate of the power FET to drive the gate low. Connect OUTL* pins to the gate of the power FET through individual gate resistors. The value of the gate resistor is chosen based on the slew rate required for the application. Different slew rates are programmed by using different resistor values for OUTL1 and OUTL2. The two outputs are enabled "on the fly" using the GD* inputs to set 3 different slew rates (OUTL1 only, OUTL2 only, and OUTL1 + OUTL2).                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| CLAMP  | 31   | 0                  | Miller Clamp pin. The CLAMP pin is used to hold the gate of the power FET strongly to VEE2 while the power FET is "off". CLAMP is configurable as an internal Miller clamp, or to drive an external clamping circuit. When using the internal clamping function, connect CLAMP directly the power FET gate. When configured as an external clamp, connect CLAMP to the gate of an external pulldown MOSFET. Disable and tie to VEE2 if not used.                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| VCECLP | 32   | I                  | VCE Clamp Input. VCECLP clamps to a diode above the VCC2 rail and indicates a fault when the voltage at VCECLP is above the VCECLPth voltage. Bypass VCECLP to VEE2 with ceramic capacitor and, in parallel, connect a resistor. See the applications section for details on calculating the component values. Additionally, connect VCECLP to the anode of a zener diode to the collector/drain of the power FET. Tie to VEE2 if not used.                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

5



## 5 Power Supply Recommendations

#### 5.1 VCC1

VCC1 supports an input range of 3V to 5.5V in order to support both 3.3V and 5V controller signaling. VCC1 is monitored with both an undervoltage and overvoltage comparator circuit to ensure valid operation. UV and OV conditions of VCC1 are recorded in FAULT2[UVLO1\_FAULT] and FAULT2[OVLO\_FAULT1], respectively.

#### 5.2 VCC2

VCC2 operates within an input range of 12V and 30V, allowing for use in IGBT and SiC applications. VCC2 is monitored with both an undervoltage and overvoltage comparator circuit to ensure valid operation. UV and OV conditions of VCC2 are recorded in FAULT2[UVLO2\_FAULT] and FAULT2[OVLO2\_FAULT], respectively.

#### 5.3 VEE2

VEE2 operates with an input range of -12V to 0V, allowing a negative gate bias on the power FET during turn-off in both IGBT and SiC applications. This prevents the power FET from unintentionally turning on due to current inducted from the Miller effect. For operation with a unipolar supply, connect VEE2 to GND2. VEE2 is monitored with both an undervoltage and overvoltage comparator circuit to ensure valid operation. UV and OV conditions of VEE2 are recorded in FAULT2[UVLO3 FAULT] and FAULT2[OVLO3 FAULT], respectively.

Product Folder Links: UCC5880-Q1

## 6 Layout

### 6.1 Layout Guidelines

Layout best practices must be followed to achieve robust performance from UCC5880-Q1. Failure to follow best practices may lead to low noise immunity. Reach out to TI engineers for feedback during schematic phase, component placement phase, and trace/plane layout phase of board design.

#### **6.1.1 Component Placement**

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCC1 and GND1 pins and between the VCC2, VEE2 and GND2 pins to support high peak currents when turning the external power transistor on and off.
- Place the VCP and VREF caps as close to the device as possible.

#### **6.1.2 Grounding Considerations**

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This decreases the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors.
- Ensure a small loop area/inductance between VCP and VCC2.
- Analog signals measured with the integrated ADC on Al1 and Al2 pins must be effectively isolated from high
  gate switching currents in GND2 net. It is recommended to create Kelvin connections for these
  measurements to reduce impact of ground bounce caused by high di/dt in the gate drive loop.

#### 6.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC5880-Q1's isolation performance.
- For half-bridge, or high-side/low-side configurations, where the high-side and low-side drivers could operate
  with a DC-link voltage up to 1000 VDC, one should try to increase the creepage distance of the PCB layout
  between the high and low-side PCB traces.
- Conformal coating is commonly used in systems to limit pollution degree and enable shorter creepage/ clearance distances.

#### 6.1.4 Thermal Considerations

- The power dissipated in UCC5880-Q1 is directly proportional to the VCC1, VCC2, and VEE2 voltages, capacitive loading, and switching frequency. Proper PCB layout helps dissipate heat from the device to the PCB and minimize junction to board thermal impedance ( $\theta$ <sub>JB</sub>).
- Increasing the PCB copper connecting to VCC2 and VEE2 planes is recommended, with priority on maximizing the connection to VEE2.
- If there are multiple layers in the system, it is also recommended to connect the VCC2 and VEE2 to their respective internal planes using multiple vias of adequate size. However, it is still critical to ensure that there are not any traces/planes from different high voltage planes overlapping.

### 6.2 Layout Example

Please refer to UCC5880EVM-057 Evaluation Module (EVM) design for layout example.

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

1





图 6-1. 2D Layout Example



图 6-2. 3D Layout Example



### 7 Device and Documentation Support

### 7.1 Device Support

#### 7.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 7.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 7.3 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 7.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 7.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 7.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

Copyright © 2024 Texas Instruments Incorporated

English Data Sheet: SLUSF39



# **8 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| C | han | ges from Re | evision * | (December | 2022) to Revision A (February 2024) | Page |
|---|-----|-------------|-----------|-----------|-------------------------------------|------|
| • | 将   | "预告信息"      | 更改为       | "量产数据"    |                                     | 1    |

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

提交文档反馈

<del>\*</del> 11

English Data Sheet: SLUSF39

www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| UCC5880QDFCRQ1        | Active | Production    | SSOP (DFC)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | UCC5880Q         |
| UCC5880QDFCRQ1.A      | Active | Production    | SSOP (DFC)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | UCC5880Q         |
| UCC5880QDFCRQ1.B      | Active | Production    | SSOP (DFC)   32 | 2000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 125   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ١ | UCC5880QDFCRQ1 | SSOP            | DFC                | 32 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-May-2025



### \*All dimensions are nominal

|   | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | UCC5880QDFCRQ1 | SSOP         | DFC             | 32   | 2000 | 350.0       | 350.0      | 43.0        |  |

SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SAMLL OUTLINE PACKAGE



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月