UCC5310, UCC5320, UCC5350, UCC5390 ZHCSGC2I - JUNE 2017 - REVISED MARCH 2024 # UCC53x0 单通道隔离式栅极驱动器 # 1 特性 - 特性选项 - 分离输出 (UCC53x0S) - 以 GND2 为基准的 UVLO (UCC53x0E) - 米勒钳位选项 (UCC53x0M) - 8 引脚 D (4mm 爬电)和 DWV (8.5mm 爬电) 封装 - 60ns ( 典型值 ) 传播延迟 - 100kV/ µ s 最小 CMTI - 隔离栅寿命 > 40 年 - 3V 至 15V 输入电源电压 - 驱动器电源电压高达 33V - 8V 和 12V UVLO 选项 - 输入引脚具有负 5V 电压处理能力 - 安全相关认证: - 符合 DIN V VDE V 0884-11:2017-01 和 DIN EN 61010-1 标准的 7000V<sub>PK</sub> 隔离 DWV ( 计划 ) 和 4242V<sub>PK</sub> 隔离 D - 符合 UL 1577 标准且长达 1 分钟的 5000V<sub>RMS</sub> DWV和3000V<sub>RMS</sub>D 隔离等级 - 符合 GB4943.1-2011 D和DWV标准的CQC认证(计划) - CMOS 输入 - 工作温度:-40°C 至+125°C # 2 应用 - 电机驱动器 - 高压直流到直流转换器 - UPS 和 PSU - HEV 和 EV 电源模块 - 光伏逆变器 ## 3 说明 UCC53x0 是单通道隔离式栅极驱动器系列,旨在驱动 MOSFET、IGBT、SiC MOSFET 和 GaN FET (UCC5350SBD)。UCC53x0S 提供分离输出,可分别 控制上升和下降时间。UCC53x0M 将晶体管的栅极连 接到内部钳位,以防止米勒电流造成假接通。 UCC53x0E的 UVLO2以 GND2为基准,以获取真实 的 UVLO 读数。 UCC53x0 采用 4mm SOIC-8 (D) 或 8.5mm SOIC-8 (DWV) 封装,可分别支持高达 3kV<sub>RMS</sub> 和 5kV<sub>RMS</sub> 的 隔离电压。凭借这些各种不同的选项, UCC53x0 系列 成为电机驱动器和工业电源的理想之选。 与光耦合器相比, UCC53x0 系列的器件间偏移更低, 传播延迟更小,工作温度更高,并且 CMTI 更高。 #### 器件信息 | 可订购器件型号 | 最低拉电流和灌<br>电流 | 说明 | |-----------|---------------|--------------------| | UCC5310MC | 2.4A 和 1.1A | 米勒钳位 | | UCC5320SC | 2.4A 和 2.2A | 分离输出 | | UCC5320EC | 2.4A 和 2.2A | UVLO 以 IGBT 发射极为基准 | | UCC5350MC | 5A 和 5A | 米勒钳位 | | UCC5350SB | 5A 和 5A | 具有 8V UVLO 的分离输出 | | UCC5390SC | 10A 和 10A | 分离输出 | | UCC5390EC | 10A 和 10A | UVLO 以 IGBT 发射极为基准 | - 有关所有可选封装,请参阅节 14。 - 有关器件的详细比较,请参阅节4。 功能框图(S、E和M版本) # **Table of Contents** | 1 | 特性1 | 8 | |---|-----------------------------------------------------|---| | | 应用1 | 8 | | 3 | 说明1 | 8 | | 4 | Device Comparison Table3 | 8 | | | Pin Configuration and Function4 9 | P | | 6 | Specifications6 | ١ | | | 6.1 Absolute Maximum Ratings6 | ί | | | 6.2 ESD Ratings 6 | • | | | 6.3 Recommended Operating Conditions6 | | | | 6.4 Thermal Information7 | 1 | | | 6.5 Power Ratings7 | 1 | | | 6.6 Insulation Specifications for D Package8 | 1 | | | 6.7 Insulation Specifications for DWV Package9 | 2 | | | 6.8 Safety-Related Certifications For D Package 10 | 1 | | | 6.9 Safety-Related Certifications For DWV Package10 | 1 | | | 6.10 Safety Limiting Values10 | 1 | | | 6.11 Electrical Characteristics12 | 1 | | | 6.12 Switching Characteristics14 | 1 | | | 6.13 Insulation Characteristics Curves | 1 | | | 6.14 Typical Characteristics16 | 1 | | 7 | Parameter Measurement Information23 | 1 | | | 7.1 Propagation Delay, Inverting, and Noninverting | 3 | | | Configuration23 14 | 1 | | 8 | Detailed Description26 | I | | 8.1 Overview | 26 | |-----------------------------------------|----| | 8.2 Functional Block Diagram | 26 | | 8.3 Feature Description | 28 | | 8.4 Device Functional Modes | 32 | | 9 Application and Implementation | 34 | | 9.1 Application Information | | | 9.2 Typical Application | 34 | | 10 Power Supply Recommendations | 40 | | 11 Layout | 41 | | 11.1 Layout Guidelines | 41 | | 11.2 Layout Example | 42 | | 11.3 PCB Material | | | 12 Device and Documentation Support | | | 12.1 Device Support | | | 12.2 Documentation Support | | | 12.3 Certifications | 45 | | 12.4 接收文档更新通知 | 45 | | 12.5 支持资源 | 45 | | 12.6 Trademarks | 45 | | 12.7 静电放电警告 | 45 | | 12.8 术语表 | 45 | | 13 Revision History | | | 14 Mechanical, Packaging, and Orderable | | | Information | 47 | # **4 Device Comparison Table** | DEVICE<br>OPTION <sup>(1)</sup> | PACKAGE | MINIMUM<br>SOURCE<br>CURRENT | MINIMUM<br>SINK<br>CURRENT | PIN CONFIGURATION | UVLO | ISOLATION RATING | |---------------------------------|---------|------------------------------|----------------------------|-----------------------------|------|---------------------| | UCC5310MC | D | 2.4 A | 1.1 A | Miller clamp | 12 V | 3-kV <sub>RMS</sub> | | OCC33 TOINIC | DWV | 2.4 A | 1.1 A | willer clamp | 12 V | 5-kV <sub>RMS</sub> | | UCC5320EC | D | 2.4 A | 2.2 A | UVLO with reference to GND2 | 12 V | 3-kV <sub>RMS</sub> | | UCC5320SC | D | 2.4 A | 2.2 A | Split output | 12 V | 3-kV <sub>RMS</sub> | | 000332030 | DWV | 2.4 A | 2.2 A | | 12 V | 5-kV <sub>RMS</sub> | | UCC5350MC | D | 5 A | 5 A | Miller clamp | 12 V | 3-kV <sub>RMS</sub> | | OCC3330IVIC | DWV | JA | 5 A | Willer Clamp | | 5-kV <sub>RMS</sub> | | UCC5350SB | D | 5 A | 5 A | Split Output | 8 V | 3-kV <sub>RMS</sub> | | UCC5390EC | D | 10 A | 10 A 10 A | UVLO with reference | 12 V | 3-kV <sub>RMS</sub> | | 0000090EC | DWV | 10 A | 10 A | to GND2 | 12 V | 5-kV <sub>RMS</sub> | | UCC5390SC | D | 10 A | 10 A | Split output | 12 V | 3-kV <sub>RMS</sub> | <sup>(1)</sup> The S, E, and M suffixes are part of the orderable part number. See $\ddagger$ 14 for the full orderable part number. # **5 Pin Configuration and Function** 图 5-1. UCC5320S, UCC5350SB, and UCC5390S 8-Pin SOIC Top View 图 5-2. UCC5310M and UCC5350M 8-Pin SOIC Top View 图 5-3. UCC5320E and UCC5390E 8-Pin SOIC Top View 表 5-1. Pin Functions | | PIN | | | | | |--------|----------|----------|----------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | | | TYPE <sup>(1)</sup> | DESCRIPTION | | NAIVIE | UCC53x0S | UCC53x0M | UCC53x0E | | | | CLAMP | _ | 7 | _ | I | Active Miller-clamp input found on the UCC53x0M used to prevent false turnon of the power switches. | | GND1 | 4 | 4 | 4 | G | Input ground. All signals on the input side are referenced to this ground. | | GND2 | _ | _ | 7 | G | Gate-drive common pin. Connect this pin to the IGBT emitter. UVLO referenced to GND2 in the UCC53x0E. | | IN+ | 2 | 2 | 2 | I | Noninverting gate-drive voltage-control input. The IN+ pin has a CMOS input threshold. This pin is pulled low internally if left open. Use 表 8-4 to understand the input and output logic of these devices. | | IN - | 3 | 3 | 3 | I | Inverting gate-drive voltage control input. The IN - pin has a CMOS input threshold. This pin is pulled high internally if left open. Use 表 8-4 to understand the input and output logic of these devices. | | OUT | _ | 6 | 6 | 0 | Gate-drive output for UCC53x0E and UCC53x0M versions. | # 表 5-1. Pin Functions (续) | | | PIN | | | | | | |------------------|----------|----------------------------|---|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | | NO. | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | IVAIVIL | UCC53x0S | UCC53x0S UCC53x0M UCC53x0E | | | | | | | OUTH | 6 | _ | _ | 0 | Gate-drive pull-up output found on the UCC53x0S. | | | | OUTL | 7 | _ | _ | 0 | Gate-drive pull-down output found on the UCC53x0S. | | | | V <sub>CC1</sub> | 1 | 1 | 1 | Р | Input supply voltage. Connect a locally decoupled capacitor to GND. Use a low-ESR or ESL capacitor located as close to the device as possible. | | | | V <sub>CC2</sub> | 5 | 5 | 5 | Р | Positive output supply rail. Connect a locally decoupled capacitor to V <sub>EE2</sub> . Use a low-ESR or ESL capacitor located as close to the device as possible. | | | | V <sub>EE2</sub> | 8 | 8 | 8 | Р | Negative output supply rail for E version, and GND for S and M versions. Connect a locally decoupled capacitor to GND2 for E version. Use a low-ESR or ESL capacitor located as close to the device as possible. | | | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output 5 # **6 Specifications** # **6.1 Absolute Maximum Ratings** Over operating free air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------| | Input bias pin supply voltage | V <sub>CC1</sub> - GND1 | GND1 -<br>0.3 | 18 | V | | Driver bias supply | V <sub>CC2</sub> - V <sub>EE2</sub> | - 0.3 | 35 | V | | V <sub>EE2</sub> bipolar supply voltage for E version | V <sub>EE2</sub> - GND2 | - 17.5 | 0.3 | V | | Output signal voltage | V <sub>OUTH</sub> - V <sub>EE2</sub> , V <sub>OUTL</sub> - V <sub>EE2</sub> , V <sub>OUT</sub> - V <sub>EE2</sub> , V <sub>CLAMP</sub> - V <sub>EE2</sub> | V <sub>EE2</sub> - 0.3 | V <sub>CC2</sub> + 0.3 | V | | Input signal voltage | V <sub>IN+</sub> - GND1, V <sub>IN-</sub> - GND1 | GND1 - 5 | V <sub>CC1</sub> + 0.3 | V | | Junction temperature, T <sub>J</sub> <sup>(2)</sup> | | - 40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS - 001 <sup>(1)</sup> | ±4000 | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-------------------|----------------------------------------------------------------------------------------|------|---------|------| | V <sub>CC1</sub> | Supply voltage, input side | 3 | 15 | V | | V <sub>CC2</sub> | Positive supply voltage output side (V <sub>CC2</sub> - V <sub>EE2</sub> ), UCC53x0 | 13.2 | 33 | V | | V <sub>CC2</sub> | Positive supply voltage output side (V <sub>CC2</sub> - V <sub>EE2</sub> ), UCC5350SBD | 9.5 | 33 | V | | V <sub>EE2</sub> | Bipolar supply voltage for E version (V <sub>EE2</sub> - GND2), UCC53x0 | - 16 | 0 | V | | V <sub>SUP2</sub> | Total supply voltage output side (V <sub>CC2</sub> - V <sub>EE2</sub> ), UCC53x0 | 13.2 | 33 | V | | T <sub>A</sub> | Ambient temperature | - 40 | 125 | °C | <sup>(2)</sup> To maintain the recommended operating conditions for T<sub>J</sub>, see the Thermal Information table. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.4 Thermal Information** | | | UCC | 53x0 | | |------------------------|------------------------------------------------|----------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DWV (SOIC) | UNIT | | | | 8 PINS | 8 PINS | _ | | R <sub>θ JA</sub> | Junction - to-ambient thermal resistance | 109.5 | 119.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction - to-case (top) thermal resistance | 43.1 | 64.1 | °C/W | | R <sub>θ JB</sub> | Junction - to-board thermal resistance | 51.2 | 65.4 | °C/W | | Ψ ЈТ | Junction - to-top characterization parameter | 18.3 | 37.6 | °C/W | | ΨЈВ | Junction - to-board characterization parameter | 50.7 | 63.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics Application Report. # **6.5 Power Ratings** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------------|----------------------------------------------------------------|-----|-----|------|------| | D Pack | age | | | | | | | P <sub>D</sub> | Maximum power dissipation on input and output | V <sub>CC1</sub> = 15 V, V <sub>CC2</sub> = 15 V, f = 2.1-MHz, | | | 1.14 | W | | P <sub>D1</sub> | Maximum input power dissipation | 50% duty cycle, square wave, 2.2-nF load | | | 0.05 | W | | P <sub>D2</sub> | Maximum output power dissipation | | | | 1.09 | W | | DWV P | ackage | | | | ' | | | P <sub>D</sub> | Maximum power dissipation on input and output | V <sub>CC1</sub> = 15 V, V <sub>CC2</sub> = 15 V, f = 1.9-MHz, | | | 1.04 | W | | P <sub>D1</sub> | Maximum input power dissipation | 50% duty cycle, square wave, 2.2-nF load | | | 0.05 | W | | P <sub>D2</sub> | Maximum output power dissipation | | | - | 0.99 | W | ## 6.6 Insulation Specifications for D Package | | DADAMETER | TEST CONDITIONS | VALUE | LINUT | |--------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | | PARAMETER | TEST CONDITIONS | D | UNIT | | CLR | External Clearance <sup>(1)</sup> | Shortest pin - to-pin distance through air | ≥ 4 | mm | | CPG | External Creepage <sup>(1)</sup> | Shortest pin - to-pin distance across the package surface | ≥ 4 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 21 | μm | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303 - 11); IEC 60112 | > 400 | V | | | Material Group | According to IEC 60664 - 1 | II | | | Overvoltage category per IFC 60664-1 | | Rated mains voltage ≤ 150 <sub>VRMS</sub> | I-IV | | | Overvoltage category per IEC 60664-1 | | Rated mains voltage ≤ 300 <sub>VRMS</sub> | I-III | | | DIN V VDE | E 0884 - 11: 2017 - 01 <sup>(2)</sup> | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 990(6) | V <sub>PK</sub> | | $V_{IOWM}$ | Maximum isolation working voltage | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test | 700 <sup>(6)</sup> | V <sub>RMS</sub> | | | | DC Voltage | 990 <sup>(6)</sup> | V <sub>DC</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification);<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production) | 4242 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50-µs waveform,<br>V <sub>TEST</sub> = 1.3 × V <sub>IOSM</sub> (qualification) | 4242 | V <sub>PK</sub> | | | Apparent charge <sup>(4)</sup> | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s}$ $V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10 \text{ s}$ | ≤ 5 | | | q <sub>pd</sub> | | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s};$ $V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10 \text{ s}$ | ≤ 5 | pC | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = 1.2 \text{ x } V_{IOTM}, t_{ini} = 1 \text{ s;} \\ V_{pd(m)} = 1.5 \text{ x } V_{IORM}, t_m = 1 \text{ s}$ | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 × sin (2 π ft), f = 1 MHz | 1.2 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | R <sub>IO</sub> | Isolation resistance, input to output <sup>(5)</sup> | $V_{IO}$ = 500 V, 100°C $\leqslant$ T <sub>A</sub> $\leqslant$ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 109 | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 3000 | V <sub>RMS</sub> | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. - (2) This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. - (6) System isolation working voltages need to be verified according to application parameters. # 6.7 Insulation Specifications for DWV Package | PARAMETER | | TEST COMPITIONS | VALUE | LIMIT | |----------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | | PARAMETER | TEST CONDITIONS | DWV | UNIT | | CLR | External Clearance <sup>(1)</sup> | Shortest pin - to-pin distance through air | ≥ 8.5 | mm | | CPG | External Creepage <sup>(1)</sup> | Shortest pin - to-pin distance across the package surface | ≥ 8.5 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 21 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303 - 11); IEC 60112 | > 600 | V | | | Material Group | According to IEC 60664 - 1 | 1 | | | 0 | | Rated mains voltage ≤ 600 <sub>VRMS</sub> | 1-111 | | | Overvoita | ge category per IEC 60664-1 | Rated mains voltage ≤ 1000 <sub>VRMS</sub> | I-II | | | DIN V VD | DE 0884 - 11: 2017 - 01 <sup>(2)</sup> | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 2121 | V <sub>PK</sub> | | $V_{IOWM}$ | Maximum isolation working | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test | 1500 | V <sub>RMS</sub> | | | voltage | DC Voltage | 2121 | V <sub>DC</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification);<br>V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production) | 7000 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50-µs waveform, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> (qualification) | 8000 | V <sub>PK</sub> | | | $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s | Method a: After I/O safety test subgroup 2/3,<br>V <sub>ini</sub> = V <sub>IOTM</sub> , t <sub>ini</sub> = 60 s<br>V <sub>pd(m)</sub> = 1.2 × V <sub>IORM</sub> , t <sub>m</sub> = 10 s | ≤ 5 | | | $q_{pd}$ | Apparent charge <sup>(4)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤ 5 | pC | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{\text{ini}} = 1.2 \text{ x } V_{\text{IOTM}}, t_{\text{ini}} = 1 \text{ s}; \\ V_{\text{pd(m)}} = 1.875 \times V_{\text{IORM}}, t_{\text{m}} = 1 \text{ s}$ | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 × sin (2 π ft), f = 1 MHz | 1.2 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | R <sub>IO</sub> Isolation resistance, input to output <sup>(5)</sup> | | $V_{\text{IO}}$ = 500 V, 100°C $\leqslant$ T <sub>A</sub> $\leqslant$ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 5000 | V <sub>RMS</sub> | <sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. <sup>(2)</sup> This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. # 6.8 Safety-Related Certifications For D Package | VDE | UL | CQC | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | Certified according to DIN V VDE V 0884 - 11:2017 - 01 and DIN EN 61010-1 (VDE 0411-1):2011-07 | Recognized under UL 1577<br>Component Recognition Program | Certified according to GB 4943.1 - 2011 | | Basic Insulation Maximum Transient Isolation Overvoltage, 4242 V <sub>PK</sub> ; Maximum Repetitive Peak Voltage, 990 V <sub>PK</sub> ; Maximum Surge Isolation Voltage, 4242 V <sub>PK</sub> | Single protection, 3000 V <sub>RMS</sub> | Basic Insulation,<br>Altitude ≤ 5000m,<br>Tropical Climate,<br>700 V <sub>RMS</sub> Maximum Working Voltage | | Certificate Number: 40047657 | File Number: E181974 | Certification number: CQC18001199354 | # 6.9 Safety-Related Certifications For DWV Package | VDE | UL | CQC | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------| | Plan to certify according to DIN V VDE V 0884 -<br>11:2017 - 01 and DIN EN 61010-1 | Recognized under UL 1577 Component Recognition Program | Plan to certify according to GB<br>4943.1 - 2011 | | Reinforced Insulation Maximum Transient Isolation Overvoltage, 7000 V <sub>PK</sub> ; Maximum Repetitive Peak Isolation Voltage, 2121 V <sub>PK</sub> ; Maximum Surge Isolation Voltage, 8000 V <sub>PK</sub> | Single protection, 5000 V <sub>RMS</sub> | Reinforced Insulation,<br>Altitude ≤ 5000 m,<br>Tropical Climate | | Certification number: 40047657 | File Number: E181974 | Certification planned | ## 6.10 Safety Limiting Values Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|-----|------|------|--| | D PAC | CKAGE | , | | | | | | | | | Safety output supply current | R <sub>θ JA</sub> = 109.5°C/W, V <sub>CC2</sub> = 15 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C, see 6-1 | Output side | | | 73 | mA | | | Is Safety output supply current | $R_{\theta JA} = 109.5^{\circ}\text{C/W}, V_{CC2} = 30 \text{ V}, T_{J} = 150^{\circ}\text{C}, T_{A} = 25^{\circ}\text{C}, \text{ see } \boxed{\$} 6-1$ | Output side | | | 36 | MA | | | | | | | Input side | | | 0.05 | | | | $P_S$ | Safety output supply power | $R_{0 JA} = 109.5^{\circ}C/W$ , $T_{J} = 150^{\circ}C$ , $T_{A} = 25^{\circ}C$ , see $86-3$ | Output side | | | 1.09 | | | | | | 500 Al 0 0 | Total | | | 1.14 | | | | T <sub>S</sub> | Maximum safety temperature <sup>(1)</sup> | | | | | 150 | °C | | | DWV | PACKAGE | | | | | | | | | | Safety input, output, or supply | $R_{\theta JA} = 119.8^{\circ}\text{C/W}, V_{I} = 15 \text{ V}, T_{J} = 150^{\circ}\text{C},$<br>$T_{A} = 25^{\circ}\text{C}, \text{see} \ \ 6-2$ | Output side | | | 66 | A | | | IS | current | $R_{\theta JA} = 119.8^{\circ}C/W$ , $V_{I} = 30 \text{ V}$ , $T_{J} = 150^{\circ}C$ , $T_{A} = 25^{\circ}C$ , see $86-2$ | Output side | | | 33 | mA | | | | | | Input side | | | 0.05 | | | | $P_S$ | Safety input, output, or total<br>power | $R_{0 \text{ JA}} = 119.8^{\circ}\text{C/W}, T_{J} = 150^{\circ}\text{C}, T_{A} = 25^{\circ}\text{C},$<br>see $86-4$ | Output side | | | 0.99 | W | | | | r | | Total | | | 1.04 | | | | T <sub>S</sub> | Maximum safety temperature <sup>(1)</sup> | | | | | 150 | °C | | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, TA. The junction-to-air thermal resistance, R $_{\theta}$ JA, in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $\mathsf{P}_{\mathsf{S}} = \mathsf{I}_{\mathsf{S}} \times \mathsf{V}_{\mathsf{I}}$ , where $\mathsf{V}_{\mathsf{I}}$ is the maximum input voltage. ## **6.11 Electrical Characteristics** $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_L$ = 100-pF, $T_A$ = -40°C to +125°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------|------------------------|-------------------------|------------------------|-------| | SUPPLY CUI | RRENTS | | | | | | | I <sub>VCC1</sub> | Input supply quiescent current | | | 1.67 | 2.4 | mA | | I <sub>VCC2</sub> | Output supply quiescent current | | | 1.1 | 1.8 | mA | | SUPPLY VOI | LTAGE UNDERVOLTAGE THRES | HOLDS | | | | | | V <sub>IT+(UVLO1)</sub> | VCC1 Positive-going UVLO threshold voltage | | | 2.6 | 2.8 | V | | V <sub>IT</sub> - (UVLO1) | VCC1 Negative-going UVLO threshold voltage | | 2.4 | 2.5 | | V | | V <sub>hys(UVLO1)</sub> | VCC1 UVLO threshold hysteresis | | | 0.1 | | ٧ | | UCC5310MC | , UCC5320SC,UCC5320EC,UCC | 5390SC,UCC5390EC, and UCC5350MC L | IVLO THRESH | IOLDS (12-V | JVLO Versi | on) | | V <sub>IT+(UVLO2)</sub> | VCC2 Positive-going UVLO threshold voltage | | | 12 | 13 | V | | V <sub>IT - (UVLO2)</sub> | VCC2 Negative-going UVLO threshold voltage | | 10.3 | 11 | | ٧ | | V <sub>hys(UVLO2)</sub> | VCC2 UVLO threshold voltage hysteresis | | | 1 | | ٧ | | UCC5350SB | UVLO THRESHOLD (8-V UVLO | Version) | _ | | | | | V <sub>IT+(UVLO2)</sub> | VCC2 Positive-going UVLO threshold voltage | | | 8.7 | 9.4 | V | | V <sub>IT</sub> - (UVLO2) | VCC2 Negative-going UVLO threshold voltage | | 7.3 | 8.0 | | V | | V <sub>hys(UVLO2)</sub> | VCC2 UVLO threshold voltage hysteresis | | | 0.7 | | V | | LOGIC I/O | | | | | | | | V <sub>IT+(IN)</sub> | Positive-going input threshold voltage (IN+, IN - ) | | | 0.55 × V <sub>CC1</sub> | 0.7 × V <sub>CC1</sub> | V | | V <sub>IT</sub> - (IN) | Negative-going input threshold voltage (IN+, IN - ) | | 0.3 × V <sub>CC1</sub> | 0.45 × V <sub>CC1</sub> | | ٧ | | V <sub>hys(IN)</sub> | Input hysteresis voltage (IN+, IN - ) | | | 0.1 × V <sub>CC1</sub> | | ٧ | | I <sub>IH</sub> | High-level input leakage at IN+ | IN+ = V <sub>CC1</sub> | | 40 | 240 | μA | | | Low lovel input lastrass at IN | IN - = GND1 | - 240 | - 40 | | , . ^ | | I <sub>IL</sub> | Low-level input leakage at IN - | IN - = GND1 - 5 V | - 310 | - 80 | | μA | | GATE DRIVE | R STAGE | | | | | | | V <sub>OH</sub> | High-level output voltage<br>(VCC2 - OUT) and<br>(VCC2 - OUTH) | I <sub>OUT</sub> = -20 mA | 100 | 240 | | mV | | | · · · · · · · · · · · · · · · · · · · | UCC5320SC and UCC5320EC,<br>IN+ = low, IN - = high; I <sub>O</sub> = 20 mA | 9.4 | 13 | | | | V | Low level output voltage (OUT | UCC5310MC,<br>IN+ = low, IN - = high; I <sub>O</sub> = 20 mA | 17 | 26 | | | | V <sub>OL</sub> | and OUTL) | UCC5390SC and UCC5390EC,<br>IN+ = low, IN - = high; I <sub>O</sub> = 20 mA | 2 | 3 | | mV | | | | UCC5350MC and UCC5350SB,<br>IN+ = low, IN - = high; I <sub>O</sub> = 20 mA | 5 | 7 | | | # 6.11 Electrical Characteristics (续) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_L$ = 100-pF, $T_A$ = $-40^{\circ}$ C to +125 $^{\circ}$ C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|--| | | | UCC5320SC and UCC5320EC,<br>IN+ = high, IN - = low | 2.4 | 4.3 | | | | | | | UCC5310MC, IN+ = high, IN - = low | 2.4 | 4.3 | | | | | I <sub>OH</sub> | Peak source current | UCC5390SC and UCC5390EC,<br>IN+ = high, IN - = low | 10 | 17 | | Α | | | | | UCC5350MC,<br>IN+ = high, IN - = low | 5 | 10 | | | | | | | UCC5350SB<br>IN+ = high, IN - = low | 5 | 8.5 | | | | | | | UCC5320SC and UCC5320EC,<br>IN+ = low, IN - = high | 2.2 | 4.4 | | | | | | | UCC5310MC, IN+ = low, IN - = high | 1.1 | 2.2 | | | | | I <sub>OL</sub> | Peak sink current | UCC5390SC and UCC5390EC,<br>IN+ = low, IN - = high | 10 | 17 | | Α | | | | | UCC5350MC,<br>IN+ = low, IN - = high | 5 | 10 | | | | | | | UCC5350SB<br>IN+ = low, IN - = high | 5 | 10 | | | | | ACTIVE MIL | LER CLAMP (UCC53xxM only) | | | | | | | | V | Low lovel elemp veltage | UCC5310MC, I <sub>CLAMP</sub> = 20 mA | | 26 | 50 | mV | | | $V_{CLAMP}$ | Low-level clamp voltage | UCC5350MC, I <sub>CLAMP</sub> = 20 mA | | 7 | 10 | IIIV | | | 1 | Clamp low-level current | UCC5310MC, V <sub>CLAMP</sub> = V <sub>EE2</sub> + 15 V | 1.1 | 2.2 | | Α | | | I <sub>CLAMP</sub> | Clamp low-level current | UCC5350MC, V <sub>CLAMP</sub> = V <sub>EE2</sub> + 15 V | 5 | 10 | | ^ | | | 1 | Clamp low-level current for low | UCC5310MC, V <sub>CLAMP</sub> = V <sub>EE2</sub> + 2 V | 0.7 | 1.5 | | Α | | | I <sub>CLAMP(L)</sub> | output voltage | UCC5350MC, V <sub>CLAMP</sub> = V <sub>EE2</sub> + 2 V | 5 | 10 | | ^ | | | $V_{\text{CLAMP-TH}}$ | Clamp threshold voltage | UCC5310MC and UCC5350MC | | 2.1 | 2.3 | V | | | SHORT CIR | CUIT CLAMPING | | | | | | | | V <sub>CLP-OUT</sub> | Clamping voltage<br>(V <sub>OUTH</sub> - V <sub>CC2</sub> or V <sub>OUT</sub> -<br>V <sub>CC2</sub> ) | IN+ = high, IN - = low, $t_{CLAMP}$ = 10 $\mu$ s, $t_{OUTH}$ or $t_{OUT}$ = 500 mA | | 1 | 1.3 | V | | | V | Clamping voltage | IN+ = low, IN - = high, $t_{CLAMP}$ = 10 $\mu s$ , $I_{CLAMP}$ or $I_{OUTL}$ = - 500 mA | | | | V | | | | $(V_{EE2} - V_{OUTL} \text{ or } V_{EE2} - V_{CLAMP} \text{ or } V_{EE2} - V_{OUT})$ | IN+ = low, IN - = high,<br>I <sub>CLAMP</sub> or I <sub>OUTL</sub> = - 20 mA | | 0.9 | 1 | V | | | ACTIVE PUI | LLDOWN | | | | | | | | V <sub>OUTSD</sub> | Active pulldown voltage on OUTL, CLAMP, OUT | $I_{OUTL}$ or $I_{OUT} = 0.1 \times I_{OUTL(typ)}$ , $V_{CC2} =$ open | | 1.8 | 2.5 | V | | English Data Sheet: SLLSER8 13 ## **6.12 Switching Characteristics** $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $T_A$ = -40°C to +125°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|-------| | • | Output-signal rise time | UCC5320SC, UCC5320EC, and UCC5310MC, C <sub>LOAD</sub> = 1 nF | | 12 | 28 | ns | | t <sub>r</sub> | Output-signal rise time | UCC5390SC, UCC5350SB, UCC5390EC, and UCC5350MC, C <sub>LOAD</sub> = 1 nF | | 10 | 26 | ns | | | | UCC5320SC and UCC5320EC, C <sub>LOAD</sub> = 1 nF | | 10 | 25 | ns | | t <sub>f</sub> | Output-signal fall time | UCC5310MC, C <sub>LOAD</sub> = 1 nF | | 10 | 26 | ns | | 4 | Odipat digital fall time | UCC5390SC, UCC5350SB, UCC5390EC, and UCC5350MC, C <sub>LOAD</sub> = 1 nF | | 10 | 22 | ns | | t <sub>PLH</sub> | | UCC5320SC and UCC5320EC, C <sub>LOAD</sub> = 100 pF | | 60 | 72 | ns | | | Propagation delay (default versions), high | UCC5310MC, C <sub>LOAD</sub> = 100 pF | | 60 | 75 | ns | | | (delauit versions), mgn | UCC5390SC, UCC5350SB, UCC5390EC, and UCC5350MC, C <sub>LOAD</sub> = 100 pF | | 65 | 100 | ns | | t <sub>PHL</sub> | Propagation delay<br>(default versions), low | UCC5320CS and UCC5320EC, C <sub>LOAD</sub> = 100 pF | | 60 | 75 | ns | | | | UCC5310MC, C <sub>LOAD</sub> = 100 pF | | 60 | 75 | ns | | | | UCC5390SC, UCC5350SB, UCC5390EC, and UCC5350MC, C <sub>LOAD</sub> = 100 pF | | 65 | 100 | ns | | t <sub>UVLO1_rec</sub> | UVLO recovery delay of V <sub>CC1</sub> | See 图 8-9 | | 30 | | μs | | t <sub>UVLO2_rec</sub> | UVLO recovery delay of V <sub>CC2</sub> | See 图 8-9 | | 50 | | μs | | | | UCC5320SC and UCC5320EC, C <sub>LOAD</sub> = 100 pF | | 1 | 20 | ns | | | Pulse width distortion | UCC5310MC, C <sub>LOAD</sub> = 100 pF | | 1 | 20 | ns | | t <sub>PWD</sub> | t <sub>PHL</sub> - t <sub>PLH</sub> | UCC5390SC, UCC5350SB, and UCC5390EC, C <sub>LOAD</sub> = 100 pF | | 1 | 20 | ns | | | | UCC5350MC, C <sub>LOAD</sub> = 100 pF | | 1 | 20 | ns | | t <sub>sk(pp)</sub> | | UCC5320SC and UCC5320EC, C <sub>LOAD</sub> = 100 pF | | 1 | 25 | ns | | | Part-to-part skew <sup>(1)</sup> | UCC5310MC, C <sub>LOAD</sub> = 100 pF | | 1 | 25 | ns | | | ran-io-part skew. | UCC5390SC, UCC5350SB, and UCC5390EC, C <sub>LOAD</sub> = 100 pF | | 1 | 25 | ns | | | | UCC5350MC, C <sub>LOAD</sub> = 100 pF | | 1 | 25 | ns | | CMTI | Common-mode transient immunity | PWM is tied to GND or V <sub>CC1</sub> , V <sub>CM</sub> = 1200 V | 100 | 120 | | kV/µs | $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between the output of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads guaranteed by characterization. ## 6.13 Insulation Characteristics Curves # **6.14 Typical Characteristics** $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = -40°C to +125°C, (unless otherwise noted) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = -40°C to +125°C, (unless otherwise noted) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = -40°C to +125°C, (unless otherwise noted) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = -40°C to +125°C, (unless otherwise noted) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = - 40°C to +125°C, (unless otherwise noted) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = -40°C to +125°C, (unless otherwise noted) $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_A$ = -40°C to +125°C, (unless otherwise noted) ## 7 Parameter Measurement Information # 7.1 Propagation Delay, Inverting, and Noninverting Configuration 图 7-1 shows the propagation delay OUTH and OUTL for noninverting configurations. 图 7-2 shows the propagation delay with the inverting configuration. These figures also demonstrate the method used to measure the rise (t<sub>r</sub>) and fall (t<sub>f</sub>) times. 图 7-1. OUTH and OUTL Propagation Delay, Noninverting Configuration 图 7-2. OUTH and OUTL Propagation Delay, Inverting Configuration 23 ## 7.1.1 CMTI Testing 图 7-3, 图 7-4, and 图 7-5 are simplified diagrams of the CMTI testing configuration used for each device type. Copyright © 2017, Texas Instruments Incorporated ## 图 7-3. CMTI Test Circuit for Split Output (UCC53x0S) 图 7-4. CMTI Test Circuit for Miller Clamp (UCC53x0M) Copyright © 2017, Texas Instruments Incorporated 图 7-5. CMTI Test Circuit for UVLO2 with Respect to GND2 (UCC53x0E) English Data Sheet: SLLSER8 25 ## 8 Detailed Description #### 8.1 Overview The UCC53x0 family of isolated gate drivers has three variations: split output, Miller clamp, and UVLO2 referenced to GND2 (see 节 4). The isolation inside the UCC53x0 family of devices is implemented with high-voltage SiO<sub>2</sub>-based capacitors. The signal across the isolation has an on-off keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier (see 图 8-2). The transmitter sends a high-frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. The UCC53x0 devices also incorporate advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions from the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, 图 8-1, shows a functional block diagram of a typical channel. 图 8-2 shows a conceptual detail of how the OOK scheme works. 8-1 shows how the input signal passes through the capacitive isolation barrier through modulation (OOK) and signal conditioning. #### 8.2 Functional Block Diagram 图 8-1. Conceptual Block Diagram of a Capacitive Data Channel 图 8-2. On-Off Keying (OOK) Based Modulation Scheme 图 8-3. Functional Block Diagram — Split Output (UCC53x0S) 图 8-4. Functional Block Diagram — Miller Clamp (UCC53x0M) English Data Sheet: SLLSER8 27 图 8-5. Functional Block Diagram — UVLO With Respect to GND2 (UCC53x0E) #### 8.3 Feature Description #### 8.3.1 Power Supply The $V_{CC1}$ input power supply supports a wide voltage range from 3 V to 15 V and the $V_{CC2}$ output supply supports a voltage range from 9.5 V to 33 V. For operation with bipolar supplies, the power device is turned off with a negative voltage on the gate with respect to the emitter or source. This configuration prevents the power device from unintentionally turning on because of current induced from the Miller effect. The typical values of the $V_{CC2}$ and $V_{EE2}$ output supplies for bipolar operation are 15 V and -8 V with respect to GND2 for IGBTs and 20 V and -5 V for SiC MOSFETs. For operation with unipolar supply, the $V_{CC2}$ supply is connected to 15 V with respect to VEE2 for IGBTs, and 20 V for SiC MOSFETs. The $V_{EE2}$ supply is connected to 0 V. In this use case, the UCC53x0 device with Miller clamping function (UCC53x0M) can be used . The Miller clamping function is implemented by adding a low impedance path between the gate of the power device and the $V_{EE2}$ supply. Miller current sinks through the clamp pin, which clamps the gate voltage to be lower than the turn-on threshold value for the gate. ## 8.3.2 Input Stage The input pins (IN+ and IN $^-$ ) of the UCC53x0 family are based on CMOS-compatible input-threshold logic that is completely isolated from the $V_{CC2}$ supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V microcontrollers), because the UCC53x0 family has a typical high threshold $(V_{IT+(IN)})$ of 0.55 × $V_{CC1}$ and a typical low threshold of 0.45 × $V_{CC1}$ . A wide hysteresis $(V_{hys(IN)})$ of 0.1 × $V_{CC1}$ makes for good noise immunity and stable operation. If either of the inputs are left open, 128 k $\Omega$ of internal pull-down resistance forces the IN+ pin low and 128 k $\Omega$ of internal resistance pulls IN $^-$ high. However, TI still recommends grounding an input or tying to VCC1 if it is not being used for improved noise immunity. Because the input side of the UCC53x0 family is isolated from the output driver, the input signal amplitude can be larger or smaller than $V_{CC2}$ provided that it does not exceed the recommended limit. This feature allows greater flexibility when integrating the gate-driver with control signal sources and allows the user to choose the most efficient $V_{CC2}$ for any gate. However, the amplitude of any signal applied to IN+ or IN - must never be at a voltage higher than $V_{CC1}$ . #### 8.3.3 Output Stage The output stages of the UCC53x0 family feature a pull-up structure that delivers the highest peak-source current when it is most needed which is during the Miller plateau region of the power-switch turn-on transition (when the power-switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional pull-up N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a brief boost in the peak-sourcing current, which enables fast turn-on. Fast turn-on is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. 表 8-1 lists the typical internal resistance values of the pull-up and pull-down structure. | DEVICE OPTION | R <sub>NMOS</sub> | R <sub>OH</sub> | R <sub>OL</sub> | R <sub>CLAMP</sub> | UNIT | | | |-------------------------|-------------------|-----------------|-----------------|--------------------|------|--|--| | UCC5320SC and UCC5320EC | 4.5 | 12 | 0.65 | Not applicable | Ω | | | | UCC5310MC | 4.5 | 12 | 1.3 | 1.3 | Ω | | | | UCC5390SC and UCC5390EC | 0.76 | 12 | 0.13 | Not applicable | Ω | | | | UCC5350MC | 1.54 | 12 | 0.26 | 0.26 | Ω | | | | UCC5350SB | 1.54 | 12 | 0.26 | Not applicable | Ω | | | | | | | | | | | | 表 8-1. UCC53x0 On-Resistance The R<sub>OH</sub> parameter is a DC measurement and is representative of the on-resistance of the P-channel device only. This parameter is only for the P-channel device, because the pull-up N-channel device is held in the OFF state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore, the effective resistance of the UCC53x0 pull-up stage during this brief turn-on phase is much lower than what is represented by the ROH parameter, which yields a faster turn-on. The turn-on-phase output resistance is the parallel combination R<sub>OH</sub> || R<sub>NMOS</sub>. The pull-down structure in the UCC53x0 S and E versions is simply composed of an N-channel MOSFET. For the M version, an additional FET is connected in parallel with the pull-down structure when the CLAMP and OUT pins are connected to the gate of the IGBT or MOSFET. The output voltage swing between V<sub>CC2</sub> and V<sub>EE2</sub> provides rail-to-rail operation. 图 8-6. Output Stage—S Version 29 图 8-7. Output Stage—E Version 图 8-8. Output Stage—M Version #### 8.3.4 Protection Features #### 8.3.4.1 Undervoltage Lockout (UVLO) UVLO functions are implemented for both the $V_{CC1}$ and $V_{CC2}$ supplies between the $V_{CC1}$ and GND1, and $V_{CC2}$ and V<sub>EE2</sub> pins to prevent an underdriven condition on IGBTs and MOSFETs. When V<sub>CC</sub> is lower than V<sub>IT+ (UVLO)</sub> at device start-up or lower than V<sub>IT-(UVLO)</sub> after start-up, the voltage-supply UVLO feature holds the effected output low, regardless of the input pins (IN+ and IN - ) as shown in 表 8-2. The V<sub>CC</sub> UVLO protection has a hysteresis feature (V<sub>hvs(UVLO)</sub>). This hysteresis prevents chatter when the power supply produces ground noise; this allows the device to permit small drops in bias voltage, which occurs when the device starts switching and operating current consumption increases suddenly. 8 8-9 shows the UVLO functions. 表 8-2. UCC53x0 V<sub>CC1</sub> UVLO Logic | CONDITION | INP | UTS | OUTPUTS | | | |--------------------------------------------------------------------------|-----|------|---------|-----------|--| | CONDITION | IN+ | IN - | OUTH | OUT, OUTL | | | | Н | L | Hi-Z | L | | | V - CND1 < V during device start up | L | Н | Hi-Z | L | | | V <sub>CC1</sub> - GND1 < V <sub>IT+(UVLO1)</sub> during device start-up | Н | Н | Hi-Z | L | | | | L | L | Hi-Z | L | | | 331 | INP | UTS | OUTPUTS | | |-----------------------------------------------------------|-----|------|---------|-----------| | CONDITION | IN+ | IN - | ОИТН | OUT, OUTL | | | Н | L | Hi-Z | L | | V CND4 4V after device start up | L | Н | Hi-Z | L | | $V_{CC1}$ - GND1 < $V_{IT-(UVLO1)}$ after device start-up | Н | Н | Hi-Z | L | | | L | L | Hi-Z | L | 表 8-3. UCC53x0 V<sub>CC2</sub> UVLO Logic | CONDITION | INPUTS | | OUTPUTS | | |---------------------------------------------------------------------------------------|--------|------|---------|-----------| | CONDITION | IN+ | IN - | OUTH | OUT, OUTL | | | Н | L | Hi-Z | L | | // - // / during device start up | L | Н | Hi-Z | L | | V <sub>CC2</sub> - V <sub>EE2</sub> < V <sub>IT+(UVLO2)</sub> during device start-up | Н | Н | Hi-Z | L | | | L | L | Hi-Z | L | | | Н | L | Hi-Z | L | | V V «V after device start up | L | Н | Hi-Z | L | | V <sub>CC2</sub> - V <sub>EE2</sub> < V <sub>IT - (UVLO2)</sub> after device start-up | Н | Н | Hi-Z | L | | | L | L | Hi-Z | L | When $V_{CC1}$ or $V_{CC2}$ drops below the UVLO1 or UVLO2 threshold, a delay, $t_{UVLO1\ rec}$ or $t_{UVLO2\ rec}$ , occurs on the output when the supply voltage rises above $V_{\text{IT+(UVLO)}}$ or $V_{\text{IT+(UVLO2)}}$ again. $\boxtimes$ 8-9 shows this delay. 图 8-9. UVLO Functions #### 8.3.4.2 Active Pulldown The active pull-down function is used to pull the IGBT or MOSFET gate to the low state when no power is connected to the V<sub>CC2</sub> supply. This feature prevents false IGBT and MOSFET turn-on on the OUT and CLAMP pins by clamping the output to approximately 2 V. When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs. In this condition, the upper PMOS is resistively held off by a pull-up resistor while the lower NMOS gate is tied to the driver output through a 500-k $\Omega$ resistor. In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, which is approximately 1.5 V when no bias power is available. 31 #### 8.3.4.3 Short-Circuit Clamping The short-circuit clamping function is used to clamp voltages at the driver output and pull the active Miller clamp pins slightly higher than the $V_{CC2}$ voltage during short-circuit conditions. The short-circuit clamping function helps protect the IGBT or MOSFET gate from overvoltage breakdown or degradation. The short-circuit clamping function is implemented by adding a diode connection between the dedicated pins and the V<sub>CC2</sub> pin inside the driver. The internal diodes can conduct up to 500-mA current for a duration of 10 µs and a continuous current of 20 mA. Use external Schottky diodes to improve current conduction capability as needed. #### 8.3.4.4 Active Miller Clamp (UCC53x0M) The active Miller-clamp function helps to prevent a false turn-on of the power switches caused by Miller current in applications where a unipolar power supply is used. The active Miller-clamp function is implemented by adding a low impedance path between the power-switch gate terminal and ground (V<sub>EE2</sub>) to sink the Miller current. With the Miller-clamp function, the power-switch gate voltage is clamped to less than 2 V during the off state. 🛭 9-2 shows a typical application circuit of UCC5310M and UCC5350M. #### 8.4 Device Functional Modes 表 8-4 lists the functional modes for the UCC53x0 devices assuming $V_{\rm CC1}$ and $V_{\rm CC2}$ are in the recommended range. IN+ IN -**OUTH** OUTL Low Х Hi-Z Low Χ Hi-Z Hiah Low Low High High High-Z 表 8-4. Function Table for UCC53x0S | 表 8-5 | Function | Table for | LICC53v0M | and UCC53x0E | |---------|----------|-----------|------------|---------------| | XX 0=0. | FUHGHOH | Table IOI | UCCSSXUIVI | and uccossive | | IN+ | IN - | OUT | |------|------|------| | Low | X | Low | | Х | High | Low | | High | Low | High | #### 8.4.1 ESD Structure ⊗ 8-10 shows the multiple diodes involved in the ESD protection components of the UCC53x0 devices. This provides pictorial representation of the absolute maximum rating for the device. 图 8-10. ESD Structure English Data Sheet: SLLSER8 33 ## 9 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 9.1 Application Information The UCC53x0 is a family of simple, isolated gate drivers for power semiconductor devices, such as MOSFETs, IGBTs, or SiC MOSFETs. The family of devices is intended for use in applications such as motor control, solar inverters, switched-mode power supplies, and industrial inverters. The UCC53x0 family of devices has three pinout configurations, featuring split outputs, Miller clamp, and UVLO with reference to GND2. The UCC5320SC, UCC5350SB, and UCC5390SC have a split output, OUTH and OUTL. The two pins can be used to separately decouple the power transistor turnon and turnoff commutations. The UCC5310MC and UCC5350MC feature active Miller clamping, which can be used to prevent false turn-on of the power transistors induced by the Miller current. The UCC5320EC and UCC5390EC offer true UVLO protection by monitoring the voltage between the $V_{\rm CC2}$ and GND2 pins to prevent the power transistors from operating in a saturation region. The UCC53x0 family of devices comes in an 8-pin D and 8-pin DWV package options and have a creepage, or clearance, of 4 mm and 8.5 mm respectively, which are suitable for applications where basic or reinforced isolation is required. Different drive strengths enable a simple driver platform to be used for applications demanding power transistors with different power ratings. Specifically, the UCC5390 device offers a 10-A minimum drive current which can help remove the external current buffer used to drive high power transistors. #### 9.2 Typical Application The circuits in 图 9-1, 图 9-2, and 图 9-3 show a typical application for driving IGBTs. 图 9-1. Typical Application Circuit for UCC53x0S to Drive IGBT Copyright © 2024 Texas Instruments Incorporated Copyright © 2017, Texas Instruments Incorporated 图 9-2. Typical Application Circuit for UCC5310M and UCC5350M to Drive IGBT Copyright © 2018, Texas Instruments Incorporated 图 9-3. Typical Application Circuit for UCC5320E and UCC5390E to Drive IGBT #### 9.2.1 Design Requirements $\pm$ 9-1 lists the recommended conditions to observe the input and output of the UCC5320S split-output gate driver with the IN – pin tied to the GND1 pin. 表 9-1. UCC5320S Design Requirements | PARAMETER | VALUE | UNIT | |---------------------|------------|------| | V <sub>CC1</sub> | 3.3 | V | | V <sub>CC2</sub> | 15 | V | | IN+ | 3.3 | V | | IN - | GND1 | - | | Switching frequency | 10 | kHz | | IGBT | IKW50N65H5 | - | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Designing IN+ and IN - Input Filter TI recommends that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input filter, R<sub>IN</sub>-C<sub>IN</sub>, can be used to filter out the ringing introduced by nonideal layout or long PCB traces. Such a filter should use an R<sub>IN</sub> resistor with a value from 0 $\Omega$ to 100 $\Omega$ and a C<sub>IN</sub> capacitor with a value from 10 pF to 1000 pF. In the example, the selected value for $R_{IN}$ is 51 $\Omega$ and $C_{IN}$ is 33 pF, with a corner frequency of When selecting these components, pay attention to the trade-off between good noise immunity and propagation delay. #### 9.2.2.2 Gate-Driver Output Resistor The external gate-driver resistors, $R_{G(ON)}$ and $R_{G(OFF)}$ are used to: - 1. Limit ringing caused by parasitic inductances and capacitances - 2. Limit ringing caused by high voltage or high current switching dv/dt, di/dt, and body-diode reverse recovery - 3. Fine-tune gate drive strength, specifically peak sink and source current to optimize the switching loss - 4. Reduce electromagnetic interference (EMI) The output stage has a pull-up structure consisting of a P-channel MOSFET and an N-channel MOSFET in parallel. The combined peak source current is 4.3 A for the UCC5320 family and 17 A for the UCC5390 family and 17 A for the UCC5390 family. Use 方程式 1 to estimate the peak source current using the UCC5320S as an example. $$I_{OH} = min \left( 4.3 \text{ A}, \frac{V_{CC2}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$ $$(1)$$ where - R<sub>ON</sub> is the external turn-on resistance. - R<sub>GFFT Int</sub> is the power transistor internal gate resistance, found in the power transistor data sheet. We will assume $0 \Omega$ for our example. - I<sub>OH</sub> is the peak source current which is the minimum value between 4.3 A, the gate-driver peak source current, and the calculated value based on the gate-drive loop resistance. In this example, the peak source current is approximately 1.8 A as calculated in 方程式 2. $$I_{OH} = \frac{V_{CC2}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{15 \text{ V}}{4.5 \Omega || 12 \Omega + 5.1 \Omega + 0 \Omega} \approx 1.8 \text{ A}$$ (2) Similarly, use 方程式 3 to calculate the peak sink current. $$I_{OL} = min \left( 4.4 \text{ A}, \frac{V_{CC2}}{R_{OL} + R_{OFF} + R_{GFET\_Int}} \right)$$ (3) where - R<sub>OFF</sub> is the external turn-off resistance. - I<sub>OL</sub> is the peak sink current which is the minimum value between 4.4 A, the gate-driver peak sink current, and the calculated value based on the gate-drive loop resistance. In this example, the peak sink current is the minimum value between 方程式 4 and 4.4 A. $$I_{OL} = \frac{V_{CC2}}{R_{OL} + R_{OFF} + R_{GFET\_Int}} = \frac{15 \text{ V}}{0.65 \Omega + 10 \Omega + 0 \Omega} \approx 1.4 \text{ A}$$ (4) The estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate-driver loop can slow down the peak gate-drive current and introduce overshoot and undershoot. Therefore, TI strongly recommends that the gate-driver loop should be minimized. Conversely, the peak source and sink current is dominated by loop parasitics when the load capacitance (C<sub>ISS</sub>) of the power transistor is very small (typically less than 1 nF) because the rising and falling time is too small and close to the parasitic ringing period. #### 9.2.2.3 Estimate Gate-Driver Power Loss The total loss, P<sub>G</sub>, in the gate-driver subsystem includes the power losses (P<sub>GD</sub>) of the UCC53x0 device and the power losses in the peripheral circuitry, such as the external gate-drive resistor. The P<sub>GD</sub> value is the key power loss which determines the thermal safety-related limits of the UCC53x0 device, and it can be estimated by calculating losses from several components. The first component is the static power loss, P<sub>GDQ</sub>, which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. The PGDQ parameter is measured on the bench with no load connected to the OUT or OUTH and OUTL pins at a given V<sub>CC1</sub>, V<sub>CC2</sub>, switching frequency, and ambient temperature. In this example, V<sub>CC1</sub> is 3.3V and V<sub>CC2</sub> is 15 V. The current on each power supply, with PWM switching from 0 V to 3.3 V at 10 kHz, is measured to be I<sub>CC1</sub> = 1.67 mA and I<sub>CC2</sub> = 1.11 mA . Therefore, use 方程式 5 to calculate P<sub>GDQ</sub>. $$P_{GDQ} = V_{CC1} \times I_{VCC1} + V_{CC2} \times I_{CC2} \approx 22mW$$ (5) The second component is the switching operation loss, PGDO, with a given load capacitance which the driver charges and discharges the load during each switching cycle. Use 方程式 6 to calculate the total dynamic loss from load switching, PGSW. $$P_{GSW} = V_{CC2} \times Q_G \times f_{SW}$$ (6) where Q<sub>G</sub> is the gate charge of the power transistor at V<sub>CC2</sub>. So, for this example application the total dynamic loss from load switching is approximately 18 mW as calculated in 方程式 7. $$P_{GSW} = 15 \text{ V} \times 120 \text{ nC} \times 10 \text{ kHz} = 18 \text{ mW}$$ (7) Q<sub>G</sub> represents the total gate charge of the power transistor switching 520 V at 50 A, and is subject to change with different testing conditions. The UCC5320S gate-driver loss on the output stage, PGDO, is part of PGSW. $P_{GDO}$ is equal to $P_{GSW}$ if the external gate-driver resistance and power-transistor internal resistance are 0 $\Omega$ , and all the gate driver-loss will be dissipated inside the UCC5320S. If an external turn-on and turn-off resistance exists, the total loss is distributed between the gate driver pull-up/down resistance, external gate resistance, and power-transistor internal resistance. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4.3 A/4.4 A, however, it will be non-linear if the source/sink current is saturated. Therefore, P<sub>GDO</sub> is different in these two scenarios. ## Case 1 - Linear Pull-Up/Down Resistor: 37 English Data Sheet: SLLSER8 $$P_{GDO} = \frac{P_{GSW}}{2} \left( \frac{R_{OH} || R_{NMOS}}{R_{OH} || R_{NMOS} + R_{ON} + R_{GFET\_Int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} + R_{GFET\_Int}} \right)$$ (8) In this design example, all the predicted source and sink currents are less than 4.3 A and 4.4 A, therefore, use 方程式 9 to estimate the UCC53x0 gate-driver loss. $$P_{GDO} = \frac{18 \text{ mW}}{2} \left( \frac{12 \Omega || 4.5 \Omega}{12 \Omega || 4.5 \Omega + 5.1 \Omega + 0 \Omega} + \frac{0.65 \Omega}{0.65 \Omega + 10 \Omega + 0 \Omega} \right) \approx 4.1 \text{ mW}$$ (9) ## Case 2 - Nonlinear Pull-Up/Down Resistor: $$P_{GDO} = f_{SW} \times \left[ 4.3 \text{ A} \times \int_{0}^{T_{R\_Sys}} \left( V_{CC2} - V_{OUTH}(t) \right) dt + 4.4 \text{ A} \times \int_{0}^{T_{F\_Sys}} V_{OUTL}(t) dt \right]$$ $$(10)$$ #### where V<sub>OUTH/L(t)</sub> is the gate-driver OUTH and OUTL pin voltage during the turnon and turnoff period. In cases where the output is saturated for some time, this value can be simplified as a constant-current source (4.3 A at turnon and 4.4 A at turnoff) charging or discharging a load capacitor. Then, the V<sub>OUTH/L(t)</sub> waveform will be linear and the $T_{R\_Sys}$ and $T_{F\_Sys}$ can be easily predicted. For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the PGDO is a combination of case 1 and case 2, and the equations can be easily identified for the pull-up and pull-down based on this discussion. Use 方程式 11 to calculate the total gate-driver loss dissipated in the UCC53x0 gate driver, P<sub>GD</sub>. $$P_{GD} = P_{GDQ} + P_{GDO} = 22mW + 4.1 \, mW = 26.1 \, mW$$ (11) ## 9.2.2.4 Estimating Junction Temperature Use the equation below to estimate the junction temperature (T<sub>1</sub>) of the UCC53x0 family. $$T_{J} = T_{C} + \Psi_{JT} \times P_{GD} \tag{12}$$ #### where - T<sub>C</sub> is the UCC53x0 case-top temperature measured with a thermocouple or some other instrument. - $\Psi_{JT}$ is the junction-to-top characterization parameter from the Thermal Information table. Using the junction-to-top characterization parameter ( $\Psi_{\text{JT}}$ ) instead of the junction-to-case thermal resistance (R<sub>0.IC</sub>) can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). The R $_{\theta$ JC resistance can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heat sink is applied to an IC package. In all other cases, use of R olic will inaccurately estimate the true junction temperature. The $\Psi_{\rm JT}$ parameter is experimentally derived by assuming that the dominant energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimations can be made accurately to within a few degrees Celsius. ## 9.2.3 Selecting V<sub>CC1</sub> and V<sub>CC2</sub> Capacitors Bypass capacitors for the $V_{CC1}$ and $V_{CC2}$ supplies are essential for achieving reliable performance. TI recommends choosing low-ESR and low-ESL, surface-mount, multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients, and capacitance tolerances. ## 备注 DC bias on some MLCCs will impact the actual capacitance value. For example, a 25-V, 1- $\mu$ F X7R capacitor is measured to be only 500 nF when a DC bias of 15-V<sub>DC</sub> is applied. ## 9.2.3.1 Selecting a V<sub>CC1</sub> Capacitor A bypass capacitor connected to the $V_{CC1}$ pin supports the transient current required for the primary logic and the total current consumption, which is only a few milliamperes. Therefore, a 50-V MLCC with over 100 nF is recommended for this application. If the bias power-supply output is located a relatively long distance from the $V_{CC1}$ pin, a tantalum or electrolytic capacitor with a value greater than 1 $\mu$ F should be placed in parallel with the MLCC. ## 9.2.3.2 Selecting a V<sub>CC2</sub> Capacitor A 50-V, 10- $\mu$ F MLCC and a 50-V, 0.22- $\mu$ F MLCC are selected for the $C_{VCC2}$ capacitor. If the bias power supply output is located a relatively long distance from the $V_{CC2}$ pin, a tantalum or electrolytic capacitor with a value greater than 10 $\mu$ F should be used in parallel with $C_{VCC2}$ . ### 9.2.3.3 Application Circuits with Output Stage Negative Bias When parasitic inductances are introduced by nonideal PCB layout and long package leads (such as TO-220 and TO-247 type packages), ringing in the gate-source drive voltage of the power transistor could occur during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, unintended turn-on and shoot-through could occur. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. A few examples of implementing negative gate-drive bias follow. extstyle 9-4 shows the first example with negative bias turn-off on the output using a Zener diode on the isolated power-supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply is equal to 20 V, the turn-off voltage is -5.1 V and the turn-on voltage is 20 V -5.1 V $\approx 15$ V. Copyright © 2017, Texas Instruments Incorporated ### 图 9-4. Negative Bias With Zener Diode on Iso-Bias Power-Supply Output Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 V<sub>EE2</sub> and GND2 determines the negative turn-off voltage. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages. Copyright © 2017, Texas Instruments Incorporated 图 9-5. Negative Bias With Two Iso-Bias Power Supplies (UCC5320E and UCC5390E) ## 9.2.4 Application Curve 图 9-6. PWM Input and Gate Voltage Waveform ## 10 Power Supply Recommendations The recommended input supply voltage ( $V_{CC1}$ ) for the UCC53x0 device is from 3 V to 15 V. The lower limit of the range of output bias-supply voltage ( $V_{CC2}$ ) is determined by the internal UVLO protection feature of the device. The $V_{CC1}$ and $V_{CC2}$ voltages should not fall below their respective UVLO thresholds for normal operation, or else the gate-driver outputs can become clamped low for more than 50 $\,\mu$ s by the UVLO protection feature. For more information on UVLO, see $\,^{\ddagger}$ 8.3.4.1. The higher limit of the $V_{CC2}$ range depends on the maximum gate voltage of the power device that is driven by the UCC53x0 device, and should not exceed the recommended maximum $V_{CC2}$ of 33 V. A local bypass capacitor should be placed between the $V_{CC2}$ and $V_{EE2}$ pins, with a value of 220-nF to 10- $\mu$ F for device biasing. TI recommends placing an additional 100-nF capacitor in parallel with the device biasing capacitor for high frequency filtering. Both capacitors should be positioned as close to the device as possible. Low-ESR, ceramic surface-mount capacitors are recommended. Similarly, a bypass capacitor should also be placed between the $V_{CC1}$ and GND1 pins. Given the small amount of current drawn by the logic circuitry within the input side of the UCC53x0 device, this bypass capacitor has a minimum recommended value of 100 nF. If only a single, primary-side power supply is available in an application, isolated power can be generated for the secondary side with the help of a transformer driver such as Texas Instruments' SN6501 or SN6505A. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies data sheet and SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet. ## 11 Layout ## 11.1 Layout Guidelines Designers must pay close attention to PCB layout to achieve optimum performance for the UCC53x0. Some key guidelines are: - · Component placement: - Low-ESR and low-ESL capacitors must be connected close to the device between the V<sub>CC1</sub> and GND1 pins and between the V<sub>CC2</sub> and V<sub>EE2</sub> pins to bypass noise and to support high peak currents when turning on the external power transistor. - To avoid large negative transients on the V<sub>EE2</sub> pins connected to the switch node, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized. - Grounding considerations: - Limiting the high peak currents that charge and discharge the transistor gates to a minimal physical area is essential. This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors. - High-voltage considerations: - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. A PCB cutout or groove is recommended in order to prevent contamination that may compromise the isolation performance. - · Thermal considerations: - A large amount of power may be dissipated by the UCC53x0 if the driving voltage is high, the load is heavy, or the switching frequency is high (for more information, see † 9.2.2.3). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance ( θ JB). - Increasing the PCB copper connecting to the V<sub>CC2</sub> and V<sub>EE2</sub> pins is recommended, with priority on maximizing the connection to V<sub>EE2</sub>. However, the previously mentioned high-voltage PCB considerations must be maintained. - If the system has multiple layers, TI also recommends connecting the V<sub>CC2</sub> and V<sub>EE2</sub> pins to internal ground or power planes through multiple vias of adequate size. These vias should be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping. English Data Sheet: SLLSER8 41 ## 11.2 Layout Example § 11-1 shows a PCB layout example with the signals and key components labeled. A. No PCB traces or copper are located between the primary and secondary side, which ensures isolation performance. 图 11-1. Layout Example 图 11-2 and 图 11-3 show the top and bottom layer traces and copper. 图 11-2. Top-Layer Traces and Copper 图 11-3. Bottom-Layer Traces and Copper (Flipped) § 11-4 shows the 3D layout of the top view of the PCB. The location of the PCB cutout between primary side and secondary sides ensures isolation performance. ### 图 11-4. 3-D PCB View ## 11.3 PCB Material Use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the selfextinguishing flammability-characteristics. 图 11-5 shows the recommended layer stack. 43 English Data Sheet: SLLSER8 图 11-5. Recommended Layer Stack English Data Sheet: SLLSER8 # 12 Device and Documentation Support # 12.1 Device Support ### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ### 12.2 Documentation Support #### 12.2.1 Related Documentation For related documentation see the following: - · Texas Instruments, Digital Isolator Design Guide - Texas Instruments, Isolation Glossary - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet - Texas Instruments, SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet - Texas Instruments, UCC5390ECDWV Isolated Gate Driver Evaluation Module user's guide - Texas Instruments, UCC53x0xD Evaluation Module user's guide #### 12.3 Certifications UL Online Certifications Directory, "FPPT2.E181974 Nonoptical Isolating Devices - Component" Certificate Number: 20170718-E181974, ### 12.4 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 12.5 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 ### 12.6 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 12.7 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 12.8 术语表 TI术语表本本术语表列出并解释了术语、首字母缩略词和定义。 ## 13 Revision History 注:以前版本的页码可能与当前版本的页码不同 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 45 | ・ Changed CTI and Material Group values in insulation specifications and added table note | C | hanges from Revision H (February 2024) to Revision I (March 2024) | Page | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------|------------| | Changes from Revision G (December 2023) to Revision H (February 2024) Changed CTI and Material Group values in insulation specifications and added table note | • | Package section | | | ・ Changed CTI and Material Group values in insulation specifications and added table note | | | | | Changes from Revision F (January 2019) to Revision G (December 2023) Added UCC5350MC DWV package | C | hanges from Revision G (December 2023) to Revision H (February 2024) | Page | | ・ Added UCC5350MC DWV package | • | Changed CTI and Material Group values in insulation specifications and added table note | 8 | | ・ Added UCC5350MC DWV package | _ | | _ | | Changes from Revision E (October 2018) to Revision F (January 2019) - 将第 2 个要点中的 (UCC5390EC)删除。现在有三个已发行的宽体器件 | _ | | | | ・ 将第 2 个要点中的 (UCC5390EC)刪除。现在有三个已发行的宽体器件 | _ | Added OCC5550INC DWV package | | | ・ 将第 2 个要点中的 (UCC5390EC)刪除。现在有三个已发行的宽体器件 | CI | hanges from Revision E (October 2018) to Revision F (January 2019) | Page | | ・ 向整个 "安全相关认证" 要点中添加了 "(计划)" ・ 更改了 "各种不同的引脚排列配置和驱动强度",说明中包含开关类型信息 ・ 1 ・ Changed creepage and clearance from 9 mm to 8.5 mm in Insulation Specifications and throughout datasheet. ・ 9 ・ Added VDE and CQC certification for D package and UL file number for DWV package | | 将第2个要点中的(UCC5390EC)删除。现在有三个已发行的宽体器件 | 1 | | <ul> <li>更改了"各种不同的引脚排列配置和驱动强度",说明中包含开关类型信息</li></ul> | • | | | | Changed creepage and clearance from 9 mm to 8.5 mm in Insulation Specifications and throughout datasheet | • | 向整个"安全相关认证"要点中添加了"(计划)" | 1 | | Added VDE and CQC certification for D package and UL file number for DWV package 10 Changed test condition for V <sub>OH</sub> 12 Changed a minor detail to the UCC53x0M figures 29 Changed typical application circuit for E Version to include capacitors on negative bias 34 Changes from Revision D (May 2018) to Revision E (October 2018) Page Changed UCC5310 DWV package from Preview to Final 3 Changed UCC5320 DWV package from Preview to Final 3 Changed UCC5320 DWV package from Preview to Final 3 Changes from Revision C (February 2018) to Revision D (May 2018) Page 日将 UCC5390EC 的销售状态从预发布更改为量产。 1 | • | | 1 | | • Changed test condition for V <sub>OH</sub> 12 • Changed a minor detail to the UCC53x0M figures 29 • Changed typical application circuit for E Version to include capacitors on negative bias 34 Changes from Revision D (May 2018) to Revision E (October 2018) Page • Changed UCC5310 DWV package from Preview to Final 3 • Changed UCC5320 DWV package from Preview to Final 3 Changes from Revision C (February 2018) to Revision D (May 2018) Page • 已将 UCC5390EC 的销售状态从预发布更改为量产。 1 Changes from Revision B (August 2017) to Revision C (February 2018) Page • 向数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV 和 UCC5390ECDWV 器件 1 • 更改了"特性"、"应用"、"说明"和功能方框图,以包括 E 和 M 版本以及 DWV 封装信息。 1 • Added UCC5350SB to the pin configuration and function 4 • Added minimum storage temperature 6 • Changed from VDE V 0884-10 to VDE V 0884-11 in insulation specifications and safety-related certification table 8 • Changed safety limiting values 10 • Deleted test conditions for Supply Currents 12 • Added Typical Curves and Test Conditions to include UCC5390 and UCC5350 information 16 | • | | 9 | | <ul> <li>Changed a minor detail to the UCC53x0M figures</li></ul> | • | | | | Changed typical application circuit for E Version to include capacitors on negative bias | • | Changed test condition for V <sub>OH</sub> | 12 | | Changes from Revision D (May 2018) to Revision E (October 2018) Changed UCC5310 DWV package from Preview to Final | • | Changed a minor detail to the UCC53x0M figures | 29 | | • Changed UCC5310 DWV package from Preview to Final | • | Changed typical application circuit for E Version to include capacitors on negative bias | 34 | | • Changed UCC5310 DWV package from Preview to Final | C | hanges from Revision D (Mav 2018) to Revision E (October 2018) | Page | | Changes from Revision C (February 2018) to Revision D (May 2018) □ 已将 UCC5390EC 的销售状态从预发布更改为量产。 □ 内数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV和 UCC5390ECDWV器件 | | | | | <ul> <li>已将 UCC5390EC 的销售状态从预发布更改为量产。</li> <li>Changes from Revision B (August 2017) to Revision C (February 2018)</li> <li>Page</li> <li>向数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV 和 UCC5390ECDWV 器件</li></ul> | | | | | <ul> <li>已将 UCC5390EC 的销售状态从预发布更改为量产。</li> <li>Changes from Revision B (August 2017) to Revision C (February 2018)</li> <li>Page</li> <li>向数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV 和 UCC5390ECDWV 器件</li></ul> | C | hanges from Bayleian C (Eshruam, 2049) to Bayleian D (May 2049) | Dogo | | Changes from Revision B (August 2017) to Revision C (February 2018) • 向数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV 和 UCC5390ECDWV 器件 | _ | | | | <ul> <li>向数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV 和 UCC5390ECDWV 器件</li></ul> | <u>.</u> | 已符 UCC5390EC 的销售状态从顶及布里以为重产。 | 1 | | <ul> <li>更改了"特性"、"应用"、"说明"和功能方框图,以包括 E 和 M 版本以及 DWV 封装信息。</li> <li>Added UCC5350SB to the pin configuration and function.</li> <li>Added minimum storage temperature.</li> <li>Changed from VDE V 0884-10 to VDE V 0884-11 in insulation specifications and safety-related certification table.</li> <li>Changed safety limiting values.</li> <li>Deleted test conditions for Supply Currents.</li> <li>Added Typical Curves and Test Conditions to include UCC5390 and UCC5350 information.</li> <li>16</li> </ul> | C | hanges from Revision B (August 2017) to Revision C (February 2018) | Page | | <ul> <li>Added UCC5350SB to the pin configuration and function</li></ul> | • | 向数据表中添加了 UCC5350SBD、UCC5320SCDWV、UCC5310MCDWV 和 UCC5390ECDWV 器件 | ‡ <u>1</u> | | <ul> <li>Added minimum storage temperature</li></ul> | • | 更改了"特性"、"应用"、"说明"和功能方框图,以包括 E 和 M 版本以及 DWV 封装信息。 | 1 | | <ul> <li>Changed from VDE V 0884-10 to VDE V 0884-11 in insulation specifications and safety-related certification table</li></ul> | • | Added UCC5350SB to the pin configuration and function | 4 | | table | • | | | | <ul> <li>Changed safety limiting values</li></ul> | • | | | | <ul> <li>Deleted test conditions for Supply Currents</li></ul> | • | | | | Added Typical Curves and Test Conditions to include UCC5390 and UCC5350 information | • | | | | • • | • | • • • | | | | • | • • | | Product Folder Links: UCC5310 UCC5320 UCC5350 UCC5390 | Changed ESD figure | 32 | |----------------------------------------------------------------------|------| | Added UL online certification directory to the certification section | | | Changes from Revision A (June 2017) to Revision B (August 2017) | Page | | • 将最低环境工作温度从 - 55°C 更改为 - 40°C | 1 | | Changes from Revision * (June 2017) to Revision A (June 2017) | Page | | • 删除了标题中用于未来 10A 器件的"17A" | 1 | # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 47 www.ti.com 18-Jul-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | UCC5310MCD | Obsolete | Production | SOIC (D) 8 | - | = | Call TI | Call TI | -40 to 125 | 5310M | | UCC5310MCDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5310M | | UCC5310MCDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5310M | | UCC5310MCDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5310MCDWV | Obsolete | Production | SOIC (DWV) 8 | - | = | Call TI | Call TI | -40 to 125 | 5310MC | | UCC5310MCDWVR | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5310MC | | UCC5310MCDWVR.A | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5310MC | | UCC5310MCDWVR.B | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5320ECD | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 5320E | | UCC5320ECDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5320E | | UCC5320ECDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5320E | | UCC5320ECDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5320SCD | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 5320S | | UCC5320SCDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5320S | | UCC5320SCDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5320S | | UCC5320SCDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5320SCDWV | Obsolete | Production | SOIC (DWV) 8 | - | - | Call TI | Call TI | -40 to 125 | 5320SC | | UCC5320SCDWVR | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5320SC | | UCC5320SCDWVR.A | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5320SC | | UCC5320SCDWVR.B | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5350MCDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5350M | | UCC5350MCDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5350M | | UCC5350MCDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5350MCDWV | Obsolete | Production | SOIC (DWV) 8 | - | - | Call TI | Call TI | -40 to 125 | 5350MC | | UCC5350MCDWVR | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5350MC | | UCC5350MCDWVR.A | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5350MC | | UCC5350MCDWVR.B | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5350SBD | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 5350SB | | UCC5350SBDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5350SB | www.ti.com 18-Jul-2025 | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | UCC5350SBDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5350SB | | UCC5350SBDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5390ECD | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 53X0E | | UCC5390ECDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53X0E | | UCC5390ECDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53X0E | | UCC5390ECDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5390ECDWV | Obsolete | Production | SOIC (DWV) 8 | - | - | Call TI | Call TI | -40 to 125 | 5390EC | | UCC5390ECDWVR | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5390EC | | UCC5390ECDWVR.A | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 5390EC | | UCC5390ECDWVR.B | Active | Production | SOIC (DWV) 8 | 1000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5390SCD | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 125 | 53X0S | | UCC5390SCDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53X0S | | UCC5390SCDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53X0S | | UCC5390SCDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | UCC5390SCDRG4 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53X0S | | UCC5390SCDRG4.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53X0S | | UCC5390SCDRG4.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF UCC5350, UCC5390: Automotive: UCC5350-Q1, UCC5390-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 23-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC5310MCDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5310MCDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5310MCDWVR | SOIC | DWV | 8 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 | | UCC5320ECDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5320SCDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5320SCDWVR | SOIC | DWV | 8 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 | | UCC5350MCDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5350MCDWVR | SOIC | DWV | 8 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 | | UCC5390ECDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5390ECDWVR | SOIC | DWV | 8 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 | | UCC5390SCDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC5390SCDRG4 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 23-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | UCC5310MCDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC5310MCDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | UCC5310MCDWVR | SOIC | DWV | 8 | 1000 | 350.0 | 350.0 | 43.0 | | UCC5320ECDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | UCC5320SCDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | UCC5320SCDWVR | SOIC | DWV | 8 | 1000 | 350.0 | 350.0 | 43.0 | | UCC5350MCDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC5350MCDWVR | SOIC | DWV | 8 | 1000 | 350.0 | 350.0 | 43.0 | | UCC5390ECDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | UCC5390ECDWVR | SOIC | DWV | 8 | 1000 | 350.0 | 350.0 | 43.0 | | UCC5390SCDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | UCC5390SCDRG4 | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | SOIC ### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOIC NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC ## NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司