











UCC27527, UCC27528

ZHCSAO3E - JUNE 2013 - REVISED DECEMBER 2014

# UCC2752x 基于CMOS 输入阈值逻辑的 双路 5A 高速低侧栅极驱动器

## 特性

- 引脚分配符合行业标准
- 两个独立的栅极驱动通道
- 5A 峰值供源和吸收驱动电流
- 互补金属氧化物半导体 (CMOS) 输入逻辑阈值 (VDD 引脚上的电源电压的函数)
- 实现高抗噪性的滞后逻辑阈值
- 针对每个输出的独立使能功能
- 输入和使能引脚电压电平不受 VDD 引脚偏置电源 电压限制
- 4.5V 至 18V 单电源范围
- VDD 欠压闭锁 (UVLO) 期间输出保持低电平(确保 加电和断电时无毛刺脉冲运行)
- 快速传播延迟(典型值 17ns)
- 快速上升和下降时间(典型值 7ns 和 6ns)
- 两通道间的延迟匹配时间典型值为 1ns
- 当输入浮动时输出保持低电平
- 小外形尺寸集成电路 (SOIC)-8 和 3mm x 3mm 晶 圆级小外形无引线 (WSON)-8 封装选项
- 工作温度范围 -40°C 至 140°C
- 输入引脚具有 -5V 负电压处理能力

#### 2 应用

- 开关模式电源
- 直流到直流转换器
- 电机控制,太阳能
- 用于诸如 GaN 等新兴宽带隙电源器件的栅极驱动

## 3 说明

UCC2752x 系列产品是双通道、高速、低侧栅极驱动 器,能够高效地驱动 MOSFET 和绝缘栅极型功率管 (IGBT) 电源开关。 UCC2752x 采用的设计方案可最大 程度减少击穿电流,从而为电容负载提供高达 5A 的峰 值拉/灌电流脉冲,同时提供轨到轨驱动能力以及超短 的传播延迟(典型值为 17ns)。除此之外,此驱动器 特有两个通道间相匹配的内部传播延迟,这一特性使得 此驱动器非常适合于诸如同步整流器等对于双栅极驱动 有严格计时要求的应用。 输入引脚阈值基于 CMOS 逻 辑,是 VDD 电源电压的函数。 阈值上下限间的宽滞 后提供了出色的抗噪性。 此使能引脚基于 TTL 和 CMOS 兼容逻辑,与 VDD 电源电压无关。

器件信息(1)

| 88 11 1A-10-         |          |                 |  |  |  |  |  |
|----------------------|----------|-----------------|--|--|--|--|--|
| 器件型号                 | 封装       | 封装尺寸(标称值)       |  |  |  |  |  |
| UCC27527<br>UCC27528 | WSON (8) | 3.00mm x 3.00mm |  |  |  |  |  |
|                      | SOIC (8) | 4.90mm x 3.91mm |  |  |  |  |  |
|                      | WSON (8) | 3.00mm x 3.00mm |  |  |  |  |  |
|                      | SOIC (8) | 4.90mm x 3.91mm |  |  |  |  |  |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

#### **Dual Input Configuration**



#### **Dual Non-Inverting Inputs**





|             | 目表                                                                                                                                                                                                                                                   | Ř  |                                                       |                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------------------------------------------------|----------------|
| 1 2 3       | 特性                                                                                                                                                                                                                                                   | 9  | 8.3 Feature Description                               | 16<br>17       |
| 4<br>5<br>6 | 说明(续)                                                                                                                                                                                                                                                | 10 | 9.2 Typical Application  Power Supply Recommendations | 1 <sup>1</sup> |
| 7           | Specifications       4         7.1 Absolute Maximum Ratings       4         7.2 Handling Ratings       4         7.3 Recommended Operating Conditions       4         7.4 Thermal Information       5         7.5 Electrical Characteristics       5 | 11 | Layout                                                |                |
| 8           | 7.6       Switching Characteristics       6         7.7       Typical Characteristics       7         Detailed Description       10         8.1       Overview       10         8.2       Functional Block Diagram       10                          | 13 | 12.2 商标                                               | 2              |

# 4 修订历史记录

| Changes f                         | from Revision D (July 2013) to Revision E                                                                                                          | Page |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                   | 处理额定值表,特性描述部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分分以及机械、封装和可订购信息部分                                                                                         |      |
| Changes f                         | from Revision C (June 2013) to Revision D                                                                                                          | Page |
| <ul> <li>Added</li> </ul>         | OUTA, OUTB voltage field and values.                                                                                                               | 4    |
|                                   | ed table note from "Values are verified by characterization and are not production tested." to "Values are verified by characterization on bench." |      |
| • Change                          | ed Bias Current TYP values from 170 μA to 180 μA                                                                                                   | 5    |
| Changes f                         | from Revision B (January 2013) to Revision C                                                                                                       | Page |
| <ul><li>己更改</li></ul>             | UCC27527 封装选项                                                                                                                                      |      |
| • Added                           | UCC27527 Bias Current specifications.                                                                                                              | 5    |
| • Added                           | an updated Output Stage section.                                                                                                                   | 14   |
| • Added                           | UCC2752X Gate Driver Output Structure image                                                                                                        | 14   |
| • Added                           | updated Drive Current and Power Dissipation section.                                                                                               | 20   |
| • Added                           | a PSW equation.                                                                                                                                    | 20   |
| Changes f                         | from Revision A (December 2012) to Revision B                                                                                                      | Page |
| • 己更改                             | 特性要点中的"输入和使能引脚具有 -5V 负电压处理能力"至"输入引脚具有 -5V 负电压处理能力"                                                                                                 | 1    |
| Changes f                         | from Original (December 2012) to Revision A                                                                                                        | Page |
| <ul><li>已将销<sup>2</sup></li></ul> | 售状态从产品预览更改为最终产品                                                                                                                                    | 1    |
| <ul><li>己添加;</li></ul>            | 注释到封装部分,"DSD 封装符合 MSL 等级 2"                                                                                                                        | 3    |
| <ul> <li>Change</li> </ul>        | ed ENA, ENB voltage from (-6.5 V to 20) to (-0.3 to 20)                                                                                            | 4    |







## 5 说明(续)

The UCC27528 是一款双路非反相驱动器。 UCC27527 特有双路输入设计,可灵活地为每个通道提供反相(IN-引脚)和非反相(IN+引脚)配置。 IN+引脚和 IN-引脚均可用于控制驱动器输出的状态。 未使用的输入引脚可用于启用和禁用功能。 出于安全考虑,当输入引脚处于悬空状态时,UCC2752x 系列所有器件可通过输入引脚上的内部上拉和下拉电阻确保输出保持在低电平。 UCC27528 特有使能引脚(ENA 和 ENB)以更好地控制此驱动器应用的运行。 针对高电平有效逻辑,这些引脚被内部上拉至 VDD 并可为了实现标准运行而持续打开。

## 6 Pin Configuration and Functions

# 8-Pin WSON and SOIC DSD and D Package Top View



## Pin Functions (UCC27527)

|        | PIN  | 1/0 | D=00010=101                                                                                                                                                                                 |  |  |  |
|--------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NUMBER | NAME | 1/0 | I/O DESCRIPTION                                                                                                                                                                             |  |  |  |
| 1      | INA- | I   | Inverting Input to Channel A: when Channel A is used in Non-Inverting configuration connect INA- to GND in order to Enable Channel A output, OUTA held low if INA- is unbiased or floating. |  |  |  |
| 2      | INB- | I   | Inverting Input to Channel B: when Channel B is used in Non-Inverting configuration connect INB- to GND in order to Enable Channel B output, OUTB held low if INB- is unbiased or floating. |  |  |  |
| 3      | GND  | _   | Ground: All signals referenced to this pin.                                                                                                                                                 |  |  |  |
| 4      | OUTB | I   | Output of Channel B                                                                                                                                                                         |  |  |  |
| 5      | VDD  | 0   | Bias Supply Input                                                                                                                                                                           |  |  |  |
| 6      | OUTA | I   | Output of Channel A                                                                                                                                                                         |  |  |  |
| 7      | INB+ | 0   | Non-Inverting Input to Channel B: When Channel B is used in Inverting configuration connect INB+ to VDD in order to Enable Channel B output, OUTB held low if INB+ is unbiased or floating. |  |  |  |
| 8      | INA+ | I   | Non-Inverting Input to Channel A: When Channel A is used in Inverting configuration connect INA+ to VDD in order to Enable Channel A output, OUTA held low if INA+ is unbiased or floating. |  |  |  |

#### Pin Functions (UCC27528)

| PIN    |      | 1/0 | DESCRIPTION                                                                                                                                                               |  |
|--------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUMBER | NAME | I/O |                                                                                                                                                                           |  |
| 1      | ENA  | I   | Enable input for Channel A: ENA biased low Disables Channel A output regardless of INA state, ENA biased high or floating Enables Channel A output, ENA allowed to float. |  |
| 2      | INA  | I   | Input to Channel A: Non-Inverting Input in UCC27528, OUTA held low if INA is unbiased or floating.                                                                        |  |
| 3      | GND  | _   | Ground: All signals referenced to this pin.                                                                                                                               |  |
| 4      | INB  | I   | Input to Channel B: Non-Inverting Input in UCC27528, OUTB held low if INB is unbiased or floating.                                                                        |  |
| 5      | OUTB | 0   | Output of Channel B                                                                                                                                                       |  |
| 6      | VDD  | I   | Bias supply input                                                                                                                                                         |  |
| 7      | OUTA | 0   | Output of Channel A                                                                                                                                                       |  |



#### Pin Functions (UCC27528) (continued)

| P      | IN   | I/O | DESCRIPTION                                                                                                                                                               |
|--------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NUMBER | NAME | 1/0 | DESCRIPTION                                                                                                                                                               |
| 8      | ENB  | I   | Enable input for Channel B: ENB biased low Disables Channel B output regardless of INB state, ENB biased high or floating Enables Channel B output, ENB allowed to float. |

## 7 Specifications

## 7.1 Absolute Maximum Ratings (1)(2)

over operating free-air temperature range (unless otherwise noted)

|                                                              |                                          | MIN  | MAX       | UNIT |
|--------------------------------------------------------------|------------------------------------------|------|-----------|------|
| Supply voltage range                                         | VDD                                      | -0.3 | 20.0      |      |
| OLITA OLITB violes as                                        | DC                                       | -0.3 | VDD + 0.3 | V    |
| OUTA, OUTB voltage                                           | Repetitive pulse < 200 ns <sup>(3)</sup> | -2.0 | VDD + 0.3 |      |
| Output continuous source/sink current                        | I <sub>OUT_DC</sub>                      |      | 0.3       | ٨    |
| Output pulsed source/sink current (0.5 µs)                   | I <sub>OUT_pulsed</sub>                  |      | 5         | Α    |
| INA, INB, INA+, INA-, INB+, INB- vol                         | tage <sup>(4)</sup>                      | -6.5 | 20        |      |
| ENA, ENB voltage (4)                                         |                                          | -0.3 | 20        | V    |
| Operating virtual junction temperature, T <sub>J</sub> range |                                          | -40  | 150       |      |
| Lond to see a setting                                        | Soldering, 10 s                          |      | 300       | °C   |
| Lead temperature                                             | Reflow                                   |      | 260       |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                  |                                            |                                                                               | MIN   | MAX  | UNIT |
|------------------|--------------------------------------------|-------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub> | Storage temperature rang                   | orage temperature range                                                       |       | 150  | °C   |
| V                | Electrostatic discharge                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -4000 | 4000 | V    |
| V(ESD)           | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -1000 | 1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                 | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|-----|-----|-----|------|
| Supply voltage range, VDD                       | 4.5 | 12  | 18  | V    |
| Operating junction temperature range            | -40 |     | 140 | °C   |
| Input voltage, INA, INB, INA+, INA-, INB+, INB- | -5  |     | 18  |      |
| Enable voltage, ENA and ENB                     | 0   |     | 18  | V    |

<sup>(2)</sup> All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. See Packaging Section of the datasheet for thermal limitations and considerations of packages.

<sup>(3)</sup> Values are verified by characterization on bench.

<sup>(4)</sup> The maximum voltage on the Input and Enable pins is not restricted by the voltage on the VDD pin.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                      |                                              | UCC27527, | UCC27528 |      |
|----------------------|----------------------------------------------|-----------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D         | DSD      | UNIT |
|                      |                                              | 8 PINS    | 8 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 128       | 46.1     |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 77.7      | 50.7     |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 68.5      | 21.8     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 20.7      | 1.1      | C/VV |
| ΨЈВ                  | Junction-to-board characterization parameter | 68.0      | 22.0     |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a       | 9.0      |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

 $V_{DD}$  = 12 V,  $T_A$  =  $T_J$  = -40 °C to 140 °C, 1- $\mu$ F capacitor from  $V_{DD}$  to GND. Currents are positive into, negative out of the specified terminal (unless otherwise noted,)

|                                      | PARAMETER                                    | TEST CONDITIONS                                                              | 3        | MIN  | TYP  | MAX   | UNIT             |
|--------------------------------------|----------------------------------------------|------------------------------------------------------------------------------|----------|------|------|-------|------------------|
| BIAS CU                              | JRRENTS                                      |                                                                              |          |      |      |       |                  |
|                                      |                                              | VDD = 3.4 V,                                                                 | UCC27528 | 55   | 125  | 225   |                  |
|                                      | Ctartus aurrent                              | INA=VDD,<br>INB=VDD                                                          | UCC27527 | 55   | 180  | 270   | μA               |
| I <sub>DD(off)</sub> Startup current | VDD = 3.4 V,                                 | UCC27528                                                                     | 25       | 125  | 225  | μΑ    |                  |
|                                      |                                              | INA=GND,<br>INB=GND                                                          | UCC27527 | 25   | 180  | 270   |                  |
| UNDERV                               | OLTAGE LOCKOUT (UVL                          | .0)                                                                          |          |      |      |       |                  |
| V                                    | Supply start threshold                       | $T_J = 25$ °C                                                                |          | 3.91 | 4.20 | 4.50  |                  |
| V <sub>ON</sub>                      | Supply start tilleshold                      | $T_J = -40$ °C to 140°C                                                      |          | 3.75 | 4.20 | 4.65  |                  |
| V <sub>OFF</sub>                     | Minimum operating voltage after supply start |                                                                              |          | 3.60 | 3.90 | 4.40  | V                |
| VDD_H                                | Supply voltage hysteresis                    |                                                                              |          | 0.20 | 0.30 | 0.50  |                  |
| INPUTS                               | (INA, INB, INA+, INA-, INB                   | +, INB-), UCC2752X (D, DSD)                                                  |          |      |      |       |                  |
| V <sub>IN_H</sub>                    | Input signal high threshold                  | Output high for non-inverting input pins Output low for inverting input pins |          |      | 55   | 70    |                  |
| V <sub>IN_L</sub>                    | Input signal low threshold                   | Output low for non-inverting input pins Output high for inverting input pins |          | 30   | 38   |       | %V <sub>DD</sub> |
| V <sub>IN_HYS</sub>                  | Input hysteresis                             |                                                                              |          |      | 17   |       |                  |
|                                      | E (ENA, ENB) UCC2752X (I                     | D, DSD)                                                                      |          |      |      |       |                  |
| V <sub>EN_H</sub>                    | Enable signal high threshold                 | Output enabled                                                               |          | 1.7  | 1.9  | 2.1   |                  |
| V <sub>EN_L</sub>                    | Enable signal low threshold                  | Output disabled                                                              |          | 0.95 | 1.10 | 1.25  | V                |
| V <sub>EN_HYS</sub>                  | Enable hysteresis                            |                                                                              |          | 0.70 | 0.80 | 1.10  |                  |
| OUTPUT                               | rs (outa, outb)                              |                                                                              |          |      |      |       |                  |
| I <sub>SNK/SRC</sub>                 | Sink/source peak current <sup>(1)</sup>      | C <sub>LOAD</sub> = 0.22 μF, F <sub>SW</sub> = 1 kHz                         |          |      | ±5   |       | Α                |
| $V_{DD}$ - $V_{OH}$                  | High output voltage                          | I <sub>OUT</sub> = -10 mA                                                    |          |      |      | 0.075 | V                |
| V <sub>OL</sub>                      | Low output voltage                           | I <sub>OUT</sub> = 10 mA                                                     |          |      |      | 0.01  | •                |
| R <sub>OH</sub>                      | Output pull-up resistance <sup>(2)</sup>     | I <sub>OUT</sub> = -10 mA                                                    |          | 2.5  | 5    | 7.5   | Ω                |
| R <sub>OL</sub>                      | Output pull-down resistance                  | I <sub>OUT</sub> = 10 mA                                                     |          | 0.15 | 0.5  | 1     | Ω                |

(1) Ensured by design.

<sup>(2)</sup> R<sub>OH</sub> represents on-resistance of only the P-Channel MOSFET device in pull-up structure of UCC2752X output stage.



## 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                                                              | TEST CONDITIONS                                                          | MIN | TYP | MAX | UNIT |
|-----------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R</sub>                    | Rise time <sup>(1)</sup>                                               | C <sub>LOAD</sub> = 1.8 nF, V <sub>DD</sub> = 10 V                       |     | 7   |     |      |
| t <sub>F</sub>                    | Fall time (1)                                                          | C <sub>LOAD</sub> = 1.8 nF, V <sub>DD</sub> = 10 V                       |     | 6   |     |      |
| t <sub>M</sub>                    | Delay matching between 2 channels                                      | INA = INB, OUTA and OUTB at 50% transition point, V <sub>DD</sub> = 10 V |     | 1   | 4   |      |
| t <sub>PW</sub>                   | Minimum input pulse width that changes the output state <sup>(1)</sup> | V <sub>DD</sub> = 10 V                                                   |     | 15  |     | ns   |
| t <sub>D1</sub> , t <sub>D2</sub> | Input to output propagation delay (1)                                  | C <sub>LOAD</sub> = 1.8 nF, 7-V input pulse, V <sub>DD</sub> = 10 V      | 6   | 17  | 26  |      |
| t <sub>D3</sub> , t <sub>D4</sub> | EN to output propagation delay <sup>(1)</sup>                          | $C_{LOAD}$ = 1.8 nF, 7-V enable pulse,<br>$V_{DD}$ = 10 V                | 6   | 13  | 23  |      |

(1) See timing diagrams in Figure 1, Figure 2, Figure 3, and Figure 4



Figure 1. Enable Function (For Non-Inverting Input Driver Operation)



Figure 3. Non-Inverting Input Driver Operation



Figure 2. Enable Function (For Inverting Input Driver Operation)



**Figure 4. Inverting Input Driver Operation** 

## TEXAS INSTRUMENTS

#### 7.7 Typical Characteristics





## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## 8 Detailed Description

#### 8.1 Overview

The UCC2752x family of products represent Texas Instruments' latest generation of dual-channel, low-side high-speed gate driver devices featuring 5-A source/sink current capability, industry best-in-class switching characteristics and a host of other features listed in table below all of which combine to provide efficient, robust, and reliable operation in high-frequency switching power circuits.

Table 1. UCC27527 and UCC27528 Features and Benefits

| FEATURE                                                                                                | BENEFIT                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Best-in-class 13-ns (typ) propagation delay                                                            | Extremely low pulse transmission distortion                                                                                                                            |
| 1-ns (typ) delay matching between channels                                                             | Ease of paralleling outputs for higher (2x) current capability, ease of driving parallel power switches                                                                |
| Expanded VDD Operating range of 4.5 V to 18 V                                                          | Flexibility in system design                                                                                                                                           |
| Expanded operating temperature range of -40 °C to 140 °C (See <i>Electrical Characteristics</i> table) |                                                                                                                                                                        |
| VDD UVLO Protection                                                                                    | Outputs are held Low in UVLO condition, which ensures predictable, glitch-free operation at power-up and power-down                                                    |
| Outputs held Low when input pins (INx) in floating condition                                           | Safety feature, especially useful in passing abnormal condition tests during safety certification                                                                      |
| Outputs enabled when enable pins (ENx) in floating condition                                           | Pin-to-pin compatibility with UCC2732X family of products from TI, in designs where pin #1, 8 are in floating condition                                                |
| CMOS input threshold logic                                                                             | Enhanced noise immunity, higher threshold level and wider hysteresis which is a function of VDD supply voltage and ability to employ RCD delay circuits on input pins. |
| Ability of input and enable pins to handle voltage levels not restricted by VDD pin bias voltage       | System simplification, especially related to auxiliary bias supply architecture                                                                                        |

## 8.2 Functional Block Diagram



Figure 22. UCC27528 Block Diagram

#### **Functional Block Diagram (continued)**



Figure 23. UCC27527 Block Diagram

#### 8.3 Feature Description

#### 8.3.1 V<sub>DD</sub> and Undervoltage Lockout

The UCC2752x devices have internal under voltage lockout (UVLO) protection feature on the VDD pin supply circuit blocks. When VDD is rising and the level is still below UVLO threshold, this circuit holds the output low, regardless of the status of the inputs. The UVLO is typically 4.25 V with 350-mV typical hysteresis. This hysteresis helps prevent chatter when low VDD supply voltages have noise from the power supply and also when there are droops in the VDD bias voltage when the system commences switching and there is a sudden increase in I<sub>DD</sub>. The capability to operate at low voltage levels such as below 5 V, along with best in class switching characteristics, is especially suited for driving emerging GaN power semiconductor devices.

For example, at power-up, the UCC2752x driver-device output remains low until the  $V_{DD}$  voltage reaches the UVLO threshold if Enable pin is active or floating. The magnitude of the OUT signal rises with  $V_{DD}$  until steady-state  $V_{DD}$  is reached. The non-inverting operation in Figure 24 shows that the output remains low until the UVLO threshold is reached, and then the output is in-phase with the input. The inverting operation in Figure 25 shows that the output remains low until the UVLO threshold is reached, and then the output is out-phase with the input. With UCC27527 the output turns to high state only if INX+ is high and INX- is low after the UVLO threshold is reached.

Because the device draws current from the VDD pin to bias all internal circuits, for the best high-speed circuit performance, two VDD bypass capacitors are recommended to prevent noise problems. The use of surface mount components is highly recommended. A 0.1-µF ceramic capacitor should be located as close as possible to the VDD to GND pins of the gate-driver device. In addition, a larger capacitor (such as 1-µF) with relatively low ESR should be connected in parallel and close proximity, in order to help deliver the high-current peaks required by the load. The parallel combination of capacitors should present a low impedance characteristic for the expected current levels and switching frequencies in the application.







Figure 24. Power-Up Non-Inverting Driver

Figure 25. Power-Up Inverting Driver

#### 8.3.2 Operating Supply Current

The UCC2752x products feature very low quiescent  $I_{DD}$  currents. The typical operating supply current in Under Voltage Lock-Out (UVLO) state and fully-on state (under static and switching conditions) are summarized in Figure 5, Figure 6 and Figure 7. The  $I_{DD}$  current when the device is fully on and outputs are in a static state (DC high or DC low, refer Figure 6) represents lowest quiescent  $I_{DD}$  current when all the internal logic circuits of the device are fully operational. The total supply current is the sum of the quiescent  $I_{DD}$  current, the average  $I_{OUT}$  current due to switching and finally any current related to pull-up resistors on the enable pins and inverting input pins. For example when the inverting Input pins are pulled low additional current is drawn from VDD supply through the pull-up resistors (refer to Figure 22 though Figure 23). Knowing the operating frequency ( $f_{SW}$ ) and the MOSFET gate ( $Q_G$ ) charge at the drive voltage being used, the average  $I_{OUT}$  current can be calculated as product of  $Q_G$  and  $f_{SW}$ .

A complete characterization of the  $I_{DD}$  current as a function of switching frequency at different  $V_{DD}$  bias voltages under 1.8-nF switching load in both channels is provided in Figure 17. The strikingly linear variation and close correlation with theoretical value of average  $I_{OUT}$  indicates negligible shoot-through inside the gate-driver device attesting to its high-speed characteristics.

#### 8.3.3 Input Stage

The Input pins of UCC2752X gate driver devices are based on what is known as CMOS input threshold logic. In CMOS input threshold logic the threshold voltage level is a function of the bias voltage on the VDD pin of the device. The typical high threshold is 55% of VDD supply voltage and the typical low threshold is 38% of VDD supply voltage. There is built in hysteresis which is typically 17% of VDD supply voltage.

In most applications, the absolute value of the threshold voltage offered by the CMOS logic will be higher (eg. VINH = 5.5 V if VDD = 10 V) than what is offered by the more common TTL and CMOS compatible input threshold logic where VINH is typically less than 3 V). The same is true of the input threshold hysteresis parameter as well. This offers the following benefits:

- Better noise immunity which is desirable in high power systems.
- Ability to accept slow dV/dt input signals, which allows designers to use RCD circuits on the input pin to program propagation delays in the application, as shown below:





Figure 26. Using RCD Circuits

$$t_{del} = -R_{del}C_{del} \times In \left( \frac{V_L - V_{IN\_H}}{V_H - V_L} + 1 \right)$$

$$\tag{1}$$

The UCC2752x devices feature an important safety feature, whenever any of the input pins is in a floating condition, the output of the respective channel is held in the low state. This is achieved using VDD pull-up resistors on all the inverting inputs (INA-, INB- in UCC27527) or GND pull-down resistors on all the non-inverting input pins (INA, INB in UCC27528 and INA+, INB+ in UCC27527), as shown in the device's block diagrams.

While UCC27528 features one input pin per channel, the UCC27527 features a dual input configuration with two input pins available to control the output state of each channel. With the UCC27527 device the user has the flexibility to drive each channel using either a non-inverting input pin (INx+) or an inverting input pin (INx-). The state of the output pin is dependent on the bias on both the INx+ and INx- pins (where x = A, B). Once an input pin has been chosen to drive a channel, the other input pin of that channel (the *unused* Input pin) must be properly biased in order to enable the output of the channel. The *unused* input pin cannot remain in a floating condition because, as mentioned earlier, whenever any input pin is left in a floating condition, the output of that channel is disabled using the internal pull-up and down resistors for safety purposes. Alternatively, the *unused* input pin can effectively be used to implement an enable and disable function, as explained below.

- In order to drive the channel "x" (x = A or B) in a non-inverting configuration, apply the PWM control input signal to INx+ pin. In this case, the *unused* input pin, INx-, must be biased low (eg. tied to GND) in order to enable the output of this channel.
  - Alternately, the INx- pin can be used to implement the enable and disable function using an external logic signal. OUTx is disabled when INx- is biased high and OUTx is enabled when INX- is biased low.
- In order to drive the channel "X" (X = A or B) in an inverting configuration, apply the PWM control input signal to INX- pin. In this case, the *unused* input pin, INX+, must be biased high (eg. tied to VDD) in order to enable the output of the channel.
  - Alternately, the INX+ pin can be used to implement the enable and disable function using an external logic signal. OUTX is disabled when INX+ is biased low and OUTX is enabled when INX+ is biased high.
- Finally, it is worth noting that the UCC27527 output pin can be driven into high state ONLY when INx+ pin is biased high AND INx- input is biased low.

Refer to the input and output logic truth table and typical application diagram for additional clarification.

#### 8.3.4 Enable Function

The enable function is an extremely beneficial feature in gate driver devices especially for certain applications such as synchronous rectification where the driver outputs can be disabled in light-load conditions to prevent negative current circulation and to improve light-load efficiency.

UCC27528 device is provided with independent enable pins ENx for exclusive control of each driver channel operation. The enable pins are based on a non-inverting configuration (active high operation). Thus when ENx pins are driven high the drivers are enabled and when ENx pins are driven low the drivers are disabled. Like the input pins, the enable pins are also based on a TTL/CMOS compatible input threshold logic that is independent of the supply voltage and can be effectively controlled using logic signals from 3.3-V and 5-V microcontrollers. The UCC2752X devices also feature tight control of the Enable function threshold voltage levels which eases system design considerations and ensures stable operation across temperature (refer to Figure 10). The ENx pins are internally pulled up to VDD using pull-up resistors as a result of which the outputs of the device are



enabled in the default state. Hence the ENx pins can be left floating or Not Connected (N/C) for standard operation, where the enable feature is not needed. Essentially, this allows the UCC27528 device to be pin-to-pin compatible with TI's previous generation drivers UCC27323/4/5 respectively, where pins 1, 8 are N/C pins. If the channel A and Channel B inputs and outputs are connected in parallel to increase the driver current capacity, ENA and ENB should be connected and driven together.

The UCC27527 device does not feature dedicated enable pins. However, as mentioned earlier, an enable/disable function can be easily implemented in UCC27527 using the unused input pin. When INx+ is pulled-down to GND or INx- is pulled-down to VDD, the output is disabled. Thus INx+ pin can be used like an enable pin that is based on active high logic, while INx- can be used like an enable pin that is based on active low logic. It is important to note that while the ENA, ENB pins in the UCC27528 are allowed to be in floating condition during standard operation and the outputs will be enabled, the INx+, INx- pins in UCC27527 are not allowed to be floating since this will disable the outputs.

#### 8.3.5 Output Stage

The UCC2752x device output stage features a unique architecture on the pull-up structure which delivers the highest peak Source current when it is most needed during the Miller plateau region of the power switch turn-on transition (when the power switch drain/collector voltage experiences dV/dt). The output stage pull-up structure features a P-Channel MOSFET and an additional N-Channel MOSFET in parallel. The function of the N-Channel MOSFET is to provide a brief boost in the peak sourcing current enabling fast turn-on. This is accomplished by briefly turning-on on the N-Channel MOSFET during a narrow instant when the output is changing state from Low to High.



Figure 27. UCC2752x Gate Driver Output Structure

The  $R_{OH}$  parameter (see *Electrical Characteristics*) is a DC measurement and it is representative of the on-resistance of the P-Channel device only. This is because the N-Channel device is held in the off state in DC condition and is turned-on only for a narrow instant when output changes state from low to high. Thus it should be noted that effective resistance of UCC2752x pull-up stage during turn-on instant is much lower than what is represented by  $R_{OH}$  parameter.

The pull-down structure in UCC2752x is simply composed of a N-Channel MOSFET. The  $R_{OL}$  parameter (see *Electrical Characteristics*), which is also a DC measurement, is representative of the impedance of the pull-down stage in the device. In UCC2752x, the effective resistance of the hybrid pull-up structure during turn-on is estimated to be approximately 1.5 x  $R_{OL}$ , estimated based on design considerations.



Each output stage in UCC2752x is capable of supplying 5-A peak source and 5-A peak sink current pulses. The output voltage swings between VDD and GND providing rail-to-rail operation, thanks to the MOS output stage which delivers very low drop-out. The presence of the MOSFET body diodes also offers low impedance to switching overshoots and undershoots. This means that in many cases, external Schottky diode clamps may be eliminated. The outputs of these drivers are designed to withstand 500-mA reverse current without either damage to the device or logic malfunction.

The UCC2752x devices are particularly suited for dual-polarity, symmetrical drive gate transformer applications where the primary winding of transformer driven by OUTA and OUTB, with inputs INA and INB being driven complementary to each other. This is due to the extremely low drop-out offered by the MOS output stage of these devices, both during high  $(V_{OH})$  and low  $(V_{OL})$  states along with the low impedance of the driver output stage, all of which allow alleviate concerns regarding transformer demagnetization and flux imbalance. The low propagation delays also ensure accurate reset for high-frequency applications.

For applications that have zero voltage switching during power MOSFET turn-on or turn-off interval, the driver supplies high-peak current for fast switching even though the miller plateau is not present. This situation often occurs in synchronous rectifier applications because the body diode is generally conducting before power MOSFET is switched on.

#### 8.3.6 Low Propagation Delays and Tightly Matched Outputs

The UCC2752x driver devices offer a very low propagation delay of 17-ns (typical) between input and output which offers lowest level of pulse transmission distortion available in the industry for high-frequency switching applications. For example in synchronous rectifier applications, the SR MOSFETs can be driven with very low distortion when a single driver device is used to drive both the SR MOSFETs. Further, the driver devices also feature an extremely accurate, 1-ns (typ) matched internal propagation delays between the two channels which is beneficial for applications requiring dual gate drives with critical timing. For example in a PFC application, a pair of paralleled MOSFETs may be driven independently using each output channel, which the inputs of both channels are driven by a common control signal from the PFC controller device. In this case the 1-ns delay matching ensures that the paralleled MOSFETs are driven in a simultaneous fashion with the minimum of turn-on delay difference.

Since the CMOS input threshold of UCC27528 allows the use of slow dV/dt input signals, when paralleling outputs for obtaining higher peak output current capability, it is recommended to connect external gate resistors directly to the output pins to avoid shoot-through current conduction between the 2 channels, as shown in Figure 28. While the two channels are inherently very well matched (4-ns Max propagation delay), it should be noted that there may be differences in the input threshold voltage level between the two channels or differences in the input signals which can cause the delay between the two outputs.



Figure 28. Slow Input Signal May Cause Shoot-Through Between Channels During Paralleling



#### 8.4 Device Functional Modes

The device operates in normal mode and UVLO mode. See the  $V_{DD}$  and Undervoltage Lockout section for information on UVLO operation mode. In the normal mode the output state is dependent on states of the IN+ and IN- pins. Table 2 and Table 3 lists the output states for different input pin combinations.

Table 2. Device Logic Table (UCC27528)

|                  |                  |                  |                  | UCC27528 |      |  |  |
|------------------|------------------|------------------|------------------|----------|------|--|--|
| ENA              | ENB              | INA              | INB              | OUTA     | OUTB |  |  |
| Н                | Н                | L                | L                | L        | L    |  |  |
| Н                | Н                | L                | Н                | L        | Н    |  |  |
| Н                | Н                | Н                | L                | Н        | L    |  |  |
| Н                | Н                | Н                | Н                | Н        | Н    |  |  |
| L                | L                | Any              | Any              | L        | L    |  |  |
| Any              | Any              | x <sup>(1)</sup> | x <sup>(1)</sup> | L        | L    |  |  |
| x <sup>(1)</sup> | x <sup>(1)</sup> | L                | L                | L        | L    |  |  |
| x <sup>(1)</sup> | x <sup>(1)</sup> | L                | Н                | L        | Н    |  |  |
| x <sup>(1)</sup> | x <sup>(1)</sup> | Н                | L                | Н        | L    |  |  |
| x <sup>(1)</sup> | x <sup>(1)</sup> | Н                | Н                | Н        | Н    |  |  |

<sup>(1)</sup> Floating condition

Table 3. Device Logic Table (UCC27527)

| INx+(x = A  or  B) | INx- (x = A or B) | OUTx+ (x = A or B) |
|--------------------|-------------------|--------------------|
| L                  | L                 | L                  |
| L                  | Н                 | L                  |
| Н                  | L                 | Н                  |
| Н                  | Н                 | L                  |
| x <sup>(1)</sup>   | Any               | L                  |
| Any                | x <sup>(1)</sup>  | L                  |

<sup>(1)</sup> Floating condition



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

High-current gate-driver devices are required in switching power applications for a variety of reasons. In order to effect fast switching of power devices and reduce associated switching power losses, a powerful gate driver device can be employed between the PWM output of control devices and the gates of the power semiconductor devices. Further, gate driver devices are indispensable when sometimes it is just not feasible to have the PWM controller device directly drive the gates of the switching devices. With advent of digital power, this situation will be often encountered since the PWM signal from the digital controller is often a 3.3-V logic signal which is not capable of effectively turning on a power switch. A level shifting circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate with digital power since they lack level-shifting capability. Gate driver devices effectively combine both the level-shifting and buffer drive functions. Gate driver devices also find other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate drive transformers and controlling floating power device gates, reducing power dissipation and thermal stress in controller devices by moving gate charge power losses into itself. In summary Gate-driver devices are an extremely important component in switching power combining benefits of high performance, low cost, component count, board-space reduction and simplified system design.

## 9.2 Typical Application



Figure 29. UCC2752x Typical Application Diagram (X = 8)





Figure 30. UCC27527 Typical Application Diagram
Channel A in Inverting and Channel B in Non-Inverting Configuration,
(Enable Function Not Used)



Figure 31. UCC27527 Typical Application Diagram
Channel A In Inverting And Channel B In Non-Inverting Configuration,
(Enable Function Implemented)

## 9.2.1 Design Requirements

When selecting the proper gate driver device for an end application, some design considerations must be evaluated first in order to make the most appropriate selection. Among these considerations are Input-to-Output Logic, Enable and Disable function, VDD, Propagation delay, and power dissipation.



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Input-to-Output Logic

The design should specify which type of input-to-output configuration should be used. UCC27528 can only provide dual non-inverting input-to-output with enable control. If turning on the power MOSFET or IGBT when the input signal is in high state is preferred, then the non-inverting configuration must be selected. If turning off the power MOSFET or IGBT when the input signal is in high state is preferred, the inverting configuration must be chosen. UCC27527 has dual configuration channel. Each Channel of UCC27527 device can be configured in either an inverting or non-inverting input-to-output configuration using the INx- or INx+ pins respectively like in Figure 30 and Figure 31. To configure the channel for use in inverting mode, tie the INx+ pin to VDD and apply the input signal to the INx- pin. For the non-inverting configuration, tie the INx- pin to GND and apply the input signal to the INx+ pin.

#### 9.2.2.2 Enable and Disable Function

Certain applications demand independent control of the output state of the driver. UCC278525 device offers two independent enable pins ENx for exclusive control of each driver channels as listed in Table 2. The UCC27527 device does not feature dedicated enable pins. However, as mentioned earlier, an enable/disable function can be easily implemented in UCC27527 using the unused input pin. When INx+ is pulled-down to GND or INx- is pulled-down to VDD, the output is disabled. Thus INx+ pin can be used like an enable pin that is based on active high logic, while INx- can be used like an enable pin that is based on active low logic. It is important to note that while the ENA, ENB pins in the UCC27528 are allowed to be in floating condition during standard operation and the outputs will be enabled, the INx+, INx- pins in UCC27527 are not allowed to be floating since this will disable the outputs.

#### 9.2.2.3 VDD Bias Supply Voltage

The bias supply voltage to be applied to the VDD pin of the device should never exceed the values listed in the *Recommended Operating Conditions* table. However, different power switches demand different voltage levels to be applied at the gate terminals for effective turnon and turnoff. With certain power switches, a positive gate voltage may be required for turnon and a negative gate voltage may be required for turnoff, in which case the VDD bias supply equals the voltage differential. With a wide operating range from 4.5 V to 18 V, the UCC2752X device can be used to drive a variety of power switches, such as Si MOSFETs (for example, VGS = 4.5 V, 10V, 12 V), IGBTs (VGE = 15 V, 18 V), and wide-bandgap power semiconductors (such as GaN, certain types of which allow no higher than 6 V to be applied to the gate pins).

#### 9.2.2.4 Propagation Delay

The acceptable propagation delay from the gate driver is dependent on the switching frequency at which it is used and the acceptable level of pulse distortion to the system. The UCC2752X device features fast 17-ns (typical) propagation delays which ensures very little pulse distortion and allows operation at very high-frequencies. See the *Switching Characteristics* table for the propagation and switching characteristics of the UCC2752X device. For certain application which needed programmable propagation delay, The UCC2752X device can accept slow dv/dt input signals which allows designers to use RCD circuits on the input pin to program propagation as in Figure 26.

#### 9.2.2.5 Drive Current and Power Dissipation

The UCC27527 and UCC27528 family of drivers are capable of delivering 5-A of current to a MOSFET gate for a period of several hundred nanoseconds at VDD = 12 V. High peak current is required to turn the device ON quickly. Then, to turn the device OFF, the driver is required to sink a similar amount of current to ground. This repeats at the operating frequency of the power device. The power dissipated in the gate driver device package depends on the following factors:

- Gate charge required of the power MOSFET (usually a function of the drive voltage V<sub>GS</sub>, which is very close to input bias supply voltage V<sub>DD</sub> due to low V<sub>OH</sub> drop-out)
- Switching frequency
- Use of external gate resistors



Since UCC2752x features very low quiescent currents and internal logic to eliminate any shoot-through in the output driver stage, their effect on the power dissipation within the gate driver can be safely assumed to be negligible.

When a driver device is tested with a discrete, capacitive load it is a fairly simple matter to calculate the power that is required from the bias supply. The energy that must be transferred from the bias supply to charge the capacitor is given by:

$$E_{G} = \frac{1}{2}C_{LOAD}V_{DD}^{2}$$

where

• C<sub>LOAD</sub> is load capacitor

There is an equal amount of energy dissipated when the capacitor is charged. This leads to a total power loss given by the following:

$$P_G = C_{LOAD} V_{DD}^2 f_{SW}$$

where

With  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF and  $f_{SW}$  = 300 kHz the power loss can be calculated as:

$$P_G = 10 \text{ nF} \times 12 \text{ V}^2 \times 300 \text{ kHz} = 0.432 \text{ W}$$
 (4)

The switching load presented by a power MOSFET can be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain voltage of the power device as it switches between the ON and OFF states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge  $Q_g$ , one can determine the power that must be dissipated when charging a capacitor. This is done by using the equivalence  $Q_g = C_{LOAD}V_{DD}$  to provide the following equation for power:

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{SW} = Q_{g} V_{DD} f_{SW}$$
(5)

Assuming that UCC2752x is driving power MOSFET with 60 nC of gate charge ( $Q_g = 60$  nC at  $V_{DD} = 12$  V) on each output, the gate charge related power loss can be calculated as:

$$P_G = 2 \times 60 \text{ nC} \times 12 \text{ V} \times 300 \text{ kHz} = 0.432 \text{ W}$$
 (6)

This power PG is dissipated in the resistive elements of the circuit when the MOSFET is being turned-on or off. Half of the total power is dissipated when the load capacitor is charged during turn-on, and the other half is dissipated when the load capacitor is discharged during turn-off. When no external gate resistor is employed between the driver and MOSFET/IGBT, this power is completely dissipated inside the driver package. With the use of external gate drive resistors, the power dissipation is shared between the internal resistance of driver and external gate resistor in accordance to the ratio of the resistances (more power dissipation during switching is calculated as follows:

$$P_{SW} = 0.5 \times Q_G \times VDD \times f_{SW} \times \left( \frac{R_{OFF}}{R_{OFF} + R_{GATE}} + \frac{R_{ON}}{R_{ON} + R_{GATE}} \right)$$

where

•  $R_{OFF} = R_{OI}$ 

• 
$$R_{ON}$$
 (effective resistance of pull-up structure) = 1.5 x  $R_{OL}$  (7)

In addition to the above gate charge related power dissipation, additional dissipation in the driver is related to the power associated with the quiescent bias current consumed by the device to bias all internal circuits such as input stage (with pull-up and pull-down resistors), enable, and UVLO sections. Referring to the Figure 6 it can be seen that the quiescent current is less than 0.6 mA even in the highest case. The quiescent power dissipation can be simply calculated as:



$$P_{Q} = I_{DD}V_{DD} \tag{8}$$

Assuming ,  $I_{DD} = 6$  mA, the power loss is:

$$P_{Q} = 0.6 \text{ mA} \times 12 \text{ V} = 7.2 \text{ mW}$$
 (9)

Clearly, this is insignificant compared to gate charge related power dissipation calculated earlier.

With a 12-V supply, the bias current can be estimated as follows, with an additional 0.6-mA overhead for the quiescent consumption:

$$I_{DD} \sim \frac{P_G}{V_{DD}} = \frac{0.432 \text{ W}}{12 \text{ V}} = 0.036 \text{ A}$$
 (10)

#### 9.2.3 Application Curves

VDD = 5 V, Load = 2 RJK0453DPB





## 10 Power Supply Recommendations

The bias supply voltage range for which the UCC2752X device is rated to operate is from 4.5 V to 18 V. The lower end of this range is governed by the internal undervoltage-lockout (UVLO) protection feature on the VDD pin supply circuit blocks. Whenever the driver is in UVLO condition when the VDD pin voltage is below the VON supply start threshold, this feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 20-V absolute maximum voltage rating of the VDD pin of the device (which is a stress rating). Keeping a 2-V margin to allow for transient voltage spikes, the maximum recommended voltage for the VDD pin is 18 V.

The UVLO protection feature also involves a hysteresis function. This means that when the VDD pin bias voltage has exceeded the threshold voltage and device begins to operate, and if the voltage drops, then the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification VDD H. Therefore, ensuring that, while operating at or near the 4.2V range, the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device is important to avoid triggering device shutdown. During system shutdown, the device operation continues until the VDD pin voltage has dropped below the VOFF threshold which must be accounted for while evaluating system shutdown timing design requirements. Likewise, at system startup, the device does not begin operation until the VDD pin voltage has exceeded above the VON threshold. The guiescent current consumed by the internal circuit blocks of the device is supplied through the VDD pin. Although this fact is well known, recognizing that the charge for source current pulses delivered by the OUTA/B pin is also supplied through the same VDD pin is important. As a result, every time a current is sourced out of the output pins, a corresponding current pulse is delivered into the device through the VDD pin. Thus ensuring that local bypass capacitors are provided between the VDD and GND pins and located as close to the device as possible for the purpose of decoupling is important. A low ESR, ceramic surface mount capacitor is a must. TI recommends having 2 capacitors; a 100-nF ceramic surface-mount capacitor which can be nudged very close to the pins of the device and another surface-mount capacitor of few microfarads added in parallel.

## 11 Layout

#### 11.1 Layout Guidelines

Proper PCB layout is extremely important in a high current, fast switching circuit to provide appropriate device operation and design robustness. The UCC27527 and UCC27528 family of gate drivers incorporates short propagation delays and powerful output stages capable of delivering large current peaks with very fast rise and fall times at the gate of power MOSFET to facilitate voltage transitions very quickly. At higher VDD voltages, the peak current capability is even higher (5-A peak current is at VDD = 12 V). Very high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled. The following circuit layout guidelines are strongly recommended when designing with these high-speed drivers.

- Locate the driver device as close as possible to power device in order to minimize the length of high-current traces between the Output pins and the Gate of the power device.
- Locate the VDD bypass capacitors between VDD and GND as close as possible to the driver with minimal
  trace length to improve the noise filtering. These capacitors support high peak current being drawn from VDD
  during turn-on of power MOSFET. The use of low inductance SMD components such as chip resistors and
  chip capacitors is highly recommended.
- The turn-on and turn-off current loop paths (driver device, power MOSFET and VDD bypass capacitor) should be minimized as much as possible in order to keep the stray inductance to a minimum. High dl/dt is established in these loops at 2 instances during turn-on and turn-off transients, which will induce significant voltage transients on the output pin of the driver device and Gate of the power MOSFET.
- Wherever possible parallel the source and return traces, taking advantage of flux cancellation
- Separate power traces and signal traces, such as output and input signals.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND of
  the driver should be connected to the other circuit nodes such as source of power MOSFET, ground of PWM
  controller etc at one, single point. The connected paths should be as short as possible to reduce inductance
  and be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at OUT may corrupt the input signals during transition. The ground plane must not be a conduction path for any current loop. Instead the ground plane must be connected to the star-point with one single trace to establish the ground potential. In addition



## **Layout Guidelines (continued)**

to noise shielding, the ground plane can help in power dissipation as well

• In noisy environments, it may be necessary to tie inputs of an unused channel of UCC27527 to VDD (in case of INx+) or GND (in case of INX-) using short traces in order to ensure that the output is enabled and to prevent noise from causing malfunction in the output.

## 11.2 Layout Example



Figure 34. Layout Example for UCC27528



#### Layout Example (continued)



Figure 35. Layout Example for UCC27527 (Channel A in Inverting and Channel B in Non-Inverting Configuration)

#### 11.3 Thermal Considerations

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. In order for a gate driver device to be useful over a particular temperature range the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The UCC27527 and UCC27528 family of drivers is available in two different packages to cover a range of application requirements. The thermal metrics for each of these packages are summarized in the Thermal Information section of the datasheet. For detailed information regarding the thermal information table, please refer to Application Note from Texas Instruments entitled *IC Package Thermal Metrics*, SPRA953).

Among the different package options available in the UCC2752x family, of particular mention is the DSD package when it comes to power dissipation capability. The 3-mm x 3-mm WSON (DSD) package offer a means of removing the heat from the semiconductor junction through the exposed thermal pad at the base of the package. This pad is soldered to the copper on the printed circuit board directly underneath the device package, reducing the thermal resistance to a very low value. This allows a significant improvement in heat-sinking over that available in the D package. The printed circuit board must be designed with thermal lands and thermal vias to complete the heat removal subsystem. Note that the exposed pads in the WSON-8 package is not directly connected to any leads of the package. However, it is electrically and thermally connected to the substrate of the device which is the ground of the device. It is recommended to externally connect the exposed pads to GND in PCB layout for better EMI immunity.



## 12 器件和文档支持

#### 12.1 相关链接

以下表格列出了快速访问链接。 范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

#### 表 4. 相关链接

| 器件       | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|----------|-------|-------|-------|-------|-------|
| UCC27527 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| UCC27528 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 12.2 商标

All trademarks are the property of their respective owners.

## 12.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.4 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

## 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com

31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| UCC27527DSDR          | Active | Production    | SON (DSD)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27527        |
| UCC27527DSDR.A        | Active | Production    | SON (DSD)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27527        |
| UCC27527DSDT          | Active | Production    | SON (DSD)   8  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27527        |
| UCC27527DSDT.A        | Active | Production    | SON (DSD)   8  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27527        |
| UCC27528D             | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 140   | 27528        |
| UCC27528D.A           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 140   | 27528        |
| UCC27528DR            | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 140   | 27528        |
| UCC27528DR.A          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 140   | 27528        |
| UCC27528DSDR          | Active | Production    | SON (DSD)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27528        |
| UCC27528DSDR.A        | Active | Production    | SON (DSD)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27528        |
| UCC27528DSDT          | Active | Production    | SON (DSD)   8  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27528        |
| UCC27528DSDT.A        | Active | Production    | SON (DSD)   8  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 140   | 27528        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 31-Oct-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC27528:

Automotive : UCC27528-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC27527DSDR | SON             | DSD                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| UCC27527DSDT | SON             | DSD                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| UCC27528DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC27528DSDR | SON             | DSD                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| UCC27528DSDT | SON             | DSD                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 23-Jul-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC27527DSDR | SON          | DSD             | 8    | 3000 | 346.0       | 346.0      | 33.0        |
| UCC27527DSDT | SON          | DSD             | 8    | 250  | 552.0       | 185.0      | 36.0        |
| UCC27528DR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| UCC27528DSDR | SON          | DSD             | 8    | 3000 | 346.0       | 346.0      | 33.0        |
| UCC27528DSDT | SON          | DSD             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC27527DSDT   | DSD          | WSON         | 8    | 250 | 381    | 4.83   | 2286   | 0      |
| UCC27527DSDT.A | DSD          | WSON         | 8    | 250 | 381    | 4.83   | 2286   | 0      |
| UCC27528D      | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC27528D.A    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

3 X 3, 0.8 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月