# TXE81XX 16-Bit and 24-Bit SPI Bus I/O Expander with Interrupt Output, Reset Input, and I/O Configuration Registers ## 1 Features - Operating supply voltage range of 1.65V to 5.5V - Low standby current consumption of 2.3µA typical - SPI SCLK Frequency - 10MHz from 3.3V to 5.5V - 5MHz from 1.65V to 5.5V - Active-low reset input (RESET) - 5V tolerant input and output ports - Buit-in fail-safe I/O feature - Open-drain active-low interrupt output (INT) - Individual I/O control and the glitch filter supported on all inputs of the GPIOs - SPI daisy-chain supported - I/O reading burst mode supported - I/O polarity inversion supported - Bus-hold feature to maintain the last I/O state - Latched outputs with high-current drive capability for directly driving LEDs - Latch-up performance exceeds 100mA per JESD 78, class II - ESD protection exceeds JESD 22 - 2000V Human-body model (A114-A) - 1000V Charged-device model (C101) ## 2 Applications - Industrial transportation - Industrial automation - Testing and measurement - Factory automation & control - Medical and healthcare - Servers - Routers (telecom switching equipment) - Products with GPIO-limited processors ## 3 Description The TXE81XX devices provide general purpose parallel input/output (I/O) expansion for the four wire Serial Peripheral Interface (SPI) protocol and is designed for 1.65V to 5.5V V<sub>CC</sub> operation. The device supports 10MHz from 3.3V to 5.5V and 5MHz from 1.65V to 5.5V. I/O expanders, such as the TXE81XX, provide a simple solution when additional I/Os are needed for switches, sensors, push-buttons, LEDs, and fans. The TXE81XX devices have I/O ports, which include additional features designed to enhance the I/O performance in terms of speed, power consumption, and flexibility. The additional features are: enable/ disable pull-up and pull-down resistors, latchable inputs, maskable interrupt, interrupt status register, programmable open-drain or push-pull outputs, and a fail-safe register mode which is enabled by the FAIL-SAFE pin. #### **Package Information** | PART NUMBER <sup>(1)</sup> | PACKAGE <sup>(2)</sup> | PACKAGE SIZE <sup>(3)</sup> | |----------------------------|------------------------|-----------------------------| | TXE8124 (4) | (VSSOP, 32) | 8mm × 5mm | | TXE8116 | (VSSOP, 24) | 6mm × 5mm | - TXE8124 supports I/O PORT 0, 1 and 2, TXE8116 supports (1) I/O PORT 0 and 1. - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. - TXE8124 is in Preview status and subject to change. Simplified Schematic ## **Table of Contents** | 1 Features | 1 | 7.3 Feature Description | 19 | |--------------------------------------|----|----------------------------------------------------|-------------------| | 2 Applications | | 7.4 Device Functional Modes | | | 3 Description | | 7.5 Programming | | | 4 Pin Configuration and Functions | 3 | 7.6 Register Maps | | | 5 Specifications | | 8 Application and Implementation | | | 5.1 Absolute Maximum Ratings | | 8.1 Application Information | | | 5.2 ESD Ratings | | 8.2 Typical Application | | | 5.3 Recommended Operating Conditions | | 8.3 Power Supply Recommendations | | | 5.4 Thermal Information | | 8.4 Layout | | | 5.5 Electrical Characteristics | 7 | 9 Device and Documentation Support | 39 | | 5.6 Timing Requirements | | 9.1 Receiving Notification of Documentation Update | s <mark>39</mark> | | 5.7 SPI Bus Timing Requirements | | 9.2 Support Resources | 39 | | 5.8 Switching Characteristics | 10 | 9.3 Trademarks | | | 5.9 Typical Characteristics | 11 | 9.4 Electrostatic Discharge Caution | 39 | | 6 Parameter Measurement Information | | 9.5 Glossary | | | 7 Detailed Description | 18 | 10 Revision History | 39 | | 7.1 Overview | | 11 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagrams | 18 | Information | 39 | ## **4 Pin Configuration and Functions** Figure 4-2. TXE8116 DGS (VSSOP) Package, 24-Pin (Top View) Figure 4-1. TXE8124 DGS (VSSOP) Package, 32-Pin (Top View) Table 4-1. Pin Functions | | PIN | | | | |---------------------|--------------------|--------------------|---------------------|-------------------------------------------------------------------------------------------------| | NAME | TXE8124<br>VSSOP32 | TXE8116<br>VSSOP24 | TYPE <sup>(1)</sup> | DESCRIPTION | | P2.0 | 12 | - | I/O | P-port input/output. At power on, Port 2 - IO #0 is configured as an input | | P2.1 | 13 | - | I/O | P-port input/output. At power on, Port 2 - IO #1 is configured as an input | | P2.2 | 14 | - | I/O | P-port input/output. At power on, Port 2 - IO #2 is configured as an input | | P2.3 | 15 | - | I/O | P-port input/output. At power on, Port 2 - IO #3 is configured as an input | | P2.4 | 16 | - | I/O | P-port input/output. At power on, Port 2 - IO #4 is configured as an input | | P2.5 | 17 | - | I/O | P-port input/output. At power on, Port 2 - IO #5 is configured as an input | | P2.6 | 18 | - | I/O | P-port input/output. At power on, Port 2 - IO #6 is configured as an input | | P2.7 | 19 | - | I/O | P-port input/output. At power on, Port 2 - IO #7 is configured as an input | | P1.7 | 20 | 13 | I/O | P-port input/output. At power on, Port 1 - IO #7 is configured as an input | | P1.6 | 21 | 14 | I/O | P-port input/output. At power on, Port 1 - IO #6 is configured as an input | | P1.5 | 22 | 15 | I/O | P-port input/output. At power on, Port 1 - IO #5 is configured as an input | | P1.4 | 23 | 16 | I/O | P-port input/output. At power on, Port 1 - IO #4 is configured as an input | | P1.3 | 24 | 17 | I/O | P-port input/output. At power on, Port 1 - IO #3 is configured as an input | | P1.2 | 25 | 18 | I/O | P-port input/output. At power on, Port 1 - IO #2 is configured as an input | | P1.1 | 26 | 19 | I/O | P-port input/output. At power on, Port 1 - IO #1 is configured as an input | | P1.0 | 27 | 20 | I/O | P-port input/output. At power on, Port 1 - IO #0 is configured as an input | | CS | 28 | 21 | I | SPI chip select input. Internal pull-up resistor | | SCLK | 29 | 22 | I | SPI serial clock input. Internal pull-down resistor | | SDI | 30 | 23 | I | SPI serial data input. | | RESET/<br>FAIL-SAFE | 31 | 24 | I | Active Low reset or fail-safe input. An external pull-up resistor connects to V <sub>CC</sub> . | | ĪNT | 32 | 1 | 0 | Open-Drain Interrupt output. An external pull-up resistor connects to V <sub>CC</sub> . | | SDO | 1 | 2 | 0 | SPI serial data output. Push-pull output | | VCC | 2 | 3 | Р | Supply voltage | | GND | 3 | 4 | G | Ground | ## **Table 4-1. Pin Functions (continued)** | | PIN | | | | | | | |------|--------------------|--------------------|---------------------|----------------------------------------------------------------------------|--|--|--| | NAME | TXE8124<br>VSSOP32 | TXE8116<br>VSSOP24 | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | P0.0 | 4 | 5 | I/O | P-port input/output. At power on, Port 0 - IO #0 is configured as an input | | | | | P0.1 | 5 | 6 | I/O | P-port input/output. At power on, Port 0 - IO #1 is configured as an input | | | | | P0.2 | 6 | 7 | I/O | P-port input/output. At power on, Port 0 - IO #2 is configured as an input | | | | | P0.3 | 7 | 8 | I/O | P-port input/output. At power on, Port 0 - IO #3 is configured as an input | | | | | P0.4 | 8 | 9 | I/O | P-port input/output. At power on, Port 0 - IO #4 is configured as an input | | | | | P0.5 | 9 | 10 | I/O | P-port input/output. At power on, Port 0 - IO #5 is configured as an input | | | | | P0.6 | 10 | 11 | I/O | ort input/output . At power on, Port 0 - IO #6 is configured as an input | | | | | P0.7 | 11 | 12 | I/O | P-port input/output. At power on, Port 0 - IO #7 is configured as an input | | | | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power ## 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | | MIN | MAX | UNIT | |------------------|------------------------------------------------|-------------------------|-----------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)</sup> | | | -0.5 | 6.5 | V | | Vo | Output voltage <sup>(2)</sup> | | | -0.5 | 6.5 | V | | I <sub>IK</sub> | Input clamp current | RESET, SCLK,<br>SDI, CS | V <sub>1</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | ĪNT, SDO | V <sub>O</sub> < 0 | | -20 | mA | | I <sub>IOK</sub> | Input-output clamp current | P0.0 - P2.7 | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | | $V_O = 0$ to $V_{CC}$ | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | | $V_O = 0$ to $V_{CC}$ | | -50 | mA | | I <sub>CC</sub> | Continuous current through GND <sup>(3)</sup> | | | | -200 | mA | | I <sub>CC</sub> | Continuous current through V <sub>CC</sub> (3) | | | | 160 | mA | | TJ | Junction temperature | | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | | -40 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - (3) The total current limits the number of channels that can run at full load. ## 5.2 ESD Ratings | | | | | VALUE | UNIT | |--|--------------------|-------------------------|---------------------------------------------------------------------------------------------------|-------|------| | | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | | Lieurosiano discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC specification JS-002, all pins <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | |-----------------|----------------------------------------------------|-------------------------|-----------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | 1.65 | 5.5 | V | | | | P0.0 - P2.7 | 0.7 * V <sub>CC</sub> | VCC | | | V <sub>IH</sub> | High-level input voltage | SCLK, SDI,<br>CS, RESET | 0.7 * V <sub>CC</sub> | vcc | V | | | | P0.0 - P2.7 | -0.5 | 0.3 * V <sub>CC</sub> | | | V <sub>IL</sub> | Low-level input voltage | SCLK, SDI,<br>CS, RESET | -0.5 | 0.3 * V <sub>CC</sub> | V | | | High-level output current (V <sub>CC</sub> ≥ 2.3V) | P0.0 - P2.7 | | -10 | mA | | Гон | High-level output current (V <sub>CC</sub> < 2.3V) | F0.0 - F2.7 | | -5 | mA | | I <sub>OL</sub> | Low-level output current | P0.0 - P2.7 | | 25 | mA | | T <sub>A</sub> | Ambient temperature | · | -40 | 130 | °C | | T <sub>J</sub> | Junction temperature | | -40 | 150 | °C | ## **5.4 Thermal Information** | | | Package | Package | | |-----------------------|----------------------------------------------|-------------|-------------|------| | | THERMAL METRIC (1) | DGS (VSSOP) | DGS (VSSOP) | UNIT | | | | 32 PINS | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 80.1 | 86.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 35.4 | 34.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 44.1 | 48.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.0 | 1.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 43.7 | 47.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## **5.5 Electrical Characteristics** | | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|-----|------|------| | V <sub>IK</sub> | Input diode clamp voltage | | I <sub>I</sub> = -18mA | V <sub>CC</sub> | -1.2 | | | V | | V <sub>PORR</sub> | Power-on reset voltage, V | <sub>CC</sub> rising | ., ., ., ., | ., | | | 1.35 | V | | V <sub>PORF</sub> | Power-on reset voltage, V | <sub>CC</sub> falling | $V_I = V_{CC}$ or GND, $I_O = 0$ | V <sub>CC</sub> | 1.05 | | | V | | | | | I <sub>OH</sub> = -4mA | 1.65V | 1.31 | | | | | | High-level output voltage <sup>(1)</sup> | | | 2.3V | 1.73 | | | | | $V_{OH}$ | | P Port | | 3V | 2.4 | | | V | | | Voltage | | I <sub>OH</sub> = -8mA | 4.5V | 4.0 | | | | | | | | | 5.5V | 4.95 | | | | | V <sub>OH</sub> | High-level output voltage <sup>(1)</sup> | SDO | I <sub>OH</sub> = -3mA | 1.65V to 5.5V | VCC -<br>0.4 | | | V | | | | | I <sub>OL</sub> = 4mA | 1.65V | | | 0.22 | | | | | | | 2.3V | | | 0.36 | | | $V_{OL}$ | Low-level output voltage | P Ports | | 3V | | | 0.25 | V | | | | | I <sub>OL</sub> = 8mA | 4.5V | | | 0.17 | | | | | | | 5.5V | | | 0.15 | | | V <sub>OL</sub> | Low-level output voltage | SDO | I <sub>OL</sub> = 3mA | 1.65V to 5.5V | | | 0.4 | V | | I <sub>OL</sub> | Low-level output current | ĪNT | V <sub>OL</sub> = 0.4V | 1.65V to 5.5V | 4 | | | mA | | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | 1.65V to 5.5V | | | ±1 | | | l <sub>l</sub> | Input leakage current | P Ports | V <sub>I</sub> = 3.6V | 0V | | | ±1 | μA | | | | SDI, RESET | V <sub>I</sub> = V <sub>CC</sub> or GND | 1.65V to 5.5V | | | ±1 | | | I <sub>I</sub> | Input leakage current | SCLK | V <sub>I</sub> = GND | 1.65V to 5.5V | | | ±1 | μA | | l <sub>l</sub> | Input leakage current | SCLK | V <sub>I</sub> = V <sub>CC</sub> | 1.65V to 5.5V | | | ±65 | μA | | l <sub>l</sub> | Input leakage current | CS | V <sub>I</sub> = V <sub>CC</sub> | 1.65V to 5.5V | | | ±1 | μA | | l <sub>l</sub> | Input leakage current | CS | V <sub>I</sub> = GND | 1.65V to 5.5V | | | ±65 | μA | | | | | SDI, $\overline{\text{CS}}$ and $\overline{\text{RESET}}$ = $V_{\text{CC}}$ , | 5.5V | | 2.3 | 8 | μA | | | | | P port = $V_{CC}$ or GND,<br>I/O = inputs, I <sub>O</sub> = 0mA<br>$f_{SCLK}$ = 0MHz,<br>$-40^{\circ}\text{C} < T_{A} \le 85^{\circ}\text{C}$ , I/O resistors<br>disabled | 3.6V | | 2 | 7.5 | μA | | | | | | 2.7V | | 1.8 | 7.2 | μA | | la a | Quiescent current | Standby mode | | 1.65V to 1.95V | | 1.7 | 7 | μA | | I <sub>CC</sub> | Quiescent current | Standby mode | SDI, $\overline{CS}$ and $\overline{RESET} = V_{CC}$ , | 5.5V | | 2.3 | 26 | | | | | | P port = V <sub>CC</sub> or GND,<br>I/O = inputs, I <sub>O</sub> = 0mA | 3.6V | | 2 | 24 | | | | | | $f_{SCLK} = 0MHz,$ | 2.7V | | 1.8 | 23.6 | μA | | | | | -40°C < T <sub>A</sub> ≤ 125°C, I/O resistors disabled | 1.65V to 1.95V | | 1.7 | 23.4 | | | | | | SDI, $\overline{CS}$ and $\overline{RESET} = V_{CC}$ , | 5.5V | | 150 | 170 | | | | | Active mode | P port = V <sub>CC</sub> or GND,<br>I/O = inputs, I <sub>O</sub> = 0mA | 3.6V | | 132 | 140 | | | | | (5MHz) | f <sub>SCLK</sub> = 5MHz, 100pF load on SDO | 2.7V | | 127 | 135 | μΑ | | | | | -40°C < T <sub>A</sub> ≤ 125°C, I/O resistors disabled | 1.65V to 1.95V | | 124 | 130 | | | $I_{CC}$ | Active current | | SDI, $\overline{CS}$ and $\overline{RESET} = V_{CC}$ , | 5.5V | | 292 | 350 | | | | | | P port = V <sub>CC</sub> or GND,<br>I/O = inputs, I <sub>O</sub> = 0mA | 3.6V | | 257 | 285 | | | | | Active mode (10MHz) | f <sub>SCLK</sub> = 10MHz, 100pF load on<br>SDO | 2.7V | | 240 | 270 | μΑ | | | -40°( | -40°C < T <sub>A</sub> ≤ 125°C, I/O resistors disabled | 1.65V to 1.95V | | 242 | 260 | | | | | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|--------|------------------------------------------|-----------------|------|-----|-----|------| | | | | V <sub>I</sub> = 0.58 | 1.65V | 35 | | | | | | Bus-hold low sustaining | | V <sub>I</sub> = 0.70 | 2.3V | 50 | | | uA | | I <sub>BHL</sub> | current | | V <sub>I</sub> = 0.80 | 3V | 60 | | | uA | | | | | V <sub>I</sub> = 1.35 | 4.5V | 105 | | | | | | | | V <sub>I</sub> = 1.07 | 1.65V | -75 | | | | | | Bus-hold high sustaining | | V <sub>I</sub> = 1.70 | 2.3V | -85 | | | | | I <sub>BHH</sub> | current | | V <sub>I</sub> = 2.00 | 3V | -140 | | | uA | | | | | V <sub>I</sub> = 3.15 | 4.5V | -180 | | | | | | | | | 1.95V | 170 | | | | | | Bus-hold low overdrive current | | Ramp input voltage from 0 to Vcc | 2.7V | 260 | | | uA | | I <sub>BHLO</sub> | | | | 3.6V | 340 | | | | | | | | | 5.5V | 500 | | | | | | | | | 1.95V | -170 | | | | | | Bus-hold high overdrive | | Ramp input voltage from Vcc to 0 | 2.7V | -260 | | | 1 | | Івнно | current | | | 3.6V | -340 | | | uA | | | | | | 5.5V | -500 | | | | | _ | into model and the model at a con- | CS | | • | 70 | 100 | 140 | kΩ | | R <sub>pu(int)</sub> | internal pull-up resistance | P port | | | 70 | 100 | 140 | 1.0 | | _ | internal pull-down | P port | | | 70 | 100 | 140 | kΩ | | R <sub>pd(int)</sub> | resistance | SCLK | | | 70 | 100 | 140 | kΩ | | | | SCLK | | | | | 8 | pF | | | Lancet with a second transfer | SDI | , , , , , , , , ONID | 4.05)/4- 5.5)/ | | | 8 | pF | | Cı | Input pin capacitance | cs | $V_{I} = V_{CC}$ or GND | 1.65V to 5.5V | | | 8 | pF | | | | RESET | | | | | 8 | pF | | C <sub>IO</sub> | Input-output pin capacitance | P port | V <sub>IO</sub> = V <sub>CC</sub> or GND | 1.65V to 5.5V | | | 8.5 | pF | <sup>(1)</sup> Each I/O must be externally limited to a maximum of 10mA ## **5.6 Timing Requirements** | | | | MIN | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|----------------------------------|------| | RESET | | | | | | | t <sub>w</sub> | Reset pulse duration, SDO C <sub>LOAD</sub> = 100pF (Figure 6-1) | | 100 | | ns | | t <sub>REC</sub> | Reset recovery time, SDO C <sub>LOAD</sub> = 100pF (Figure 6-1) | | | 100 | ns | | t <sub>RESET</sub> | Time to reset, SDO C <sub>LOAD</sub> = 100pF (Figure 6-1) | | | 80 | ns | | Power-On | | | | | | | t <sub>FT</sub> | Fall rate (Figure 8-3) (Figure 8-4) | | 0.1 | 2000 | ms | | t <sub>RT</sub> | Rise rate (Figure 8-3) (Figure 8-4) | | 0.1 | 2000 | ms | | t <sub>TRR_GND</sub> | Time to re-ramp (when V <sub>CC</sub> drops to GND) (Figure 8-3) | | 1 | | μs | | t <sub>TRR_POR5</sub> | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> – 50mV) (Figure 8-4 | ) | 40 | | μs | | V <sub>CC_GH</sub> | Level that V <sub>CC</sub> can glitch down to, but not cause a functional disrup (Figure 8-5) | tion when t <sub>VCC_GW</sub> = 1µs | | 1.2 | ٧ | | t <sub>VCC_GW</sub> | Glitch width that will not cause a functional disruption when V <sub>CC_GH</sub> | 1 = 0.5 × V <sub>CC</sub> (Figure 8-5) | | 10 | μs | | Fail-safe I | 0 | 1 | | - | | | | | Ouput High in normal mode and Output Low in fail-safe mode | | 100 | ns | | | Fail-safe IO enable time (100pF load) (Figure 6-2) | Output Low in normal mode and output high in fail-safe mode | | 100 | ns | | fs <sub>EN</sub> | | Ouput high in normal mode and input in fail safe mode (500Ω pull down load) | | 70 | ns | | | | Output low in normal mode and input in fail-safe mode (500Ω pull down load) | | 2000<br>2000<br>1.2<br>10<br>100 | ns | | | | Ouput High in normal mode and Output Low in fail-safe mode | | 100 | ns | | | | Output Low in normal mode and output high in fail-safe mode | | 100 | ns | | fs <sub>DIS</sub> | Fail-safe IO disable time (100pF load) (Figure 6-2) | Input in normal mode and output high in failsafe mode (500Ω pull down load) | | 110 | ns | | | | Input in normal mode<br>and output low in fail-<br>safe mode (500Ω pull<br>down load) | | 90 | ns | | Digital IO | | | | | | | T <sub>GW</sub> | Digital glitch filter width | | 70 | 230 | ns | ## **5.7 SPI Bus Timing Requirements** over operating free-air temperature range and SDO C<sub>LOAD</sub> = 100pF (unless otherwise noted) (see (Figure 6-3)) | | | MIN | MAX | UNIT | |------------------------|-----------------------------------------------------|-----|-----|------| | SPI Bus - | 10MHz | | | | | f <sub>SCLK</sub> | SPI clock frequency; 3.3V < V <sub>CC</sub> < 5.5V | | 10 | MHz | | t <sub>CSS</sub> | CS to SCLK Rise Setup Time | 50 | | ns | | t <sub>CSH</sub> | SCLK Fall to CS De-asserted Hold Time | 50 | | ns | | t <sub>CSD</sub> | CS Disable Time | 50 | | ns | | t <sub>DS</sub> | SDI to SCLK Setup Time | 10 | | ns | | t <sub>DH</sub> | SDI to SCLK Hold Time | 10 | | ns | | t <sub>LOW</sub> | SCLK Low Time | 45 | | ns | | t <sub>HIGH</sub> | SCLK High Time | 45 | | ns | | t <sub>V (SDO)</sub> | SDO Valid Time | | 27 | ns | | t <sub>DIS (SDO)</sub> | SDO Disable Time | | 50 | ns | | SPI Bus - | 5MHz | | | | | f <sub>SCLK</sub> | SPI clock frequency; 1.65V < V <sub>CC</sub> < 5.5V | | 5 | MHz | | t <sub>CSS</sub> | CS to SCLK Rise Setup Time | 50 | | ns | | t <sub>CSH</sub> | SCLK Fall to CS De-asserted Hold Time | 100 | | ns | | t <sub>CSD</sub> | CS Disable Time | 100 | | ns | | t <sub>DS</sub> | SDI to SCLK Setup Time | 10 | | ns | | t <sub>DH</sub> | SDI to SCLK Hold Time | 10 | | ns | | t <sub>LOW</sub> | SCLK Low Time | 90 | | ns | | t <sub>HIGH</sub> | SCLK High Time | 90 | | ns | | t <sub>V (SDO)</sub> | SDO Valid Time | | 54 | ns | | t <sub>DIS (SDO)</sub> | SDO Disable Time | | 100 | ns | ## **5.8 Switching Characteristics** | | PARAMETER | FROM (INPUT) | TO (OUTPUT) | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------------------|--------------|-------------|-----|-----|-----|------| | t <sub>iv</sub> | Interrupt valid time, INT $C_{LOAD}$ = 100pF and $R_{PU}$ = 4.7k $\Omega$ (Figure 6-4) | P port | ĪNT | | | 0.2 | μs | | t <sub>ir</sub> | Interrupt reset delay time, INT $C_{LOAD}$ = 100pF and $R_{PU}$ = 4.7k $\Omega$ (Figure 6-4) | SCLK | INT | | | 0.4 | μs | | t <sub>pv</sub> | Output data valid time, SDO C <sub>LOAD</sub> = 100pF (Figure 6-5) | SCLK | P port | | | 100 | ns | | t <sub>ps</sub> | Input data setup time, SDO C <sub>LOAD</sub> = 100pF (Figure 6-5) | P port | SCLK | 26 | | | ns | | t <sub>ph</sub> | Input data hold time, SDO C <sub>LOAD</sub> = 100pF (Figure 6-5) | SCLK | P port | 2.5 | | | ns | ## 5.9 Typical Characteristics T<sub>A</sub> = 25°C (unless otherwise noted) ## 5.9 Typical Characteristics (continued) T<sub>A</sub> = 25°C (unless otherwise noted) ## **5.9 Typical Characteristics (continued)** T<sub>A</sub> = 25°C (unless otherwise noted) ## **6 Parameter Measurement Information** #### SDO LOAD CONFIGURATION #### P-PORT LOAD CONFIGURATION Figure 6-1. Reset Load Configuration - A. 1. C<sub>L</sub> includes probe and jig capacitance. - 2. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10MHz; Zo = 50 $\Omega$ ; tr/tf $\leq$ 10ns. - 3. All parameters and waveforms are not applicable to all devices. Figure 6-2. Fail-safe Load Configuration 1. C<sub>L</sub> includes probe and jig capacitance. FAIL-SAFE ΡN - 2. All inputs are supplied by generators having the following characteristics: PRR ≤ 10MHz; Zo = 50Ω; tr/tf ≤ 10ns. - 3. FAIL-SAFE pin is a shared pin with RESET pin. - 4. All parameters and waveforms are not applicable to all devices. 0.5 x Vcc 0.3 x Vcc t<sub>W</sub> fs<sub>EN</sub> or fs<sub>DIS</sub> ## **SDO LOAD CONFIGURATION** Figure 6-3. SPI Timing Diagram - Input #### C<sub>L</sub> includes probe and jig capacitance. ## INTERRUPT LOAD CONFIGURATION Figure 6-4. Interrupt Load Configuration C<sub>L</sub> includes probe and jig capacitance. 2. All inputs are supplied by generators having the following characteristics: $PRR \le 10MHz$ ; $Zo = 50\Omega$ ; $tr/tf \le 10ns$ . #### P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ READ MODE $(\overline{R}/W = 1)$ Figure 6-5. P-Port Load Configuration and Timing Waveforms - A. 1. C<sub>L</sub> includes probe and jig capacitance. - 2. $t_{pv}$ is measured from 0.7 × $V_{CC}$ on SCLK to 50 % I/O (Pn) output. - 3. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10MHz; Zo = 50 $\Omega$ ; tr/tf $\leq$ 10ns. ## 7 Detailed Description #### 7.1 Overview The TXE81XX digital core consists of 24-bit registers, which allow the user to configure the I/O port characteristics. At power on or after a reset, the I/Os are configured as inputs. However, the system controller can configure the I/Os as either inputs or outputs by writing to the direction configuration registers. The data for each input or output is kept in the corresponding Input Port or Output Port register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers, except software reset register, are readable by the system controller. The TXE81XX has configurable I/O functionality which is specifically targeted to enhance the I/O ports. The configurable I/O features and registers include enabling or disabling pull-up and pull-down resistors, latchable inputs, maskable interrupts, interrupt status register, and individual programmable open-drain or push-pull outputs. These configuration registers improve the I/O by increasing flexibility and allowing the user to optimize their design for power consumption and speed. Other features of the device include an interrupt that is generated on the $\overline{\text{INT}}$ pin whenever an input port changes state. The device can be reset to its default state by applying a low logic level to the $\overline{\text{RESET}}$ pin, issuing a software reset command, or by cycling power to the device and causing a power-on reset. The TXE81XX open-drain interrupt ( $\overline{\text{INT}}$ ) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system controller that an input state has changed. The $\overline{\text{INT}}$ pin can be connected to the interrupt input of a processor. By sending an interrupt signal on this line, the device can inform the processor if there is incoming data on the remote I/O ports without having to communicate via the SPI bus. The device remains a simple target device. In the event of a timeout or other improper operation, the system controller resets the device by asserting a low on the $\overline{RESET}$ input pin or by cycling the power to the $V_{CC}$ pin and causing a power-on reset (POR). A reset puts the registers in their default state and initializes the SPI state machine. The $\overline{RESET}$ feature and a POR cause the same reset/initialization to occur, but the $\overline{RESET}$ feature does so without needing to power down the device. ## 7.2 Functional Block Diagrams All I/Os are set to inputs at reset. Figure 7-1. Logic Diagram A. On power up or reset, all registers return to default values. Figure 7-2. Simplified Schematic of P0.0 to P2.7 ## 7.3 Feature Description ## 7.3.1 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 are off (see Figure 7-2), which creates a high-impedance input. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either supply or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. ## 7.3.2 Interrupt Output (INT) The TXE81XX devices generate an interrupt on any rising or falling edge of an input I/O, provided that the interrupt for that I/O is not masked. When an input state change occurs, the corresponding interrupt flag bit is set, and the $\overline{\text{INT}}$ output is asserted. The interrupt remains active until all interrupt flag bits for that port are cleared to 0. Reading Interrupt Flag Status Register does not automatically clear the interrupt. I/Os configured as outputs do not generate interrupts. Switching a pin from output to input may generate a fault interrupt if the actual pin level does not match the stored input port register value. If an I/O port was previsouly in input state and detected an interrupt as switching to output, this won't clear the interrupt flag. It only masks the interrupt pin. Then when the port is reconfigured as input, the interrupt comes back. The $\overline{INT}$ pin is open-drain and requires an external pull-up resistor to $V_{CC}$ use the interrupt feature, otherwise it may be left floating. With the following conditions, the interrupt status bits can be cleared and the INT pin de-asserted. - Hardware reset from RESET pin this de-asserts the interrupt temporarily as POR is going to assert the interrupt - Entering fail-safe mode this disables and de-assert the interrupt - Reading Interrupt Flag Status Register - Setting the corresponding bit as 1 in Interrupt Mask Register There are four types of interrupts in TXE81XX: 1. Smart Interrupt - Smart Interrupt is enabled or disabled at I/O port level by setting the corresponding port bit in the Smart Interrupt Register. If Smart Interrupt (the corresponding register bit as 0) is enabled and an interrupt is generated, the interrupt clears if the I/O state goes back to the intial logic state or it reads the Interrupt Flag Status Register. For example, if the Input Port Register is read and/or the I/O state goes back to the initial state, the interrupt is cleared even if there is no reading operation on the Interrupt Flag Status Register, Refer to Table 7-1 for the different interrupt clearing scenarios. When Smart Interrupt is enabled, the input IO toggle frequency must be >50ns. Otherwise, the interrupt clear might be missed. To avoid, enable the digital glitch filter in the Input Glitch Filter Enable Register. Table 7-1. Interrupt Flag Clearing Scenarios for Smart Interrupt | Smart Interrupt | CS state when IO input changes | Interrupt flag clears | |-----------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Disable | CS = High | CS to be low and SPI reading Interrupt Flag<br>Status Register | | Disable | CS = Low | Reading Interrupt Flag Status Register | | Enable | CS = High | <ul> <li>a. \overline{CS} to be low and SPI reading Input Port Register</li> <li>b. IO state going back to the initial state</li> <li>c. \overline{CS} to be low and SPI reading Interrupt Flag Status Register</li> </ul> | | Enable | CS = Low | <ul> <li>a. Reading Input Port Register or IO states going back to the initial state will not clear the interrupt flag immediately. After \$\overline{CS}\$ becomes high and holds over 30ns, the interrupt flag is cleared.</li> <li>b. Reading Interrupt Flag Status Register</li> </ul> | - 2. Regular Interrupt When Smart Interrupt is disabled (the corresponding register bit as 1) in the Smart Interrupt Register, the I/O state going back to the initial logic state cannot clear the interrupt, only reading the Interrupt Flag Status Register clears the interrupt. - 3. **POR Interrupt** the POR fault bit is set in the Fault Status Register for each POR recovery, which also generates an interrupt. The interrupt is only cleared when the Fault Status Register is read. - 4. Fail-safe Redundancy Failure Interrupt When the fail-safe redundancy check is enabled, and if any fail-safe redundancy check failure occurs, a fail-safe sync fault bit is set in the Fault Status Register. This also generates an interrupt. The interrupt is only cleared when the Fault Status Register is read. ## Interrupt Masking Interrupts from all input I/Os are unmasked by default. To mask an interrupt, the corresponding I/O bit needs to be set in the interrupt mask register. The interrupt generated by POR recovery cannot be masked. If the state of an input I/O is changed and the corresponding bit in the Interrupt mask register is set to 1, the interrupt is masked and the INT pin is not asserted. The corresponding bit in the interrupt flag status register also stays at 0 and is blocked by the interrupt mask bit. The interrupts generated by fail-safe redundancy check fail is disabled if the fail-safe redundancy check enable bit is 0. Product Folder Links: TXE8116 TXE8124 Multiple ports can be configured for interrupt masking at the same time by using multi port command. ### 7.3.3 Reset Input (RESET) The $\overline{\text{RESET}}$ input can be asserted to initialize the system while keeping the V<sub>CC</sub> supply at its operating level. A reset can be accomplished by holding the $\overline{\text{RESET}}$ pin low for a minimum of t<sub>W</sub>. The TXE81XX registers and SPI state machine are changed to their default state once $\overline{\text{RESET}}$ is set LOW. When $\overline{\text{RESET}}$ is set HIGH, the I/O levels at the P port can be changed externally or through the controller. This input requires a pull-up resistor to V<sub>CC</sub>, if no active connection is used. When $\overline{\text{RESET}}$ is toggled the input port register is updated to reflect the state of the GPIO pins. #### 7.3.4 Fail-safe Mode The SPI controller has the option to set TXE81XX to be in a fail-safe state by programing the Fail-safe Enable Register to enable this feature and change the functionality of the pin from reset to fail-safe. This register can get cleared during a POR event or other fault scenarios. The SPI controller has to rewrite this register every time if there is a fault scenario which will generate an interrupt to the SPI controller. After the interrupt is generated, the SPI controller can read the Fault Status Register to understand the source of the interrupt. The bit 0 in Fail-safe Enable Register must be 1 to configure TXE81XX to be fail-safe mode. Two Device Configuration Registers have to be written to program I/O configuration to ensure redundancy. If either of these registers get corrupted, and the contents don't match, an interrupt will be generated. For example, if setting I/O pin P0.1 to be output and high under fail-safe mode, the sequence to configure fail-safe mode: - 1. Configure bit 0 in the Fail-safe Enable Register 1 (Address: 0x1200) as 1 - 2. Configure bit 0 in the Fail-safe Enable Register 2 (Address: 0x1300) as 1 - 3. Set bit 1 (P0.1) in port 0 of Fail-safe Direction Configuration Register 1 (Address: 0x1400) to be 1 - 4. Set bit 1 (P0.1) in port 0 of Fail-safe Direction Configuration Register 1 (Address: 0x1500) to be 1 - 5. Set bit 1 (P0.1) in port 0 of Fail-safe Output Register 1 (Address: 0x1600) to be 1 - 6. Set bit 1 (P0.1) in port 0 of Fail-safe Output Register 2 (Address: 0x1700) to be 1 - 7. Set bit 0 in Fail-safe Redundancy Check Register (Address: 0x1800) to be 1 - 8. Assert RESET/FAIL-SAFE pin #### 7.3.5 Software Reset Call The software reset call is a command sent from the controller on the SPI bus that instructs the SPI target devices that support the command to be reset to the power-up default state. TXE8116/TXE8124 devices use a 24-bit SPI frame for communication. For example, to trigger register reset via software reset command, the controller can configure the SPI frame as the following: | В | 23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | B5 | В4 | ВЗ | B2 | В1 | В0 | |---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | 0 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Here is the sample code for this command on the controller side: // Define the SPI register addresses #define REGISTER CMD BYTE 0x1A // Register command byte of reset register #define DATA BITS 0x2 // Set B1 as 1 and B0 as 0 to trigger register reset #define READ\_WRITE\_BIT 0 // 0 for Write operation, 1 for Read operation // Function to send a 24-bit SPI frame to the I/O expander (MSB First) void SPI Send(uint32 t data) { ``` // Using a hardware SPI peripheral to send the 24-bit data bit by bit (MSB first) for (int i = 23; i >= 0; i--) { SPI Transmit((data >> i) & 0x01); // Shift out MSB first } } // Function to send software reset command to the SPI I/O expander void SPI_Software_Reset(void) { uint32 t frame = 0; // Set the Read/Write bit (bit 23) frame |= (READ_WRITE_BIT << 23); // Set the Register Address (bits 20-16) frame |= (REGISTER CMD BYTE << 16); // Set the Data bits (bits 7-0) frame |= (DATA_BITS & 0xFF); // Ensure we only use the lower 8 bits // Pull CS low to select the target device CS_LOW(); // Send the constructed SPI frame (MSB first) SPI Send(frame); // Pull CS high to deselect the device after transmission CS_HIGH(); } ``` #### 7.3.6 Burst Mode In Burst Mode Read Transactions, the initial address is specified by the controller device and sent to the peripheral. For subsequent accesses, the address is automatically incremented to the next valid address (second address byte) corresponding to the next port. This automatic address increment continues as long as the CS remains active low and SCLK pulses are received by the peripheral device. The burst mode transaction continues sequentially, automatically advancing the address for each valid port address, until the last port address is reached for the specified feature (first address byte). Once the last valid port address is reached, the peripheral will output all 0s from SDO, indicating the end of the valid data sequence. It is important to note that Burst Mode will not automatically increment to a new feature address after reaching the last port address of a given feature. The controller must manually specify the new feature address if needed for further transactions. ## 7.3.7 Daisy Chain Multiple TXE81XX devices can be connected in a daisy chain configuration to expand the number of I/O ports supported. The controller first transmits the register address of the farthest device in the chain (the device furthest from the controller's SDI and closest to the controller's SDO). Following the header, this register address is sent first, initiating communication with the farthest device. As the communication progresses along the chain, the register address of each subsequent device is transmitted in order. Finally, the register address of the closest device to the controller (connected to the SDI closest to the controller) is sent last. This ensures that data flows sequentially through the chain, with each device receiving and forwarding data to the next device in the sequence. Each SPI transaction consists of 4 types of segments: Status, Header, Address (Register Address) and Data as shown below. Header is an optional segment, present only when daisy chain is enabled. The SPI data input data on SDI is sampled on the low to high edge of SCLK. The SPI output data on SDO is changed on the high to low edge of SCLK. Refer to Figure 7-3 for the frames of daisy chained transaction. The same sequencing is repeated throughout the entire chain until the final device is reached. Figure 7-3. SPI Daisy Chain Data Frame #### **Header segment** Bit 15 and 14 in Header segment are the Header ID. This is used by the device controller to detect that a header segment is being received. Bit [15:14]: the Header ID which are 0 and 1 to indicate this is a Header segment. Bit [13]: Reserved. Bit [12:0]: Bit 12 to 0 in Header segment determine the number of devices in the daisy chain. ## Address segment (Register Address) Bit 15 indicates SPI mode of operation (1 = Read operation 0 = Write operation). Refer to the first and second byte in Figure 7-5 for the register address. #### Status segment Status segment is 16 bits and the following is the data format: Bit [15:14]: Both of Bit 15 and 14 are 1 to indicate this is a Status segment. Bit [13:8]: Bit 5 to 0 in the Fault status register, refer to Fault status register. Bit [7:0]: Bit 7 to 0 are 0. For example, if there is a SPI daisy chain topology for a MCU and two SPI peripheral devices, refer to Figure 7-4 for the diagram and data format between the devices: Figure 7-4. SPI Daisy Chain Diagram The register address of the farthest device (farthest from MCU's SDI/closest to MCU's SDO) is sent first by the MCU after the Header and address of the closest device (SDI closest) is sent last by the MCU. #### 7.3.8 Multi Port The LSB of the second byte enables the multi-port feature. When this bit is 1, each bit of the data byte refers to individual ports. So, LSB bit B0 refers to P0 port, B1 refers to P1 port, B2 refers to P2 port. All I/Os in a particular port will have the same configuration when multi-port programming is used. For example, to set all I/Os in P1 as 1, the controller can configure the GPIO direction as output and then set P1 port. Here is the sample code for this command on the controller side: // Define the SPI register addresses #define REGISTER CMD BYTE 0x4 // Register command byte of Direction Configuration Register #define REGISTER\_CMD\_OUTPUT 0x3 // Register command byte of Output Port Register #define DATA BITS 0x2 // Set B1 as 1 and B0 as 0 to set P1 port #define READ\_WRITE\_BIT 0 // 0 for Write operation, 1 for Read operation // Function to send a 24-bit SPI frame to the I/O expander (MSB First) ``` void SPI Send(uint32 t data) { // Using a hardware SPI peripheral to send the 24-bit data bit by bit (MSB first) for (int i = 23; i >= 0; i--) { SPI_Transmit((data >> i) & 0x01); // Shift out MSB first } } // Function to send multi-port command to the SPI I/O expander void SPI Multi Port Dir(void) { uint32 t frame = 0; // Set the Read/Write bit (bit 23) frame |= (READ_WRITE_BIT << 23); // Set the Register Address (bits 20-16) frame |= (REGISTER_CMD_BYTE << 16); // Set the Data bits (bits 7-0) frame |= (DATA_BITS & 0xFF); // Ensure we only use the lower 8 bits // Pull CS low to select the target device CS_LOW(); // Send the constructed SPI frame (MSB first) SPI_Send(frame); // Pull CS high to deselect the device after transmission CS_HIGH(); } void SPI Multi Port Output(void) { uint32 t frame = 0; // Set the Read/Write bit (bit 23) frame |= (READ_WRITE_BIT << 23); // Set the Register Address (bits 20-16) frame |= (REGISTER_CMD_OUTPUT << 16); // Set the Data bits (bits 7-0) frame |= (DATA_BITS & 0xFF); // Ensure we only use the lower 8 bits // Pull CS low to select the target device CS_LOW(); // Send the constructed SPI frame (MSB first) SPI Send(frame); // Pull CS high to deselect the device after transmission CS_HIGH(); ``` } #### 7.4 Device Functional Modes #### 7.4.1 Power-On Reset When powering the device from 0V is applied to $V_{CC}$ , an internal power-on reset holds the TXE81XX in a reset condition until the supply has reached $V_{POR}$ . At that time, the reset condition is released, and the TXE81XX registers and SPI state machine initializes to their default states. After that, $V_{CC}$ must be lowered to below $V_{PORF}$ for time $t_{TRR\ POR\ 50}$ and back up to the operating voltage for a power-reset cycle. ## 7.5 Programming ## 7.5.1 SPI Interface The TXE81XX devices use a SPI interface to set device configurations, operating parameters and read out diagnostic information. The SPI protocol uses three inputs and one output; serial clock (SCLK), active LOW chip select $(\overline{CS})$ , serial data in (SDI) and serial data out (SDO). $\overline{CS}$ must be driven low before clock pulses and data into the device. When $\overline{CS}$ is high, the device ignores all activity on SCLK and SDI. The TXE81XX devices support SPI mode 0 (CPOL = 0, CPHA = 0). The clock (SCLK) is low when idle. Data is sampled on the rising edge of SCLK and changed on the falling edge. Besides SPI bus with independent chip select, daisy chain configuration is also supported in TXE81XX. It allows multiple peripherals to be connected in series, with the output of one device feeding into the input of the next. Daisy chain is benefitial to reduce the number of $\overline{CS}$ lines, as only one is needed for the entire chain. Data is shifted through all devices in the chain during each clock cycle. #### 7.5.2 SPI Data Format The data format of the TXE81XX is shown in Figure 7-5. Figure 7-5. TXE81XX SPI Word Address The length of TXE81XX SPI word is 24 bits, shift 24 bits of data into the device in a MSB first fashion. SPI data must be stable during the rising edge of SCLK. SDI data length must be at least 24 bits or [16 + (N\*8)] bits (N is number of data byte to write; N $\geq$ 1). For reading data output via SDO, the data bytes start to be read back after the first 16 address bits. #### 7.5.3 Writes SPI Write operation is used to send data from the controller device to the peripheral device. This operation is performed over the SPI bus, where the controller device controls the clock (SCLK) and sends data to the peripheral. SPI Write is commonly used to configure peripherals, send control commands, or transfer data. ## **SPI Write Steps** - 1. Drive $\overline{\text{CS}}$ low. This enables the internal shift register. - 2. Shift 24 bits of data into the device in a MSB first fashion, MSB bit . Data must be stable during the rising edge of SCLK. - 3. The MSB bit must be a '0' indicating it is a write operation. - 4. 16 bits of status is sent out on SDO. The first 2 bits are 2'b11 (indicating it to be a status segment). The next 6 bits are the Bit 5 to 0 of the Fault status register. The last 8 bits are all 0s. - 5. After the last bit of data is transferred, drive SCLK low if there is no more data to be transferred. - 6. The previous content of the register is sent out on SDO as the data byte is driven on SDI. - 7. De-assert $\overline{CS}$ (drive it high) to end the write cycle. #### 7.5.4 Reads The SPI Read operation for TXE81XX is used to retrieve data from a specific register. This operation involves sending a command to the TXE81XX to access a register and read its data. ## **SPI Read Operation Steps:** - 1. Drive $\overline{\text{CS}}$ low. This enables the internal shift register. - 2. Shift 24 bits of data into the device in a MSB first fashion. Data must be stable during the rising edge of SCLK - 3. The MSB bit must be a '1' indicating it is a read only transfer. - 4. The third data byte is NOP (no operation) which is dummy data byte. - 5. 16 bits of status is sent out on SDO. The first 2 bits are 2'b11 (indicating it to be a status segment). The next 6 bits are the bit 5 to 0 of Fault status register. The last 8 bits are all 0s. - 6. The read data is shifted out on SDO following the status bits. - 7. After the last bit of data is transferred, drive SCLK low if there is no more data to be transferred. - 8. De-assert $\overline{\text{CS}}$ (drive it high) to end the read cycle. ## 7.6 Register Maps #### 7.6.1 Control Register: Read/Write and Feature Address (B23 - B16) Communication is initiated by taking the $\overline{CS}$ pin low and clocking the SCLK pin. The first byte of the communication are read/write configuration as well as various feature settings. The command address controls the function (input, output, polarity inversion, fail-safe etc.) while the Port address selects which ports are used. The enable/disable multi-port bit is the LSB of the second byte (B8). Once a new command has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. Upon power-up, hardware reset, or software reset, the control register defaults to 0x0. | CONTROL REGISTER (FEATURE ADDRESS) | | URE | COMMAND | REGISTER | MUL<br>TI | PROTOCOL | POWER-UP | | | | |------------------------------------|-----|-----|---------|----------|------------|-------------------------------------------------|----------|-----------------|--------------------------------|--| | B20 | B19 | B18 | B17 | B16 | BYTE (HEX) | | POR<br>T | | DEFAULT | | | 0 | 0 | 0 | 0 | 0 | 0x0 | Scratch Register | | Read/write byte | 0x0 | | | 0 | 0 | 0 | 0 | 1 | 0x1 | Device_ID | No | Read byte | 0x0 - TXE8116<br>0x1 - TXE8124 | | | 0 | 0 | 0 | 1 | 0 | 0x2 | Input Port Register | Yes | Read byte | 0x0 | | | 0 | 0 | 0 | 1 | 1 | 0x3 | Output Port Register | Yes | Read/write byte | 0x0 | | | 0 | 0 | 1 | 0 | 0 | 0x4 | Direction Configuration<br>Register | Yes | Read/write byte | 0x0 | | | 0 | 0 | 1 | 0 | 1 | 0x5 | Polarity Inversion Register | Yes | Read/write byte | 0x0 | | | 0 | 0 | 1 | 1 | 0 | 0x6 | Push Pull / Open Drain<br>Selection Register | Yes | Read/write byte | 0x0 | | | 0 | 1 | 0 | 0 | 0 | 0x8 | Pull Up or Pull Down Enable<br>Register | Yes | Read/write byte | 0x0 | | | 0 | 1 | 0 | 0 | 1 | 0x9 | Pull Up or Pull Down<br>Selection Register | Yes | Read/write byte | 0x0 | | | 0 | 1 | 0 | 1 | 0 | 0xA | Bus Holder Register | Yes | Read/write byte | 0x0 | | | 0 | 1 | 0 | 1 | 1 | 0xB | Smart Interrupt Register | No | Read/write byte | 0x0 | | | 0 | 1 | 1 | 0 | 0 | 0xC | Interrupt Mask Register | Yes | Read/write byte | 0xFF | | | 0 | 1 | 1 | 0 | 1 | 0xD | Input Glitch Filter Enable<br>Register | No | Read/write byte | 0x0 | | | 0 | 1 | 1 | 1 | 0 | 0xE | Interrupt Flag Status<br>Register | No | Read byte | 0x0 | | | 0 | 1 | 1 | 1 | 1 | 0xF | Interrupt Port Status<br>Register | No | Read byte | 0x0 | | | 1 | 0 | 0 | 1 | 0 | 0x12 | Fail-safe Enable Register 1 | No | Read/write byte | 0x0 | | | 1 | 0 | 0 | 1 | 1 | 0x13 | Fail-safe Enable Register 2 | Yes | Read/write byte | 0x0 | | | 1 | 0 | 1 | 0 | 0 | 0x14 | Fail-safe Direction<br>Configuration Register 1 | Yes | Read/write byte | 0x0 | | | 1 | 0 | 1 | 0 | 1 | 0x15 | Fail-safe Direction<br>Configuration Register 2 | Yes | Read/write byte | 0x0 | | | 1 | 0 | 1 | 1 | 0 | 0x16 | Fail-safe Output Register 1 | Yes | Read/write byte | 0x0 | | | 1 | 0 | 1 | 1 | 1 | 0x17 | Fail-safe Output Register 2 | Yes | Read/write byte | 0x0 | | | 1 | 1 | 0 | 0 | 0 | 0x18 | Fail-safe Redundancy No Read/write byte | | Read/write byte | 0x0 | | | 1 | 1 | 0 | 0 | 1 | 0x19 | Fault Status Register | No | Read byte | 0x1 | | | 1 | 1 | 0 | 1 | 0 | 0x1A | Software Reset Register | No | Write byte | 0x0 | | ## 7.6.2 Control Register: Port Selection and Multi Port (B15 - B8) The second byte specifies which I/O port will be configured and the multi port enable/disable. The multi port bit allows the device to handle the multiple ports in parallel. When this bit is set to 1, each bit in the data byte (third byte) refers to the individual port. For example, bit 0 in the data byte refers to P0 port, bit 1 refers to P1 port and bit 2 refers to P2 port. All I/Os in a particular port have the same configuration when multi port is enabled. | CONTR | OL REGISTER (PORT SE | Port | | |-------|----------------------|------|-----------------------------------| | B14 | B13 | B12 | Poit | | 0 | 0 | 0 | IO Port 0 | | 0 | 0 | 1 | IO Port 1 | | 0 | 1 | 0 | IO Port 2 (Not valid for TXE8116) | ## 7.6.3 Register Descriptions This chapter gives the descriptions for each register, Register Address is the first and second byte in TXE8116/TXE8124 SPI word, and Default Value is the power up default value in the register which is the third byte in TXE8116/TXE8124 SPI word. B23 (read/write bit) and B8 (multi port bit) are not considered in this chapter. A high (1) on B23 selects a read operation, while a low (0) on B23 selects a write operation. To enable multi port, a high (1) on B8 needs to be set. #### Scratch Register (Register Address: 0x0, Default Value: 0x0) The scratch register is a test register to read/write code from/to a blank register and resolve any coding issues. #### Device ID Register (Register Address: 0x100, Default Value: 0x1) Device ID register is a read-only register that has the device ID. Table 7-2. Device ID register | Device ID | Device | |-----------|---------| | 1 | TXE8124 | | 0 | TXE8116 | ## Input Port Register (Register Address: 0x200 - 0x220, Default Value: 0x0) The input port registers reflect the incoming logic levels of the IO pins. The Input port registers are read only; writing to these registers have no effect. Table 7-3. Input Port Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|-------------------| | 0 | 0x200 | | | 1 | 0x210 | 0 - Low; 1 - high | | 2 (Not valid for TXE8116) | 0x220 | | #### Output Port Register (Register Address: 0x300 - 0x320, Default Value: 0x0) The output port registers show the outgoing logic levels of the IO pins defined as outputs by the direction configuration register. Bit values in these registers have no effect on IO pins defined as inputs. Table 7-4. Output Port Register 0, 1 and 2 | Port ID | Register Address | Bit Value | | | |---------------------------|------------------|-------------------|--|--| | 0 | 0x300 | | | | | 1 | 0x310 | 0 - Low; 1 - high | | | | 2 (Not valid for TXE8116) | 0x320 | | | | #### Direction Configuration Register (Register Address: 0x400 - 0x420, Default Value: 0x0) The Direction Configuration registers configure the direction of the I/O pins. If a bit in these registers is set to 0, the corresponding port pin is enabled as a high-impedance input. If a bit in these registers is set to 1, the corresponding port pin is enabled as an output. Table 7-5. Direction Configuration Register 0, 1 and 2 | Port ID | Register Address | Bit Value | | | |---------------------------|------------------|-----------------------|--|--| | 0 | 0x400 | | | | | 1 | 0x410 | 0 - Input; 1 - Output | | | | 2 (Not valid for TXE8116) | 0x420 | | | | ## Polarity Inversion Register (Register Address: 0x500 - 0x520, Default Value: 0x0) The polarity inversion registers allow polarity inversion of IO pins defined as inputs or outputs by the direction configuration register. If a bit in these registers is set to 1, the polarity of the corresponding port pin is inverted in the input register. If a bit in this register is set to 0, the polarity of the corresponding port is not inverted. While in input mode, if polarity inversion is enabled, although there is an internal state toggle, no interrupt will be generated. Table 7-6. Polarity Inversion Register 0, 1 and 2 | Port ID | Register Address | Bit Value | | | |---------------------------|------------------|--------------------------------|--|--| | 0 | 0x500 | | | | | 1 | 0x510 | 0 - Non inverted; 1 - Inverted | | | | 2 (Not valid for TXE8116) | 0x520 | 1 | | | #### Push Pull / Open Drain Selection Register (Register Address: 0x600 - 0x620, Default Value: 0x0) The push pull / open drain selection registers configure the output type. If a bit in these registers is set to 0, the corresponding port pin is enabled as a push pull output. If a bit in these registers is set to 1, the corresponding port pin is enabled as an open drain output. Table 7-7. Push Pull / Open Drain Selection Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|-------------------------------| | 0 | 0x600 | | | 1 | 0x610 | 0 - Push pull; 1 - Open drain | | 2 (Not valid for TXE8116) | 0x620 | | #### Pull Up or Pull Down Enable Register (Register Address: 0x800 - 0x820, Default Value: 0x0) The pull-up or pull-down enable registers allow the user to enable or disable pull-up/pull-down resistors on the I/O pins. Setting the bit to 1 enables the selection of pull-up/pull-down resistors. Setting the bit to 0 disconnects the pull-up/pull-down resistors from the I/O pins. Table 7-8. Pull Up or Pull Down Enable Register 0, 1 and 2 | Port ID | Register Address | Bit Value | | | |---------------------------|------------------|-------------------------|--|--| | 0 | 0x800 | | | | | 1 | 0x810 | 0 - Disable; 1 - Enable | | | | 2 (Not valid for TXE8116) | 0x820 | | | | #### Pull Up or Pull Down Selection Register (Register Address: 0x900 - 0x920, Default Value: 0x0) The I/O port can be configured to have pull-up or pull-down resistor by programming the pull-up/pull-down selection register. Setting a bit to 1 selects a $100k\Omega$ pull-up resistor for that I/O pin. Setting a bit to 0 selects a $100k\Omega$ pull-down resistor for that I/O pin. If the pull-up/down enable is 0, writing to this register will have no effect on I/O pin. Table 7-9. Pull Up or Pull Down Selection Register 0, 1 and 2 | | <u> </u> | <b>,</b> | |---------------------------|------------------|----------------------------------------| | Port ID | Register Address | Bit Value | | 0 | 0x900 | | | 1 | 0x910 | 0 - 100kΩ pull-down; 1 - 100kΩ pull-up | | 2 (Not valid for TXE8116) | 0x920 | | Bus Holder Register (Register Address: 0xA00 - 0xA20, Default Value: 0x0) The bus holder registers enable or disable the input latch of the I/O pins. These registers are effective only when the IO pin is configured as an input pin. When a bit in bus holder register is 0, the state of the corresponding input IO pin is not latched. Table 7-10. Bus Holder Register Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|-------------------------| | 0 | 0xA00 | | | 1 | 0xA10 | 0 - Disable; 1 - Enable | | 2 (Not valid for TXE8116) | 0xA20 | | ## Smart Interrupt Register (Register Address: 0xB00, Default Value: 0x0) When the smart interrupt register bit is set to 0 (smart interrupt enabled), a state change in any input pin generates an interrupt and if the input goes back to its initial state, the interrupt is cleared. When the smart interrupt register bit is set to 1 (smart interrupt disabled), a state change in any input pin generates an interrupt and if the input goes back to its initial state, the interrupt is not cleared. A read of the interrupt status flag register will clear the interrupt. This feature is enabled at the port level and individual I/Os cannot be configured. As there are 3 ports in this device, bit3 to bit7 are reserved. Table 7-11. Smart Interrupt Register | Register<br>Address | Bit Value | | | | |---------------------|-----------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------| | 0xB00 | B3 - B7 | B2 | B1 | В0 | | | Reserved | 0 - Port 2<br>Enabled; 1 -<br>Port 2<br>Disabled | 0 - Port 1<br>Enabled; 1 -<br>Port 1<br>Disabled | 0 - Port 0<br>Enabled; 1 -<br>Port 0<br>Disabled | #### Interrupt Mask Register (Register Address: 0xC00 - 0xC20, Default Value: 0xFF) Interrupt mask registers are set to 1 by default. Interrupts can be enabled by setting corresponding mask bits to 0. If the corresponding bit in the Interrupt mask register is set to 1, the interrupt is masked and the interrupt pin will not be asserted. If the corresponding bit in the Interrupt mask register is set to 0, the interrupt pin will be asserted. There are 3 interrupt mask registers in this device. Table 7-12. Interrupt Mask Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|-------------------------| | 0 | 0xC00 | | | 1 | 0xC10 | 0 - Disable; 1 - Enable | | 2 (Not valid for TXE8116) | 0xC20 | | #### Input Glitch Filter Enable Register (Register Address: 0xD00 - 0xD20, Default Value: 0x0) Glitch filter is present at all inputs of the GPIOs. These filters are disabled by default. To enable the glitch filter, the corresponding bit of the I/O pin in the input glitch filter enable registers should be set to 1. There are 3 input glitch filter enable registers in this device. Table 7-13. Input Glitch Filter Enable Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|-------------------------| | 0 | 0xD00 | | | 1 | 0xD10 | 0 - Disable; 1 - Enable | | 2 (Not valid for TXE8116) | 0xD20 | | #### Interrupt Flag Status Register (Register Address: 0xE00 - 0xE20, Default Value: 0x0) A state change in any input pin generates an interrupt and this sets the corresponding interrupt flag register for the input. If the input goes back to its initial state, the interrupt flag register remains at 1 until it is read and then the interrupt is cleared. The read-only interrupt flag status registers are used to identify the source of an interrupt. If the value is 1, it indiates that the corresponding input pin is the source of the interrupt, else it indicates that the input pin is not the source of an interrupt. When a corresponding bit in the interrupt mask register is set to 1 (masked), the interrupt status bit will return 0. There are 3 interrupt flag statue registers in this device. Table 7-14. Interrupt Flag Status Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|--------------------------------| | 0 | 0xE00 | | | 1 | 0xE10 | 0 - None; 1 - Interrupt Source | | 2 (Not valid for TXE8116) | 0xE20 | | #### Interrupt Port Status Register (Register Address: 0xF00, Default Value: 0x0) The read-only interrupt port status register is used to identify the IO port for the interrupt source. If the value is 1, it indicates that the source of the interrupt is from a pin in the given IO port. If the value is 0, it indicates that none of the input pins in the IO port is the source of an interrupt. **Table 7-15. Interrupt Port Status Register** | Register<br>Address | Bit Value | | | | |---------------------|-----------|--------------------------------------|--------------------------------------|--------------------------------------| | 0xF00 | B3 - B7 | B2 | B1 | В0 | | | Reserved | 0 - None; 1 -<br>Port 2<br>Interrupt | 0 - None; 1 -<br>Port 1<br>Interrupt | 0 - None; 1 -<br>Port 0<br>Interrupt | #### Fail-safe Enable Register (Register Address: 0x1200 - 0x1300, Default Value: 0x0) The device is able to enter a fail-safe state by configuring the reset pin as a fail-safe pin. Fail-safe enable registers are used to change the functionality of the pin from reset to fail-safe. The contents of this register can get cleared during a POR event or other fault scenarios, the SPI controller has to rewrite this register every time if there is a fault scenario (which will generate an interrupt to the SPI controller, the fail-safe fault status register is to indicates the source of the interrupt). Two fail-safe enable registers have to be written to program I/O configuration to ensure redundancy. If either of these registers get corrupted, and the contents don't match, an interrupt will be generated. There are two fail-safe enable registers in this device. Table 7-16. Fail-safe Enable Register 1, 2 | Register<br>Address | Bit Value | | |---------------------|-----------|----| | | B1 - B7 | В0 | Product Folder Links: TXE8116 TXE8124 Table 7-16. Fail-safe Enable Register 1, 2 (continued) | Register<br>Address | Bit Value | | |---------------------|-----------|----------------| | 0x1200 | Reserved | 0 - Disable; 1 | | 0x1300 | Reserved | - Enable | ## Fail-safe Direction Configuration Register (Register Address: 0x1400 - 0x1520, Default Value: 0x0) The fail-safe direction configuration registers configure the direction of the I/O pins when the device enters fail-safe state. If a bit in these registers is set to 0, the corresponding IO pin is enabled as a high-impedance input during fail-safe mode. If a bit in these registers is set to 1, the corresponding IO pin is enabled as an output during fail-safe mode. Two fail-safe direction configuration registers have to be written to program I/O configuration to ensure redundancy. If either of these registers get corrupted, and the contents don't match, an interrupt will be generated. Table 7-17. Fail-safe Direction Configuration Registers | Port ID | Register Address | Bit Value | |---------------------------|------------------|-----------------------| | 0 | 0x1400 | | | | 0x1500 | | | 1 | 0x1410 | O languite 4 Output | | | 0x1510 | 0 - Input; 1 - Output | | 2 (Not valid for TXE8116) | 0x1420 | | | | 0x1520 | | ## Fail-safe Output Register (Register Address: 0x1600 - 0x1720, Default Value: 0x0) The fail-safe output registers show the outgoing level of the pins defined as outputs by the fail-safe direction configuration register. Bit values in these registers have no effect on IO pins defined as inputs. Two fail-safe output registers have to be written to program I/O configuration to ensure redundancy. If either of these registers get corrupted, and the contents don't match, an interrupt will be generated. Table 7-18. Fail-safe Output Register 0, 1 and 2 | Port ID | Register Address | Bit Value | |---------------------------|------------------|-------------------| | 0 | 0x1600 | | | | 0x1700 | | | 1 | 0x1610 | 0 Lows 1 high | | | 0x1710 | 0 - Low; 1 - high | | 2 (Not valid for TXE8116) | 0x1620 | | | | 0x1720 | | #### Fail-safe Redundancy Check Register (Register Address: 0x1800, Default Value: 0x0) After writing all fail-safe redundant registers (fail-safe configuration + fail-safe output + device configuration for fail-safe pin if applicable), the SPI controller must enable the redundancy checks on these registers. Table 7-19. Fail-safe Redundancy Check Register | indication and thousand the ground groun | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------| | Register<br>Address | Bit Value | | | 0x1800 | B1 - B7 | В0 | | | Reserved | 0 - Disable;<br>1 - Enable | ## Fault Status Register (Register Address: 0x1900, Default Value: 0x1) Bits in the fault status register are set during fault conditions. B0 bit is set 1 for POR recovery. B1 bit is set 1 when the fail-safe registers go out of sync. B2 bit is set when the device is in fail-safe mode. These flags are not cleared even if the fault condition goes away, but they are cleared by read operation. Table 7-20. Fault Status Register | Register<br>Address | | | | | | | |---------------------|----------|-----------------------------------------|---------------------|-----|--|--| | 0x1900 | B3 - B7 | B2 | B1 | В0 | | | | | Reserved | duplicate fail-<br>safe mode<br>setting | register<br>unmatch | POR | | | ## Software Reset Register (Register Address: 0x1A00, Default Value: 0x0) B0 bit in software reset register is used to trigger a device reset, B1 as 1 and B0 as 0 is used to trigger a register reset. The register is auto cleared when the reset state is entered. Table 7-21. Software Reset Register | Register<br>Address | Reset Mode | Bit Value | Bit Value | | | | | | |---------------------|-------------------|-----------|-----------|----|--|--|--|--| | | | B2 - B7 | B1 | В0 | | | | | | 0x1A00 | Device<br>Reset | Reserved | | 1 | | | | | | | Register<br>Reset | Reserved | 1 | 0 | | | | | Submit Document Feedback ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information Applications of the TXE81XX use this device connected as a target to a SPI controller (processor), and the SPI bus may contain any number of other target devices. The TXE81XX is in a remote location from the controller, placed close to the GPIOs to which the controller needs to monitor or control. ## 8.2 Typical Application Figure 8-1 shows an application in which the TXE81XX devices can be used. - A. P0.0 P0.7, P1.0, P1.1, P2.1 P2.3, are configured as inputs. - B. P1.2 P1.7, P2.0, P2.4-P2.7, are configured as outputs. - C. Resistors are required for inputs (on P-port) that may float. If a driver to an input will never let the input float, a resistor is not needed. Outputs (in the P-port) do not need pullup resistors. Figure 8-1. Typical Application Schematic #### 8.2.1 Design Requirements **Table 8-1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | |-----------------------------------------------------------|--------------------------------------|--|--| | Supply Voltage (V <sub>CC</sub> ) | 1.65V to 5.5V | | | | Output current rating, P-port sinking (I <sub>OL</sub> ) | 25mA | | | | Output current rating, P-port sourcing (I <sub>OH</sub> ) | 10mA | | | | SDI bug glook (SCLK) apood | 1.65V < V <sub>CC</sub> < 5.5V, 5MHz | | | | SPI bus clock (SCLK) speed | 3.3V < V <sub>CC</sub> < 5.5V, 10MHz | | | #### 8.2.2 SPI Waveform The TXE81XX devices use a 24-bit SPI word format that can read serial data in (SDI) and output serial data out (SDO) at the same time. This is an example of writing to the direction configuration register at address 0x0400 in the register map. 16 bits of status is sent out on SDO first. The first two bits are both 1. The next 6 bits are bit 5 to 0 of the Fault Status Register. The "1" in the LSB of the Fault Status Register indicates that a Power-On Reset (POR) has occurred. The last 8 bits of the status are all 0's. The next 8 bits is the previously written data inside the direction configuration register. The 24-bits on SDI are the following. First bit is the read/write bit. A read bit = 1 while a write bit = 0. In this example a write bit is sent. The next 2 bits are "don't cares" marked by an "x." The next 5 bits represent the feature address, in this example the direction configuration register is selected to be written to. Port selection is determined by the next upper nibble. In this case, port 2 is selected by b010. Multi-port is given false since the LSB of byte 2 is "0." Data 0xAA is written to the direction configuration register in the final byte. During this time, 24 clock cycles have been sent on SCLK, sampling on each rising edge. Chip Select (CS) is LOW for the entire 24-bit transaction. Figure Figure 8-2 provides the waveform for the above example. Figure 8-2. SPI Waveform Example ## 8.3 Power Supply Recommendations ## 8.3.1 Power-On Reset Requirements In the event of a glitch or data corruption, TXE81XX can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. The two types of power-on reset are shown in Figure 8-3 and Figure 8-4. Figure 8-3. V<sub>CC</sub> is lowered to 0V and then ramped up Figure 8-4. V<sub>CC</sub> is lowered below the POR threshold, then ramped back up Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(t_{VCC\_GW})$ and height $(V_{CC\_GH})$ are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 8-5 provides more information on how to measure these specifications. Figure 8-5. Glitch Width and Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the SPI state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. Figure 8-6 provides more detail on this specification. Figure 8-6. V<sub>POR</sub> ## 8.4 Layout ### 8.4.1 Layout Guidelines For printed circuit board (PCB) layout of the TXE8116/TXE8124, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedance and differential pairs are not a concern for SPI signal speeds. In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and decoupling capacitors are commonly used to control the voltage on the supply pins, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors should be placed as close to the TXE8116/TXE8124 as possible. These best practices are shown in Figure 8-7. For the layout example provided in Figure 8-7, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to power or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Figure 8-7. #### 8.4.2 Layout Example Figure 8-7. TXE8124 Layout ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | | | | | |-------------|----------|-----------------|--|--|--|--| | August 2025 | * | Initial Release | | | | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 21-Aug-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TXE8116DGSR | Active | Production | VSSOP (DGS) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TE8116 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXE8116: Automotive: TXE8116-Q1 NOTE: Qualified Version Definitions: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # **PACKAGE OPTION ADDENDUM** www.ti.com 21-Aug-2025 • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Aug-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TXE8116DGSR | VSSOP | DGS | 24 | 3000 | 330.0 | 16.4 | 5.44 | 6.4 | 1.45 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Aug-2025 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | TXE8116DGSR | VSSOP | DGS | 24 | 3000 | 353.0 | 353.0 | 32.0 | | ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated