TUSB213-Q1 ZHCSGQ4-SEPTEMBER 2017 # TUSB213-Q1 USB 2.0 高速信号调节器 ### 特性 - 符合汽车应用 要求 - 具有符合 AEC-Q100 标准的下列结果 - 器件温度等级 2 级:环境工作温度范围为 -40°C 至 105°C - 器件 HBM 分类等级 H1C - 器件 CDM 分类等级 C3 - 与 USB 2.0、OTG 2.0 和 BC 1.2 兼容 - 引脚搭接或可通过 I<sup>2</sup>C 进行配置 - 支持 LS、FS 和 HS 信号传输 - 超低 USB 断开和关断功耗 - 可扩展解决方案 用于高损耗应用的菊花链 器件 - D1P/M 和 D2P/M 可互换且主机/设备不可知 - 支持长达 5 米的通道前或 2 米的通道后电缆长度 - 通过外部下拉电阻器实现四种可选交流升压设置 - 直流升压与交流升压,可实现最佳信号完整性 #### 2 应用 - 车用信息娱乐 - 笔记本电脑 - 台式机 - 扩展坞 - 平板电脑 - 手机 - 有源电缆、电缆扩展器 - 背板 - 电视 ### 3 说明 TUSB213-Q1 是一款 USB 高速 (HS) 信号调节器, 专 为补偿传输通道中的 ISI 信号损失而设计, 这有助于 通过 USB 电气合规性测试。 TUSB213-Q1 采用了对 USB 低速 (LS) 和全速 (FS) 信 号无感知的设计,该设计正在申请专利。LS 和 FS 信 号特征不受 TUSB213-Q1 的影响,但该器件会对 HS 信号进行补偿。 借助可编程信号交流升压和直流升压,可精调器件性 能,从而优化连接器上的高速信号,这可用于多种不同 的应用。 此外, TUSB213-Q1 符合 USB On-The-Go (OTG) 和 电池充电 (BC) 协议。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |------------|-----------|-----------------| | TUSB213-Q1 | VQFN (14) | 3.50mm x 3.50mm | (1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。 ### 简化电路原理图 Copyright © 2017, Texas Instruments Incorporated #### 显示屏 Copyright © 2017, Texas Instruments Incorporated # 目录 | 1 | 特性 1 | | 7.3 Feature Description | 8 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用1 | | 7.4 Device Functional Modes | | | 3 | 说明1 | 8 | Application and Implementation | 10 | | 4 | 修订历史记录 | | 8.1 Application Information | 10 | | 5 | Pin Configuration and Functions | | 8.2 Typical Application | 10 | | 6 | Specifications | 9 | Power Supply Recommendations | | | U | 6.1 Absolute Maximum Ratings | 10 | Layout | 18 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 18 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 18 | | | 6.4 Thermal Information | 11 | 器件和文档支持 | 19 | | | 6.5 Electrical Characteristics | | 11.1 接收文档更新通知 | 19 | | | 6.6 Switching Characteristics | | 11.2 社区资源 | 19 | | | 6.7 Typical Characteristics | | 11.3 商标 | 19 | | 7 | Detailed Description 8 | | 11.4 静电放电警告 | 19 | | | 7.1 Overview 8 | | 11.5 Glossary | | | | 7.2 Functional Block Diagram 8 | 12 | 机械、封装和可订购信息 | 20 | | | | | | | # 4 修订历史记录 | 日期 | 修订版本 | 说明 | |------------|------|--------| | 2017 年 9 月 | * | 初始发行版。 | # 5 Pin Configuration and Functions ### **Pin Functions** | PI | IN | | | | |---------------------------------|------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | INTERNAL<br>PULLUP/PULLDOWN | DESCRIPTION | | EQ | 1 | 1 | N/A | USB High Speed AC boost select via external pull down resistor. Sampled upon de-assertion of RSTN. Does not recognize real time adjustments. See application section for details. Auto selects maximum AC boost level when left floating. | | NC | 2, 3 | N/A | N/A | Leave unconnected. | | DC_BOOST <sup>(1</sup> )/ENA_HS | 4 | I/O | | In I2C mode: Reserved for TI test purpose. In non-I2C mode: At reset: 3-level input signal DC_BOOST. USB High Speed DC signal boost selection. H (pin is pulled high) – 80 mV M (pin is left floating) – 60 mV L (pin is pulled low) – 40 mV After reset: Output signal ENA_HS. Flag indicating that channel is in High Speed mode. Asserted upon: 1. Detection of USB-IF High Speed test fixture from an unconnected state followed by transmission of USB TEST_PACKET pattern. 2. Squelch detection following USB reset with a successful HS handshake [HS handshake is declared to be successful after single chirp J chirp K pair where each chirp is within 18 μs – 128 μs]. | | D2P | 5 | I/O | N/A | USB High Speed positive port. | | D2M | 6 | I/O | N/A | USB High Speed negative port. | | GND | 7 | PWR | N/A | Ground | | VREG | 8 | 0 | N/A | 1.8-V LDO output. Only enabled when operating in High Speed mode. Requires 0.1-µF external capacitor to GND to stabilize the core. | | D1M | 9 | I/O | N/A | USB High Speed negative port | | D1P | 10 | I/O | N/A | USB High Speed positive port. | | SDA <sup>(2)</sup> | 11 | I/O | RSTN asserted: 500 kΩ PD | I2C Mode: Bidirectional I2C data pin [I2C address = 0x2C]. In non I2C mode: Reserved for TI test purpose. | <sup>(1)</sup> Pull-down and pull-up (to 3.3 V) resistors for DC\_BOOST pins must be between 22 kΩ to 47 kΩ in non I²C mode. (2) Pull-up resistors for SDA and SCL pins in I²C mode should be 4.7 kΩ (5%). If both SDA and SCL are pulled up at reset the device enters into I<sup>2</sup>C mode. #### Pin Functions (continued) | PIN | | 1/0 | INTERNAL | DESCRIPTION | |------------------------|-----|-----|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | PULLUP/PULLDOWN | DESCRIPTION | | VCC | 12 | PWR | N/A | Supply power | | SCL <sup>(2)</sup> /CD | 13 | I/O | RSTN asserted: 500 kΩ PD | In I2C mode: I2C clock pin [I2C address = 0x2C]. Non I2C mode: After reset: Output CD. Flag indicating that a USB device is attached (connection detected). Asserted from an unconnected state upon detection of DP or DM pull-up resistor. De-asserted upon detection of disconnect. | | RSTN | 14 | I | 500 kΩ PU | Device disable/enable. Low – Device is at reset and in shutdown, and High – Normal operation. Recommend 0.1-µF external capacitor to GND to ensure clean power on reset if not driven. If the pin is driven, it must be held low until the supply voltage for the device reaches within specifications. | # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature and voltage range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------|----------------------------------------------|------|-----|------| | Supply Voltage<br>Range | VCC | -0.3 | 6 | V | | Voltage Range on I/O pins | DxP, DxM, RSTN, EQ, SCL, SDA, DC_BOOST, VREG | -0.3 | 3.8 | V | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature and voltage range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------|----------------------|-----------|-----|-----|-----|------| | $V_{CC}$ | Supply voltage | | 4.4 | 5 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | TUSB213Q1 | -40 | | 105 | °C | | TJ | Junction temperature | TUSB213Q1 | -40 | | 125 | °C | # 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | RGY (VQFN)<br>14 PINS | UNIT | |----------------------|----------------------------------------------|-----------------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 49.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 52.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 24.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 24.3 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | POWER | | | | | | | | I <sub>ACTIVE_H</sub><br>S | High-speed active curent | USB channel = HS mode; 480 Mbps traffic; V <sub>CC</sub> = 5V; V <sub>CC</sub> supply stable; DC Boost = 60 mV | | 18 | 30 | mA | | I <sub>IDLE_HS</sub> | High-speed idle current | USB channel = HS mode; no traffic; V <sub>CC</sub> = 5V; V <sub>CC</sub> supply stable; DC Boost = 60 mV | | 13 | 22 | mA | | I <sub>SUSPEND</sub><br>_HS | High-speed suspend current | USB channel = HS suspend mode; V <sub>CC</sub> = 5V; V <sub>CC</sub> supply stable | | 0.76 | 1.5 | mA | | I <sub>FS_LS</sub> | Full/Low speed current | USB channel = FS mode or LS mode; $V_{CC} = 5V$ | | 0.77 | 1.5 | mA | | I <sub>DISCONN</sub><br>ECT | Disconnect current | Host side application; No device attachment; V <sub>CC</sub> = 5V | | 0.86 | 1.5 | mA | | I <sub>RSTN</sub> | Disable current | RSTN driven low; $V_{CC}$ supply stable; $V_{CC}$ = 5V | | 22 | 80 | μΑ | | I <sub>LKG_FS</sub> | Pin fail-safe leakage current for SDA, SCL, DC_BOOST, DxP/N, RSTN | V <sub>CC</sub> = 0 V; Pin at 3.6 V | | | 40 | μΑ | | RSTN | | | | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 4.4V$ | 2 | | 3.6 | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 5.5V | 0 | | 0.8 | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = 3.6 V | -4 | | 4 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V | -11 | | 11 | μΑ | | EQ | | | | | | | | | | AC Boost Level 0 | | | 160 | Ω | | _ | E | AC Boost Level 1 | 1.4 | | 2 | kΩ | | $R_{EQ}$ | External pull-down resistor on EQ pin. | AC Boost Level 2 | 3.7 | | 3.9 | kΩ | | | | AC Boost Level 3 | 6 | | | kΩ | | CD, ENA | _HS | | | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>O</sub> = -50μA | 2.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>O</sub> = 50μA | | | 0.4 | V | | SCL, SD | 4 | · · · · · · · · · · · · · · · · · · · | | | | | | C <sub>I2CBUS</sub> | I2C Bus capacitance | | 4 | | 150 | pF | | V <sub>IH</sub> | SDA and SCL input high level voltage | V <sub>CC</sub> = 4.4V | 2 | | 3.6 | V | | V <sub>IL</sub> | SDA and SCL input Low level voltage | V <sub>CC</sub> = 5.5V | | | 0.8 | V | | V <sub>SDA_OL</sub> | SDA low-level output voltage | $4.7$ kΩ pullup to $3.6$ V; $V_{CC} = 4.4$ V | | | 0.4 | V | | I <sub>SDA OL</sub> | SDA Low level output current | $V_{CC} = 5.5V$ ; I <sup>2</sup> C pulled up to 3.6V | 1.1 | | | mA | | DC BOO | • | | | | | | # TEXAS INSTRUMENTS # **Electrical Characteristics (continued)** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|--------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|--| | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 5V | 2.4 | | 3.6 | V | | | $V_{\text{IM}}$ | Mid-level input voltage | V <sub>CC</sub> = 5V | | 1.6 | | V | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 5V | 0 | | 0.4 | V | | | DxP, DxN | DxP, DxM | | | | | | | | C <sub>IO_DXX</sub> | Capacitance to GND | Measured with LCR meter and device powered down. 1 MHz sinusoid, 30 mVpp ripple | | 2.7 | | pF | | # 6.6 Switching Characteristics over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------|-----|-----|--------|------| | F <sub>BR_DXX</sub> | DxP/M Bit Rate | USB channel = HS mode; 480 Mbps traffic; VCC supply stable | | | 480.24 | Mbps | | t <sub>RISE_DXX</sub> | DxP/M rise time | 10% - 90%; V <sub>CC</sub> = 5.5V; Max AC Gain; | 100 | | | ps | | t <sub>FALL_DXX</sub> | DxP/M fall time | 90% - 10%; V <sub>CC</sub> = 5.5V; Max AC Gain; | 100 | | | ps | | t <sub>RSTN_PU</sub><br>LSE_WIDT<br>H | Minimum width to detect a valid RSTN signal assert when the pin is actively driven | V <sub>CC</sub> = 4.4 V; Refer to 图 1 | 20 | | | μs | | t <sub>STABLE</sub> | VCC stable before RSTN de-assertion | Refer to 图 1 | 100 | | | μs | | t <sub>VCC_RAM</sub> | VCC ramp time | | 0.2 | | 100 | ms | 图 1. Power On and Reset Timing ### 6.7 Typical Characteristics 图 2. USB2.0 HS Eye diagram, Host far-end with 2m cable post-channel loss without TUSB213-Q1 图 3. USB2.0 HS Eye diagram, Host far-end with 2m cable post-channel loss with TUSB213-Q1 图 4. USB2.0 HS Eye diagram, Host far-end with 5m cable pre-channel loss without TUSB213-Q1 图 5. USB2.0 HS Eye diagram, Host far-end with 5m cable pre-channel loss with TUSB213-Q1 www.ti.com.cn ### 7 Detailed Description #### 7.1 Overview The TUSB213-Q1 is a USB High-Speed (HS) signal conditioner, designed to compensate for ISI signal loss in a transmission channel. TUSB213-Q1 has a patent-pending design which is agnostic to USB Low Speed (LS) and Full Speed (FS) signals and does not alter their signal characteristics, while HS signals are compensated. In addition, the design is compatible with USB On-The-Go (OTG) and Battery Charging (BC) specifications. Programmable signal AC boost through an external resistor on EQ pin permits fine tuning device performance to optimize signals helping to pass USB HS electrical compliance tests at the connector. Additional DC Boost configurable by three level input DC\_BOOST pin helps overcoming the cable losses. #### 7.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 EQ The EQ pin of the TUSB213-Q1 is used to configure the AC boost of the device. The four levels of AC boost are set through different values of an external pulldown resistor at this pin. #### 7.3.2 DC BOOST The DC\_BOOST pin of the TUSB213-Q1 is a tri-level pin, used to set the DC gain of the device according to 表 1 DC BOOST SETTING VIA PIN STRAP DC\_BOOST DC Boost Setting (mV) V<sub>IL</sub> 40 V<sub>IM</sub> 60 V<sub>IH</sub> 80 表 1. DC Boost Settings #### 7.4 Device Functional Modes #### 7.4.1 Low Speed (LS) Mode TUSB213-Q1 automatically detects a LS connection and does not enable signal compensation. CD pin is asserted high. #### 7.4.2 Full Speed (FS) Mode TUSB213-Q1 automatically detects a FS connection and does not enable signal compensation. CD pin is asserted high. ### Device Functional Modes (接下页) #### 7.4.3 High Speed (HS) Mode TUSB213-Q1 automatically detects a HS connection and will enable signal compensation as determined by the configuration of the DC\_BOOST pin and the external pulldown resistance on its EQ pin. CD pin asserted high. #### 7.4.4 Shutdown Mode TUSB213-Q1 is disabled when its RSTN pin is asserted low. In shutdown mode, the USB channel is still fully operational but there is neither signal compensation nor any indication from the CD pin as to the status of the channel. #### 7.4.5 I2C Mode TUSB213-Q1 support 100 kHz I<sup>2</sup>C for device configuration, status readback and test purposes. This controller is enabled after SCL and SDA pins are sampled high shortly after de-assertion of RSTN. In this mode, the register as described in 表 2 can be accessed by I<sup>2</sup>C read/write transaction to 7-bit slave address 0x2C. It is necessary to set CFG\_ACTIVE bit and reset it to zero after making changes to the EQ and DC Boost level registers to restart the state machine. 注 All registers or fields in 表 2 which are not specifically mentioned are considered reserved. The default value of these reserved registers or fields must not be changed. It is suggested to perform a read-modify-write operation to maintain the default value of the reserved fields. #### 表 2. Register definition | Offset | Bit(s) | Name | Туре | Default | Description | |--------|--------|------------|------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x01 | 6:4 | ACB_LVL | RW | XXX (Sampled from EQ pin at reset) | Sets the level of AC boost 000 :Level 0 AC boost programmed [MIN] 001 : Level 1 AC boost programmed 011 : Level 2 AC boost programmed 111 : Level 3 AC boost programmed [MAX] | | 0x03 | 0 | CFG_ACTIVE | RW | 1b | Configuration mode 0 : Normal mode. State machine enabled. 1 : Configuration mode: State machine disabled. After reset, if I2C mode is true (SCL and SDA are both pulled high) it is maintained until it is cleared by an I2C write, but, if I2C mode is not true, it is cleared automatically. | | 0x0E | 2:0 | DCB_LVL | RW | XXX (Sampled from DC_BOOST pin at reset) | Sets the level of DC Boost 011 : 40mV (DC_Boost = L) 101 : 60mV (DC_Boost = M, default) 111 : 80mV (DC_Boost = H) | ### 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The primary purpose of the TUSB213-Q1 is to re-store the signal integrity of a USB High Speed channel up to the USB connector. The loss in signal quality stems from reduced channel bandwidth due to high loss PCB trace and other components that contribute a capacitive load. This can cause the channel to fail the USB near end eye mask. Proper use of the TUSB213-Q1 can help to pass this eye mask. Additionally the DC Boost helps overcoming DC losses from cables and traces. A secondary purpose is to use the CD pin of the TUSB213-Q1 to control other blocks on the customer platform if so desired. #### 8.2 Typical Application A typical application is shown in 6. In this setup, D2P and D2M face the USB connector while D1P and D1M face the USB host or hub. If desired, the orientation may be reversed [that is, D2 faces transceiver and D1 faces connector]. Copyright © 2017, Texas Instruments Incorporated 图 6. Typical Application ## Typical Application (接下页) #### 8.2.1 Design Requirements For this design example, use the parameters shown in the table below. #### 表 3. Design Parameters | PARAMETER | | | | | | | | |--------------------------------|------------------|----------------------|---------------------|-----------------------------------------------|--|--|--| | V <sub>CC</sub> (4.4 V to 5.5 | 5 V | | | | | | | | I <sup>2</sup> C support requi | No | | | | | | | | | | R <sub>EQ</sub> | Level | | | | | | | | 0-Ω | 0 | | | | | | AC Boost | | 1.69 k ±1% | 1 | AC Boost Level 2:<br>R <sub>EO</sub> = 3.83 k | | | | | | | 3.83 k ± 1% | 2 | T(EQ = 0.00 K | | | | | | | DNI | 3 | | | | | | | R <sub>DC1</sub> | R <sub>DC2</sub> | Level | | | | | | DC Danet | 22 kΩ - 47 kΩ | Do Not Install (DNI) | 40 mV Low DC boost | Mid DC Level: | | | | | DC Boost | DNI | DNI | 60 mV Mid DC boost | $R_{DC1} = DNI$<br>$R_{DC2} = DNI$ | | | | | | 47 kΩ | 24 kΩ | 80 mV High DC boost | | | | | #### 8.2.2 Detailed Design Procedure TUSB213-Q1 requires a valid reset signal as described in the power supply recommendations section. The capacitor at RSTN pin is not required if a microcontroller drives the RSTN pin according to recommendations. VREG pin is the internal LDO output that requires a 0.1-μF external capacitor to GND to stabilize the core. The ideal AC boost setting is dependent upon the signal chain loss characteristics of the target platform. The general recommendation is to start with AC boost level 0, and then increment to AC boost level 1, etc. if permissible. Same applies to the DC Boost setting where it is recommended to plan for the required pads or connections to change boost settings, but to start with DC boost level 1. In order for the TUSB213-Q1 to recognize any change to the AC and DC Boost settings, the RSTN pin must be toggled. This is because the configuration is latched on power up and the inputs are ignored thereafter. 注 The TUSB213-Q1 compensates for DC attenuation in the signal path according to the configuration of the DC\_BOOST pin. This pin is not 5V tolerant and therefore when selecting the highest DC boost level, the voltage level at DC\_BOOST pin must be less than 3.6V. Placement of the device is also dependent on the application goal. 表 4 summarizes our recommendations. #### 表 4. Platform Placement Guideline | PLATFORM GOAL | SUGGESTED DEVICE PLACEMENT | | | | | |--------------------------------------------------------|--------------------------------------|--|--|--|--| | Pass USB Near End Mask | Close to measurement point | | | | | | Pass USB Far End Eye Mask | Close to USB PHY | | | | | | Cascade multiple devices to improve device enumeration | Midway between each USB interconnect | | | | | 图 7. Reference Schematic ### 8.2.2.1 Test Procedure to Construct USB High Speed Eye Diagram 注 USB-IF certification tests for High Speed eye masks require the *mandated use* of the USB-IF developed test fixtures. These test fixtures do not require the use of oscilloscope probes. Instead they use SMA cables. More information can be found at the USB-IF Compliance Updates Page. It is located under the 'Electricals' section, ID 86 dated March 2013. The following procedure must be followed before using any oscilloscope compliance software to construct a USB High Speed Eye Mask: #### 8.2.2.1.1 For a Host Side Application - 1. Configure the TUSB213-Q1 to the desired AC and DC Boost settings - 2. Power on (or toggle the RSTN pin if already powered on) the TUSB213-Q1 - 3. Using SMA cables, connect the oscilloscope and the USB-IF host-side test fixture to the TUSB213-Q1 - 4. Enable the host to transmit USB TEST PACKET - 5. Execute the oscilloscope USB compliance software. - 6. Repeat the above steps in order to re-test TUSB213-Q1 with a different settings ### 8.2.2.1.2 For a Device Side Application - 1. Configure the TUSB213-Q1 to the desired AC and DC Boost settings - 2. Power on (or toggle the RSTN pin if already powered on) the TUSB213-Q1 - 3. Connect a USB host, the USB-IF device-side test fixture, and USB device to the TUSB213-Q1. Ensure that the USB-IF device test fixture is configured to the 'INIT' position - 4. Allow the host to enumerate the device - 5. Enable the device to transmit USB TEST\_PACKET - 6. Using SMA cables, connect the oscilloscope to the USB-IF device-side test fixture and ensure that the device-side test fixture is configured to the 'TEST' position. - 7. Execute the oscilloscope USB compliance software. - 8. Repeat the above steps in order to re-test TUSB213-Q1 with a different settings # 8.2.3 Application Curves 图 8. Eye Diagram Bench Setup 图 9. No TUSB213-Q1 ZHCSGQ4-SEPTEMBER 2017 www.ti.com.cn ### 9 Power Supply Recommendations On power up, the interaction of the RSTN pin and power on ramp could result in digital circuits not being set correctly. The device should not be enabled until the power on ramp has settled to 4.4 V or higher to ensure a correct power on reset of the digital circuitry. If RSTN cannot be held low by microcontroller or other circuitry until the power on ramp has settled, then an external capacitor from the RSTN pin to GND is required to hold the device in the low power reset state. The RC time constant should be larger than five times of the power on ramp time (0 to V<sub>CC</sub>). With a typical internal pullup resistance of 500 k $\Omega$ , the recommended minimum external capacitance is calculated as: $$C_{RSTN} = [Ramp Time \times 5] \div [500 k\Omega]$$ (1) ## 10 Layout ### 10.1 Layout Guidelines To avoid the need for signal vias, it is highly recommend to route the High Speed traces on the same surface layer than the TUSB213-Q1 is placed. shows an example how one could layout the PCB for TUSB213-Q1. The layout should use impedance controlled traces to maintain 90 $\Omega$ differential impedance for the whole signal path as required per USB 2.0 specification. General guidelines for highspeed signal routing apply. ### 10.2 Layout Example 图 22. Layout Example #### 11 器件和文档支持 #### 11.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 ### 11.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另行通知和修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。 # **RGY0014B** ### **PACKAGE OUTLINE** ### **VQFN - 1 mm max height** PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. # **EXAMPLE BOARD LAYOUT** # **RGY0014B** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ### **EXAMPLE STENCIL DESIGN** # **RGY0014B** # VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TUSB213QRGYRQ1 | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 105 | USB213 | | TUSB213QRGYRQ1.A | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 105 | USB213 | | TUSB213QRGYTQ1 | Active | Production | VQFN (RGY) 14 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 105 | USB213 | | TUSB213QRGYTQ1.A | Active | Production | VQFN (RGY) 14 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 105 | USB213 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TUSB213-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 • Catalog : TUSB213 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # PACKAGE MATERIALS INFORMATION www.ti.com 8-Jan-2021 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB213QRGYRQ1 | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q2 | | TUSB213QRGYTQ1 | VQFN | RGY | 14 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 8-Jan-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TUSB213QRGYRQ1 | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 38.0 | | TUSB213QRGYTQ1 | VQFN | RGY | 14 | 250 | 213.0 | 191.0 | 35.0 | ### 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司