









TSM36A ZHCSQN3A - JUNE 2022 - REVISED OCTOBER 2022

# TSM36A 采用 SOT-23 封装的浪涌保护器件

#### 1 特性

- 针对工业信号线的 1.7kV 42Ω IEC 61000-4-5 浪涌 测试提供单向浪涌保护
- 强大的浪涌保护:
  - IEC61000-4-5 (8/20µs): 41 A
- 对于持续 8/20µs 的 25A 浪涌电流,钳位电压低至 50 V,可保护下游元件
- 工作电压为 36V,用于保护 24V 系统中的信号
- 1µA 低漏电流
- 0.5Ω 低动态电阻
- 集成 4 级 IEC 61000-4-2 ESD 保护
- 30kV ESD 保护 (IEC 61000-4-2)
- SOT-23 (DBZ) 小型、标准、通用封装
- 引线式封装,用于自动光学检测 (AOI)

#### 2 应用

- 工业传感器
- IO link
- PLC I/O 模块
- 24V 电源线或数字输入或输出线
- 4/20mA 环路
- 电器
- 医疗设备
- 电机驱动器

#### 3 说明

TSM36A 是 TI 浪涌保护器件系列的一款产品。 TSM36A 可将高达 41A 的 IEC 61000-4-5 故障电流可 靠分流,从而保护系统免受高功率瞬态冲击或雷击。该 器件为满足常见的工业信号线路 EMC 要求提供了解决 方案,可通过  $42\Omega$  电阻进行耦合的方式承受最高 1.7kV IEC 61000-4-5 开路电压。TSM36A 在浪涌事件期 间进行钳制,确保系统在 I PP = 25A 时承受低于 50 V 的电压。

此外, TSM36A 采用小型引线式 SOT-23 (DBZ) 封 装,尺寸大概比业界通用 SMA 封装小 50%。器件的漏 电流和电容都非常低,可有效减少保护线路所受影响。

更多有关浪涌系列其他器件的信息,请参阅该链接中的 产品。

#### 封装信息(1)

| 器件型号   | 封装                 | 封装尺寸(标称值)       |
|--------|--------------------|-----------------|
| TSM36A | DBZ ( SOT-23 , 3 ) | 2.92mm × 1.30mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。



A. 该图所示为两个串联堆叠的 TSM36A 单向器件,阳极背靠背连接,从而在各自信号之间实施保护。

工业传感器 IO Link 应用



# **Table of Contents**

| 1 特性                                 | 7.4 Device Functional Modes             |                 |
|--------------------------------------|-----------------------------------------|-----------------|
| 2 应用                                 |                                         | 8               |
| 3 说明                                 |                                         | 8               |
| 4 Revision History                   |                                         | 8               |
| 5 Pin Configuration and Functions    |                                         | 9               |
| 6 Specifications                     |                                         | 10              |
| 6.1 Absolute Maximum Ratings         |                                         | 10              |
| 6.2 ESD Ratings—JEDEC Specification  | 10.2 Layout Example                     | 10              |
| 6.3 ESD Ratings—IEC Specification    | 11 Davida and Dagumantation Support     | <mark>11</mark> |
| 6.4 Recommended Operating Conditions |                                         | 11              |
| 6.5 Thermal Information              |                                         | 11              |
| 6.6 Electrical Characteristics       | 440十十次万                                 |                 |
| 6.7 Typical Characteristics          | 44 4 T                                  |                 |
| 7 Detailed Description               | 14 F Flacture 4-4's Diaglacum - Ocution | 11              |
| 7.1 Overview                         | 11.0 07.7                               |                 |
| 7.1 Overview                         |                                         |                 |
| 7.3 Feature Description              |                                         | 11              |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| Cł | nanges from Revision * (June 2022) to Revision A (October 2022) | Page                                   |
|----|-----------------------------------------------------------------|----------------------------------------|
| •  | 将数据表的状态从 <i>预告信息</i> 更改为 <i>量产数据</i>                            | ······································ |



# **5 Pin Configuration and Functions**



图 5-1. DBZ Package, 3-Pin SOT-23 (Top View)

表 5-1. Pin Functions

| PIN  |      | TYPE(1) | DESCRIPTION                                                                                                                                        |
|------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.  | IIFE\/  | DESCRIP HON                                                                                                                                        |
| Ю    | 3    | I/O     | Surge and ESD protected IO                                                                                                                         |
| GND  | 1, 2 |         | Connect to ground. To achieve the rated performance, it is required to connect pin 1 and 2 together on the PCB as close to the device as possible. |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

 $T_A = 25$ °C (unless otherwise noted) (1)

|                      | Parameter                                        | Device | MIN  | MAX  | UNIT |
|----------------------|--------------------------------------------------|--------|------|------|------|
| P <sub>pk_8_20</sub> | IEC 61000-4-5 Power (t <sub>p</sub> - 8/20 μs)   | TSM36A |      | 2000 | W    |
| I <sub>pp_8_20</sub> | IEC 61000-4-5 Current (t <sub>p</sub> - 8/20 μs) | TSM36A |      | 41   | Α    |
| T <sub>A</sub>       | Operating free-air temperature                   |        | - 55 | 150  | °C   |
| TJ                   | Junction temperature                             |        | - 55 | 150  | °C   |
| T <sub>stg</sub>     | Storage temperature                              |        | - 65 | 155  | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings—JEDEC Specification

|                    | Parameter               |                                                            | VALUE  | UNIT |
|--------------------|-------------------------|------------------------------------------------------------|--------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001     | ± 2500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JS-002 | ± 1000 | V    |

# 6.3 ESD Ratings—IEC Specification

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                    | Parameter               |                                           | VALUE  | UNIT |
|--------------------|-------------------------|-------------------------------------------|--------|------|
| V                  | Electrostatic discharge | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | \/   |
| V <sub>(ESD)</sub> |                         | IEC 61000-4-2 Air-gap Discharge, all pins | ±30000 | V    |

#### **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 | Parameter                      | MIN  | NOM MAX | UNIT |
|-----------------|--------------------------------|------|---------|------|
| V <sub>IN</sub> | Input voltage                  | 0    | 36      | V    |
| T <sub>A</sub>  | Operating free-air temperature | - 55 | 150     | °C   |

#### 6.5 Thermal Information

|                        |                                              | TSM36A       |      |
|------------------------|----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBZ (SOT-23) | UNIT |
|                        |                                              | 3 PINS       |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 204.4        | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 96.9         | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 39.9         | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 7.1          | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 39.5         | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TSM36A

#### 6.6 Electrical Characteristics

T<sub>A</sub> = 25°C (unless otherwise noted)

|                     | PARAMETER                                | TEST CONDITIONS                                            | Device | MIN  | TYP | MAX  | UNIT |
|---------------------|------------------------------------------|------------------------------------------------------------|--------|------|-----|------|------|
| V <sub>RWM</sub>    | Reverse stand-off voltage                |                                                            | TSM36A | 0    |     | 36   | V    |
| $V_{BRF}$           | Forward breakdown voltage <sup>(1)</sup> | I <sub>IO</sub> = - 10 mA                                  | TSM36A |      | 0.8 |      | V    |
| $V_{BRR}$           | Reverse breakdown voltage <sup>(1)</sup> | I <sub>IO</sub> = 10 mA                                    | TSM36A | 37.8 |     | 44.2 | V    |
|                     | Clamping voltage <sup>(2)</sup>          | $I_{PP}$ = 25A, $t_p$ = 8/20 µs, from IO to GND            | TSM36A |      | 50  |      | V    |
| $V_{CLAMP}$         | Clamping voltage(=/                      | $I_{PP}$ = 40 A, $t_p$ = 8/20 $\mu$ s, from IO to GND      | TSM36A |      | 57  |      | V    |
| I <sub>LEAK</sub>   | Leakage current                          | V <sub>IO</sub> = +36 V                                    | TSM36A |      |     | 1    | μА   |
| R <sub>DYN</sub>    | Dynamic resistance                       | t <sub>p</sub> = 8/20 μs, from IO to GND                   | TSM36A |      | 0.5 |      | Ω    |
| C <sub>IO-GND</sub> | Line capacitance                         | V <sub>IO</sub> = 0 V, f = 1 MHz, V <sub>p-p</sub> = 30 mV | TSM36A |      | 50  | 80   | pF   |

<sup>(1)</sup>  $V_{BRF}$  and  $V_{BRR}$  are defined as the voltage when ±10 mA is applied in the positive-going direction. (2) Device stressed with 8/20  $\,\mu$  s exponential decay waveform according to IEC 61000-4-5.



# **6.7 Typical Characteristics**



#### 7 Detailed Description

#### 7.1 Overview

The TSM36A is a surge protection diode that clamps the voltage during a fault and protects downstream components from overvoltage events.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The TSM36A is a surge protection diode that handles 41 A of IEC 61000-4-5 8/20 µs surge current. The low clamping voltage protects downstream circuits from being stressed during a surge event. The TSM36A has minimal leakage current at the standoff voltage of 36 V, making it a good candidate for applications where low leakage is needed to reduce power dissipation. A 30-kV IEC 61000-4-2 rating makes it a robust protection solution for ESD events as well. The TSM36A has a wide ambient temperature range of – 55°C to +150°C which enables it to work in applications requiring an extended temperature range. The small SOT-23 (DBZ) package enables it to save board area compared to other surge protection devices in a traditional SMA package. The leaded SOT-23 (DBZ) package enables automatic optical inspection during the assembly process.

#### 7.4 Device Functional Modes

#### 7.4.1 Protection Specifications

The TSM36A is specified according to both the IEC 61000-4-5 standard. The IEC 61000-4-5 standard requires protection against a pulse with a rise time of 8 µs and a half length of 20 µs.

Additionally, the TSM36A is tested according to IEC 61000-4-5 to pass a  $\pm 1.7$  kV surge test through a 42- $\Omega$  coupling resistor and a 0.5  $\mu$ F capacitor, which is a common test requirement for industrial signal I/O lines. The TSM36A will serve as a protection solution for applications with that requirement.

The TSM36A integrates 30-kV IEC 61000-4-2 rated ESD protection, which ensures that the device can protect against both surge and ESD transient events.

For more information on TI's test method for surge and ESD testing, reference TI's IEC 61000-4-x Testing application note.

#### 8 Application and Implementation

#### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **8.1 Application Information**

The TSM36A can be used to protect any power, analog, or digital signal from transient fault conditions caused by the environment or other electrical components.

## 8.2 Typical Application



Diagram shows two TSM36A unidirectional devices stacked in series with the anodes tied back-to-back to protect between the respective signals.

图 8-1. TSM36A Application Schematic

#### 8.2.1 Design Requirements

In the previous example, the TSM36A is protecting an IO Link tranceiver that has a nominal voltage of 24 V and a maximum input voltage of 30 V. Most industrial interfaces such as this require protection against ±1 kV surge test through a 42-Ω coupling resistor and a 0.5 μF capacitor, equaling approximately 24 A of surge current. If a surge event caused by lightning, coupling, ringing, or any other fault condition occurs without any input protection, then this input voltage will rise to hundreds of volts in microseconds, which violates the absolute maximum input voltage and will harm the device. An ideal surge protection diode will maximize the useable voltage range while still clamping at a safe level for the system.

Product Folder Links: TSM36A

#### 8.2.2 Detailed Design Procedure

If the TSM36A is protecting the device, then during a surge event the voltage will rise to the breakdown of the diode at 37.8 V (minimum), the TSM36A will turn on and shunt the surge current to ground. With the low dynamic resistance of the TSM36A, large amounts of surge current will have some impact on the clamping voltage. The dynamic resistance of the TSM36A is around 0.5  $\Omega$ , which means 24 A of surge current will cause a voltage rise of 24 A × 0.5  $\Omega$  = 12 V. Because the device turns on at 37.8 V (minimum), the IO Link transceiver input will be exposed to 37.8 V + 12 V = 49.8 V during surge pulses, which is well within the absolute maximum voltage of the IO Link transceiver input pins (L+, L-, and CQ) and will protect the circuit. The small size of the device also improves fault protection by lowering the effect of fault current coupling onto neighboring traces. The small form factor of the SOT-23 package allows the device to be placed extremely close to the input connector, lowering the length of the fault current path through the system compared to larger protection solutions. Finally, the low leakage of the TSM36A will have low input power losses. The device will receive a maximum of 1  $\mu$  A leakage at 36 V for a constant power dissipation of 36  $\mu$  W; a small quantity that will minimally effect overall efficiency metrics and heating concerns.

#### 8.2.3 Configuration Options

The TSM36A can either be used in an unidirectional or bidirectional configuration. For bidirectional operation, place two TSM36A devices in series with reverse orientation, which allows a working voltage of ±36 V. TSM36A bidirectional operation is similar to its unidirectional operation, but with a minor increase in breakdown voltage and clamping voltage.

# 9 Power Supply Recommendations

This is a passive TVS diode-based surge protection device; therefore, there is no requirement to power it. Ensure that the maximum voltage specifications for each pin are not violated.



#### 10 Layout

# 10.1 Layout Guidelines

- For optimal performance, place the device as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.
- Pin 1 and 2 are not internally connected. To achieve the rated performance, it is required to connect Pin 1 and 2 together on the PCB as close to the device as possible and route the signal to ground. Also use a thick and short trace for this return path.

#### 10.2 Layout Example

The following is a typical example of the layout routing for the TSM36A undirectional device.



图 10-1. Routing with DBZ Package

Product Folder Links: TSM36A

#### 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, TI's IEC 61000-4-x Testing application note
- Texas Instruments, ESD Layout Guide user's guide
- Texas Instruments, ESD Protection Diodes EVM user's guide
- Texas Instruments, Generic ESD Evaluation Module user's guide
- Texas Instruments, Reading and Understanding an ESD Protection data sheet

#### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TSM36ADBZR            | Active     | Production    | SOT-23 (DBZ)   3 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 2098             |
| TSM36ADBZR.B          | Active     | Production    | SOT-23 (DBZ)   3 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 2098             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TSM36A:

Automotive : TSM36A-Q1

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

| NOTE: Qualified Version Definition |
|------------------------------------|
|------------------------------------|

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Nov-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TSM36ADBZR | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 2.9        | 3.35       | 1.35       | 4.0        | 8.0       | Q3               |

www.ti.com 12-Nov-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TSM36ADBZR | SOT-23       | DBZ             | 3    | 3000 | 210.0       | 185.0      | 35.0        |  |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration TO-236, except minimum foot length.

- 4. Support pin may differ or may not be present.
- 5. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司