**TPSM843820** ZHCSPU4A - OCTOBER 2023 - REVISED DECEMBER 2023 # TPSM843820 具有集成电感器和内部补偿高级电流模式控制的 4V 至 18V 输 入、8A 同步 SWIFT™ 降压转换器 MicroSiP™ 电源模块 # 1 特性 - 固定频率、内部补偿高级电流模式 (ACM) 控制 - 小型 3.5mm × 3.5mm × 1.6mm、 15 引脚 DFM 封装 MicroSiP 电源模块 - 高效、集成 25mΩ 和 6.5mΩ MOSFET、电感器和 基本无源器件 - 4V 至 18V 输入电压范围 - 0.5V 至 1.8V 输出电压范围 - 三种可选的 PWM 斜坡选项,可优化控制环路性能 - 五种可选的开关频率:500kHz、750kHz、1MHz、 1.5MHz 和 2.2MHz - 与一个外部时钟同步 - 0.5V,整个温度范围内的电压基准精度为±0.5% - 可选的软启动时间: 0.5ms、1ms、2ms 和 4ms - 单调启动至预偏置输出 - 电流限值可选,支持更低电流运行 - 具有可调节输入欠压锁定功能的使能端 - 电源正常输出监视器 - 输出过压、输出欠压、输入欠压、过流和过热保护 - 与 3A TPSM843320 6A TPSM843620 引脚对引 - 工作结温范围为 40°C 至 125°C # 4 V to 18 V BOOT SYNC/FSEL 简化版原理图 #### 2 应用 - 无线基础设施和有线通信设备 - 光纤网络 - 测试和测量 - 医疗和保健 - 航天和国防 # 3 说明 TPSM843820 是一款高效、小巧、灵活且易用的同步 直流/直流降压转换器,采用 MicroSiP 电源模块封装。 该模块的输入电压高达 18V,具有可由系统设计人员 通过电阻器调节的固定频率。嵌入式 IC 会进行内部补 偿,从而减少外部元件和并减小设计尺寸。集成式高频 电容器可降低开关节点的瞬态峰值。 TPSM843820 模块采用内部补偿、固定频率高级电流 模式控制。该器件能够在以高达 2.2MHz 的开关频率运 行时提供高效率。固定频率控制器可以在 500kHz 至 2.2MHz 范围内运行,并且可以通过 SYNC 引脚与外 部时钟同步。其他功能包括高精度电压基准、可选的软 启动时间、单调启动至预偏置输出、可选的电流限制、 可调 UVLO(通过 EN 引脚实现)以及全套故障保护。 #### 封装信息 | 10000000000000000000000000000000000000 | | | | | |----------------------------------------|-------------------|---------------------|--|--| | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | | | | TPSM843820 | SIT ( uSiP , 15 ) | 3.50mm × 3.50mm | | | - 有关详细信息,请参阅节10。 (1) - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 # **Table of Contents** | 1 特性 | 1 | 6.4 Device Functional Modes | 17 | |-----------------------------------------|----|-----------------------------------------|----| | 2 应用 | | 7 Application and Implementation | 19 | | - 二/.1<br>3 说明 | | 7.1 Application Information | 19 | | 4 Pin Configuration and Functions | | 7.2 Typical Applications | | | 5 Specifications | | 7.3 Power Supply Recommendations | 29 | | 5.1 Absolute Maximum Ratings | | 7.4 Layout | 29 | | 5.2 ESD Ratings | | 8 Device and Documentation Support | 32 | | 5.3 Recommended Operating Conditions | | 8.1 接收文档更新通知 | 32 | | 5.4 Thermal Information. | | 8.2 支持资源 | 32 | | 5.5 Electrical Characteristics (Module) | | 8.3 Trademarks | | | 5.6 Typical Characteristics | | 8.4 静电放电警告 | 32 | | 6 Detailed Description | | 8.5 术语表 | | | 6.1 Overview | | 9 Revision History | | | 6.2 Functional Block Diagram | 10 | 10 Mechanical, Packaging, and Orderable | | | 6.3 Feature Description | 10 | Information | 33 | | · | | | | # **4 Pin Configuration and Functions** 图 4-1. SIT Package 15-Pin uSiP (Top View) 表 4-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |---------------|---------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | - ITPE\"/ | DESCRIPTION | | | FB | 1 | I | Feedback pin for output voltage regulation. Connect this pin to the midpoint of a resistor divider to set the output voltage. | | | AGND | 2 | _ | Ground return for internal analog circuits | | | BP5 | 3 | 0 | Internal 5-V regulator output. Bypass this pin with a 2.2- µ F capacitor to AGND. | | | PG | 4 | 0 | Open-drain power-good indicator | | | MODE | 5 | ı | A resistor to ground selects the current limit, soft-start rate, and PWM ramp amplitude. | | | EN | 6 | 1 | Enable pin. Float to enable, enable and disable with an external signal, or adjust the input undervoltage lockout with a resistor divider. | | | PGND | 7, 8, 9 | _ | Ground return for the power stage. This pin is internally connected to the source of the low-side MOSFET. | | | VIN | 10 | I | Input power to the power stage. Low impedance bypassing of these pins to PGND is critical. A 47-nF to 100-nF capacitor from VIN to PGND close to IC is required. | | | SW | 11 | DNC | Switch node of the module, used for monitoring only | | | воот | 12 | DNC | Supply for the internal high-side MOSFET gate driver. This pin is monitoring only because the capacitor to SW pin is integrated | | | SYNC/<br>FSEL | 13 | I | Frequency select and external clock synchronization. A resistor to ground sets the switching frequency of the device. An external clock can also be applied to this pin to synchronize the switching frequency. | | | VOUT | 14 | 0 | Buck output voltage. Connect output capacitors to this node. | | | PAD/<br>PGND | 15 | _ | Thermal pad connected to PGND | | (1) I = input, O = output # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | 1 3 ( | MIN | MAX | UNIT | |------------------------------------------------|------------------------------------------------|-------|-----|------| | Input voltage | VIN | - 0.3 | 20 | V | | Input voltage | VIN to SW, DC | - 0.3 | 20 | V | | Input voltage | VIN to SW, transient 20ns | - 6 | 25 | V | | Input voltage | воот | - 0.3 | 25 | V | | Input voltage | BOOT to SW | - 0.3 | 6 | V | | Input voltage | EN, PGOOD, MODE, SYNC/FSEL, FB | - 0.3 | 6 | V | | Output voltage | SW, DC | - 0.3 | 20 | V | | Output voltage | SW, transient 20 ns | - 5 | 22 | V | | Operating junction temperature, T <sub>J</sub> | Operating junction temperature, T <sub>J</sub> | - 40 | 125 | °C | | Storage temperatur | e, T <sub>stg</sub> | - 55 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | , | | | |-------------------|--------------------------------|-------|---------|------| | | | MIN | NOM MAX | UNIT | | Input voltage | V <sub>IN</sub> | 4 | 18 | V | | Input voltage | SYNC/FSEL, EN, PGOOD | - 0.1 | 5.5 | V | | Output voltage | V <sub>OUT</sub> | 0.5 | 1.8 | | | Output current | lout | | 8 | Α | | TJ | Operating junction temperature | - 40 | 125 | °C | | f <sub>SYNC</sub> | External clock frequency | 400 | 2600 | kHz | # **5.4 Thermal Information** | | | TPSM843x20 | | |--------------------------------------------------------------|--|---------------|------| | THERMAL METRIC <sup>(1)</sup> | | uSiP (TI EVM) | UNIT | | | | 15 PINS | | | R <sub>0 JA</sub> Junction-to-ambient thermal resistance | | 29.9 | °C/W | | ψ <sub>JB</sub> Junction-to-board characterization parameter | | 9.82 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPSM843820* # **5.5 Electrical Characteristics (Module)** $T_J = -40$ °C to +125°C, $V_{VIN} = 4 \text{ V} - 18 \text{ V}$ (unless otherwise noted) | 11 - 40 0 10 | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------|-----------------------------------------------------------------------------------|------|---------|---------|------| | SUPPLY VOLTAG | | TEST SOMETHIONS | | • • • • | 1117-07 | 0 | | I <sub>Q(VIN)</sub> | VIN operating non-switching supply current | V <sub>EN</sub> = 1.3 V, V <sub>FB</sub> = 550 mV, V <sub>VIN</sub> = 12 V, 1 MHz | | 1200 | 1600 | μA | | I <sub>SD(VIN)</sub> | VIN shutdown supply current | V <sub>EN</sub> = 0 V, V <sub>VIN</sub> = 12 V | | 15 | 25 | μA | | | VIN UVLO rising threshold | VIN rising | 3.9 | 4 | 4.1 | V | | | VIN UVLO hysteresis | | | 150 | | mV | | ENABLE AND U | /LO | | | | | | | V <sub>EN(rise)</sub> | EN voltage rising threshold | EN rising, enable switching | | 1.2 | 1.25 | V | | V <sub>EN(fall)</sub> | EN voltage falling threshold | EN falling, disable switching | 1.05 | 1.1 | | V | | V <sub>EN(hyst)</sub> | EN voltage hysteresis | | | 100 | | mV | | | EN pin sourcing current | V <sub>EN</sub> = 1.1 V | 0.4 | 1.5 | | μΑ | | | EN pin sourcing current | V <sub>EN</sub> = 1.3 V | | 11.6 | | μΑ | | INTERNAL LDO | BP5 | | | | | | | V <sub>BP5</sub> | Internal LDO BP5 output voltage | V <sub>VIN</sub> = 12 V | | 4.5 | | V | | | BP5 dropout voltage | V <sub>VIN</sub> - V <sub>BP5</sub> , V <sub>VIN</sub> = 3.8 V | | | 350 | mV | | | BP5 short-circuit current limit | V <sub>VIN</sub> = 12 V | | 75 | | mA | | REFERENCE VO | LTAGE | | | | | | | $V_{FB}$ | Feedback Voltage | T <sub>J</sub> = -40°C to 125°C | 495 | 500 | 505 | mV | | I <sub>FB(LKG)</sub> | Input leakage current into FB pin | $V_{FB}$ = 500 mV, non-switching, $V_{VIN}$ = 12 V, $V_{EN}$ = 0 V | | 1 | | nA | | SWITCHING FRE | QUENCY AND OSCILLATOR | | | | | | | f <sub>SW</sub> | Switching frequency | RFSEL = 24.3 k Ω | 450 | 500 | 550 | kHz | | f <sub>SW</sub> | Switching frequency | R <sub>FSEL</sub> = 17.4 kΩ | 675 | 750 | 825 | kHz | | f <sub>SW</sub> | Switching frequency | RFSEL = 11.8 kΩ | 900 | 1000 | 1100 | kHz | | f <sub>SW</sub> | Switching frequency | R <sub>FSEL</sub> = 8.06 k Ω | 1350 | 1500 | 1650 | kHz | | f <sub>SW</sub> | Switching frequency | R <sub>FSEL</sub> = 4.99 k Ω | 1980 | 2200 | 2420 | kHz | | SYNCHRONIZAT | ION | 1 | | | | | | V <sub>IH(sync)</sub> | High-level input voltage | | 1.8 | | | V | | V <sub>IL(sync)</sub> | Low-level input voltage | | | | 0.8 | V | | SOFT-START | | | | | | | | t <sub>SS1</sub> | Soft-start time | R <sub>MODE</sub> = 1.78 kΩ | | 0.5 | | ms | | t <sub>SS2</sub> | Soft-start time | $R_{MODE} = 2.21 \text{ k}\Omega$ | | 1 | | ms | | t <sub>SS3</sub> | Soft-start time | $R_{MODE} = 2.74 \text{ k}\Omega$ | | 2 | | ms | | t <sub>SS4</sub> | Soft-start time | $R_{MODE} = 3.32 \text{ k}\Omega$ | | 4 | | ms | | POWER STAGE | I | WODE . | | | | | | R <sub>DS(on)HS</sub> | High-side MOSFET on-resistance | T <sub>J</sub> = 25°C, V <sub>VIN</sub> = 12 V, V <sub>BOOT-SW</sub> = 4.5 V | | 25 | | mΩ | | R <sub>DS(on)LS</sub> | Low-side MOSFET on-resistance | T <sub>J</sub> = 25°C, V <sub>BP5</sub> = 4.5 V | | 6.5 | | mΩ | | V <sub>BOOT-SW(UV_r)</sub> | BOOT-SW UVLO rising threshold | V <sub>BOOT-SW</sub> rising | | 3.2 | | V | | V <sub>BOOT-SW(UV_f)</sub> | BOOT-SW UVLO falling threshold | V <sub>BOOT-SW</sub> falling | | 2.8 | | V | | T <sub>ON(min)</sub> | Minimum ON pulse width | I <sub>OUT</sub> > ½ I <sub>L PK-PK</sub> | | 30 | 37 | ns | | T <sub>OFF(min)</sub> | Minimum OFF pulse width (1) | OUT TO LITTER IN | | 115 | 140 | ns | | | E AND OVERCURRENT PROTECTION | | | | | | | I <sub>OC_HS_pk1</sub> | High-side peak current limit (8A) | R <sub>MODE</sub> = 1.78 kΩ | 11.7 | 12.2 | 12.7 | Α | | I <sub>OC_HS_pk2</sub> | High-side peak current limit (8A) | $R_{MODE} = 22.1 \text{ k}\Omega$ | 8.6 | 9 | 9.6 | A | | | Low-side sourcing current limit(8A) | $R_{MODE} = 1.78 \text{ k}\Omega$ | 9.4 | 10.4 | 11.3 | A | | IOC_LS_src1 | • • • • • • • • • • • • • • • • • • • • | | 6.2 | 7.4 | 8.5 | A | | IOC_LS_src2 | Low-side sourcing current limit(8A) | $R_{MODE} = 22.1 \text{ k}\Omega$ | | 1.4 | 0.0 | | | IOC_LS_snk | Low-side sinking current limit | Current into SW pin | 2.95 | | | Α | 提交文档反馈 # 5.5 Electrical Characteristics (Module) (续) $T_J$ = -40°C to +125°C, $V_{VIN}$ = 4 V - 18 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------|----------------------------------------------------------------|-----|-------------------|-----|--------------------| | OUTPUT OVER | VOLTAGE AND UNDERVOLTAGE PROTECTION | IS | | | | | | V <sub>OVP</sub> | Overvoltage-protection (OVP) threshold voltage | V <sub>FB</sub> rising | | 120 | | % V <sub>REF</sub> | | V <sub>UVP</sub> | Undervoltage-protection (UVP) threshold voltage | V <sub>FB</sub> falling | | 80 | | % V <sub>REF</sub> | | POWER GOOD | | | | | | | | | PGOOD threshold | V <sub>FB</sub> rising (Fault) | 113 | 116 | 119 | % V <sub>REF</sub> | | | PGOOD threshold | V <sub>FB</sub> falling (Good) | 105 | 108 | 111 | % V <sub>REF</sub> | | | PGOOD threshold | V <sub>FB</sub> rising (Good) | 89 | 92 | 95 | % V <sub>REF</sub> | | | PGOOD threshold | V <sub>FB</sub> falling (Fault) | 81 | 84 | 87 | % V <sub>REF</sub> | | I <sub>PGOOD(LKG)</sub> | Leakage current into PGOOD pin when open drain output is high | V <sub>PGOOD</sub> = 4.7 V | | | 5 | μA | | V <sub>PG(low)</sub> | PGOOD low-level output voltage | I <sub>PGOOD</sub> = 2 mA, V <sub>IN</sub> = 12 V | | | 0.5 | V | | | Min VIN for valid PGOOD output | | | 0.9 | 1 | V | | HICCUP | | | | | | | | | Hiccup time before re-start | | | 7*t <sub>SS</sub> | | ms | | OUTPUT DISCH | HARGE | | | | | | | R <sub>Dischg</sub> | Output discharge resistance | $V_{VIN}$ = 12 V, $V_{SW}$ = 0.5 V, power conversion disabled. | | 100 | | Ω | | THERMAL SHU | ITDOWN | | | | | | | T <sub>SDN</sub> | Thermal shutdown threshold (1) | Temperature rising | | 165 | 175 | °C | | T <sub>HYST</sub> | Thermal shutdown hysteresis (1) | | | 12 | | °C | <sup>(1)</sup> Specified by design. Not production tested. # **5.6 Typical Characteristics** # 5.6 Typical Characteristics (continued) # **5.6 Typical Characteristics (continued)** # **6 Detailed Description** #### 6.1 Overview The TPSM843820 device is a 8-A, high-performance, synchronous buck converter module with integrated inductor and discretes. The TPSM843820 has a maximum operating junction temperature of 125°C, making the device an excellent choice for high-ambient temperature applications such as wireless infrastructure. The input voltage range is 4 V to 18 V and the output voltage range is 0.5 V to 1.8 V. The device features a fixed-frequency Advanced Current Mode control with a switching frequency of 500 kHz to 2.2 MHz, allowing for efficiency and size optimization when selecting output filter components. The switching frequency of the device can be synchronized to an external clock applied to the SYNC pin. Advanced Current Mode (ACM) is an emulated peak current control topology. Advanced Current Mode supports stable static and transient operation without complex external compensation design. This control architecture includes an internal ramp generation network that emulates inductor current information, enabling the use of low-ESR output capacitors such as multi-layered ceramic capacitors (MLCC). The internal ramp also creates a high signal-to-noise ratio for good noise immunity. The TPSM843820 has three ramp options (see #6.3.6 for details) to optimize the internal loop for various inductor and output capacitor combinations with only a single resistor to AGND. The TPSM843820 is easy-to-use and allows low external component count with fast load transient response. Fixed-frequency operation also provides ease-of-filter design to overcome EMI noise. ## 6.2 Functional Block Diagram #### **6.3 Feature Description** #### 6.3.1 VIN Pins and VIN UVLO The VIN pin voltage supplies the internal control circuits of the device and provides the input voltage to the power stage. The input voltage for VIN can range from 4 V to 18 V. The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 150 mV. A voltage divider connected to the EN pin can adjust the input voltage UVLO as appropriate. See #6.3.2 for more details. # 6.3.2 Enable and Adjustable UVLO The EN pin provides on and off control of the device. After the EN pin voltage exceeds the threshold voltage, the device begins the start-up sequence. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters a low operating current state. The EN pin has an internal pullup current source, Ip, Copyright © 2023 Texas Instruments Incorporated allowing the pin to be floated to enable the device by default. Make that leakage currents of anything connected to the EN pin do not exceed the minimum EN pullup current or the device can not be able to start. If an application requires controlling the EN pin, an open drain or open collector output logic can be interfaced with the pin. When the EN pin voltage exceeds the threshold voltage and the VIN pin voltage exceeds the VIN UVLO threshold, the device begins the start-up sequence. First, the BP5 LDO is enabled and charges the external BP5 capacitor. After the voltage on the BP5 pin exceeds the UVLO threshold, the device enters a power-on delay. During the power-on delay, the values of the pinstrap resistors on the MODE pin (see # 6.3.8) and SYNC/FSEL pin (see # 6.3.4) are determined and the control loop is initialized. The power-on delay is typically 600 $\mu$ s. After the power-on delay, soft start begins. 图 6-1. Start-Up Sequence An external resistor divider can be added from VIN to the EN pin for adjustable UVLO and hysteresis as shown in 图 6-2. The EN pin has a small pullup current, Ip, which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because it increases by Ih after the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using 方程式 1 and 方程式 2. When using the adjustable UVLO function, TI recommends 500 mV or greater hysteresis. For applications with very slow input voltage slew rate, a capacitor can be placed from the EN pin to ground to filter any glitches on the input voltage. 图 6-2. Adjustable UVLO Using EN $$R_{ENT} = \frac{V_{START} \times \left(\frac{V_{ENFALLING}}{V_{ENRISING}}\right) - V_{STOP}}{I_{p} \times \left(1 - \frac{V_{ENFALLING}}{V_{ENRISING}}\right) + I_{h}}$$ (1) $$R_{ENB} = \frac{R_{ENT} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{ENT} \times (I_p + I_h)}$$ (2) #### 6.3.3 Adjusting the Output Voltage The output voltage is programmed with a resistor divider from the output $(V_{OUT})$ to the FB pin shown in 图 6-3. TI recommends to use 1% tolerance or better divider resistors. Starting with a fixed value for the bottom resistor, typically 10 k $\Omega$ , use 方程式 3 to calculate the top resistor in the divider. 图 6-3. FB Resistor Divider $$R_{FBT} = R_{FBB} \times \left(\frac{V_{OUT}}{V_{REF}} - 1\right)$$ (3) #### 6.3.4 Switching Frequency Selection The switching frequency of the device can be selected by connecting a resistor ( $R_{FSEL}$ ) between the SYNC/FSEL pin and AGND. The frequency options and their corresponding programming resistors are listed in $\frac{1}{8}$ 6-1. Use a 1% tolerance resistor or better. Copyright © 2023 Texas Instruments Incorporated | 表 6-1. Switching | Fraguancy | Salaction | |--------------------|---------------|-----------| | AC U-II OWILCIIIIU | I I CUUCIIC V | Jeiechon | | R <sub>FSEL</sub> ALLOWED NOMINAL RANGE (1%) ( $k \Omega$ ) | RECOMMENDED E96<br>STANDARD VALUE (1%) ( $k\Omega$ ) | RECOMMENDED E12 STANDARD VALUE (1%) (k $\Omega$ ) | Fsw (kHz) | |-------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------|-----------| | ≥ 24.0 | 24.3 | 27 | 500 | | 17.4-18.0 | 17.4 | 18 | 750 | | 11.8-12.1 | 11.8 | 12 | 1000 | | 8.06-8.25 | 8.06 | 8.2 | 1500 | | ≤ 5.11 | 4.99 | 4.7 | 2200 | #### 6.3.5 Switching Frequency Synchronization to an External Clock The device can be synchronized to an external clock by applying a square wave clock signal to the SYNC/FSEL pin with a duty cycle from 20% to 80%. The clock can either be applied before the device starts up or during operation. If the clock is to be applied before the device starts, a resistor between SYNC/FSEL and AGND is not needed. If the clock is to be applied after the device starts, then the clock frequency must be within ±20% of the frequency set by the SYNC/FSEL resistor. When the clock is applied after the device starts, the device begins synchronizing to this clock after counting four consecutive switching cycles with a clock pulse present. This is shown in $\boxed{8}$ 6-4. #### 6.3.5.1 Internal PWM Oscillator Frequency When the external clock is present, the device synchronizes the switching frequency to the clock. Any time the external clock is not present, the device defaults to the internal PWM oscillator frequency. If the device starts up before an external clock signal is applied, then the internal PWM oscillator frequency is set by the $R_{FSEL}$ resistor according to $\frac{1}{8}$ 6-1. The device switches at this frequency until the external clock is applied or anytime the external clock is not present. If the external clock is applied before the device starts up, then the $R_{FSEL}$ resistor is not needed. The device determines the internal clock frequency by decoding the external clock frequency. $\frac{1}{2}$ 6-2 shows the decoding of the internal PWM oscillator frequency based on the external clock frequency. 表 6-2. Internal Oscillator Frequency Decode | EXTERNAL SYNC CLOCK FREQUENCY (kHz) | DECODED INTERNAL PWM OSCILLATOR FREQUENCY (kHz) | |-------------------------------------|-------------------------------------------------| | 400 - 600 | 500 | | 600 - 857 | 750 | | 857 - 1200 | 1000 | | 1200 - 1810 | 1500 | | 1810 - 2640 | 2200 | The thresholds for the external SYNC clock frequency ranges have approximately a ±5% tolerance. If the external clock frequency is to be within that tolerance range, it is possible for the internal PWM oscillator frequency to be decoded as either the frequency above or below that threshold. Because the internal frequency is what is used in case of the loss of the synchronization clock, TI recommends that the output LC filter and ramp selection are chosen to be stable for either frequency. ₹ 6-3 shows the tolerance range of the decode thresholds. If the external clock is to be within any of these ranges, TI recommends to ensure converter stability for both possible internal PWM oscillator frequencies. 表 6-3. Frequency Decode Thresholds | MINIMUM (kHz) | TYPICAL (kHz) | MAXIMUM (kHz) | | | |---------------|---------------|---------------|--|--| | 570 | 600 | 630 | | | | 814 | 857 | 900 | | | | 1140 | 1200 | 1260 | | | Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 表 6-3. Frequency Decode Thresholds (续) | MINIMUM (kHz) | TYPICAL (kHz) | MAXIMUM (kHz) | | | |---------------|---------------|---------------|--|--| | 1736 | 1810 | 1884 | | | #### 6.3.5.2 Loss of Synchronization If at any time during operation, there is a loss of synchronization, the device defaults to the internal PWM oscillator frequency until the synchronization clock returns. After the clock is no longer present, the device switches at 70% of the internal clock frequency for four consecutive cycles. After four consecutive cycles without clock pulses, the device operates at the normal internal PWM oscillator frequency. This action is demonstrated in 86-4. 图 6-4. Clock Synchronization Transitions #### 6.3.5.3 Interfacing the SYNC/FSEL Pin If an application requires synchronizing to a SYNC clock but the clock is unavailable before the device is enabled, TI recommends a high impedance buffer to ensure proper detection of the $R_{FSEL}$ value. $\boxtimes$ 6-5 shows the recommended implementation. The leakage current into the buffer output must be less than 5 $\mu$ A to ensure proper detection of the $R_{FSEL}$ value. Power the buffer from the BP5 output of the device to ensure its VCC voltage is available and the buffers output is high impedance before the device tries to detect the $R_{FSEL}$ value. When powering the buffer from the BP5 pin, the external load on the BP5 pin must be less than 2 mA. 图 6-5. Interfacing the SYNC/FSEL Pin With a Buffer Copyright © 2023 Texas Instruments Incorporated # 6.3.6 Ramp Amplitude Selection The TPSM843820 uses $V_{IN}$ , duty cycle, and low-side FET current information to generate an internal ramp. The ramp amplitude is determined by an internal ramp generation capacitor, $C_{RAMP}$ . Three different values for $C_{RAMP}$ can be selected with a resistor to AGND on the MODE pin (see # 6.3.8). The capacitor options are 1 pF, 2 pF, and 4 pF. A larger ramp capacitor results in a smaller ramp amplitude, which results in a higher control loop bandwidth. $\boxtimes$ 6-6 and $\boxtimes$ 6-7 show how the loop changes with each ramp setting for the schematic in *Typical Applications*. #### 6.3.7 Soft Start and Prebiased Output Start-Up During start-up, the device softly ramps the reference voltage to reduce inrush currents. There are four options for the soft-start time, which is the time it takes for the reference to ramp to 0.5 V: 0.5 ms, 1 ms, 2 ms, and 4 ms. The soft-start time is selected with a resistor to AGND on the MODE pin (see # 6.3.8). The device prevents current from being discharged from the output during start-up when a prebiased output condition exists. The device does this by operating in discontinuous conduction mode (DCM) during the first 16 cycles to prevent the device from sinking current. This action ensures the output voltage is smooth and monotonic during soft start. #### 6.3.8 Mode Pin The ramp amplitude, soft-start time, and current limit settings are programmed with a single resistor, $R_{MODE}$ , between MODE and AGND. $\frac{1}{8}$ 6-4 lists the resistor values for the available options. Use a 1% tolerance resistor or better. See $\frac{1}{16}$ 6.3.10 for the corresponding current limit thresholds for the "High" and "Low" settings. **CURRENT LIMITS SOFT-START TIME (ms)** C<sub>RAMP</sub> (pF) $R_{MODE}(k\Omega)$ 1.78 High 0.5 2.21 1 1 High 2.74 2 High 1 3.32 High 1 4 4.02 2 High 0.5 2 4.87 1 High 5.9 2 2 High 7.32 High 2 4 9.09 High 4 0.5 4 11.3 High 1 Product Folder Links: TPSM843820 表 6-4. MODE Pin Selection 提交文档反馈 15 #### 表 6-4. MODE Pin Selection (续) | R <sub>MODE</sub> (kΩ) | CURRENT LIMITS | C <sub>RAMP</sub> (pF) | SOFT-START TIME (ms) | | |------------------------|----------------|------------------------|----------------------|--| | 14.3 | High | 4 | 2 | | | 18.2 | High | 4 | 4 | | | 22.1 | Low | 1 | 0.5 | | | 26.7 | Low | 1 | 1 | | | 33.2 | Low | 1 | 2 | | | 40.2 | Low | 1 | 4 | | | 49.9 | 19.9 Low | | 0.5 | | | 60.4 | Low 2 | | 1 | | | 76.8 | Low | 2 | 2 | | | 102 | Low 2 | | 4 | | | 137 | Low | 4 | 0.5 | | | 174 | 174 Low 4 | | 1 | | | 243 | Low | 4 | 2 | | | 412 | Low | 4 | 4 | | #### 6.3.9 Power Good (PGOOD) The PGOOD pin is an open-drain output requiring an external pullup resistor to output a high signal. After the FB pin is between 92% and 108% of the internal voltage reference, soft start is complete, and after a 256-µs deglitch time, the PGOOD pin is de-asserted and the pin floats. TI recommends a pullup resistor between the values of 10 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 5.5 V or less. PGOOD is in a defined state after the VIN input voltage is greater than 1 V but with reduced current sinking capability. When the FB is lower than 84% or greater than 116% of the nominal internal reference voltage, after a 8-µs deglitch time, the PGOOD pin is pulled low. PGOOD is immediately pulled low if VIN falls below its UVLO, the EN pin is pulled low or the device enters thermal shutdown. #### 6.3.10 Current Protection The protects against overcurrent events by cycle-by-cycle current limiting both the high-side MOSFET and low-side MOSFET. In an extended overcurrent condition, the device enters hiccup. Different protections are active during positive inductor current and negative inductor current conditions. #### 6.3.10.1 Positive Inductor Current Protection The current is sensed in the high-side MOSFET while conducting after a short blanking time to allow noise to settle. Whenever the high-side overcurrent threshold is exceeded, the high-side MOSFET is immediately turned off and the low-side MOSFET is turned on. The high-side MOSFET does not turn back on until the current falls below the low-side MOSFET overcurrent threshold. This action effectively limits the peak current in the case of a short circuit condition. If a high-side overcurrent is detected for 15 consecutive cycles, the device enters hiccup. The current is also sensed in the low-side MOSFET while it is conducting after a short blanking time to allow noise to settle. If the low-side overcurrent threshold is exceeded when the next incoming PWM signal is received from the controller, the device skips processing that PWM pulse. The device does not turn the high-side MOSFET on again until the low-side overcurrent threshold is no longer exceeded. If the low-side overcurrent threshold remains exceeded for 15 consecutive cycles, the device enters hiccup. There are two separate counters for the high-side and low-side overcurrent events. If the off-time is too short, the low-side overcurrent can not trip. The low-side overcurrent, however, begins tripping after the high-side peak overcurrent limit is hit as hitting the peak current limit shortens the on-time and lengthens the off-time. Both the high-side and low-side positive overcurrent thresholds are programmable using the MODE pin. Two sets of thresholds are available ("High" and "Low"), which are summarized in 表 6-5. The values for these thresholds are obtained using open-loop measurements with a DC current to accurately specify the values. In real applications, the inductor current ramps and the ramp rate is a function of the voltage across the inductor $(V_{IN} - V_{OUT})$ as well as the inductance value. This ramp rate combined with delays in the current sense circuitry can result in slightly different values than specified. The current at which the high-side overcurrent limit takes effect can be slightly higher than specified, and the current at which the low-side overcurrent limit takes effect can be slightly lower than specified. 表 6-5. Overcurrent Thresholds | MODE PIN CURRENT LIMIT SETTING | HIGH-SIDE OVERCURRENT TYPICAL VALUE (A) | LOW-SIDE OVERCURRENT TYPICAL VALUE (A) | | | |--------------------------------|-----------------------------------------|----------------------------------------|--|--| | High | 12.2 | 10.4 | | | | Low | 9.0 | 7.4 | | | #### 6.3.10.2 Negative Inductor Current Protection Negative current is sensed in the low-side MOSFET while it is conducting after a short blanking time to allow noise to settle. Whenever the low-side negative overcurrent threshold is exceeded, the low-side MOSFET is immediately turned off. The next high-side MOSFET turn-on is determined by the clock and PWM comparator. The negative overcurrent threshold minimum value is 2.95 A. Similar to the positive inductor current protections, the actual value of the inductor current when the current sense comparators trip is a function of the current ramp rate. As a result the current at which the negative inductor current limit takes effect can be slightly more negative than specified. #### 6.3.11 Output Overvoltage and Undervoltage Protection The device incorporates both output overvoltage and undervoltage protection. If an overvoltage is detected, the device tries to discharge the output voltage to a safe level before attempting to restart. When the overvoltage threshold is exceeded, the low-side MOSFET is turned on until the low-side negative overcurrent threshold is reached. At this point, the high-side MOSFET is turned on until the inductor current reaches zero. Then, the low-side MOSFET is turned back on until the low-side negative overcurrent threshold is reached. This process repeats until the output voltage falls back into the PGOOD window. After this happens, the device restarts and goes through a soft start cycle. The device does not wait the hiccup time before restarting. When an undervoltage condition is detected, the device enters hiccup where it waits seven soft-start cycles before restarting. Undervoltage protection is enabled after soft start is complete. ## 6.3.12 Overtemperature Protection When the die temperature exceeds 165°C, the device turns off. After the die temperatures falls below the hysteresis level, typically 12°C, the device restarts. While waiting for the temperature to fall below the hysteresis level, the device does not switch or attempt to hiccup to restart. After the temperature falls below this level, the device restarts without going through hiccup. #### 6.3.13 Output Voltage Discharge When the device is enabled, but the high-side FET and low-side FET are disabled due to a fault condition, the output voltage discharge mode is enabled. This mode turns on the discharge FET from SW to PGND to discharge the output voltage. The discharge FET is turned off when the converter is ready to resume switching, either after the fault clears or after the wait time before hiccup is over. The output voltage discharge mode is activated by any of below fault events: - 1. High-side or low-side positive overcurrent - 2. Thermal shutdown - 3. Output voltage undervoltage - 4. VIN UVLO #### **6.4 Device Functional Modes** #### 6.4.1 Forced Continuous-Conduction Mode The TPSM843820 operates in forced continuous-conduction mode (FCCM) throughout normal operation. Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 # 6.4.2 Discontinuous Conduction Mode during Soft Start During soft start, the converter operates in discontinuous conduction mode (DCM) during the first 16 PWM cycles. During this time, a zero-cross detect comparator is used to turn off the low-side MOSFET when the current reaches zero amps. This prevents the discharge of any pre-biased conditions on the output. After 16 cycles of DCM, the converter enters FCCM mode. Product Folder Links: *TPSM843820*English Data Sheet: SLUSEU1 # 7 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 7.1 Application Information The TPSM843820 is a synchronous buck regulator designed for 4-V to 18-V input and 8-A load. This procedure illustrates the design of a high-frequency switching regulator using ceramic output capacitors. # 7.2 Typical Applications # 7.2.1 1.0-V Output, 1.5-MHz Application 图 7-1. 12-V Input, 1.0-V Output, 1.5-MHz Schematic # 7.2.1.1 Design Requirements For this design example, use the parameters shown in $\pm$ 7-1. 表 7-1. Design Parameters | PARAMETER | EXAMPLE VALUE | | | |-------------------------------------------|-------------------------|--|--| | Input voltage range (V <sub>IN</sub> ) | 4 to 18 V, 12-V nominal | | | | Output voltage (V <sub>OUT</sub> ) | 1.0 V | | | | Output current rating (I <sub>OUT</sub> ) | 8 A | | | | Switching frequency (f <sub>SW</sub> ) | 1500 kHz | | | | Steady state output ripple voltage | 10 mV | | | | Output current load step | 4 A | | | | Transient response | ± 30 mV (± 3%) | | | 提交文档反馈 #### 7.2.1.2 Detailed Design Procedure #### 7.2.1.2.1 Switching Frequency The first step is to decide on a switching frequency. The TPSM843820 can operate at five different frequencies from 500 kHz to 2.2 MHz. The $f_{SW}$ is set by the resistor value from the FSEL pin to ground. Typically the highest switching frequency possible is desired because it produces the smallest design size. A high switching frequency allows for smaller inductors and output capacitors compared to a power supply that switches at a lower frequency. The main tradeoff made with selecting a higher switching frequency is extra switching power loss, which hurts the efficiency of the regulator. The maximum switching frequency for a given application can be limited by the minimum on-time of the regulator. The maximum $f_{SW}$ can be estimated with 4. Using the minimum on-time of 40 ns and 15-V maximum input voltage for this application, the maximum switching frequency is 1666 kHz. The selected switching frequency must also consider the tolerance of the switching frequency. A switching frequency of 1500 kHz was selected for a good balance of design size and efficiency. To set the frequency to 1500 kHz, the selected FSEL resistor is 8.06 k<math>0 per <math>86-1. $$f_{SW}(max) = \frac{1}{tonmin} \times \frac{V_{OUT}}{V_{IN}(max)}$$ (4) ₹ 7-2 shows the maximum recommended input voltage versus output voltage for each FSEL frequency. This graph uses a minimum on-time of 40 ns and includes the 10% tolerance of the switching frequency. A minimum on-time of 40 ns is used in this graph to provide margin to the minimum controllable on-time to ensure pulses are not skipped at no load. At light loads, the dead-time between the low-side MOSFET turning off and high-side MOSFET turning on contributes to the minimum SW node pulse-width. 图 7-2. Maximum Input Voltage vs Output Voltage In high output voltage applications, the minimum off-time must also be considered when selecting the switching frequency. When hitting the minimum off-time limits, the operating duty cycle maxes out and the output voltage begins to drop with the input voltage. 方程式 5 calculates the maximum switching frequency to avoid this limit. This equation requires the DC resistance of the inductor, $R_{DCR}$ , selected in the following step. A preliminary estimate of 10 m $\Omega$ can be used but this must be recalculated based on the specifications of the inductor selected. If operating near the maximum $f_{SW}$ limited by the minimum off-time, the increase in resistance at higher temperature must be considered. $$f_{SW}\left(max\right) = \frac{V_{IN}\left(min\right) - V_{OUT} - I_{OUT}\left(max\right) \times \left(R_{DCR} + R_{DS}_{(ON)\_HS}\right)}{t_{OFF\_MIN}\left(max\right) \times \left(V_{IN}\left(min\right) - I_{OUT}\left(max\right) \times \left(R_{DS}_{(ON)\_HS} - R_{DS}_{(ON)\_LS}\right)\right)}$$ (5) Copyright © 2023 Texas Instruments Incorporated #### 7.2.1.2.2 Output Inductor Selection An optimized 220-nF inductor is integrated inside the module. #### 7.2.1.2.3 Output Capacitor The output voltage ripple and how the regulator responds to a large change in load current are the two primary considerations for selecting the value of the output capacitor. The output capacitance must be selected based on the more stringent of these criteria. The desired response to a large change in the load current is the first criteria and is typically the most stringent. A regulator does not respond immediately to a large, fast increase or decrease in load current. The output capacitor supplies or absorbs charge until the regulator responds to the load step. The control loop must sense the change in the output voltage then adjust the peak switch current in response to the change in load. The minimum output capacitance is selected based on an estimate of the loop bandwidth. Typically the loop bandwidth is near $f_{SW}$ / 10. 6 estimates the minimum output capacitance necessary, where I output current and V output capacitance in the output voltage. For this example, the transient load response is specified as a 3% change in $V_{OUT}$ for a load step of 4 A. Therefore, $\triangle I_{OUT}$ is 4 A and $\triangle V_{OUT}$ is 30 mV. Using this target gives a minimum capacitance of 141 $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the effect of the ESR can be small enough to be ignored. Aluminum electrolytic and tantalum capacitors have higher ESR that must be considered for load step response. $$C_{OUT} > \frac{\Delta I_{OUT}}{\Delta V_{OUT}} \times \frac{1}{2\pi \times \frac{f_{SW}}{10}}$$ (6) In addition to the loop bandwidth, the inductor current slew rate limiting how quickly the regulator responds to the load step is possible. For low duty cycle applications, the time it takes for the inductor current to ramp down after a load step down can be the limiting factor. 7 estimates the minimum output capacitance necessary to limit the change in the output voltage after a load step down. Using the 0.22- $\mu$ H inductance selected gives a minimum capacitance of 59 $\mu$ F. $$C_{OUT} > \frac{L_{OUT} \times \Delta I_{OUT}^2}{2 \times \Delta V_{OUT} \times V_{OUT}}$$ (7) 方程式 8 calculates the minimum output capacitance needed to meet the output voltage ripple specification. In this case, the target maximum steady state output voltage ripple is 10 mV. Under this requirement, 方程式 8 yields 29 $\mu$ F. $$Co > \frac{1}{8 \times fsw} \times \frac{1}{\frac{Voripple}{Iripple}}$$ (8) #### where - $\triangle I_{OUT}$ is the change in output current - $\triangle V_{OUT}$ is the allowable change in the output voltage - fsw is the regulators switching frequency - · Voripple is the maximum allowable steady state output voltage ripple - Iripple is the inductor ripple current Lastly, if an application does not have a strict load transient response or output ripple requirement, a minimum amount of capacitance is still required to ensure the control loop is stable with the lowest gain ramp setting on Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 the MODE pin. 方程式 9 estimates the minimum capacitance needed for loop stability. This equation sets the minimum amount of capacitance by keeping the LC frequency relative to the switching frequency at a minimum value. See 图 7-3 for the limit versus output voltage with the lowest gain ramp setting of 1 pF. With a 1-V output, the minimum ratio is 35 and with this ratio, 方程式 9 gives a minimum capacitance of 63 µF. $$C_{OUT} > \left(\frac{Ratio}{2\pi \times f_{SW}}\right)^2 \times \frac{1}{L_{OUT}}$$ (9) $$Icorms = \frac{Vout \times (Vinmax - Vout)}{\sqrt{12} \times Vinmax \times L1 \times fsw}$$ (11) Select X5R and X7R ceramic dielectrics or equivalent for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias and AC voltage derating taken into account. The derated capacitance value of a ceramic capacitor due to DC voltage bias and AC RMS voltage is usually found on the capacitor manufacturer's website. For this application example, one 47- $\mu$ F, 10-V, X5R, 0805 and three 100- $\mu$ F, 10-V, X5R, 1206 ceramic capacitors each with 2 m $\Omega$ of ESR are used. The one 47- $\mu$ F capacitor is used because it has a higher resonance frequency and can help reduce the output ripple caused by parasitic inductance. With the four parallel capacitors, the estimated effective output capacitance after derating using the capacitor manufacturer's website is 327 $\mu$ F. There is about a -7% DC bias derating at 1 V. This design was able to use less than the calculated minimum because the loop crossover frequency was above the $f_{SW}$ / 10 estimate as shown in the Load Transient graph in the Application Curves. Product Folder Links: TPSM843820 #### 7.2.1.2.4 Input Capacitor Input decoupling ceramic capacitors type X5R, X7R, or similar from VIN to PGND that are placed as close as possible to the IC are required. A total of at least 10 µF of capacitance is required and some applications can require a bulk capacitance. TI recommends at least 1 µF of bypass capacitance as close as possible to the VIN pin to minimize the input voltage ripple. A 0.1-μF to 1-μF capacitor must be placed as close as possible to VIN pin 10 on the same side of the board of the device to provide high frequency bypass to reduce the high frequency overshoot and undershoot on VIN and SW pins. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum RMS input current. The RMS input current can be calculated using 方程式 12. For this example design, a ceramic capacitor with at least a 16-V voltage rating is required to support the maximum input voltage. Three 10-μF, 0805, X7S, 25-V and one 0.1- μF, 0402, X7R 25-V capacitors in parallel have been selected to be placed the sides of the IC near the VIN and PGND pins. Based on the capacitor manufacturer's website, the total ceramic input capacitance derates to 8 µF at the nominal input voltage of 12 V. A 100-µF bulk capacitance is also used to bypass long leads when connected a lab bench top power supply. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using 方程式 13. The maximum input ripple occurs when operating nearest to 50% duty cycle. Using the nominal design example values of loutmax = 8 A, $C_{IN}$ = 8 $\mu$ F, and $f_{SW}$ = 1500 kHz, the input voltage ripple with the 12 V nominal input is 51 mV and the RMS input ripple current with the 4 V minimum input is 6.9 A. $$Icirms = Iout \times \sqrt{\frac{Vout}{Vinmin} \times \frac{(Vinmin - Vout)}{Vinmin}}$$ (12) $$\Delta Vin = \frac{lout max \times \left(1 - \frac{Vout}{Vin}\right) \times \frac{Vout}{Vin}}{Cin \times f_{SW}}$$ (13) #### 7.2.1.2.5 Adjustable Undervoltage Lockout The undervoltage lockout (UVLO) is adjusted using the external voltage divider network of R<sub>ENT</sub> and R<sub>ENB</sub>. The UVLO has two thresholds: one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. For the example design, the supply is set to turn on and start switching after the input voltage increases above 4 V (UVLO start or enable). After the regulator starts switching, it continues to do so until the input voltage falls below 3.95 V (UVLO stop or disable). In this example, these start and stop voltages set by the EN resistor divider were selected to have more hysteresis than the internally fixed VIN UVLO. 方程式 1 and 方程式 2 can be used to calculate the values for the upper and lower resistor values. For these equations to work, V<sub>START</sub> must be 1.1 × V<sub>STOP</sub> due to the EN pin voltage hysteresis. For the voltages specified, the standard resistor value used for R<sub>ENT</sub> is 16.9 k $\Omega$ and for R<sub>ENB</sub> is 6.04 k $\Omega$ . Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 23 #### 7.2.1.2.6 Output Voltage Resistors Selection The output voltage is set with a resistor divider created by $R_{FBT}$ and $R_{FBB}$ from the output node to the FB pin. TI recommends to use 1% tolerance or better resistors. For this example design, 10 k $\Omega$ was selected for $R_{FBB}$ . Using 方程式 14, $R_{FBT}$ is calculated as 10 k $\Omega$ . This is a standard 1% resistor. $$R_{FBT} = R_{FBB} \times \left(\frac{V_{OUT}}{V_{REF}} - 1\right)$$ (14) If the PCB layout does not use the recommended AGND to PGND connection in # 7.4.1, noise on the feedback pin can degrade the output voltage regulation at maximum load. Using a smaller R<sub>FBB</sub> of 1.00 k $\Omega$ minimizes the impact of this noise. #### 7.2.1.2.7 Bootstrap Capacitor Selection A 0.1-uF ceramic capacitor is integrated inside the module connected between the BOOT and SW pin. #### 7.2.1.2.8 BP5 Capacitor Selection A 2.2-µF ceramic capacitor must be connected between the BP5 pin and AGND for proper operation. The capacitor must be rated for at least 10 V to minimize DC bias derating. #### 7.2.1.2.9 PGOOD Pullup Resistor A 10-k $\Omega$ resistor is used to pull up the power good signal when FB conditions are met. The pullup voltage source must be less than the 6-V absolute maximum of the PGOOD pin. #### 7.2.1.2.10 Current Limit Selection The MODE pin is used to select between two current limit settings. Select the current limit setting whose minimum is greater than at least 1.1 times the maximum steady state peak current. This selection is to provide margin for component tolerance and load transients. For this design, the minimum current limit must be greater than 9.64 A so the high current limit setting is selected. #### 7.2.1.2.11 Soft-Start Time Selection The MODE pin is used to select between four different soft-start times. This selection is useful if a load has specific timing requirements for the output voltage of the regulator. A longer soft-start time is also useful if the output capacitance is very large and requires large amounts of current to quickly charge the output capacitors to the output voltage level. The large currents necessary to charge the capacitor can reach the current limit or cause the input voltage rail to sag due excessive current draw from the input power supply. Limiting the output voltage slew rate solves both of these problems. The example design has the soft-start time set to 1.0 ms. With this soft-start time the current required to charge the output capacitors to the nominal output voltage is only 0.14 A. Copyright © 2023 Texas Instruments Incorporated #### 7.2.1.2.12 Ramp Selection and Control Loop Stability The MODE pin is used to select between three different ramp settings. The most optimal ramp setting depends on V<sub>OUT</sub>, f<sub>SW</sub>, L<sub>OUT</sub>, and C<sub>OUT</sub>. To get started, calculate LC double pole frequency using 方程式 15. The ratio between f<sub>SW</sub> and f<sub>LC</sub> must then be calculated. Based on this ratio and the output voltage, the recommended ramp setting must be selected using 🛚 7-3. With a 1-V output, TI recommends the 1-pF ramp for ratios between approximately 35 and 58, TI recommends the 2-pF ramp for ratios between approximately 58 and 86, and TI recommends the 4-pF ramp for ratios greater than approximately 86. In general, use the largest ramp capacitor the design supports. Increasing the ramp capacitor improves transient response but can reduce stability margin or increase on-time jitter. For this design, f<sub>I C</sub> is 18.2 kHz and the ratio is 55 which is on the border of the 1-pF and 2-pF ramp settings. Through bench evaluation, it was found that the design had sufficient stability margin with the 2-pF ramp so this setting was selected for the best transient response. The recommended ramp settings given by 🛭 7-3 include margin to account for potential component tolerances and variations across operating conditions so it is possible to use a higher ramp setting as shown in this example. $$f_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$ $$\begin{array}{c} 5.5 \\ 4.5 \\ 3.5 \\ 2.5 \\ 1.5 \\ 1.5 \\ 0.5 \\ 20 \\ 30 \\ 40 \\ 50 \\ 60 \\ 70 \\ 80 \\ 90 \\ 100 \\ \end{array}$$ $$(15)$$ 图 7-3. Recommended Ramp Settings Use a feedforward capacitor (CFF) in parallel with the upper feedback resistor (RFRT) to add a zero into the control loop to provide phase boost. Include a placeholder for this capacitor as the zero it provides can be required to meet phase margin requirements. This capacitor also adds a pole at a higher frequency than the zero. The pole and zero frequency are not independent so as a result, after the zero location is chosen, the pole is fixed as well. The zero is placed at 1/4 the f<sub>SW</sub> by calculating the value of C<sub>FF</sub> with 方程式 16. The calculated value is 42 pF. $$C_{FF} = \frac{1}{\pi \times R_{FBT} \times \frac{f_{SW}}{2}}$$ (16) Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 English Data Sheet: SLUSEU1 Using larger feedforward capacitors to further improve the transient response but take care to ensure there is a minimum of - 9-dB gain margin in all operating conditions is possible. The feedforward capacitor injects noise on the output into the FB pin. This added noise can result in increased on-time jitter at the switching node. Too little gain margin can cause a repeated wide and narrow pulse behavior. Adding a 499- $\Omega$ resistor in series with the feedforward capacitor can help reduce the impact of noise on the FB pin in case of non-ideal PCB layout. The value of this resistor must be kept small as larger values bring the feedforward pole and zero closer together degrading the phase boost the feedforward capacitor provides. When using higher ESR output capacitors, such as polymer or tantalum, their ESR zero ( $f_{ESR}$ ) must be accounted for. The ESR zero can be calculated using $\overline{f}$ $\overline{f}$ $\overline{f}$ $\overline{f}$ $\overline{f}$ 17. If the ESR zero frequency is less than the estimated bandwidth of 1/10th the $f_{SW}$ , it can affect the gain margin and phase margin. A series R-C from the FB pin to ground can be used to add a pole into the control loop if necessary. All ceramic capacitors are used in this design so the effect of the ESR zero is ignored. $$f_{ESR} = \frac{1}{2 \times \pi \times C_{OUT} \times R_{ESR}}$$ (17) #### 7.2.1.2.13 MODE Pin The MODE resistor is set to 4.87 k $\Omega$ to select the high current limit setting, 1.0-ms soft start and the 2-pF ramp. See $\frac{1}{8}$ 6-4 for the full list of the MODE pin settings. Copyright © 2023 Texas Instruments Incorporated ## 7.2.1.3 Application Curves #### 7.3 Power Supply Recommendations The TPSM843820 is designed to operate from an input voltage supply range between 4 V and 18 V. This supply voltage must be well regulated. Proper bypassing of the input supply is critical for proper electrical performance, as is the PCB layout and the grounding scheme. A minimum of 4 µF (after derating) ceramic capacitance, type X5R or better, must be placed near the device. TI recommends splitting the ceramic input capacitance equally between the VIN and PGND pins on each side of the device resulting in at least 2 µF of ceramic capacitance on each side of the device. # 7.4 Layout #### 7.4.1 Layout Guidelines Layout is a critical portion of good power supply design. See 27-19 for a PCB layout example. Key guidelines to follow for the layout are: - Make VIN, PGND, and SW traces as wide as possible to reduce trace impedance and improve heat dissipation. - Place a 10-nF to 100-nF capacitor at the VIN pin to PGND and place it as close as possible to the device on the same side of the PCB. Place the remaining ceramic input capacitance next to these high frequency bypass capacitors. The remaining input capacitance can be placed on the other side of the board but use as many vias as possible to minimize impedance between the capacitors and the pins of the IC. - Use multiple vias near the PGND pins and use the layer directly below the device to connect them together. This action helps to minimize noise and can help heat dissipation. - Use vias near the VIN pin and provide a low impedance connection between them through an internal layer. Product Folder Links: TPSM843820 - Place the BP5 capacitor as close as possible to the BP5 and AGND pins. - Place the bottom resistor in the FB divider as close as possible to the FB and AGND pins of the IC. Also keep the upper feedback resistor and the feedforward capacitor near the IC. Connect the FB divider to the output voltage at the desired point of regulation. - Use multiple vias in the AGND island to connect it back to internal PGND layers. Do not place these vias between the BP5 capacitor and the AGND pin. These vias conduct switching currents between the BP5 capacitor and PGND. Placing the vias near the AGND pin can add noise to the FB divider. - Return the FSEL and MODE resistors to a quiet AGND island. #### 7.4.2 Layout Example 图 7-19. Example PCB Layout # 7.4.2.1 Thermal Performance Test Conditions: $f_{SW}$ = 1.5 MHz, Vin = 12 V, Vout = 1 V, lout = 8 A, Ambient temperature = 25°C 图 7-20. Thermal Image at 25°C Ambient # 8 Device and Documentation Support # 8.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 8.2 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 8.3 Trademarks SWIFT<sup>™</sup>, and MicroSiP<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 # 8.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 8.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 9 Revision History 注:以前版本的页码可能与当前版本的页码不同 #### Changes from Revision \* (October 2023) to Revision A (December 2023) **Page** 将文档状态从"预告信息"更改为"量产数据"......1 Copyright © 2023 Texas Instruments Incorporated # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPSM843820 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPSM843820SITR | Active | Production | uSiP (SIT) 15 | 3000 LARGE T&R | Yes | ENEPIG | Level-2-260C-1 YEAR | -40 to 125 | T43820 | | TPSM843820SITR.A | Active | Production | uSiP (SIT) 15 | 3000 LARGE T&R | Yes | ENEPIG | Level-2-260C-1 YEAR | -40 to 125 | T43820 | | TPSM843820SITR.B | Active | Production | uSiP (SIT) 15 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. MICRO SYSTEM IN PACKAGE #### NOTES: MicroSiP is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. Pick and place nozzle Ø 1.3 mm or smaller recommended. - 4. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. MICRO SYSTEM IN PACKAGE NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). MICRO SYSTEM IN PACKAGE NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司