







#### **TPS92519-Q1**

ZHCSMX7A - AUGUST 2021 - REVISED DECEMBER 2021

### TPS92519-Q1 4.5V 至 65V、双路、汽车类 2A 同步降压 LED 驱动器

### 1 特性

Ŧ

**TEXAS** 

INSTRUMENTS

- 符合面向汽车应用的 AEC-Q100 标准
  - 1级: -40°C至125°C的工作环境温度范围
  - 器件 HBM 分类等级 H1C
  - 器件 CDM 分类等级 C2
- 提供功能安全
  - 可帮助进行功能安全系统设计的文档
- 4.5V 至 65V 的宽输入电压范围
- 输出电流高达 2A,精度为 4%
- 自适应导通时间平均电流控制
- 标称开关频率
  - 通道 1 和通道 2 为 385kHz 和 435kHz
  - 通道 1 和通道 2 为 2MHz 和 2.1MHz
- 高级调光操作
  - 精确模拟调光
  - 支持外部 PWM 调光输入
  - 针对外部分流调光 (包括 LED 矩阵管理器)进 行优化
- 开关逐周期过流保护
- 开关过热保护 ٠
- LED 开路和短路故障监控和报告

### 2 应用

• 汽车前照灯和自适应 LED 驱动模块

### 3 说明

TPS92519-Q1 是一款单片双路同步降压 LED 驱动 器,具有 4.5V 至 65V 宽工作输入电压范围,可独立为 两串串联的 LED 供电。

TPS92519-Q1 实施自适应导通时间平均电流模式控制 功能,经设计可与分流 FET 调光技术和基于 LED 矩阵 管理器的动态光束前照灯兼容。自适应导通时间控制功 能可提供近乎恒定的开关频率,可使用 FSET 输入来 设置该开关频率。电感器电流感应和闭环反馈功能可在 较宽的输入电压、输出电压和环境温度范围内实现 ±4% 以上的精度。

高性能 LED 驱动器可使用模拟调光或 PWM 调光技术 来单独调制 LED 电流。通过在高阻抗模拟调整 (IADJ) 输入范围内将电压从 140mV 改变为 2.45V, 可获得超 过 16:1 范围的线性模拟调光响应。通过使用所需占空 比和频率直接调制对应的 UDIM 输入引脚,实现 LED 电流的 PWM 调光。该器件支持高频分流 FET 调光, 并与使用 LED 矩阵管理器的像素控制技术兼容。

TPS92519-Q1 支持两个或更多通道的并行运行,从而 实现驱动大电流 LED 或激光二极管所需的灵活性。电 流基于 IADJ 输入在并行通道之间共享,不受元件容差 和寄生效应的影响。

TPS92519-Q1 包含高级故障保护功能:逐周期开关电 流限制、自举欠压和热关断。该器件包括一个开漏故障 输出以指示输出开路和短路情况。

TPS92519-Q1 采用 8.1mm × 11mm 热增强型 32 引脚 HTSSOP 封装, 具有 2.75mm × 3.45mm 的底部外露 焊盘。

|                     | 器件信息   |              |
|---------------------|--------|--------------|
| 器件型号 <sup>(1)</sup> | 封装     | 封装尺寸(标称值)    |
| TPS92519-Q1         | HTSSOP | 8.1mm × 11mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



#### 简化版原理图



### **Table of Contents**

| 1 | 特性1                                  | 1 |
|---|--------------------------------------|---|
| 2 | 应用1                                  | 1 |
| 3 | 说明1                                  | 1 |
| 4 | Revision History                     | 2 |
| 5 | Pin Configuration and Functions      | 3 |
| 6 | Specifications                       | 5 |
|   | 6.1 Absolute Maximum Ratings         |   |
|   | 6.2 ESD Ratings                      | 5 |
|   | 6.3 Recommended Operating Conditions |   |
|   | 6.4 Thermal Information              | 3 |
|   | 6.5 Electrical Characteristics       | 3 |
|   | 6.6 Typical Characteristics          | 3 |
| 7 | Detailed Description13               | 3 |
|   | 7.1 Overview                         | 3 |
|   | 7.2 Functional Block Diagram14       | 1 |
|   | 7.3 Feature Description              |   |

| 7.4 Device Functional Modes                          | .27 |
|------------------------------------------------------|-----|
| 8 Application and Implementation                     | 28  |
| 8.1 Application Information                          | 28  |
| 8.2 Typical Application                              |     |
| 9 Power Supply Recommendations                       |     |
| 10 Layout                                            |     |
| 10.1 Layout Guidelines                               | 37  |
| 10.2 Layout Example                                  |     |
| 11 Device and Documentation Support                  | .39 |
| 11.1 Documentation Support                           | 39  |
| 11.2 Receiving Notification of Documentation Updates | 39  |
| 11.3 支持资源                                            | 39  |
| 11.4 Trademarks                                      | 39  |
| 11.5 术语表                                             | 39  |
| 12 Mechanical, Packaging, and Orderable              |     |
| Information                                          | 39  |
|                                                      |     |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Cł | ges from Revision * (August 2021) to Revision A (December 2021) | Page |
|----|-----------------------------------------------------------------|------|
| •  | 犬态从 "预告信息" 更改为 "量产数据"                                           | 1    |



### **5** Pin Configuration and Functions





| PIN   |              |     |                                                                                                                                               |  |  |  |
|-------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME  | NO.          | I/O | DESCRIPTION                                                                                                                                   |  |  |  |
| NAME  | DAP          |     |                                                                                                                                               |  |  |  |
| BST1  | 19           | Р   | Supply input for high-side MOSFET gate drive circuit. Connect a ceramic capacitor                                                             |  |  |  |
| BST2  | 30           | Р   | between BSTx and SWx pins. An internal diode is connected between V5D and BSTx.                                                               |  |  |  |
| COMP1 | 16           | I/O | Output of internal transconductance error amplifier. Connect an integral compensation                                                         |  |  |  |
| COMP2 | 1            | I/O | network to ensure stability.                                                                                                                  |  |  |  |
| CSN1  | 17           | Ι   | Negative input ( - ) of internal rail-to-rail transconductance error amplifier. Connect                                                       |  |  |  |
| CSN2  | 32           | I   | directly to the negative node of the LED current sense resistor, R <sub>CS</sub> .                                                            |  |  |  |
| CSP1  | 18           | I   | Positive input (+) of internal rail-to-rail transconductance error amplifier. Connect                                                         |  |  |  |
| CSP2  | 31           | I   | directly to the positive node of the LED current sense resistor, R <sub>CS</sub> .                                                            |  |  |  |
| EN    | 24           | I   | An active high logic input enables the devices. Pull this pin low to enter low power st state.                                                |  |  |  |
| FLT1  | 22           | 0   | Open-drain fault indicator. Connect to V5D with a resistor to create an active low fault                                                      |  |  |  |
| FLT2  | 27           | 0   | signal output.                                                                                                                                |  |  |  |
| FSET  | 25           | I   | Frequency select input. Connect to V5D to operate at nominal frequency of 440 kHz. Connect to GND to operate at nominal frequency of 2.1 MHz. |  |  |  |
| GND   | 7, 10        | G   | Signal ground. Return for the internal voltage reference and analog circuits. Connect to circuit ground to complete return path.              |  |  |  |
| IADJ1 | 23           | I   | Analog adjust input. Input below 100 mV disables the channel. The analog input can be                                                         |  |  |  |
| IADJ2 | 26           | I   | varied between 140 mV to 2.4 V to set current reference from 10 mV to 173 mV. Connect a 0.1- $\mu$ F capacitor from pin to GND.               |  |  |  |
| PGND  | 3, 4, 13, 14 | G   | Ground returns for low-side MOSFETs                                                                                                           |  |  |  |
| SW1   | 20, 21       | Р   | Switching output of the regulator. Internally connected to both power MOSFETs.                                                                |  |  |  |
| SW2   | 28, 29       | Р   | Connect to the power inductor.                                                                                                                |  |  |  |



### 表 5-1. Pin Functions (continued)

| PIN   |        |     |                                                                                                                                                                                        |
|-------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.    | I/O | DESCRIPTION                                                                                                                                                                            |
| NAME  | DAP    |     |                                                                                                                                                                                        |
| UDIM1 | 15     | I   | Undervoltage lockout and external PWM dimming input. Connect to VIN through a                                                                                                          |
| UDIM2 | 2      | I   | resistor divider to implement input undervoltage protection. Diode couple external PWM signal to enable dimming. Locally decouple to GND using a 1-nF ceramic capacitor. Do not float. |
| V5A   |        |     | Analog supply voltage. Locally decouple to GND using a 100-nF to $1-\mu$ F ceramic capacitor located close to the controller.                                                          |
| V5D   | 9      | Р   | Digital supply voltage. Locally decouple to GND using a 2.2- $\mu$ F to 4.7- $\mu$ F ceramic capacitor located close to the controller.                                                |
| VIN1  | 11, 12 | Р   | Power inputs and connections to high-side MOSFET drain node. Connect to the power                                                                                                      |
| VIN2  | 5, 6   | Р   | supply and bypass capacitors $C_{IN}$ . The path from the VIN pin to high frequency bypass $C_{IN}$ and PGND must be as short as possible.                                             |



### **6** Specifications

#### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                      |                                   | MIN   | MAX | UNIT |
|----------------------|-----------------------------------|-------|-----|------|
| Supply Voltage       | V5A, V5D to GND                   | - 0.3 | 5.5 | V    |
| Poet veltage         | BSTx to SWx                       | - 0.3 | 5.5 | V    |
| Boot voltage         | BSTx to PGND                      | - 0.3 | 70  | V    |
| Switch pode voltage  | SWx to PGND                       | - 0.5 | 65  | V    |
| Switch node voltage  | SWx to PGND (< 10ns)              | - 3.5 |     | V    |
| Drain node voltage   | VINx to PGND                      | - 0.3 | 65  | V    |
| Current              | CSNx to VINx (< 10µs)             |       | 1.5 | А    |
| Current              | GND to CSPx, GND to CSNx (< 10µs) |       | 430 | mA   |
|                      | CSNx - VINx                       |       | 0.5 | V    |
|                      | CSPx, CSNx to GND                 | - 0.5 | 65  | V    |
| Inputs               | CSPx to CSNx                      | - 0.3 | 0.3 | V    |
|                      | UDIMx to GND                      | - 0.3 | 65  | V    |
|                      | COMPx, IADJx, FSET, EN to GND     | - 0.3 | 5.5 | V    |
| Outputs              | FLTx to GND                       | - 0.3 | 5.5 | V    |
| Junction temperature | TJ                                |       | 150 | °C   |
| Lead temperature     | Soldering, 10 s                   |       | 260 | °C   |
| Storage temperature  | T <sub>stg</sub>                  | - 65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                 |                                 | VALUE | UNIT |   |
|--------------------|-------------------------|---------------------------------|---------------------------------|-------|------|---|
|                    |                         | Human body model (HBM), per AEC | Q100-002 <sup>(1)</sup>         | ±2000 |      | ĺ |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins (1, 16, 17, and 32) | ±750  | V    | ĺ |
|                    |                         | AEC Q100-011                    | Other pins                      | ±500  |      |   |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                   |                                | MIN  | NOM | MAX  | UNIT |
|-----------------------------------|--------------------------------|------|-----|------|------|
| V <sub>IN</sub>                   | Input voltage                  | 4.5  |     | 63   | V    |
| V <sub>5A</sub> , V <sub>5D</sub> | Bias supply                    | 4.5  | 5   | 5.3  | V    |
| d <sub>V5x</sub> /dt              | Bias supply slew-rate          | 20   |     |      | V/s  |
| ΔV <sub>(CSP-</sub><br>csn)       | Sensed inductor current ripple | 20   |     |      | mV   |
| dv <sub>CSP</sub> /dt             | CSP slew-rate                  |      |     | 10   | V/µs |
| I <sub>LED</sub>                  | LED current                    |      |     | 2    | А    |
| f <sub>UDIM</sub>                 | External PWM dimming frequency |      |     | 1000 | Hz   |
| T <sub>A</sub>                    | Ambient temperature            | - 40 |     | 125  | °C   |
| TJ                                | Junction temperature           | - 40 |     | 150  | °C   |

5



#### **6.4 Thermal Information**

|                                       |                                                           | DEVICE |      |
|---------------------------------------|-----------------------------------------------------------|--------|------|
| · · · · · · · · · · · · · · · · · · · | DAP (HTSSOP)                                              | UNIT   |      |
|                                       |                                                           | 32     |      |
| R <sub>θ JA</sub>                     | Junction-to-ambient thermal resistance <sup>(2) (3)</sup> | 26.2   | °C/W |
| R <sub>θ JC(top)</sub>                | Junction-to-case (top) thermal resistance                 | 16.3   | °C/W |
| R <sub>0JB</sub>                      | Junction-to-board thermal resistance                      | 8.3    | °C/W |
| $\Psi_{JT}$                           | Junction-to-top characterization parameter                | 0.2    | °C/W |
| $\Psi_{JB}$                           | Junction-to-board characterization parameter              | 8.2    | °C/W |
| R <sub>θ JC(bot)</sub>                | Junction-to-case (bottom) thermal resistance              | 1.8    | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The package thermal impedance is calculated in accordance with JESD51-7 standard with a 4-layer board and 2 W power dissipation.

(3) A heatsink or airflow would yield a much better R  $_{\theta}$  JA.

### **6.5 Electrical Characteristics**

 $-40^{\circ}C \leqslant T_{J} \leqslant 150^{\circ}C, V_{5D} = V_{5A} = 5 \text{ V}, V_{IN} = 24 \text{ V}, V_{UDIMx} = 5 \text{ V}, C_{V5D} = C_{V5A} = 4.7 \text{ } \mu\text{F} \text{ } C_{BSTx} = 0.1 \text{ } \mu\text{F}, C_{COMPx} = 1 \text{ } n\text{F}, R_{CSx} = 100 \text{ } \text{m} \Omega, \text{ no load on SWx}, \overline{\text{FLTx}} \text{ pin floating (unless otherwise noted)}$ 

|                          | PARAMETER                                               | TEST CONDITIONS                                                             | MIN  | TYP  | MAX  | UNIT |
|--------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| EXTERNAL                 | ANALOG AND GATE DRIVE SUPPLIE                           | S (V5D, V5A)                                                                |      |      |      |      |
|                          |                                                         | Rising                                                                      |      | 4.10 | 4.26 | V    |
| V <sub>V5D,A(UVLO)</sub> | $V_{5D}$ and $V_{5A}$ UVLO threshold                    | Falling                                                                     | 3.84 | 4.00 |      | V    |
|                          |                                                         | Hysteresis                                                                  |      | 100  |      | mV   |
| I <sub>V5A(STBY)</sub>   | Analog supply stand-by current                          | $V_{\text{UDIM1}} = V_{\text{UDIM2}} = 0 V$                                 |      | 4    | 5.5  | mA   |
| V5D(STBY)                | Gate drive supply stand-by current                      | V <sub>UDIM1</sub> = V <sub>UDIM2</sub> = 0 V                               |      | 0.9  | 1.3  | mA   |
| V5A(SLEEP)               | Analog supply sleep state current                       | V <sub>EN</sub> = 0 V                                                       |      | 14   | 300  | nA   |
| V5D(SLEEP)               | Gate drive supply sleep state current                   | V <sub>EN</sub> = 0 V                                                       |      | 17   | 24   | μA   |
| IVINx(SLEEP)             | VIN pin sleep state current                             | V <sub>INx</sub> = 15 V, V <sub>EN</sub> = 0 V                              |      | 2    | 4    | μA   |
| V5D(SW)                  | Gate drive supply switching current                     | $V_{V5D}$ = 5 V, $V_{FSET}$ = 5 V, CH1<br>and CH2 switching                 |      | 6    | 10   | mA   |
| ENABLE INF               | PUT (EN)                                                |                                                                             |      |      |      |      |
|                          | Enable voltage rising threshold                         |                                                                             |      |      | 1.8  | V    |
| V <sub>EN</sub>          | Enable voltgae falling threshold                        |                                                                             | 0.8  | ,    |      | mV   |
| I <sub>EN</sub>          | Enable input bias current                               |                                                                             |      | 10   |      | μA   |
| HIGH-SIDE F              | ET (SWx, BOOTx)                                         |                                                                             |      |      |      |      |
| R <sub>DSx(ON-HS)</sub>  | High-side MOSFET on resistance                          | V <sub>INx</sub> = 6 V, V <sub>BSTx</sub> = 11 V, I <sub>HSx</sub> = 100 mA |      | 240  | 465  | mΩ   |
|                          |                                                         | Falling, V <sub>INx</sub> = 6 V, V <sub>SWx</sub> = 0 V                     | 2.60 | 2.95 | 3.30 | V    |
| V <sub>BSTx(UV)</sub>    | Bootstrap UVLO threshold                                | Hysteresis, V <sub>INx</sub> = 6 V, V <sub>SWx</sub> = 0<br>V               | 115  | 184  | 245  | mV   |
| I <sub>Q(xBST)</sub>     | Bootstrap pin quiescent current                         | V <sub>BSTx</sub> = 5 V, V <sub>SWx</sub> = 0 V                             | 200  | 250  | 300  | μA   |
| LOW-SIDE F               | ET (SWx)                                                | 1 I                                                                         |      |      |      |      |
| R <sub>DSx(ON-LS)</sub>  | Low-side MOSFET on resistance                           | V <sub>INx</sub> = 6 V, I <sub>LSx</sub> = 100 mA                           |      | 240  | 465  | mΩ   |
| HIGH-SIDE F              | ET CURRENT LIMIT                                        |                                                                             |      |      |      |      |
| HSx(ILIM)                | High-side current limit threshold                       | V <sub>INx</sub> = 6 V                                                      | 2.8  | 3.5  | 4.2  | А    |
| HSx(LEB)                 | High-side current sense leading-edge<br>blanking period | V <sub>INx</sub> = 6 V                                                      | 35   | 60   | 80   | ns   |
| t <sub>HSx(RES)</sub>    | Current limit response time                             | V <sub>INx</sub> = 6 V                                                      |      | 20   |      | ns   |
| LOW-SIDE F               | ET CURRENT LIMIT                                        |                                                                             |      |      |      |      |

6 Submit Document Feedback



#### 6.5 Electrical Characteristics (continued)

 $-40^{\circ}C \leqslant T_{J} \leqslant 150^{\circ}C, V_{5D} = V_{5A} = 5 \text{ V}, V_{IN} = 24 \text{ V}, V_{UDIMx} = 5 \text{ V}, C_{V5D} = C_{V5A} = 4.7 \text{ } \mu\text{F} \text{ } C_{BSTx} = 0.1 \text{ } \mu\text{F}, C_{COMPx} = 1 \text{ } n\text{F}, R_{CSx} = 100 \text{ } \text{m} \Omega$ , no load on SWx, FLTx pin floating (unless otherwise noted)

|                          | PARAMETER                                           | TEST CONDITIONS                                                                          | MIN   | TYP   | MAX   | UNIT |
|--------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|------|
| I <sub>LSx(ILIM)</sub>   | Low-side sinking current limit threshold            | V <sub>INx</sub> = 6 V                                                                   | 1.67  | 2.50  | 3.5   | А    |
| LSx(LEB)                 | Low-side current sense leading-edge blanking period | V <sub>INx</sub> = 6 V                                                                   |       | 76    |       | ns   |
| SWITCHING                | FREQUENCY (FSET)                                    |                                                                                          |       |       |       |      |
|                          | Frequency set input rising threshold                |                                                                                          |       |       | 1.8   | V    |
| V <sub>FSET</sub>        | Frequency set input falling threshold               |                                                                                          | 0.8   |       |       | V    |
| I <sub>FSET</sub>        | Frequency set input bias current                    |                                                                                          |       | 10    |       | μA   |
|                          | Channel 4 an fine                                   | V <sub>FSET</sub> = 0 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> = 38 V                 |       | 384   |       | ns   |
| t <sub>ON(SW1)</sub>     | Channel 1 on-time                                   | V <sub>FSET</sub> = 5 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> =<br>25 V              |       | 1.36  |       | μs   |
| +                        | Channel 2 on-time                                   | V <sub>FSET</sub> = 0 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> =<br>38 V              |       | 365   |       | ns   |
| t <sub>ON(SW2)</sub>     |                                                     | V <sub>FSET</sub> = 5 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> =<br>25 V              |       | 1.20  |       | μs   |
| ANALOG AD                | JUST SETTING AND CURRENT SENS                       | E AMPLIFIER (IADJx, CSPx, CSNx                                                           | )     |       | I     |      |
| V <sub>IADJx(CLP)</sub>  | IADJx internal limit                                |                                                                                          | 2.38  | 2.45  | 2.52  | V    |
|                          | Shutdown threshold                                  | Rising, V <sub>INx</sub> = 6 V                                                           |       | 140   |       | mV   |
| V <sub>IADJx(SD)</sub>   | Shutdown threshold                                  | Falling, V <sub>INx</sub> = 6 V                                                          |       | 100   |       | mV   |
| V <sub>(CSPx-CSNx)</sub> |                                                     | $V_{CSPx} = 6 V,$<br>$V_{IADJx} > 2.45V$                                                 | 167.5 | 173.0 | 178.5 | mV   |
|                          | Current sense threshold                             | $V_{CSPx} = 6 V,$<br>$V_{IADJx} = 1.22V$                                                 | 83.0  | 88.5  | 94.0  | mV   |
|                          |                                                     | V <sub>CSPx</sub> = 6 V,<br>V <sub>IADJx</sub> = 460mV                                   | 29.0  | 34.5  | 40.0  | mV   |
|                          |                                                     | $V_{CSPx} = 6 V,$<br>$V_{IADJx} = 150 mV$                                                | 6.5   | 12.5  | 18.5  | mV   |
| g <sub>mx(LV)</sub>      | Level shift amplifier transconductance              | V <sub>INx</sub> = 63 V, V <sub>CSNx</sub> = 5 V                                         |       | 50    |       | μA/V |
| V                        | Output short circuit detection threshold            | Rising                                                                                   |       | 1.71  |       | V    |
| V <sub>CSPx(SHT)</sub>   |                                                     | Falling                                                                                  |       | 1.50  |       | V    |
| ON-TIME GE               | NERATOR                                             | · · · · ·                                                                                |       |       |       |      |
| t <sub>ONx(MIN)</sub>    | Minimum on-time.                                    | V <sub>INx</sub> = 4.5 V                                                                 | 90    | 110   | 130   | ns   |
| OFF-TIME G               | ENERATOR                                            | ·                                                                                        |       |       | I     |      |
| t <sub>OFFx(MIN)</sub>   | Minimum off-time                                    | V <sub>INx</sub> = 4.5 V                                                                 | 57    | 78    | 86    | ns   |
|                          | NG and PROGRAMMABLE UVLO INPU                       | T (DIMx)                                                                                 |       |       | I     |      |
| N/                       |                                                     | Rising                                                                                   |       | 2.45  | 2.52  | V    |
| V <sub>UDIMx(DO)</sub>   | UDIM dropout detection threshold                    | Falling                                                                                  | 1.95  | 2.35  |       | V    |
|                          |                                                     | Rising                                                                                   |       | 1.22  | 1.27  | V    |
| V <sub>UDIMx(EN)</sub>   | UDIM undervoltage lockout threshold                 | Falling                                                                                  | 0.97  | 1.02  |       | V    |
| I <sub>UDIMx(UVLO)</sub> | UDIM source current (UVLO<br>hysteresis)            | V <sub>UDIMx</sub> = 1.5 V                                                               | 6.3   | 10    | 12    | μA   |
| ERROR AMP                | PLIFIER (COMPx)                                     |                                                                                          |       |       |       |      |
| gм                       | Transconductance                                    | V <sub>INx</sub> = 63 V                                                                  |       | 450   |       | μA/V |
| I <sub>COMPx(SRC)</sub>  | COMPx current source capacity                       | $V_{INx} = 63 \text{ V}, V_{(CSP_x - CSN_x)} = 0 \text{ V},$ $V_{IADJx} = 1.4 \text{ V}$ |       | 45    |       | μA   |
| I <sub>COMPx(SINK)</sub> | COMPx current sink capacity                         | $V_{INx} = 63 \text{ V}, V_{(CSPx - CSNx)} = 200$<br>mV, $V_{IADJx} = 1.4 \text{ V}$     |       | 45    |       | μA   |



### 6.5 Electrical Characteristics (continued)

 $-40^{\circ}C \leqslant T_{J} \leqslant 150^{\circ}C, V_{5D} = V_{5A} = 5 \text{ V}, V_{IN} = 24 \text{ V}, V_{UDIMx} = 5 \text{ V}, C_{V5D} = C_{V5A} = 4.7 \text{ } \mu\text{F} \text{ } C_{BSTx} = 0.1 \text{ } \mu\text{F}, C_{COMPx} = 1 \text{ } n\text{F}, R_{CSx} = 100 \text{ } \text{m} \Omega, \text{ no load on SWx}, \text{ FLTx pin floating (unless otherwise noted)}$ 

|                         | PARAMETER                      | TEST CONDITIONS          | MIN   | TYP  | MAX                    | UNIT |
|-------------------------|--------------------------------|--------------------------|-------|------|------------------------|------|
| EA <sub>x(BW)</sub>     | Bandwidth                      | Unity gain               |       | 3    |                        | MHz  |
| EA <sub>(VD)</sub>      | Input differential sense range |                          | - 225 |      | 225                    | mV   |
| EA <sub>(CM)</sub>      | Input common mode range        | V <sub>INx</sub> = 63 V  | 0     |      | V <sub>INx</sub> - 0.5 | V    |
| I <sub>COMPx(LKG)</sub> | COMPx leakage current          | V <sub>UDIMx</sub> = 0 V |       | 2.5  |                        | nA   |
| M                       | COMPy startup threshold        | Rising                   |       | 2.45 |                        | V    |
| V <sub>COMPx(ST)</sub>  | COMPx startup threshold        | Hysteresis               |       | 425  |                        | mV   |
| VOOND                   | COMPx over-voltage detection   | Rising                   | 3.0   | 3.2  |                        | V    |
|                         | threshold                      | Hysteresis               |       | 75   |                        | mV   |
| R <sub>COMPx(DCH)</sub> | COMPx discharge FET resistance |                          |       | 230  |                        | Ω    |
| V <sub>COMPx(RST)</sub> | Reset voltage                  | Falling                  |       | 100  |                        | mV   |
| FAULT INDIC             | CATOR (FLT)                    | -                        |       |      |                        |      |
| R <sub>(FLTx)</sub>     | Fault pin pull-down resistance |                          |       | 3    | 7                      | Ω    |
| T <sub>OC</sub>         | Hiccup retry delay time        |                          |       | 3.6  |                        | ms   |
| THERMAL S               | HUTDOWN                        |                          |       |      | I                      |      |
| T <sub>SD</sub>         | Thermal shutdown threshold     |                          |       | 175  |                        | °C   |



### **6.6 Typical Characteristics**

 $T_A = T_J = 25^{\circ}C$ ,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMx} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$  µF  $C_{BSTx} = 0.1$  µF,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  m  $\Omega$ , no load on SWx, FLTx pin floating (unless otherwise noted)



### 6.6 Typical Characteristics (continued)

 $T_A = T_J = 25^{\circ}C$ ,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMx} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7 \ \mu\text{F} \ C_{BSTx} = 0.1 \ \mu\text{F}$ ,  $C_{COMPx} = 1 \ n\text{F}$ ,  $R_{CSx} = 100 \ m \ \Omega$ , no load on SWx, FLTx pin floating (unless otherwise noted)





### 6.6 Typical Characteristics (continued)

 $T_A = T_J = 25^{\circ}C$ ,  $V_{5D} = V_{5A} = 5 V$ ,  $V_{IN} = 24 V$ ,  $V_{UDIMx} = 5 V$ ,  $C_{V5D} = C_{V5A} = 4.7 \mu F C_{BSTx} = 0.1 \mu F$ ,  $C_{COMPx} = 1 nF$ ,  $R_{CSx} = 100 m \Omega$ , no load on SWx, FLTx pin floating (unless otherwise noted)





### 6.6 Typical Characteristics (continued)

 $T_A = T_J = 25^{\circ}C$ ,  $V_{5D} = V_{5A} = 5 V$ ,  $V_{IN} = 24 V$ ,  $V_{UDIMx} = 5 V$ ,  $C_{V5D} = C_{V5A} = 4.7 \mu F C_{BSTx} = 0.1 \mu F$ ,  $C_{COMPx} = 1 nF$ ,  $R_{CSx} = 100 m \Omega$ , no load on SWx, FLTx pin floating (unless otherwise noted)





### 7 Detailed Description

### 7.1 Overview

The TPS92519-Q1 is a dual synchronous buck LED driver with a 4.5-V to 65-V input voltage range. The device can deliver up to 2 A of continuous current per channel and power two independent strings of one to 16 series-connected LEDs. The device implements an adaptive on-time current regulation control technique to achieve fast transient response. This architecture uses a comparator and a one-shot on-timer that varies inversely with input and output voltage to maintain a near-constant frequency. With the FSET pin connected to V5D the on-time generator ensure near constant frequency of 385 kHz for channel 1 and 440 kHz for channel 2. With the FSET pin grounded the on-time generator is programmed to operate channel 1 at approximately 2 MHz and channel 2 at 2.15 MHz. The on-time between two channels is offset to ensure low EMI signature. The integrated low offset rail-to-rail error amplifier enables closed-loop regulation of LED current and ensures better than 4% accuracy over a wide input, output, and temperature range.

The LED current reference is set by forcing voltage on IADJ input and can be varied from 140 mV to 2.45 V to achieve over a 16:1 linear analog dimming range. Pulse Width Modulation (PWM) dimming of the LED current is achieved by modulating the duty cycle of external voltage signal at UDIMx input. The external UDIMx input acts as an enable and directly controls the LED current. This device optimizes the inductor current response and is capable of achieving over a 1000:1 PWM dimming ratio.

The device incorporates an enhanced programmable fault feature including the following:

- Cycle-by-cycle switch overcurrent limit
- Input undervoltage protection
- Boot undervoltage protection
- Comp overvoltage protection
- Output open circuit indication
- Output short circuit indication

In addition, Thermal Shutdown (TSD) protection is implemented to limit the junction temperature at 175°C (typical). The open-drain fault output, FLTx, indicates the status of the LEDs and is forced low whenever an output open or short fault is detected by the device.

Toggling the enable input, EN, low forces the device in low-power sleep state. In this state, both channels are disabled and analog supply, V5A, is disconnected to reduce the bias current drawn by the device.



### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Buck Converter Switching Operation

The following operating description of the TPS92519-Q1 refers to the *Functional Block Diagram* and the waveforms in 🕅 7-1. The main control loop of the TPS92519-Q1 is based on an adaptive on-time pulse width modulation (PWM) technique that combines a constant on-time control with an inductor valley current sense circuit for pseudo-fixed frequency operation. This proprietary control technique enables closed-loop regulation of LED current and fast dynamic response necessary to meet the requirements for LED pixel control and LED matrix beam applications.



图 7-1. Adaptive On Time Control Buck Converter Waveforms

In steady state, the high-side MOSFET is turned on at the beginning of each cycle. The on-time duration of this MOSFET is controlled by an internal one-shot timer and the high-side MOSFET is turned off after the timer expires. The one-shot timer duration is set by the output voltage measured at the CSP pin,  $V_{CSP}$ , and the input voltage measured at the VIN pin,  $V_{IN}$ , to maintain a pseudo-fixed frequency. During the on-time interval, the inductor current increases with a slope proportional to the voltage applied across its terminals ( $V_{IN}$  -  $V_{CSP}$ ).

The low-side MOSFET is turned on after a fixed deadtime and the inductor current then decreases with the constant slope proportional to the output voltage,  $V_{CSP}$ . Inductor current measured by the external sense resistor is compared to the valley threshold,  $V_{VAL}$ , by an internal high-speed comparator. This MOSFET is turned off and the one-shot timer is initiated when the sensed inductor current falls below the valley threshold voltage. The high-side MOSFET is turned on again after a fixed deadtime.

The internal rail-to-rail error amplifier sets the valley threshold voltage and regulates the average inductor current based on a reference set by IADJx input. A simple integral loop compensation circuit consisting of a capacitor connected from the COMP pin to GND provides a stable and high-bandwidth response. As the inductor current is directly sensed by an external resistor, the device operation is not sensitive to the ESR of the output capacitors and is compatible with common multi-layered ceramic capacitors (MLCC).

### 7.3.2 Switching Frequency and Adaptive On-Time Control

The TPS92519-Q1 uses an adaptive on-time control scheme and does not have a dedicated on-board oscillator. The one-shot timer is programmed by the voltage on FSET input. The on-time is calculated internally using 方程 式 1 and is inversely proportional to the measured input voltage,  $V_{IN}$ , and proportional to the measured CSP voltage,  $V_{CSP}$ .

$$t_{ON} = \kappa \times \frac{V_{CSP}}{V_{IN}}$$

Constant,  $\kappa$ , is set by the FSET pin logic.

$$\kappa = \frac{2.606 \times 10^{-6} \text{ for channel 1}}{2.285 \times 10^{-6} \text{ for channel 2}} V_{\text{FSET}} > 1.8 \text{ V}$$

$$\kappa = \frac{4.890 \times 10^{-7} \text{ for channel 1}}{4.676 \times 10^{-7} \text{ for channel 2}} V_{\text{FSET}} < 0.8 \text{ V}$$

(2)

(1)

Given the duty ratio of the buck converter is  $V_{CSP}$  /  $V_{IN}$ , the switching period,  $T_{SW}$ , remains nearly constant over all operating points. Use  $\beta$ 程式 3 to calculate the switching period.

$$T_{SW} = t_{ON} \times \frac{V_{IN}}{V_{CSP}} = \kappa$$
(3)

Use 方程式 4 to calculate the switching frequency.

$$f_{SW} = \frac{1}{\kappa}$$
(4)

#### 7.3.3 Minimum On-Time, Off-Time, and Inductor Ripple

Buck converter operation is impacted by minimum on-time, minimum off-time, and minimum peak-to-peak inductor ripple limitations. The converter reaches the minimum on-time when operating with high input voltage and low-output voltage. In this control scheme, the off-time continues to increase and the switching frequency reduces to regulate the inductor current and LED current to the desired value.

$$f_{SW(MIN)} = \frac{V_{OUT(MIN)}}{t_{ON(MIN)} \times V_{IN(MAX)}}; t_{ON} = t_{ON(MIN)}$$
(5)

The converter reaches the minimum off-time when operating in dropout (low input voltage and high output voltage). As the on-time and off-time are fixed, the duty cycle is constant and the buck converter operates in open-loop mode. The inductor current and LED current are not in regulation. The converter continues to switch unless disabled by the IADJx input.

The behavior and response of valley comparator is dependent on sensed peak-to-peak voltage ripple,  $\Delta V_{(CSP-CSN)}$ , and is a function of current sense resistor,  $R_{CS}$ , and peak-to-peak inductor current ripple,  $\Delta i_{L(PK-PK)}$ . To ensure periodic switching, the sensed peak-to-peak ripple must exceed the minimum value. At high (near 100%) or low (near 0%) duty cycles, the inductor current ripple is not sufficient to ensure periodic switching. Under such operating conditions, the converter transitions from periodic switching to a burst sequence, forcing multiple on-time and off-time cycles at a rate higher than the programmed frequency. Although the converter cannot operate in a periodic manner, the closed-loop control continues regulating the average LED current with a larger ripple value corresponding to higher peak-to-peak inductor ripple. TI recommends choosing an inductor, output capacitor, and switching frequency to ensure minimum sensed peak-to-peak ripple voltage under nominal operating condition is greater than 20 mV. The *Application and Implementation* section summarizes the detailed design procedure.

#### 7.3.4 Enable

The TPS92519-Q1 has an enable input EN for start-up and shutdown control of the output. If the enable input is greater than 1.8 V then both channels are enabled. If the enable pin is pulled below 0.8 V, the channels are disabled and the TPS92519-Q1 is switched to a low  $I_Q$  shutdown mode. In this mode, the device draws a 2-  $\mu$  A typical current from the VIN pin and 17-  $\mu$  A typical from V5D pin. TI does not recommend leaving EN pin floating.

#### 7.3.5 LED Current Regulation and Error Amplifier

The reference voltage,  $V_{IADJ}$ , is internally scaled by a gain factor of 1/14 through a resistor network. An internal rail-to-rail error amplifier generates an error signal proportional to the difference between the scaled reference voltage ( $V_{IADJ}$  / 14) and the inductor current measured by the differential voltage drop between CSP and CSN,  $V_{(CSP-CSN)}$ . This error drives the COMP pin voltage,  $V_{COMP}$ , and directly controls the valley threshold of the inductor current. Zero average DC error and closed-loop regulation is achieved by implementing an integral compensation network consisting of a capacitor connected from the output of the error amplifier to GND. As a good starting point, TI recommends a capacitor value between 1 nF and 10 nF between the COMP pin and GND. The choice of compensation network must ensure a minimum of 60° of phase margin and 10 dB of gain margin. The *Application and Implementation* section summarizes the detailed design procedure.







图 7-2. Closed-loop LED Current Regulation

LED current is dependent on the current sense resistor, R<sub>CS</sub>. Use 方程式 6 to calculate the LED current.

$$I_{LED} = \frac{V_{(CSP-CSN)}}{R_{CS}} = \frac{V_{IADJ}}{14 \times R_{CS}}$$
(6)

LED current accuracy is a function of the tolerance of the external sense resistor,  $R_{CS}$ , and the variation in the sense threshold,  $V_{(CSP-CSN)}$ , caused by internal mismatch and temperature dependency of the analog components. The TPS92519-Q1 is capable of achieving LED current accuracy of ±4% at full scale over common-mode range and a junction temperature range of - 40°C to 150°C.

#### 7.3.6 Start-up Sequence

The start-up circuit allows the COMP pin voltage to gradually increase, thus reducing the LED current overshoot and current surges. The switching operation is initiated after the COMP pin voltage exceeds 2.45 V. A 450-mV hysteresis window allows the device to operate when COMP voltage is within the expected operating range of 2.2 V to 2.7 V. Switching is disabled on detection of low COMP voltage to avoid excessive negative inductor current.



图 7-3. Soft-Start Sequence

The duration of soft start,  $t_{ss}$ , depends on the size of the compensation capacitor and the error amplifier source current,  $I_{COMP(SRC)}$ .

$$t_{SS} = \frac{2.45 \times C_{COMP}}{I_{COMP(SRC)}}$$
(7)

The source current,  $I_{COMP(SRC)}$  is a function of the transconductance,  $g_M$ , of the error amplifier and error generated between the reference and the current sensed voltage.

$$I_{\text{COMP(SRC)}} = g_{\text{M}} \times \left( \frac{V_{\text{IADJ}}}{14} - V_{(\text{CSP-CSN})} \right)$$
(8)

With no current flowing through the LEDs, the soft start duration depends on the choice of compensation capacitor,  $C_{COMP}$ , and the reference voltage,  $V_{IADJ}$ .

The open drain fault indicator,  $\overline{FLTx}$ , is set low when the COMP voltage deviates from the nominal range and exceeds  $V_{COMP(OV)}$  threshold. This setting indicates a fault condition where the converter is operating in open-loop and the LED current is out of regulation. The corresponding channel can be disabled by setting IADJx input below 100 mV or controlling the UDIMx input.



#### 7.3.7 Analog Dimming and Forced Continuous Conduction Mode

Analog dimming is accomplished by modulating the voltage connected to IADJx input. The TPS92519-Q1 improves the linear range of analog dimming by supporting forced continuous conduction mode of operation. With synchronous MOSFETs, the inductor current is allowed to go negative for part of the switching cycle, thus enabling linear dimming with over 16:1 dimming range.

#### 7.3.8 External PWM Dimming and Input Undervoltage Lockout (UVLO)

The UDIM pin is a multi-function input that features an accurate input voltage detection based on bandgap thresholds with programmable hysteresis as shown in [8] 7-4. This pin functions as the external PWM dimming input for the LEDs and monitors VIN to detect dropout and undervoltage conditions. When the rising pin voltage exceeds the 2.45-V threshold, 10  $\mu$ A (typical) of current is driven out of the UDIM pin into the resistor divider providing programmable hysteresis. TI recommends a bypass capacitor value of 1 nF between the UDIMx pin and GND to improve noise immunity.



图 7-4. External PWM Dimming

The brightness of LEDs can be varied by modulating the duty cycle of the signal directly connected to the UDIM input. In addition, either an n-channel MOSFET or a Schottky diode can be used to couple an external PWM signal when using UDIM input in conjunction with UVLO functionality. With an n-channel MOSFET, the brightness is proportional to the negative duty cycle of the external PWM signal. With a Schottky diode, the brightness is proportional to the positive duty cycle of the external PWM signal.

Dropout and input undervoltage protection is achieved by connecting the resistor divider network from VIN to UDIM pin and UDIM pin to GND. Dropout protection is activated when UDIM pin voltage drops below  $V_{\text{UDIMx(DO, FALLING)}}$  threshold but is held above  $V_{\text{UDIMx(EN)}}$  threshold. In dropout protection mode, the device disables the error amplidier and disconnects the COMP pin to maintain charge on the compensation network. The device continues switching, ensuring fast response with minimum LED current overshoot as the converter recovers from dropout condition. The minimum input voltage, below which dropout protection is activated is programmed using 方程式 9.

$$V_{INx(DO,FALL)} = V_{INx(DO,RISE)} - I_{UDIMx(DO)} \times \left( R_{UVx2} + \frac{\left( R_{UVHx} + 10 \times 10^3 \right) \times \left( R_{UVx1} + R_{UVx2} \right)}{R_{UVx1}} \right)$$
(9)

方程式 10 shows the input voltage rising threshold. When VIN exceeds the rising threshold, the error amplifier is enabled and COMP pin is connected to compensation network to regulate LED current.

$$V_{INx(DO,RISE)} = V_{UDIMx(DO,RISE)} \times \frac{R_{UVx1} + R_{UVx2}}{R_{UVx1}}$$
(10)

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback 19



Additional hysteresis to internal 100 mV is programmed by connecting an extra resistor, R<sub>UVHx</sub>, in series with UDIM pin. This connection allows the standard resistor divider to have smaller values, minimizing PWM delays.

Input undervoltage protection is triggered when UDIM pin voltage drops below  $V_{\text{UDIMx(EN)}}$  threshold. The device responds to very low VIN voltage or to the external PWM input signal by disabling the error amplifier, disconnecting the COMP pin and tri-stating the switch node. With switching disabled, inductor current and the LED current drop to zero and the charge on the compensation network is maintained. On rising edge of PWM or when VIN exceeds the internal hystersis of 200 mV, the converter resumes switching operation ramping inductor current to the previous steady-state value.

方程式 11 defines the VIN UVLO rising threshold.

$$V_{INx(UVLO,RISE)} = V_{UDIMx(EN,RISE)} \times \frac{R_{UVx1} + R_{UVx2}}{R_{UVx1}}$$
(11)

Use 方程式 12 to determine the VIN UVLO falling threshold.

$$V_{\text{INx}(\text{UVLO,FALL})} = V_{\text{UDIMx}(\text{EN,FALL})} \times \left(\frac{R_{\text{UVx1}} + R_{\text{UVx2}}}{R_{\text{UVx1}}}\right) - I_{\text{UDIMx}(\text{DO})} \times \left(R_{\text{UVx2}} + \frac{\left(R_{\text{UVHx}} + 10 \times 10^{3}\right) \times \left(R_{\text{UVx1}} + R_{\text{UVx2}}\right)}{R_{\text{UVx1}}}\right)$$
(12)

#### 7.3.9 Shunt FET Dimming or Matrix Beam Application





The TPS92519-Q1 is compatible with shunt FET dimming and LED Matrix Manager devices. The fast dynamic response and adaptive on-time control topology ensure near ideal current source behavior with minimum inductor current overshoot or undershoot. In contrast to constant off-time control, the control loop is able to maintain LED current regulation under shorted output condition. The off-time of the converter naturally adapts to the inductor slope and valley command while keeping the average LED current constant. 🕅 7-5 shows the shunt-FET dimming transient with all LEDs switched from on to off.

The device behavior is impacted by the falling slew-rate of CSN node,  $V_{CSN}$ . A large slew-rate in conjunction with the parasitic capacitances from CSP and CSN to GND results in differential voltage forcing the converter to burst with minimum on-time and minimum off-time. To avoid switch node bursting TI recommends a maximum slew-rate (dv/dt) of 15 V/µs.

#### 7.3.10 Bias Supply

The device is powered by an external 5-V supply connected to V5D and V5A pins. Operation is enabled when V5D and V5A exceed the 4.1-V (typical) rising threshold and is disabled when either V5D or V5A drops below



the 4-V (typical) falling threshold. The comparator provides 100 mV of hysteresis to avoid chatter during transitions. The V5D supply powers the internal digital logic and the high-side and low-side gate driver circuits. The V5A supply powers sensitive analog circuits. The two bias pins can be connected together on the PCB or through a series  $10-\Omega$  resistor between V5D and V5A with 5-V external supply connected directly to the V5D pin. TI recommends a capacitor from each pin to GND. The recommended range for the bypass capacitor from V5D pin to ground is between 1  $\mu$ F and 4.7  $\mu$ F. The recommended range from the V5A pin to ground is between 100 nF and 1  $\mu$ F. The bypass capacitor from V5D to GND must be 10 times larger than the bootstrap capacitor, C<sub>BST</sub>, to support proper operation during PWM dimming. The voltage on V5D and V5A must never exceed 5.5 V.

In device sleep state, the V5A input is internally disconnected to reduce power consumption.

#### 7.3.11 Bootstrap Supply

The TPS92519-Q1 contains both high-side and low-side N-channel MOSFETs. The high-side gate driver works in conjunction with an internal bootstrap diode and an external bootstrap capacitor,  $C_{BST}$ . During the on-time of the low-side MOSFET, the SW pin voltage is approximately 0 V and  $C_{BST}$  is charged from the V5D supply through the internal diode. TI recommends a 0.1-µF to 1-µF capacitor connected with short traces between the BST and SW pins. A larger capacitor is required to prevent a bootstrap undervoltage fault when operating at low PWM dimming frequencies.

#### 7.3.12 Faults and Diagnostics

表 7-1 summarizes the device behavior under fault conditions.

| FAULT                             | DETECTION                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermal protection                | T <sub>J</sub> > 175°C           | Each channel is protected by an individual thermal sensor located close to the switching MOSFETs. The thermal protection is activated in the event the maximum MOSFET temperature exceeds the typical value of 175°C. The corresponding channel is forced into shutdown mode. This feature is designed to prevent overheating and damage to the internal switching MOSFETs. |
| V5D undervoltage                  | V <sub>5D(RISE)</sub> < 4.1 V    | The device enters the Undervoltage Lockout (UVLO). The switching operation is                                                                                                                                                                                                                                                                                               |
| lockout                           | $V_{5D(FALL)} > 4 V$             | disabled, the COMP capacitor is discharged.                                                                                                                                                                                                                                                                                                                                 |
| V5A undervoltage                  | $V_{5A(RISE)}$ < 4.1 V           | In sleep mode, the internal V5A node is disconnected to reduce the current                                                                                                                                                                                                                                                                                                  |
| lockout                           | $V_{5A(FALL)} > 4 V$             | consumption. The switching operation is disabled and the COMP capacitor is discharged.                                                                                                                                                                                                                                                                                      |
| VINx dropout<br>protection        | V <sub>UDIMx</sub> < 2.35 V      | The device disables error amplifier and disconnects the compensation network for the corresponding channel. Error amplifier is enabled and compensation network is internally connected when the input voltage rises above the dropout rising threshold, $V_{\text{INx}(\text{DO,RISE})}$ .                                                                                 |
| VINx undervoltage<br>lockout      | V <sub>UDIMx</sub> < 1.02 V      | The device disables switching operation for the corresponding channel. Switching is enabled when the input voltage rises above the turn-on threshold, $V_{INx(UVLO,RISE)}$ .                                                                                                                                                                                                |
| BSTx undervoltage                 | V <sub>BSTx(RISE)</sub> > 3.14 V | The device turns off the high-side MOSFET and turns on the low-side MOSFET for the                                                                                                                                                                                                                                                                                          |
| lockout                           | V <sub>BSTx(FALL)</sub> < 2.95 V | corresponding channel. Normal switching operation is resumed after the bootstrap voltage exceeds 3.14 V.                                                                                                                                                                                                                                                                    |
| COMPx<br>overvoltage              | V <sub>COMPx</sub> > 3.2 V       | The FLTx flag is set low to indicate that the COMP voltage exceeded the normal operating range. This condition indicates output open circuit fault.                                                                                                                                                                                                                         |
| Short CHx output                  | V <sub>CSNx</sub> < 2.45 V       | The FLTx flag is set low to indicate an output short circuit condition based on sensed CSNx voltage.                                                                                                                                                                                                                                                                        |
| High-side switch<br>current limit | I <sub>HS</sub> > 3.5 A          | The device turns off the high-side MOSFET and discharges the COMP capacitor when the drain current exceeds 3.5-A typical. The low-side switch is turned on to discharge the inductor and output capacitor. The device attempts to restart after delay of 3.6 ms                                                                                                             |
| Low-side switch<br>current limit  | I <sub>LS</sub> > 2.5 A          | The device turns off both high-side and low-side MOSFETs and discharges the COMP capacitor when the drain current exceeds 2.5 A typical. The device attempts to restart after delay of 3.6 ms.                                                                                                                                                                              |

| 表 7-1. | Fault | Descri | ption |
|--------|-------|--------|-------|
|--------|-------|--------|-------|

The TPS92519-Q1 triggers an auto-restart on detection of the thermal shutdown, high-side, or low-side current limit faults. In the case of thermal shutdown fault, the restart is initiated after the MOSFET temperature decreases by the fixed hysteresis of 10°C. A soft-start sequence is initiated and switching operation is enabled.



For a high-side or low-side current limit fault, a fixed 3.6-ms timer is initiated on detection of the fault. A restart is initiated by the expiration of the fault timer and switching operation is enabled.

The output open circuit and short circuit faults force the  $\overline{FLTx}$  pin low when biased through an external resistor and connected to a 5-V supply. The  $\overline{FLTx}$  output can be used in conjunction with a microcontroller or system basis chip (SBC) as an interrupt and can be used to aid in fault diagnostics.

| LIST                   | DESCRIPTION                     | FAULT OR<br>DIAGNOSTIC | ENABLE FAULT<br>TIMER | FLT INDICATION |  |  |  |  |  |  |
|------------------------|---------------------------------|------------------------|-----------------------|----------------|--|--|--|--|--|--|
|                        | Thermal protection              | Fault                  | No                    | No             |  |  |  |  |  |  |
| VINx <sub>(DO)</sub>   | VIN supply dropout protection   | Diagnostics            | No                    | No             |  |  |  |  |  |  |
| VINx <sub>(UVLO)</sub> | VIN supply undervoltage lockout | Fault                  | No                    | No             |  |  |  |  |  |  |
| CHxBSTUV               | BST supply undervoltage lockout | Fault                  | No                    | No             |  |  |  |  |  |  |
| CHxCOMPOV              | COMP overvoltage                | Diagnostics            | No                    | Yes            |  |  |  |  |  |  |
| CHxSHORT               | Short circuit detected          | Diagnostics            | No                    | Yes            |  |  |  |  |  |  |
| CHxHSILIM              | High-side current limit         | Fault                  | Yes                   | No             |  |  |  |  |  |  |
| CHxLSILIM              | Low-side current limit          | Fault                  | Yes                   | No             |  |  |  |  |  |  |
| V5AUV                  | V5A undervoltage                | Diagnostics            | No                    | No             |  |  |  |  |  |  |

#### 表 7-2. Faults and Diagnostic Summary

#### 7.3.13 Output Short Circuit Fault

The TPS92519-Q1 monitors the CSNx voltage to detect output short circuit faults. A short failure is indicated when the CSNx voltage drops below 1.5 V. The corresponding is  $\overline{FLTx}$  flag is set low. The device continues to regulate current and operate without interruption in case of short circuit.



图 7-6. Cable Harness Parasitic Inductance

The voltage transient imposed on CSPx and CSNx inputs during short circuit is dependent on the output capacitance and is influenced by the cable harness impedance. The inductance associated with a long cable harness resonates with the charge stored on the output capacitor and forces CSPx and CSNx voltage to ring below ground. The negative voltage and current are dependent on the parasitic cable harness inductance and resistance.





图 7-7. Short Circuit Fault Transient Behavior

When using a long cable harness, TI recommends a diode to clamp the negative voltage across CSPx and CSNx input, as shown in 🕅 7-8. TI recommends a low forward voltage Schottky diode or a fast recovery silicon diode with reverse blocking voltage rating greater than the maximum output voltage. The diode is required to be placed close to the output capacitor and must ensure that the current flowing through CSP and CSN nodes under negative transient condition is below the absolute maximum rating of the device.



图 7-8. CSP and CSN Transient Protection Using an External Diode

#### 7.3.14 Output Open Circuit Fault

An LED open circuit fault ultimately causes the output voltage to increase and settle close to the input voltage. When this occurs, the TPS92519-Q1 switching operation is then controlled by the fixed on-time and minimum off-time resulting in a duty cycle close to 100%. Under this condition, COMP voltage exceeds  $V_{COMPx(OV)}$  threshold forcing FLTx flag low.

The dynamic behavior of the device and buck converter is influenced by the input voltage,  $V_{IN}$ , and the output capacitor,  $C_{OUT}$ , value. The device response to open circuit can be categorized into the following three distinct cases.

Case 1: For a Buck converter design with a small output capacitor, the switching operation in open load condition excites the inductor and the output capacitor resonance, forcing the output voltage to oscillate. The frequency and amplitude of the oscillation are based on the resonant frequency and Q-factor of the tank.





图 7-9. Open Circuit Condition With Output Voltage Oscillation

Case 2: For a buck converter design with larger output capacitor, the inductor Q-factor and resonant frequency are much lower than the switching frequency. In this case, output voltage rises to input voltage and the converter continues to switch with minimum off-time.



图 7-10. Open Circuit Condition With Minimum Off-time Operation

#### 7.3.15 Parallel Operation

The adaptive on-time control technique enables parallel operation of two or more channels with independent current sharing and regulation. Each channel operates independently and delivers current based on the corresponding IADJx set point. To equally share current amongst channels, the IADJx for all channels must be connected to the external reference voltage.







Startup requires all channels to be enabled simultaneously by synchronizing the rising edge of IADJx voltage above  $V_{IADJx(SD)}$  rising threshold. This simultaneous enabling ensures that the soft-start ramp is synchronized and current sharing is achieved after COMP voltage increases above the rising startup threshold,  $V_{COMPx(ST)}$ .

PWM dimming is achieved by connecting the external PWM signal to UDIMx pin of all parallel channels. All parallel channels have to be controlled by single PWM dimming reference. TI does not recommend to PWM dim individual parallel channels.

Additional considerations are necessary to account for bootstrap capacitor tolerance and the impact of the capacitor variation when PWM dimming multiple parallel channels. Ensure that bootstrap capacitor voltage is above the undervoltage threshold,  $V_{BSTx(UV)}$  for all operating conditions. For application requiring very low PWM duty cycle or low PWM dimming frequency, TI recommends to connect the COMPx pin of all parallel channels using nonparallel diodes, as shown in 🕅 7-12. This connection allows the parallel channels to respond and recovery from bootstrap undervoltage fault when operating at low PWM dimming duty cycles.





图 7-12. Parallel Channel Configuration for PWM Dimming Operation



#### 7.4 Device Functional Modes

The device has three functional modes: Power On Reset (POR) state, run mode and sleep mode.

#### 7.4.1 Power On Reset (POR)

The device is in POR state when V5A or V5D input is below the undervoltage lockout threshold. In POR, both channels are turned off. The device exits POR and enters functional modes when the V5D supply exceeds 4.1 V (typical).

#### 7.4.2 Run Mode

The device advances to run mode EN input is set high. In this mode, all the necessary conditions for initiating the soft-start sequence are checked. If a fault occurs in this state, the device attempts to resume operation after waiting for the fault timer to timeout.

Transition to sleep mode is by pulling EN input low. This action causes the device to enter a low-power state.

#### 7.4.3 Sleep Mode

In sleep mode, the following occurs:

- 1. The internal regulators are disconnected from the V5A pin.
- 2. The oscillator is disabled.
- 3. The channels are disabled.
- 4. The high side and low side MOSFETs are turned off.

In sleep mode, the output voltage rises above 3 V as all internal loads are switched off and the leakage current associated with high-side gate drive is forced through the switch node, SWx.



### 8 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### 8.1 Application Information

8-1 shows a schematic of a typical application for the TPS92519-Q1.



图 8-1. Buck LED Driver

#### 8.1.1 Duty Cycle Consideration

The switch duty cycle, D, defines the converter operation and is a function of the input and output voltages. In steady state, the duty cycle is defined using 方程式 13:

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{CSN}}}{\mathsf{V}_{\mathsf{IN}}} \tag{13}$$

There is no limitation for small duty cycles, because at low duty cycles, the switching frequency is reduced as needed to always ensure current regulation. The maximum duty cycle attainable is limited by the minimum off-time duration and is a function of switching frequency.

### 8.1.2 Switching Frequency Selection

Nominal switching frequency ( $t_{ON} > t_{ON(MIN)}$ ) is set by input voltage,  $V_{IN}$ , output voltage,  $V_{CSP}$  and the FSET pin. The switching varies slightly over operating range and temperature based on converter efficiency.  $\gtrsim 8-1$  shows the nominal switching frequency for channel 1 and channel 2 based on FSET pin setting.

| FSET                      | CHANNEL   | FREQUENCY |  |  |  |  |  |  |  |
|---------------------------|-----------|-----------|--|--|--|--|--|--|--|
| V > 1 9 V                 | Channel 1 | 384 kHz   |  |  |  |  |  |  |  |
| V <sub>FSET</sub> > 1.8 V | Channel 2 | 438 kHz   |  |  |  |  |  |  |  |
| V <sub>ESET</sub> < 0.8 V | Channel 1 | 2.04 MHz  |  |  |  |  |  |  |  |
| VFSET < 0.0 V             | Channel 2 | 2.14 MHz  |  |  |  |  |  |  |  |

| 表 8-1. | Frequency | Setting |
|--------|-----------|---------|
|--------|-----------|---------|

#### 8.1.3 LED Current Set Point

The LED current is set by the external resistor,  $R_{CS}$ , and the IADJx pin. The current sense resistor,  $R_{CS}$ , is selected to meet the maximum LED current specification and 90% of the full-scale range of IADJx clamp voltage.

$$\mathsf{R}_{\mathsf{CS}} = \frac{0.9 \times \mathsf{V}_{\mathsf{IADJx}(\mathsf{CLP})}}{14 \times \mathsf{I}_{\mathsf{LEDx}(\mathsf{MAX})}} \tag{14}$$

The LED current can be varied between minimum and maximum specified limits by modulating the voltage on IADJx pin.

#### 8.1.4 Inductor Selection

The inductor is sized to meet the ripple specification at 50% duty cycle. TI recommends a minimum of 30% peak-to-peak inductor ripple to ensure periodic switching operation. Use au au15 to calculate the inductor value.

$$L = \frac{V_{IN(TYP)}}{4 \times \Delta i_L \times f_{SW}}$$
(15)

Use j程式 16 and j程式 17 to calculate the RMS and peak currents through the inductor. Make sure that the inductor is rated to handle these currents.

$$i_{L(RMS)} = \sqrt{\left(l_{LED(MAX)}^{2} + \frac{\Delta i_{L(MAX)}^{2}}{12}\right)}$$
(16)  
$$i_{L(PK)} = l_{LED(MAX)} + \frac{\Delta i_{L(MAX)}}{2}$$
(17)

#### 8.1.5 Output Capacitor Selection

The output capacitor value depends on the total series resistance of the LED string,  $r_D$ , and the switching frequency,  $f_{SW}$ . 方程式 18 calculates the capacitance required for the target LED ripple current.

$$C_{OUT} = \frac{\Delta i_{L(MAX)}}{8 \times f_{SW} \times r_{D} \times \Delta i_{LED}}$$
(18)

For applications where the converter supports pixel beam or matrix LED loads, additional design considerations influence the selection of output capacitor. The size of the output capacitor depends on the slew-rate control of the LED bypass switches and must be carefully selected while considering the overshoot current created by the dv/dt of the bypass switch.



When choosing the output capacitors, it is important to consider the ESR and ESL characteristics because they directly impact the LED current ripple. Ceramic capacitors are the best choice due to the following:

- Low ESR
- High ripple current rating
- Long lifetime
- · Good temperature performance

With ceramic capacitor technology, it is important to consider the derating factors associated with higher temperature and DC bias operating conditions. TI recommends an X7R dielectric with a voltage rating greater than maximum LED stack voltage.

#### 8.1.6 Input Capacitor Selection

The input capacitor buffers the input voltage for transient events and decouples the converter from the supply. TI recommends a 2.2-µF input capacitor across the VIN pin and PGND placed close to the device, and connected using wide traces. X7R-rated ceramic capacitors are the best choice due to the low ESR, high ripple current rating, and good temperature performance. Additional capacitance can be required to further limit the input voltage deviation during PWM dimming operation.

#### 8.1.7 Bootstrap Capacitor Selection

The bootstrap capacitor biases the high-side gate driver during the high-side FET on-time. The required capacitance depends on the PWM dimming frequency,  $PWM_{FREQ}$ , and is sized to avoid boot undervoltage and fault during PWM dimming operation. 方程式 19 calculates the bootstrap capacitance,  $C_{BST}$ .

$$C_{BST} = \frac{I_{Q(BST)}}{\left(V_{5D} + V_{BST(HYS)} - V_{BST(UV)}\right) \times PWM_{FREQ}}$$
(19)

 $\frac{1}{8}$  8-2 summarizes the TI recommended bootstrap capacitor value for different PWM dimming frequencies.

| PWM DIMMING FREQUENCY (Hz) | BOOTSTRAP CAPACITOR (µF) |
|----------------------------|--------------------------|
| 1507                       | 0.1                      |
| 1318                       | 0.15                     |
| 1055                       | 0.22                     |
| 879                        | 0.22                     |
| 659                        | 0.33                     |
| 439                        | 0.47                     |
| 215                        | 1                        |
| 108                        | 2                        |

#### 表 8-2. Bootstrap Capacitor Value

#### 8.1.8 Compensation Capacitor Selection

A simple integral compensator is recommended to achieve stable operation across the wide operating range. The bode plot of the loop gain with different compensation capacitors is shown in 🕅 8-2. The buck converter behaves as a single pole system with additional phase lag caused by the switching behavior. The gain and phase margin is then determined by the choice of the switching frequency and is independent of other design parameters. TI recommends a 1-nF to 10-nF capacitor to achieve bandwidth between 4 kHz and 40 kHz. The choice of compensation capacitor impacts the transient response, the shunt FET dimming behavior and PWM dimming performance. A larger compensation capacitor (lower bandwidth) is recommended to limit the LED current overshoot on the rising edge of internal or external PWM signal. A smaller compensation capacitor (higher bandwidth) is recommend to improve shunt FET dimming response.





L = 68  $\mu$ H, f<sub>SW</sub> = 438 kHz

#### 图 8-2. Simulated Bode Plot of Loop Gain

#### 8.1.9 Input Undervoltage Protection

图 8-1 shows that the undervoltage protection threshold is programmed using a resistor divider,  $R_{UV1}$  and  $R_{UV2}$ , from the input voltage,  $V_{IN}$ , to ground. Use 方程式 20 and 方程式 21 to calculate the resistor values.

$$R_{UVx2} = \frac{2 \times V_{INx(UVLO,RISE)}}{I_{UDIMx(HYS)}} - \frac{V_{INx(DO,FALL)}}{I_{UDIMx(HYS)}} - 10 \times 10^{3}$$

$$R_{UVx1} = \frac{V_{UDIMx(EN,RISE)}}{V_{INx(UVLO,RISE)} - V_{UDIM(EN,RISE)}} \times R_{UVx2}$$
(21)

#### 8.1.10 CSN Protection Diode

An external Schottky diode is selected to protect the CSP / CSN node by clamping the negative voltage during short circuit transient. The Schottky diode must be selected based on the length of the cable harness and the choice of output capacitor. TI recommends a Schottky diode with low forward voltage drop at room-temperature and non-repetitive peak surge current rating of 10 A for duration of 5  $\mu$ s. The diode must be located close to the CSN pin.



### **8.2 Typical Application**





#### 8.2.1 Design Requirements

#### 表 8-3. Design Parameters

| PARAMETER                  |                                               | CONDITIONS                                                                                | MIN | TYP  | MAX  | UNIT |
|----------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|-----|------|------|------|
| V <sub>IN</sub>            | Input Voltage                                 |                                                                                           | 58  | 60   | 62   | V    |
| V <sub>IN(DO)</sub>        | Dropout protection threshold                  | Falling                                                                                   |     | 55   |      | V    |
| N <sub>S</sub>             | Number of LEDs                                |                                                                                           | 1   |      | 16   |      |
| V <sub>FLED</sub>          | LED forward voltage drop                      |                                                                                           | 2.8 | 3    | 3.4  | V    |
| r <sub>D</sub>             | LED string series resistance                  | N × r <sub>D(LED)</sub>                                                                   | 0.1 |      | 1.6  | Ω    |
| V <sub>OUT</sub>           | Output voltage                                | Ns × V <sub>FLED</sub>                                                                    | 2.8 |      | 54.4 | V    |
| I <sub>LED</sub>           | LED current                                   |                                                                                           | 100 |      | 1600 | mA   |
| $\Delta i_{LED}$           | LED current ripple                            | Defined as percentage peak-to-peak at maximum<br>LED current. 5 % of maximum LED current. |     |      | 80   | mA   |
| ΔiL                        | Inductor current ripple                       | Defined as percentage peak-to-peak at maximum<br>LED current                              |     | 30   |      | %    |
| V <sub>IN(UVLO,RISE)</sub> | Start input voltage                           | Input voltage rising                                                                      |     | 28.5 |      | V    |
| V <sub>IN(UVLO,HYS)</sub>  | Input voltage undervoltage lockout hysteresis |                                                                                           |     | 5    |      | V    |
| f <sub>PWM</sub>           | PWM frequency                                 |                                                                                           |     | 439  |      | Hz   |
| D <sub>PWM</sub>           | PWM dimming duty cycle                        |                                                                                           | 4   |      | 100  | %    |
| V <sub>SW</sub>            | Switching frequency                           |                                                                                           |     | 438  |      | kHz  |
| T <sub>A</sub>             | Ambient temperature                           |                                                                                           |     | 25   |      | °C   |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Calculating Duty Cycle

Solve for duty cycle D, D<sub>MAX</sub>, and D<sub>MIN</sub>:

$$D_{MAX} = \frac{V_{OUT(MAX)}}{V_{IN(MIN)}} = \frac{54.4}{58} = 0.938$$
(22)

$$\mathsf{D}_{\mathsf{MIN}} = \frac{\mathsf{V}_{\mathsf{OUT}(\mathsf{MIN})}}{\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})}} = \frac{2.8}{62} = 0.0452 \tag{23}$$

#### 8.2.2.2 Calculating Minimum On-Time and Off-Time

Solve for minimum on-time,  $t_{ON(DMIN)}$  at minimum duty cycle and maximum on-time,  $t_{ON(DMAX)}$  at maximum duty cycle:

$$t_{ON(DMIN)} = \frac{V_{OUT(MIN)}}{V_{IN(MAX)}} \times \frac{1}{f_{SW}} = \frac{2.8}{62} \times \frac{1}{438 \times 10^3} = 103.1 \times 10^{-9}$$
(24)

$$t_{ON(DMAX)} = \frac{V_{OUT(MAX)}}{V_{IN(MIN)}} \times \frac{1}{f_{SW}} = \frac{54.4}{58} \times \frac{1}{438 \times 10^3} = 2.141 \times 10^{-6}$$
(25)

#### 8.2.2.3 Minimum Switching Frequency

Confirm minimum switching frequency at t<sub>ON(DMIN)</sub>, f<sub>SW(MIN)</sub>:

$$f_{SW(MIN)} = \frac{V_{OUT(MIN)}}{t_{ON(DMIN)} \times V_{IN(MAX)}} = \frac{2.8}{103.1 \times 10^{-9} \times 62} = 438 \times 10^3$$
(26)

For the design specification,  $t_{ON(DMIN)} > t_{ON(MIN)}$  and  $f_{SW(MIN)} = f_{SW}$ .

#### 8.2.2.4 LED Current Set Point

Solve for sense resistor, R<sub>CS</sub>:

$$R_{CS} = \frac{0.9 \times V_{IADJ(CLP)}}{14 \times I_{LED(MAX)}} = \frac{0.9 \times 2.45}{14 \times 1.6} = 0.0984$$
(27)

A standard resistor of 100 m <sup>Ω</sup> with tolerance better than 1 % and low temperature coefficient is selected.

#### 8.2.2.5 Inductor Selection

The inductor is selected to meet the recommended 30% peak-to-peak inductor ripple specification:

$$L = \frac{V_{IN(TYP)}}{4 \times \Delta i_L \times f_{SW}} = \frac{V_{IN(TYP)}}{4 \times 0.3 \times I_{LED(MAX)} \times f_{SW}} = \frac{60}{4 \times 0.3 \times 1.6 \times 438 \times 10^3} = 71.3 \times 10^{-6}$$
(28)

The closest standard capacitor is 68 µH.

- Lower inductor values increase the peak-to-peak inductor current, which minimizes size and cost at the expense of reduced efficiency and larger output capacitor.
- Higher inductance values decrease the peak-to-peak inductor current, which increases efficiency but reduces the operating range based on minimum sense voltage ripple, △ V<sub>(CSP-CSN)</sub> specification.



#### 8.2.2.6 Output Capacitor Selection

The minimum output capacitance is selected to meet the LED current ripple specification:

$$C_{OUT} = \frac{\Delta i_{L(MAX)}}{8 \times f_{SW} \times r_{D(MAX)} \times \Delta i_{LED(MAX)}} = \frac{0.48}{8 \times 438 \times 10^3 \times 1.6 \times 80 \times 10^{-3}} = 1.07 \times 10^{-6}$$
(29)

A standard 1-µF, 100-V X7R capacitor is selected.

#### 8.2.2.7 Bootstrap Capacitor Selection

Referring to 表 8-2, a standard 470-nF, 16-V X7R capacitor is selected to support PWM frequency of 439 Hz.

#### 8.2.2.8 Compensation Capacitor Selection

A compensation capacitor of 2.2 nF is selected to achieve balanced transient response between PWM dimming and shunt FET dimming.



图 8-4. Simulated Buck Converter Bode Plot

#### 8.2.2.9 PWM Dimming and Input Voltage Protection

The device channel enable function and external PWM signal is achieved by controlling UDIM input. The device modulates the LED current based on the PWM duty cycle of the external signal.

Input undervoltage lockout function is implemented by selecting  $R_{UV1}$  and  $R_{UV2}$  resistor along with internal hysteresis.

$$R_{UV2} = \frac{2 \times V_{IN(UVLO,RISE)}}{I_{UDIM(DO)}} - \frac{V_{IN(DO,FALL)}}{I_{UDIM(DO)}} - 10 \times 10^{3} = \frac{2 \times 28.5}{10 \times 10^{-6}} - \frac{55}{10 \times 10^{-6}} - 10 \times 10^{3} = 190 \times 10^{3}$$
(30)

A standard 191-k  $\Omega\,$  resistor is selected for RUV2.

$$R_{UV1} = \frac{V_{UDIM(EN,RISE)}}{V_{IN(UVLO,RISE)} - V_{UDIM(EN,RISE)}} \times R_{UV2} = \frac{1.22}{28.5 - 1.22} \times 191 \times 10^3 = 8.54 \times 10^3$$
(31)

A standard 8.45-k  $\Omega$  resistor is selected for R<sub>UV1</sub>.



#### 8.2.3 Application Curves



#### 图 8-10. Shunt Dimming With Matrix Manager

图 8-9. PWM Dimming (Falling Edge)







Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 50 µs/div

#### 图 8-12. Shunt Dimming (LEDs OFF to LEDs ON)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 50 µs/div





Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (400 mA/div); Ch4: LED current (200 mA/div); Time: 40 µs/div

#### 图 8-16. Output Open Circuit Fault



### 9 Power Supply Recommendations

This device is designed to operate from an input voltage supply range between 4.5 V and 65 V. The input can be a car battery or another preregulated power supply. Additional bulk capacitance or an input filter can be required in addition to the ceramic bypass capacitors to address converter stability, noise, and EMI concerns.

### 10 Layout

#### **10.1 Layout Guidelines**

The performance of any switching converter depends as much on the layout of the PCB as the component selection. The following guidelines can help you design a PCB with the best power converter performance:

- Place ceramic high-frequency bypass capacitors as close as possible to the TPS92519-Q1 VIN and PGND pins. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the PGND pins.
- Place bypass capacitors for V5D and V5A close to the pins and ground the capacitors to device ground.
- Differentially route the CSP and CSN pins to sense resistor. Route the traces away from noisy nodes, preferably through a layer on the other side of a shielding or ground layer.
- Use ground plane in one of the middle layers for noise shielding.
- Make VIN and ground connection as wide as possible. This action reduces any voltage drops on the input of the converter and maximizes efficiency.

#### 10.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt from pulsing currents in switching converters. The larger the area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimize radiated EMI is to identify the pulsing current path and minimize the area of the path. In buck converters, the pulsing current path is from the VIN side of the input capacitors through the HS switch, through the LS switch, and then returns to the ground of the input capacitor.

High-frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing ceramic capacitors as close as possible to the VIN and PGND pins is the key to EMI reduction.

The PCB copper connection of the SW pin to the inductor must be as short as possible and just wide enough to carry the LED current without excessive heating. Short, thick traces or, copper pours (shapes), must be used for high current conduction path to minimize parasitic resistance. Place the output capacitor close to the CSN pin and grounded closely to the PGND pin.

#### 10.1.1.1 Ground Plane

TI recommends using one of the middle layers as a solid ground plane. The ground plane provides shielding for sensitive circuits and traces. The ground plane also provides a quiet reference potential for the control circuitry. Connect the GND and PGND pins to the ground plane using vias right next to the bypass capacitors. PGND pins are connected to the source of the internal LS switch. The pins must be connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations.

### 10.2 Layout Example



图 10-1. TPS92519-Q1 Layout Example



### **11 Device and Documentation Support**

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS92519-Q1 Evaluation Module User's Guide

#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.5 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins    | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|-------------------|-------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|------------------|
|                       |               |                   |                   |                       |                    | (4)                           | (5)                        |              |                  |
| TPS92519QDAPRQ1       | Active        | Production        | HTSSOP (DAP)   32 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-3-260C-168 HR        | 125 to -40   | 92519Q           |
| TPS92519QDAPRQ1.A     | Active        | Production        | HTSSOP (DAP)   32 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-3-260C-168 HR        | 125 to -40   | 92519Q           |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS92519QDAPRQ1 | HTSSOP          | DAP                | 32 | 2500 | 330.0                    | 24.4                     | 8.8        | 11.8       | 1.8        | 12.0       | 24.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS92519QDAPRQ1 | HTSSOP       | DAP             | 32   | 2500 | 356.0       | 356.0      | 45.0        |

# **DAP 32**

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# **DAP0032F**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



# **DAP0032F**

# **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DAP0032F

# **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司