





Support & training



ZHCSO36A - APRIL 2023 - REVISED JULY 2023

# TPS7A96 2A 超低噪声、超高 PSRR RF 稳压器

## 1 特性

超低输出噪声:

Texas

INSTRUMENTS

- 0.5 µ V<sub>RMS</sub> ( 典型值 10Hz 至 100kHz )
- 高电源纹波抑制 (PSRR):
- 在 100Hz 时为 94dB
- 1 kHz 时为 104dB
- 10 kHz 时为 76dB
- 100kHz 时为 58dB
- 在 1MHz 时为 48dB
- 整个线路、负载和温度范围内的精度:1%
- 低压降:160 mV (2 A)
- 宽输入电压范围:1.9 V 至 5.7 V
- 宽输出电压范围: 0.4 V 至 5.5 V
- 并行通道,可实现更低的噪声和更高的电流
- 快速瞬态响应
- 精密使能和 UVLO
- 可编程电流限制
- 可编程 PG 阈值
- 可调启动浪涌控制
- 开漏电源正常状态 (PG) 输出
- 封装: 3.00mm × 3.00mm 10 引脚 WSON:
  - JEDEC R θ JA : 46.1°C/W
  - EVM R θ JA : 25.6°C/W

## 2 应用

- 宏远程无线电单元 (RRU)
- 室外回程单元
- 有源天线系统 mMIMO (AAS)
- 超声波扫描仪
- 实验室和现场仪表
- 传感器、成像和雷达

## 3 说明

录。

TPS7A96 是一款超低噪声 (0.5µV<sub>RMS</sub>)、低压降 (LDO) 稳压器,能够以仅 200mV 的压降提供 2A 电流。低压 降与宽带宽误差放大器相结合,可在低工作裕量 (500mV) 和高输出电流 (1.75 A) 下实现非常高的 PSRR(1kHz 时为104dB,1MHz 时为48dB)。

该器件的输出可通过外部电阻进行调节,范围为 0.4 V 至 5.5 V。该器件具有宽输入电压范围,支持低至 1.9V 和高达 5.7V 的工作电压。该器件具有可编程电流限 制、可编程 PG 阈值和精密使能功能,从而能够在应用 中进行更好的控制。

该器件凭借高精度基准和宽带宽拓扑,可以轻松并联以 实现更低的噪声和更高的电流。

该器件具有 1% 的输出电压精度 ( 在线路、负载和温度 范围内)和可降低浪涌电流的软启动功能,专为敏感模 拟低压器件供电而设计。

| 封装信 | 息 |
|-----|---|
|-----|---|

| 器件型号    | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> |  |  |  |
|---------|-------------------|---------------------|--|--|--|
| TPS7A96 | DSC (WSON, 10)    | 3mm x 3mm           |  |  |  |

- (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附
- (2) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。



与输出电压无关的超低输出噪声 (10Hz - 100kHz)



本文档旨在为方便起见,提供有关 TI 产品中文版本的信息,以确认产品的概要。有关适用的官方英文版本的最新信息,请访问 www.ti.com,其内容始终优先。TI不保证翻译的准确性和有效性。在实际设计之前,请务必参考最新版本的英文版本。





## **Table of Contents**

| 1 | 特性1                                   |  |
|---|---------------------------------------|--|
| 2 | 应用1                                   |  |
| 3 | 说明1                                   |  |
| 4 | Revision History2                     |  |
| 5 | Pin Configuration and Functions       |  |
| 6 | Specifications4                       |  |
|   | 6.1 Absolute Maximum Ratings4         |  |
|   | 6.2 ESD Ratings 4                     |  |
|   | 6.3 Recommended Operating Conditions5 |  |
|   | 6.4 Thermal Information5              |  |
|   | 6.5 Electrical Characteristics        |  |
|   | 6.6 Typical Characteristics           |  |
| 7 | Detailed Description                  |  |
|   | 7.1 Overview                          |  |
|   | 7.2 Functional Block Diagram21        |  |
|   | 7.3 Feature Description               |  |

| 7.4 Device Functional Modes             | 24 |
|-----------------------------------------|----|
| 8 Application and Implementation        | 25 |
| 8.1 Application Information             | 25 |
| 8.2 Typical Application                 |    |
| 8.3 Power Supply Recommendations        | 47 |
| 8.4 Layout                              |    |
| 9 Device and Documentation Support      | 50 |
| 9.1 Device Support                      |    |
| 9.2 Documentation Support               |    |
| 9.3 接收文档更新通知                            |    |
| 9.4 支持资源                                |    |
| 9.5 Trademarks                          |    |
| 9.6 静电放电警告                              | 51 |
| 9.7 术语表                                 |    |
| 10 Mechanical, Packaging, and Orderable |    |
| Information                             |    |
|                                         |    |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Cł | nanges from Revision * (April 2023) to Revision A (July 2023) | Page |
|----|---------------------------------------------------------------|------|
| •  | 将器件状态从 <i>预告信息</i> 更改为量产数据                                    | 1    |



## **5** Pin Configuration and Functions



## 图 5-1. DSC Package, 10-Pin WSON (Top View)

#### **Pin Functions**

| PIN         TYPE <sup>(1)</sup> NAME         WSON |       |   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|---------------------------------------------------|-------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                   |       |   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| EN_UV                                             | 3     | I | Precision enable and undervoltage lockout pin. See the <i>Precision Enable and UVLOs</i> section for details.                                                                                                                                                                                                                                          |  |  |  |
| FB_PG 5 I                                         |       | I | Power-good feedback pin. This pin has a dual function. This pin programs the PG pin output threshold and scales the factory-programmed current limit value specified in the <i>Electrical Characteristics</i> table to either 100%, 80%, or 60%. See the <i>Power-Good Feedback (FB_PG Pin) and Power-Good Threshold (PG Pin)</i> section for details. |  |  |  |
| GND                                               | 6     | G | Ground pin. See the Layout Guidelines section for details.                                                                                                                                                                                                                                                                                             |  |  |  |
| IN                                                | 1, 2  | Р | P Input voltage supply pin. A 4.7- µ F or larger ceramic capacitor is recommended. See the<br><i>Recommended Capacitor Types</i> section and the <i>Recommended Operating Conditions</i> table for<br>additional information.                                                                                                                          |  |  |  |
| NR/SS                                             | 7     | I | Output voltage set and noise-reduction pin. See the <i>Programmable Soft-Start and Noise-</i><br><i>Reduction (NR/SS Pin)</i> section for details.                                                                                                                                                                                                     |  |  |  |
| OUT                                               | 9, 10 | 0 | Regulated output pin. A 4.7- $\mu$ F or larger ceramic capacitor is recommended. See the <i>Load Transient Response</i> section for additional information.                                                                                                                                                                                            |  |  |  |
| PG                                                | 4     | 0 | Open-drain, power-good indicator pin for the LDO output voltage. See the <i>Power-Good Feedback</i> ( <i>FB_PG Pin</i> ) and <i>Power-Good Threshold</i> ( <i>PG Pin</i> ) section for additional information.                                                                                                                                         |  |  |  |
| SNS 8 I                                           |       | I | Output sense pin. This pin is the input to the noninverting terminal of the error amplifier. See the <i>Layout Guidelines</i> section for details.                                                                                                                                                                                                     |  |  |  |
| Thermal pad G                                     |       | G | The thermal pad is electrically connected to the GND pin. See the <i>Layout Guidelines</i> section for details.                                                                                                                                                                                                                                        |  |  |  |

(1) I = input, O = output, I/O = input or output, G = ground, P = power.



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating junction temperature range and all voltages with respect to GND(unless otherwise noted)<sup>(1)</sup>

|             |                                    | MIN            | MAX                   | UNIT |
|-------------|------------------------------------|----------------|-----------------------|------|
| Voltage     | IN, PG, EN_UV                      | - 0.3          | 6.0                   |      |
|             | FB_PG                              | - 0.3          | 1.5                   | V    |
|             | OUT                                | - 0.3          | V <sub>IN</sub> + 0.3 | v    |
|             | NR/SS, SNS                         | - 0.3          | 6.0                   |      |
| Current     | OUT                                | Internally lin | nited                 | А    |
| Current     | PG (sink current into the device)  |                | 5                     | mA   |
| Temperature | Operating junction, T <sub>J</sub> | - 55           | 150                   | °C   |
|             | Storage, T <sub>stg</sub>          | - 55           | 150                   | 0    |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                                            |                         |                                                                           | VALUE | UNIT |
|--------------------------------------------|-------------------------|---------------------------------------------------------------------------|-------|------|
| V                                          | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>         | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged device model (CDM), per per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                      |                               | MIN  | NOM | MAX                               | UNIT |
|----------------------|-------------------------------|------|-----|-----------------------------------|------|
| V <sub>IN</sub>      | Input supply voltage range    | 1.9  |     | 5.7                               | V    |
| V <sub>OUT</sub>     | Output voltage range          | 0.4  |     | V <sub>IN</sub> - V <sub>DO</sub> | V    |
| I <sub>OUT</sub>     | Output current                | 0    |     | 2                                 | A    |
| C <sub>IN</sub>      | Input capacitor               | 4.7  | 10  | 1000                              | μF   |
| C <sub>OUT</sub>     | Output capacitor              | 4.7  | 10  | 1000                              | μF   |
| C <sub>OUT_ESR</sub> | Output capacitor ESR          | 1    |     | 20                                | mΩ   |
| Z <sub>OUT_ESL</sub> | Total output loop impedance   |      |     | 2                                 | nH   |
| C <sub>NR/SS</sub>   | Noise-reduction capacitor     | 1    | 4.7 | 100                               | μF   |
| R <sub>PG</sub>      | Power-good pull-up resistance | 10   |     | 100                               | kΩ   |
| Tj                   | Junction temperature          | - 40 |     | 125                               | °C   |

### 6.4 Thermal Information

|                        |                                              |          | TPS7A96 |      |  |
|------------------------|----------------------------------------------|----------|---------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | DSC (WSO | UNIT    |      |  |
|                        |                                              | JEDEC    | EVM     |      |  |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 46.1     | 25.6    | °C/W |  |
| R <sub>0 JC(top)</sub> | Junction-to-case (top) thermal resistance    | 35.2     | -       | °C/W |  |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 19.1     | -       | °C/W |  |
| ΨJT                    | Junction-to-top characterization parameter   | 0.5      | 0.3     | °C/W |  |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 19       | 11.5    | °C/W |  |
| R n JC(bot)            | Junction-to-case (bottom) thermal resistance | 3.9      | -       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and ICPackage Thermal Metrics* application report.

(2) The JEDEC colum refers to JEDEC standard (2s2p) and EVM column refers to the EVM thermal model using JEDEC measurement methodology, see TPS7A96EVM-106 thermal analysis.



## 6.5 Electrical Characteristics

over operating temperature range ( $T_J = -40^{\circ}$ C to +125°C),  $V_{IN(NOM)} = V_{OUT(NOM)} + 0.5$  V,  $V_{OUT(NOM)} = 3.3$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = 1.8$  V,  $C_{IN} = C_{OUT} = 10$   $\mu$  F,  $C_{NR/SS} = 0$  nF, and PG pin pulled up to  $V_{IN}$  with 100 k $\Omega$  <sup>(4)</sup> (unless otherwise noted); typical values are at  $T_J = 25^{\circ}$ C

|                                          | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                                                                                                                                 | MIN   | TYP   | MAX  | UNIT         |
|------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|--------------|
| V <sub>IN</sub>                          | Input supply voltage range                           |                                                                                                                                                                                                                                                                                                                 | 1.9   |       | 5.7  | V            |
| V <sub>UVLO</sub>                        | Input supply UVLO                                    | V <sub>IN</sub> rising, no load                                                                                                                                                                                                                                                                                 |       | 1.6   | 1.7  | V            |
| V <sub>HYS(UVLO)</sub>                   | Input supply UVLO hysteresis                         | No load                                                                                                                                                                                                                                                                                                         | 40    | 53    |      | mV           |
|                                          |                                                      | V <sub>IN</sub> = 1.9 V, I <sub>OUT</sub> = 1 mA, V <sub>OUT</sub> = 1.2 V                                                                                                                                                                                                                                      |       | 150   |      | μA           |
| I <sub>NR/SS</sub>                       | NR/SS pin current                                    | $1.9~V \leqslant V_{\text{IN}} \leqslant 5.5~\text{V}, 0.4~\text{V} \leqslant V_{\text{OUT}} < 1.2~\text{V}, 1~\text{mA} \leqslant I_{\text{OUT}} \leqslant 2\text{A}$                                                                                                                                          | - 1.5 |       | 1.5  | %            |
|                                          |                                                      | $1.9~V \leqslant V_{\text{IN}} \leqslant 5.5~\text{V},~1.2~\text{V} \leqslant V_{\text{OUT}} \leqslant 5.1~\text{V},~1~\text{mA} \leqslant I_{\text{OUT}} \leqslant 2\text{A}$                                                                                                                                  | - 1   |       | 1    | 70           |
|                                          | NR/SS fast start-up charging                         | $V_{NR/SS}$ = GND, $V_{IN} \ge 2.5$ V, $V_{FB PG}$ < 0.2 V, $I_{OUT}$ = 0 mA                                                                                                                                                                                                                                    |       | 2.1   |      |              |
| FAST_SS                                  | current                                              |                                                                                                                                                                                                                                                                                                                 |       | 1.5   |      | mA           |
| V <sub>OUT</sub>                         | Output voltage range                                 |                                                                                                                                                                                                                                                                                                                 | 0     |       | 5.5  | V            |
| V <sub>os</sub>                          | Output offset voltage (V <sub>NR/SS</sub> -          | $\begin{array}{c} 1.9 \ V \leqslant V_{\text{IN}} \leqslant 5.7 \ \text{V}, \ 1.2 \ \text{V} \leqslant V_{\text{OUT}} \leqslant 5.1 \ \text{V}, \\ 1 \ \text{mA} \leqslant I_{\text{OUT}} \leqslant 2 \ \text{A} \end{array}$                                                                                   | - 2   | ±0.1  | 2    |              |
|                                          | V <sub>OUT</sub> )                                   | $\label{eq:V_V} \begin{array}{c} 1.9~V \leqslant V_{\text{IN}} \leqslant 5.7~\text{V},  0.4~\text{V} \leqslant V_{\text{OUT}} < 1.2~\text{V}, \\ 1~\text{mA} \leqslant I_{\text{OUT}} \leqslant 2~\text{A} \end{array}$                                                                                         | - 5   | ±0.2  | 5    | mV           |
| $\Delta V_{OUT(\Delta VIN)}$             |                                                      | $\begin{array}{l} 0.4 \; V \leqslant V_{OUT} < 1.2 \; V, \; I_{OUT} = 1 \; mA, \\ V_{IN} = (V_{OUT} + 0.5 \; V) \; to \; 5.7 \; V \end{array}$                                                                                                                                                                  |       | - 0.9 |      | <b>n</b> ^// |
|                                          | Line regulation: △ I <sub>NR/SS</sub>                |                                                                                                                                                                                                                                                                                                                 |       | 2     |      | nA/V         |
|                                          | Line regulation: $\Delta V_{OS}$                     | $      0.4 \ V \leqslant V_{OUT} < 1.2 \ V, \ I_{OUT} = 1 \ mA, \\ V_{IN} = (V_{OUT} + 0.5 \ V) \ to \ 5.7 \ V $                                                                                                                                                                                                |       | - 4.5 |      | μV/V         |
|                                          |                                                      |                                                                                                                                                                                                                                                                                                                 |       | 2.1   |      | μν, ν        |
|                                          | Load regulation: $\Delta I_{NR/SS}$ <sup>(1)</sup>   | $V_{\text{IN}}$ = 1.9 V, $V_{\text{OUT}}$ = 1.2 V, 1 mA $\leqslant$ $I_{\text{OUT}}$ $\leqslant$ 2 A                                                                                                                                                                                                            |       | 2.3   |      |              |
|                                          |                                                      | $V_{\text{IN}}$ = 3.8 V, $V_{\text{OUT}}$ = 3.3 V, 1 mA $\leqslant$ $I_{\text{OUT}}$ $\leqslant$ 2 A                                                                                                                                                                                                            |       | - 3.6 |      | nA           |
| $\Delta V_{OUT}( \ \Delta \text{ IOUT})$ |                                                      | $V_{\text{IN}}$ = 5.6 V, $V_{\text{OUT}}$ = 5.1 V, 1 mA $\leqslant$ $I_{\text{OUT}}$ $\leqslant$ 2 A                                                                                                                                                                                                            |       | - 21  |      |              |
|                                          | Load regulation: $\ \ \Delta V_{OS}$ <sup>(1)</sup>  | $V_{\text{IN}}$ = $V_{\text{OUT}(\text{NOM})}$ + 0.5 V, 1.2V $\leqslant$ $V_{\text{OUT}}$ $\leqslant$ 5.1 V, 1 mA $\leqslant$ $I_{\text{OUT}}$ $\leqslant$ 2 A                                                                                                                                                  |       | 0.03  |      | mV           |
| ∆ I <sub>NR/</sub>                       | Change in I <sub>NR/SS</sub> vs V <sub>NR/SS</sub>   | 0.4 V $\leqslant$ V_{NR/SS} $\leqslant$ 1.5 V, V_{IN} = 5.7 V, I_{OUT} = 1 mA                                                                                                                                                                                                                                   |       | 6.3   |      | nA           |
| SS( △ VNR/SS)                            | Change in I <sub>NR/SS</sub> vs v <sub>NR/SS</sub>   | $1.5~\text{V} \leqslant \text{V}_{\text{NR/SS}} \leqslant 5~\text{V},  \text{V}_{\text{IN}}$ = 5.7 V, $\text{I}_{\text{OUT}}$ = 1 mA                                                                                                                                                                            |       | - 3.3 |      | ΠA           |
|                                          |                                                      | $0.4~\text{V} \leqslant \text{V}_{\text{NR/SS}} \leqslant 1.5~\text{V}, \text{V}_{\text{IN}}$ = 5.7 V, $\text{I}_{\text{OUT}}$ = 1 mA                                                                                                                                                                           |       | 0.033 |      |              |
| $\Delta V_{OS(\Delta VNR/SS)}$           | Change in V <sub>OS</sub> vs V <sub>NR/SS</sub>      | 1.5 V $\leqslant$ V_{NR/SS} $\leqslant$ 5 V, V_{IN} = 5.7 V, I_{OUT} = 1 mA                                                                                                                                                                                                                                     |       | 0.013 |      | mV           |
|                                          |                                                      | $\begin{array}{l} 1.9~V \leqslant V_{\text{IN}} < 2.0~\text{V},  I_{\text{OUT}} = 1~\text{mA}, \\ V_{\text{OUT}} = 99\%~x~V_{\text{OUT}(\text{NOM})} \end{array}$                                                                                                                                               |       | 160   |      |              |
|                                          | Dropout voltage <sup>(2)</sup>                       | $\label{eq:V_IN} \begin{array}{ c c c c } 1.9 \ V \leqslant V_{IN} < 2.4 \ V, \ I_{OUT} = 2 \ A, \\ V_{OUT} = 99\% \ x \ V_{OUT(NOM)} \end{array}$                                                                                                                                                              |       | 215   | 350  | mV           |
| V <sub>DO</sub>                          | Dropout voltage                                      | $ \begin{array}{c} V_{\text{IN}} \geqslant 2.0 \text{ V}, \text{ I}_{\text{OUT}} = 1 \text{ mA}, \\ V_{\text{OUT}} = 99\% \text{ x } V_{\text{OUT}(\text{NOM})} \end{array} $                                                                                                                                   |       | 140   |      | mv           |
|                                          |                                                      |                                                                                                                                                                                                                                                                                                                 |       | 160   | 250  |              |
|                                          |                                                      | $ \begin{array}{l} V_{OUT} \text{ forced at } 90\% \text{ of } V_{OUT(NOM)}, \\ V_{IN} = V_{OUT(NOM)} + 200 \text{ mV or } V_{IN} = 1.9 \text{ V whichever is} \\ \text{greater}, V_{OUT(NOM)} \geqslant 1.2 \text{ V},  \text{R}_{\text{PGFB-to-GND}} \leqslant 12.5 \text{ k}\Omega \\ (\pm1\%) \end{array} $ | 2.4   | 2.6   | 2.8  |              |
| llim                                     | Output current limit                                 | $ \begin{array}{ c c c } V_{OUT} \mbox{ forced at } 90\% \mbox{ of } V_{OUT(NOM)}, \\ V_{IN} = V_{OUT(NOM)} + 200 \mbox{ mV or } V_{IN} = 1.9 \mbox{ V whichever is greater}, \\ V_{OUT(NOM)} \geqslant 1.2 \mbox{ V}, \\ R_{PGFB-to-GND} = 50  k\Omega \mbox{ ($\pm1\%$)} \end{array} $                        | 1.92  | 2.07  | 2.24 | A            |
|                                          |                                                      | $ \begin{array}{l} V_{OUT} \text{ forced at 90\% of } V_{OUT(NOM)}, \\ V_{IN} = V_{OUT(NOM)} + 200 \text{ mV or } V_{IN} = 1.9 \text{ V} \text{ whichever is} \\ \text{greater}, V_{OUT(NOM)} \geqslant 1.2 \text{ V}, \text{R}_{\text{PGFB-to-GND}} = 100  \text{k}\Omega \text{ ($\pm1\%$)} \end{array} $     | 1.44  | 1.55  | 1.68 |              |
| ∆ I <sub>SC</sub>                        | Short-circuit current-limit variation <sup>(3)</sup> | $V_{\text{IN}}$ = $V_{\text{OUT}(\text{NOM})}$ + 200 mV or $V_{\text{IN}}$ = 1.9 V whichever is greater, $V_{\text{OUT}}$ = 0 V                                                                                                                                                                                 |       | 4.56  |      | %            |

## 6.5 Electrical Characteristics (continued)

over operating temperature range (T<sub>J</sub> =  $-40^{\circ}$ C to  $+125^{\circ}$ C), V<sub>IN(NOM)</sub> = V<sub>OUT(NOM)</sub> + 0.5 V, V<sub>OUT(NOM)</sub> = 3.3 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.8 V, C<sub>IN</sub> = C<sub>OUT</sub> = 10  $\mu$  F, C<sub>NR/SS</sub> = 0 nF, and PG pin pulled up to V<sub>IN</sub> with 100 k $\Omega$  <sup>(4)</sup> (unless otherwise noted); typical values are at T<sub>J</sub> = 25°C

|                            | PARAMETER                          | TEST CONDITIONS                                                                                                                                                                                   | MIN   | TYP   | MAX  | UNIT              |
|----------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|-------------------|
|                            |                                    | V <sub>IN</sub> = 5.7 V, V <sub>OUT</sub> = 5.1 V, I <sub>OUT</sub> = 0.1 mA                                                                                                                      | 8     | 15    | 22   | 0                 |
| I <sub>GND</sub>           | GND pin current                    | V <sub>IN</sub> = 1.9 V, I <sub>OUT</sub> = 2 A, V <sub>OUT</sub> = 1.2 V                                                                                                                         | 40    | 49    | 59   | mA                |
| I <sub>SHDN</sub>          | Shutdown GND pin current           | PG = (open), V <sub>IN</sub> = 5.7 V, V <sub>EN_UV</sub> = 0.4 V                                                                                                                                  |       | 0.1   | 30   | μA                |
| I <sub>EN_UV</sub>         | EN_UV pin current                  | $V_{\text{IN}} = 5.7 \text{ V}, 0 \text{ V} \leqslant V_{\text{EN}\_\text{UV}} \leqslant 5.5 \text{ V}$                                                                                           | - 1   |       | 1    | μA                |
| V <sub>IH(EN_UV)</sub>     | EN_UV trip point rising (turn-on)  | V <sub>IN</sub> = 1.9 V, no load                                                                                                                                                                  | 1.20  | 1.22  | 1.25 | V                 |
| V <sub>HYS(EN_UV)</sub>    | EN_UV trip point hysteresis        | V <sub>IN</sub> = 1.9 V, no load                                                                                                                                                                  |       | 150   |      | mV                |
| t <sub>PGDH</sub>          | PG delay time rising               | Time from V <sub>OUT</sub> crossing PG threshold% to PG reaching 20% of its value                                                                                                                 |       | 1.1   |      | ms                |
| t <sub>PGDL</sub>          | PG delay time falling              | Time from 90% of V <sub>OUT</sub> to 80% of PG                                                                                                                                                    |       | 3     |      | μs                |
| V <sub>FB_PG</sub>         | FB_PG pin trip point (rising)      | $1.9 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 5.7 \text{ V}$                                                                                                                            | 0.19  | 0.2   | 0.21 | V                 |
| V <sub>HYS(FB_PG)</sub>    | FB_PG pin hysteresis               | $1.9 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 5.7 \text{ V}$                                                                                                                            |       | 6     |      | mV                |
| V <sub>OL(PG)</sub>        | PG pin low-level output voltage    | V <sub>IN</sub> = 1.9 V, V <sub>OUT</sub> < V <sub>FB_PG(threshold)</sub> , I <sub>PG</sub> = -1 mA<br>(current into device)                                                                      |       |       | 0.4  | V                 |
| I <sub>PG(LKG)</sub>       | PG pin leakage current             | $V_{IN}$ = 5.7 V, $V_{OUT}$ > $V_{FB_PG(threshold)}$ , $V_{PG}$ = 5.5 V                                                                                                                           |       |       | 1    | μA                |
| I <sub>FB_PG</sub>         | FB_PG pin leakage current          | V <sub>IN</sub> = 5.7 V, V <sub>FB_PG</sub> = 0.2 V                                                                                                                                               | - 100 |       | 100  | nA                |
| PSRR                       | Power-supply ripple rejection      | f = 1 MHz, $V_{IN}$ = 3.8 V, $V_{OUT(NOM)}$ = 3.3 V,<br>$I_{OUT}$ = 1.5 A, $C_{NR/SS}$ = 4.7 $\mu$ F                                                                                              |       | 30    |      | dB                |
| Vn                         | Output noise voltage               | $\begin{array}{l} BW = 10 \; Hz \; to \; 100 \; kHz, \; 1.9 \; V \leqslant V_{IN} \leqslant 5.7 \; V, \\ V_{OUT(NOM)} = 1.2 \; V, \; I_{OUT} = 2.0 \; A, \; C_{NR/SS} = 4.7 \; \mu F \end{array}$ |       | 0.5   |      | μV <sub>RMS</sub> |
| ۷n                         |                                    | BW = 10 Hz to 100 kHz, $V_{IN}$ = 2 V, $V_{OUT(NOM)}$ = 0.8 V,<br>$I_{OUT}$ = 2.0 A, $C_{NR/SS}$ = 4.7 $\mu$ F                                                                                    |       | 0.835 |      | ₽VRMS             |
|                            |                                    | f = 100 Hz, 1.9 V $\leqslant$ V $_{IN}$ $\leqslant$ 5.7 V, V $_{OUT(NOM)}$ = 1.2 V, I $_{OUT}$ = 1.0 A, C $_{NR/SS}$ = 4.7 $\mu$ F                                                                |       | 6.6   |      |                   |
|                            | Noise spectral density             | f = 1 kHz, 1.9 V $\leqslant$ V $_{IN}$ $\leqslant$ 5.7 V, V $_{OUT(NOM)}$ = 1.2 V, I $_{OUT}$ = 1.0 A, C $_{NR/SS}$ = 4.7 $\mu$ F                                                                 |       | 1.3   |      | nV/ $\sqrt{Hz}$   |
|                            |                                    | f = 10 kHz, 1.9 V $\leqslant$ V $_{IN}$ $\leqslant$ 5.7 V, V $_{OUT(NOM)}$ = 1.2 V, I $_{OUT}$ = 1.0 A, C $_{NR/SS}$ = 4.7 $\mu F$                                                                |       | 1.1   |      |                   |
| R <sub>PULLDOWN_NRSS</sub> | NRSS active discharge resistance   | V <sub>IN</sub> = 1.9 V, V <sub>EN_UV</sub> = GND                                                                                                                                                 |       | 15    |      | Ω                 |
| R <sub>PULLDOWN</sub>      | Output active discharge resistance | V <sub>IN</sub> = 1.9 V, V <sub>EN_UV</sub> = GND                                                                                                                                                 |       | 195   |      | Ω                 |
| TSD(shutdown)              | Thermal shutdown temperature       | Shutdown, temperature increasing                                                                                                                                                                  |       | 175   |      |                   |
| TSD(reset)                 | Thermal shutdown reset temperature | Reset, temperature decreasing                                                                                                                                                                     |       | 160   |      | °C                |
|                            |                                    |                                                                                                                                                                                                   |       |       |      |                   |

(1) The device is not tested under conditions where  $V_{IN} > V_{OUT(NOM)} + 2.5 V$  and  $I_{OUT} > 1.5 A$  because the junction temperature is higher than +125°C. Also, this accuracy specification does not apply on any application condition that exceeds the maximum junction temperature.

Measured when output voltage drops 1% below targeted value. (2)

(3)

Brick-wall current limit:  $I_{CL_{\%}} = (I_{SC} - I_{CL_{@0.9xVOUT}}) / I_{CL_{@0.9xVOUT}} x 100.$ Additional information on setting the PG pullup resistor can be found in the application section. (4)



## **6.6 Typical Characteristics**













图 6-13. Output Voltage Noise Density vs Frequency for I<sub>OUT</sub> and V<sub>OUT</sub> = 1.8 V 图 6-14. Output Voltage Noise Density vs Frequency for I<sub>OUT</sub> and V<sub>OUT</sub> = 3.3 V















































## 7 Detailed Description

## 7.1 Overview

The TPS7A96 is an ultra-low noise (0.5  $\mu$  V<sub>RMS</sub> over 10-Hz to 100-kHz bandwidth), ultra-high PSRR (> 50 dB to 2 MHz), high-accuracy (1%), low-dropout (LDO) linear voltage regulator with an input range of 1.9 V to 5.7 V and an output voltage range from 0 V to V<sub>IN</sub> - V<sub>DO</sub> and is fully specified above 0.4 V<sub>OUT</sub>. This LDO regulator uses innovative circuitry to achieve wide bandwidth and high loop gain, resulting in ultra-high PSRR even when operating under very low operational headroom (V<sub>IN</sub> - V<sub>OUT</sub>). At a high level, the device has two main blocks (the current reference and the unity-gain LDO buffer) and a few secondary features (such as the precision enable, current limit, and PG pin).

The current reference is controlled by the NR/SS pin. This pin sets the output voltage with a single resistor, sets the start-up time, and filters the noise generated by the reference and external set resistor.

The unity-gain LDO buffer is controlled by the OUT pin. The ultra-low noise does not increase with output voltage and provides wideband PSRR. As such, the SNS pin is only used for remote sensing of the load.

The EN\_UV pin sets the precision enable feature. Select the optimal input voltage at which the LDO starts at. There are two independent UVLO voltages in this device: the internal IN rail UVLO and the EN\_UV pin.

The FB\_PG pin sets the current limit and power-good (PG) features. A voltage divider on this pin programs both the current limit and the PG trip point.

An ultra-low-noise current reference (150  $\,\mu$  A, typical) is used in conjunction with an external resistor (R<sub>NR/SS</sub>) to set the output voltage. This process allows the output voltage range to be set from 0.4 V to (V<sub>IN</sub> - V<sub>DO</sub>). To achieve this ultra-low noise, an external capacitor C<sub>NR/SS</sub> (typically 4.7  $\,\mu$  F) is placed in parallel to the R<sub>NR/SS</sub> resistor used to set the output voltage. The unity-gain architecture provides ultra-high PSRR over a wide frequency range without compromising load and line transients.

This regulator offers programmable current-limit, thermal protection, is fully specified from  $-40^{\circ}$ C to  $+125^{\circ}$ C above 0.4 V<sub>OUT</sub>, and is offered in a thermally efficient 10-pin, 3-mm × 3-mm WSON package.



## 7.2 Functional Block Diagram



- A. See the R<sub>PULLDOWN</sub> output active discharge resistance value in the *Electrical Characteristics* table.
- B. See the delay value in the *Electrical Characteristics* table.



## 7.3 Feature Description

### 7.3.1 Output Voltage Setting and Regulation

[ ₹] 7-1 shows a simplified regulation circuit, where the input signal ( $V_{NR/SS}$ ) is generated by the internal current source ( $I_{NR/SS}$ ) and the external resistor ( $R_{NR/SS}$ ). Because the error amplifier is always operating in unity-gain configuration, the LDO output voltage is directly programmed by the NR/SS pin voltage ( $V_{NR/SS}$ ). The  $V_{NR/SS}$  reference voltage is generated by an internal low-noise current source driving the  $R_{NR/SS}$  resistor and is designed to have very low bandwidth at the input to the error amplifier through the use of a low-pass filter ( $C_{NR/SS} \parallel R_{NR/SS}$ ).



 $V_{OUT} = I_{NR/SS} \times R_{NR/SS}.$ 

#### 图 7-1. Simplified Regulation Circuit

This unity-gain configuration, along with the highly accurate  $I_{NR/SS}$  reference current, enables the device to achieve excellent output voltage accuracy. However, the  $R_{NR/SS}$  accuracy can become the limiting factor when operating at low output voltage. The low-dropout voltage ( $V_{DO}$ ) provides reduced thermal dissipation and achieves robust performance. This combination of features makes this device an excellent voltage source for powering sensitive analog low-voltage devices.

#### 7.3.2 Ultra-Low Noise and Ultra-High Power-Supply Rejection Ratio (PSRR)

The architecture features a highly accurate, high-precision, low-noise current reference followed by a state-ofthe-art error amplifier (1.1 nV/ $\sqrt{\text{Hz}}$  at 10-kHz noise for V<sub>OUT</sub>  $\geq$  1.2 V) comparable to, if not better than, that of a precision amplifier. The unity-gain configuration provides ultra-low noise over the entire output voltage range. Additional noise reduction and higher output current can be achieved by placing multiple TPS7A96 LDOs in parallel.

#### 7.3.3 Programmable Current Limit and Power-Good Threshold

The brick-wall current limit can be programmed to either 100%, 80%, or 60% of the nominal factory-programmed value by setting the input impedance for the FB\_PG pin. Similarly, the power-good indication threshold can also be adjusted between 85% and 95% of the nominal output voltage by changing the FB\_PG resistor divider ratio; see the *Adjusting the Factory-Programmed Current Limit* section for details.



#### 7.3.4 Programmable Soft-Start (NR/SS Pin)

The device features a programmable, monotonic, voltage-controlled, soft-start circuit that uses the  $C_{NR/SS}$  capacitor to minimize inrush current into the output capacitor and load during start up. This circuitry can also reduce the start-up time for some applications that require the output voltage to reach at least 90% of the set value. See the *Programmable Soft-Start and Noise-Reduction (NR/SS Pin)* section for more details.

#### 7.3.5 Precision Enable and UVLOs

Two independent undervoltage lockout (UVLO) circuits are present. An internally set UVLO on the input supply (IN pin) disables the LDO when the input voltage reaches the minimum threshold. A precision EN function (EN UV pin) can also be used as a user-programmable UVLO.

- The input supply voltage UVLO circuit prevents the regulator from turning on when the input voltage is not high enough; see the *Electrical Characteristics* table for more details.
- The precision enable circuit allows for a simple sequencing of multiple power supplies with a resistor divider from another supply. This enable circuit can be used to set an external UVLO voltage at which the device is enabled using a resistor divider on the EN\_UV pin; see the *Precision Enable (External UVLO)* section for more details.

#### 7.3.6 Active Discharge

The device incorporates two internal pulldown metal-oxide semiconductor field effect transistors (MOSFETs). The first pulldown MOSFET connects a resistor ( $R_{PULLDOWN}$ ) from OUT to ground when the device is disabled to actively discharge the output capacitor. The second pulldown MOSFET connects a resistor ( $R_{PULLDOWN}$ ) from NR/SS to ground when the device is disabled and discharges the NR/SS capacitor. Both pulldown MOSFETs are activated by any one or more of the following:

- Driving the EN\_UV pin below the V<sub>EN(LOW)</sub> threshold
- The IN pin voltage falling below the undervoltage lockout V<sub>UVLO</sub> threshold
- Having the output voltage greater than the input voltage

#### 7.3.7 Thermal Shutdown Protection (T<sub>SD</sub>)

A thermal shutdown protection circuit disables the LDO when the junction temperature ( $T_J$ ) of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis makes sure the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical). The thermal time constant of the semiconductor die is fairly short, thus the device can cycle off and on when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start-up can be high from large  $V_{IN}$  –  $V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors.

Under some conditions, the thermal shutdown protection can disable the device before start-up completes. For reliable operation, limit the junction temperature to the maximum listed in the *Electrical Characteristics* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.



## 7.4 Device Functional Modes

₹ 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

| OPERATING MODE                                          | PARAMETER                                                                                               |                                             |                                          |                                  |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------|----------------------------------|--|
| OPERATING MODE                                          | V <sub>IN</sub>                                                                                         | V <sub>EN_UV</sub>                          | I <sub>OUT</sub>                         | Tj                               |  |
| Normal operation                                        | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$                                             | $V_{EN_UV} > V_{IH(EN_UV)}$                 | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD</sub> |  |
| Dropout operation                                       | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$                                                          | $V_{EN_UV} > V_{IH(EN_UV)}$                 | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD</sub> |  |
| Disabled (any true<br>condition disables the<br>device) | $V_{IN} < V_{UVLO}$ or<br>$V_{IN} < V_{OUT} + 90 \text{ mV or}$<br>$V_{IN} < V_{NR/SS} + 20 \text{ mV}$ | V <sub>EN_UV</sub> < V <sub>IL(EN_UV)</sub> | Not applicable                           | T <sub>J</sub> > T <sub>SD</sub> |  |
| Current-limit operation                                 | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$                                             | $V_{EN_UV} > V_{IH(EN_UV)}$                 | $I_{OUT} \geqslant I_{CL(min)}$          | T <sub>J</sub> < T <sub>SD</sub> |  |

#### 表 7-1. Device Functional Mode Comparison

### 7.4.1 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < TSD<sub>(shutdown)</sub>)
- The voltage on the EN\_UV pin has previously exceeded the V<sub>IH(EN\_UV)</sub> threshold voltage and has not yet
  decreased to less than the V<sub>IL(EN\_UV)</sub> falling threshold

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

#### 备注

While in dropout, if a heavy load transient event forces  $V_{IN} < V_{OUT(NOM)}$  + 90 mV or  $V_{IN} < V_{NR/SS}$  + 20 mV, the device restarts to prevent the output voltage from overshooting to protect the device and load.

When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

For additional information, see the Output Voltage Restart (Overshoot Prevention Circuit) section.

#### 7.4.3 Disabled

The output of the device can be shutdown by forcing the voltage of the EN\_UV pin to less than the  $V_{IL(EN_UV)}$  threshold (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and both the NR/SS pin and OUT pin voltages are actively discharged to ground by internal discharge circuits to ground when the IN pin voltage is higher than or equal to a diode-drop voltage.

#### 7.4.4 Current-Limit Operation

If the output current is greater than or equal to the minimum current limit, (I<sub>CL(Min)</sub>), then the device operates in current-limit mode. The current limit is brick-wall scheme and is programmable with the PG\_FB pin. For additional information, see the *Adjusting the Factory-Programmed Current Limit* section.



## 8 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### 8.1 Application Information

Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and how to best implement them to achieve a reliable design.

#### 8.1.1 Output Voltage Restart (Overshoot Prevention Circuit)

Wide bandwidth linear regulators suffer from an undesirable excessive overshooting of the output voltage during restart events that occur when the  $C_{NR/SS}$  and  $C_{OUT}$  capacitors are not fully discharged. In this device, and as shown in  $\mathbb{R}$  8-1, this undesirable behavior is mitigated by implementing low hysteresis circuitry consisting of two ORed comparators to detect when the input voltage is either 20 mV (typical) lower than the V<sub>NR/SS</sub> reference voltage or 300 mV (typical) lower than V<sub>OUT</sub>.



图 8-1. Overshoot Prevention Circuit

When the device is operating in dropout, transient events (such as an input voltage brownout, heavy load transient, or short-circuit event) can force the device in a reversed bias condition where the input voltage is either 20 mV (typical) lower than the  $V_{NR/SS}$  reference voltage or 300 mV (typical) lower than  $V_{OUT}$ . The output overshoot prevention circuit can be triggered, as shown in  $\mathbb{K}$  8-2, thus forcing the device to shutdown and restart, thereby preventing output voltage overshoot. If the device is still operating in dropout and the error condition that triggered this circuit is still present, an additional restart can occur until these conditions are removed or the device is no longer in dropout. The restart always occurs from a discharged state and always has the same characteristics as the initial LDO power-up, so the start-up time,  $V_{OUT}$  ramp rate, and  $V_{OUT}$  monotonicity are all predictable.



图 8-2. Device Behavior in Dropout

图 8-3 and 图 8-4 show examples of a soft brownout and a brownout event, respectively.

The brownout overshoot is present with higher V<sub>IN</sub> slew rates. A 1-V/  $\mu$  s slew rate was used in  $\boxed{8}$  8-5.



The overshoot prevention circuit is implemented to provide a predictable start-up and shutdown of the device without output overshoot if the EN\_UV external UVLO is not used as described in this section. This circuit can be prevented from triggering by:

- 1. Using an input supply capable of handling heavy load transients or a larger value input capacitor
- 2. Increasing the operating headroom between  $V_{IN}$  and  $V_{OUT}$  (for example, when using a battery as an input
- supply to make sure that V<sub>IN</sub> stays higher than V<sub>OUT</sub> even when the battery is near the full discharge state)
   Using an input supply with a ramp rate faster than the set output voltage time constant formed by C<sub>NR/SS</sub> || R<sub>NR/SS</sub>
- 4. Discharging the input supply slower than the discharge time formed by C<sub>OUT</sub> || (Load || R<sub>PULLDOWN</sub>) or by the C<sub>NR/SS</sub> || (R<sub>NR/SS</sub> || R<sub>PULLDOWN NR/SS</sub>)



#### 8.1.2 Precision Enable (External UVLO)

The precision enable circuit is used to turn the device on and off. This circuit can be used to set an external undervoltage lockout (UVLO) voltage ( $\boxtimes$  8-6) to turn on and off the device using a resistor divider between IN, EN\_UV, and GND.

If  $V_{EN_UV} \ge V_{IH(EN_UV)}$ , the regulator is enabled. If  $V_{EN_UV} \le V_{IL(EN_UV)}$ , the regulator is disabled. The EN\_UV pin does not incorporate an internal pulldown resistor to GND and must not be left floating. Use the precision enable circuit for this pin to set an external UVLO input supply voltage to turn on and off the device with a resistor divider between IN, EN\_UV, and GND.



图 8-6. Precision EN Used as External UVLO

This external UVLO configuration prevents the LDO from turning on when the input supply voltage is insufficient and places the device in dropout operation.

Using the EN\_UV pin as an externally set UVLO allows simple sequencing of cascaded power supplies. An additional benefit is that the EN\_UV pin is never left floating. The EN\_UV pin does not have an internal pulldown resistor. In addition to the resistor divider, a zener diode can be needed between the EN\_UV pin and ground to comply with the absolute maximum ratings on this pin.

When  $V_{IN}$  exceeds the targeted  $V_{ON}$  voltage and the  $R_{(BOTTOM)}$  resistor is set,  $\overline{5}$  Ref 1 and  $\overline{5}$  Ref 2 provide the  $R_{(TOP)}$  resistor value and the  $V_{OFF}$  voltage at which the input voltage must drop below to disable the LDO.

$$R_{TOP} \le R_{BOTTOM} \times \left(\frac{V_{ON}}{V_{IH(EN\_UV)}} - 1\right)$$
(1)

$$V_{(OFF)} < \left[\frac{R_{TOP}}{R_{BOTTOM}} + 1\right] \times \left(V_{IH(EN\_UV)} - V_{HYS(EN\_UV)}\right)$$
<sup>(2)</sup>

where:

- V<sub>OFF</sub> is the input voltage where the regulator shuts off
- V<sub>ON</sub> is the voltage where the regulator turns on

Consider the EN\_UV current pin when selecting the  $R_{(TOP)}$  and  $R_{(BOTTOM)}$  values.

#### 8.1.3 Undervoltage Lockout (UVLO) Operation

The UVLO circuit, present on the IN pin, makes sure that the device remains disabled before the input supply reaches the minimum operational voltage range, and that the device shuts down when the input supply falls too low.

The UVLO<sub>IN</sub> circuit has a minimum response time of several microseconds to fully assert. During this time, a downward line transient below approximately 1.6 V causes the input supply UVLO to assert for a short time. However, the  $UVLO_{IN}$  circuit can possibly not have enough stored energy to fully discharge the internal circuits inside of the device. When the  $UVLO_{IN}$  circuit does not fully discharge, internal circuitry is not fully disabled.

Copyright © 2023 Texas Instruments Incorporated



The effect of the downward line transient can trigger the overshoot prevention circuit and can be easily mitigated by using the solution proposed in the *Precision Enable (External UVLO)* section.

8-7 shows the UVLO<sub>IN</sub> circuit response to various input voltage events. This diagram can be separated into the following regions:

- Region A: The device does not turn on until the input reaches the UVLO rising threshold.
- Region B: Normal operation with a regulated output.
- Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output can fall out of regulation but the device is still enabled.
- Region D: Normal operation with a regulated output.
- Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the
  output falls because of the load and active discharge circuit. The device is re-enabled when the UVLO rising
  threshold is reached by the input voltage and a normal start-up then follows.
- Region F: Normal operation followed by the input falling to the UVLO falling threshold.
- Region G: The device is disabled when the input voltage falls below the UVLO falling threshold to 0 V. The output falls because of the load and active discharge circuit.



图 8-7. Typical UVLO Operation

### 8.1.4 Dropout Voltage (V<sub>DO</sub>)

Dropout voltage refers to the minimum voltage difference between the input and output voltage ( $V_{DO} = V_{IN} - V_{OUT}$ ) that is required for regulation. When the input voltage ( $V_{IN}$ ) drops to or below the maximum dropout voltage ( $V_{DO(Max)}$ ) for the given load current, see the *Electrical Characteristics* table, the device functions as a resistive switch and does not regulate the output voltage. When the device is operating in dropout, the output voltage tracks the input voltage. For high current, the dropout voltage ( $V_{DO}$ ) is proportional to the output current because the device is operating as a resistive switch. For low current, internal nodes are saturating and the dropout plateaus to the minimum value. As mentioned in the *Output Voltage Restart (Overshoot Prevention Circuit*) section, transient events such as an input voltage brownout, heavy load transient, or short-circuit event can trigger the overshoot prevention circuit. Operating the device at or near dropout significantly degrades both transient performance and PSRR, and can also trigger the overshoot prevention circuit. Maintaining sufficient operating headroom ( $V_{OpHr} = V_{IN} - V_{OUT}$ ) significantly improves the device transient performance and PSRR, and prevents triggering the overshoot prevention circuit.

#### 备注

For this device, the pass transistor does not limit the dropout voltage factor. Because the reference voltage is generated by a current source and the NR/SS resistor, and because the operating headroom is reducing (even at low load), the internal current source ( $I_{NR/SS}$ ) saturates faster than the pass transistor. This behavior is described in the dropout voltage plot ( $\[B]$  6-33). Notice that the dropout does not go to 0 V.



#### 8.1.5 Power-Good Feedback (FB\_PG Pin) and Power-Good Threshold (PG Pin)

For proper device operation, the resistor divider network input to the FB\_PG pin must be connected. The FB\_PG pin must not be left floating because this pin represents an analog input to the device internal logic and the input impedance is sampled during device start up.

The PG pin is an output indicating whether the LDO is ready to provide power. This pin is implemented using an open-drain architecture. The FB\_PG pin programs the PG pin and serves a dual purpose of programming the PG threshold assert voltage and adjusting the current limit, I<sub>CL</sub>.

The PG pin must use the minimum value or larger pullup resistor from PG to IN, as shown in 🕅 8-8, or the external rail as listed in the *Electrical Characteristics* table. If PG functionality is not used, leave this pin floating or connected to GND.

The FB\_PG pin uses the parallel impedance formed by the resistor divider  $R_{FB_PG(TOP)}$  and  $R_{FB_PG(BOTTOM)}$  to program the current limit value during LDO initialization. If this impedance is less than 12.5 k $\Omega$ , then the nominal factory-programmed, current-limit value is selected. If the input impedance is less than 50 k $\Omega$ , but greater than 12.5 k $\Omega$ , then 80% of the nominal factory-programmed current limit is selected. If the input impedance is less than 100 k $\Omega$ , but greater than 50 k $\Omega$ , then 60% of the nominal factory-programmed current limit is selected. Connect the  $R_{FB_PG(TOP)}$  and  $R_{FB_PG(BOTTOM)}$  resistors as indicated in this section for proper operation of the LDO. Do not float this pin.

When initialization is complete, the voltage divider provides the necessary feedback to the PG pin by setting the PG assert threshold voltage.

To properly select the values of the R<sub>FB\_PG(TOP)</sub> and R<sub>FB\_PG(BOTTOM)</sub> resistors, see the *Adjusting the Factory-Programmed Current Limit* section for detailed explanation and calculation.

#### 备注

The  $R_{FB\_PG(TOP)}$  and  $R_{FB\_PG(BOTTOM)}$  resistor divider ratio sets the power-good assert threshold voltage between 85% to 95% of the V<sub>FB\_PG</sub> voltage for 60% and 80% of the nominal factory-programmed current limit.

If the current limit is set for 100% of the nominal factory-programmed current limit, the PG threshold range is not limited. A PG threshold greater than 80% is common for systems where start-up inrush current must be minimized. Lower PG thresholds can be needed in systems with fast start-up time constraints.

Setting the PG threshold based off the  $V_{FB_PG}$  voltage sets the PG to assert when the output voltage reaches the corresponding percentage level of  $V_{FB_PG}$  because  $V_{FB_PG}$  is a scaled version of the output voltage.

8-8 shows the internal circuitry for both the FB\_PG and PG pins.





图 8-8. Programmable Power-Good Threshold Simplified Schematic

The PG pin pullup resistor value must be between 10 k  $\Omega$  and 100 k  $\Omega$ . The lower limit of 10 k  $\Omega$  results from the maximum pulldown strength of the power-good transistor, and the upper limit of 100 k a results from the maximum leakage current at the power-good node. If the pullup resistor is outside of this range, then the powergood signal can possibly not read a valid digital logic level.

The state of the PG signal is only valid when the FB PG pin resistor divider network is set properly and the device is in normal operating mode.

#### 8.1.6 Adjusting the Factory-Programmed Current Limit

The current limit is a brick-wall scheme and the factory-programmed current limit value can be programmed to a set of discrete values (100%, 80%, or 60% of the default value), as specified in the Electrical Characteristics table. This adjustment can be done by changing the input impedance of the FB PG pin represented by the parallel resistance of R<sub>FB</sub> PG(TOP) || R<sub>FB</sub> PG(BOTTOM). The FB\_PG pin has dual functionality of adjusting the I<sub>CL</sub> value and setting the power-good (PG) assert threshold.

Prior to start-up, the input impedance of the FB PG pin is sampled and the I<sub>CI</sub> value is adjusted based on the input impedance.

Current limit programmability is dependent on the output voltage. For voltages below 0.4 V, the current limit cannot be programmed. For voltages between 0.4 V and 1.2 V, the current limit cannot be adjusted and is always set to 100%. 表 8-1 describes this behavior.

| NOMINAL OUTPUT<br>VOLTAGE (V)                                | $R_{FB_{PG(BOTTOM)}}$ (k $\Omega$ )        | R <sub>FB_PG(TOP)</sub> (k Ω )                                                                       | I <sub>CL</sub> SETTING<br>(%) |  |
|--------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------|--|
| $V_{OUT(nom)} \ge 1.2 V$                                     | $R_{FB_PG(BOTTOM)} = 0.2 V / 16 \mu A$     |                                                                                                      | 100                            |  |
|                                                              | R <sub>FB_PG(BOTTOM)</sub> = 0.2 V / 4 µ A | $R_{FB_PG(TOP)} = R_{FB_PG(BOTTOM)} \times (V_{OUT(nom)} / 0.2 V \times K - 1) \text{ with } K = PG$ | 80                             |  |
|                                                              | R <sub>FB_PG(BOTTOM)</sub> = 0.2 V / 2 µ A | threshold (%V <sub>OUT</sub> )                                                                       | 60                             |  |
| $0.4 \text{ V} \leqslant \text{V}_{\text{OUT(nom)}}$ < 1.2 V | R <sub>FB_PG(BOTTOM)</sub> = 0.2 V / 6 µ A |                                                                                                      | 100                            |  |

表 8-1 Programmable Current Limit vs Output Voltage

表 8-2 provides values for various output voltages using 1% resistors.

| 表 8-2. Programmable Current Limit Voltage-Divider Current Settings |                                   |                              |                             |                  |  |
|--------------------------------------------------------------------|-----------------------------------|------------------------------|-----------------------------|------------------|--|
| OUTPUT VOLTAGE (V)                                                 | R <sub>FB_PG(BOTTOM)</sub> (k Ω ) | $R_{FB_{PG(TOP)}}(k \Omega)$ | I <sub>CL</sub> SETTING (%) | PG THRESHOLD (%) |  |

|                               | -                              |                              | •                           |                  |
|-------------------------------|--------------------------------|------------------------------|-----------------------------|------------------|
| NOMINAL OUTPUT VOLTAGE (V)    | $R_{FB_{PG(BOTTOM)}}(k\Omega)$ | $R_{FB_{PG(TOP)}}(k \Omega)$ | I <sub>CL</sub> SETTING (%) | PG THRESHOLD (%) |
| V <sub>OUT(nom)</sub> = 1.2 V | 12.4                           | 51.1                         | 100                         | 85               |
|                               | 49.9                           | 205                          | 80                          | 85               |
|                               | 100                            | 412                          | 60                          | 85               |



表 8-2. Programmable Current Limit Voltage-Divider Current Settings (continued)

|                               |                                 |                              | U \                         | /                |
|-------------------------------|---------------------------------|------------------------------|-----------------------------|------------------|
| NOMINAL OUTPUT VOLTAGE (V)    | $R_{FB_{PG(BOTTOM)}}(k \Omega)$ | $R_{FB_{PG(TOP)}}(k \Omega)$ | I <sub>CL</sub> SETTING (%) | PG THRESHOLD (%) |
| V <sub>OUT(nom)</sub> = 3.3 V | 12.4                            | 187                          | 100                         | 95               |
|                               | 49.9                            | 732                          | 80                          | 95               |
|                               | 100                             | 1470                         | 60                          | 95               |
|                               | 12.4                            | 287                          | 100                         | 95               |
| V <sub>OUT(nom)</sub> = 5.1 V | 49.9                            | 1150                         | 80                          | 95               |
|                               | 100                             | 2320                         | 60                          | 95               |



8-9 shows the different I<sub>CL</sub> settings for a nominal 3.3-V output voltage.



图 8-9. Programmable Current Limit Behavior (Typical) for a 3.3-VOUT(nom)

#### 8.1.7 Programmable Soft-Start and Noise-Reduction (NR/SS Pin)

The NR/SS pin is the input to the inverting terminal of the error amplifier, see the *Functional Block Diagram*. A resistor connected from this pin to GND sets the output voltage by the pin internal reference current  $I_{NR/SS}$ , as given in the following equation:

$$V_{OUT} = I_{NR/SS} \times R_{NR/SS}$$

(3)

Connecting a capacitor from this pin to GND significantly reduces the output noise, limits the input inrushcurrent, and soft-starts the output voltage. Use the minimum value or larger capacitor from NR/SS to ground as listed in the *Electrical Characteristics* table and place the NR/SS capacitor as close to the NR/SS and GND pins of the device as possible.

The device features a programmable, monotonic, voltage-controlled, soft-start circuit that is set to work with an external capacitor ( $C_{NR/SS}$ ). In addition to the soft-start feature, the  $C_{NR/SS}$  capacitor also lowers the output voltage noise of the LDO. The soft-start feature can be used to eliminate power-up initialization problems. The controlled output voltage ramp also reduces peak inrush current during start-up, minimizing start-up transients to the input power bus.

To achieve a monotonic start-up, the device output voltage tracks the  $V_{NR/SS}$  reference voltage until this reference reaches the set value (the set output voltage). The  $V_{NR/SS}$  reference voltage is set by the  $R_{NR/SS}$  resistor and, during start-up, using a fast charging current ( $I_{FAST}_{SS}$ ) in addition to the  $I_{NR/SS}$  current, as illustrated in  $\mathbb{R}$  8-10, to charge the  $C_{NR/SS}$  capacitor.





图 8-10. Simplified Soft-Start Circuit

The 2.1-mA (typical)  $I_{FAST\_SS}$  current and 150-  $\mu$  A (typical)  $I_{NR/SS}$  current quickly charge  $C_{NR/SS}$  until the voltage reaches approximately 93% of the set output voltage, then the  $I_{FAST\_SS}$  current disengages and only the  $I_{NR/SS}$  current continues to charge  $C_{NR/SS}$  to the set output voltage level. If there is any error during start-up or the output overshoot prevention circuit is triggered, the NR/SS discharge FET turns on, thus discharging the  $C_{NR/SS}$  capacitor to protect both the LDO and the load.

The soft-start ramp time depends on the fast start-up ( $I_{FAST_SS}$ ) charging current, the reference current ( $I_{NR/SS}$ ),  $C_{NR/SS}$  capacitor value, and the set (targeted) output voltage ( $V_{OUT(target)}$ ). 方程式 4 calculates the soft-start ramp time.

Soft-Start Time 
$$(t_{SS}) = \frac{V_{OUT(target)} \times C_{NR/SS}}{I_{NR/SS} + I_{FAST_SS}}$$
 (4)

The  $I_{NR/SS}$  current is provided in the *Electrical Characteristics* table and has a value of 150  $\mu$  A (typical). The  $I_{FAST\_SS}$  current has a value of 2 mA (typical) for  $V_{IN} > 2.5$  V. 🖄 8-11 and 🖄 8-12 show the  $I_{NR/SS}$  and  $I_{FAST\_SS}$  current versus  $V_{IN}$  and temperature.





Because the error amplifier is always operating in unity-gain configuration, the output voltage noise can only be adjusted by increasing the  $C_{NR/SS}$  capacitor. The  $C_{NR/SS}$  capacitor and  $R_{NR/SS}$  resistor form a low-pass filter (LPF) that filters out noise from the  $V_{NR/SS}$  voltage reference, thereby reducing the device noise floor. The LPF is a single-pole filter and  $\pi$   $R_{R}$  5 calculates the LPF cutoff frequency. Increasing the  $C_{NR/SS}$  capacitor can significantly lower output voltage noise; however, doing so greatly lengthens start-up time. For low-noise applications, use a 4.7-  $\mu$  F  $C_{NR/SS}$  for optimal noise and start-up time trade off.

Cutoff Frequency 
$$(f_{cutoff}) = \frac{1}{2\pi \times R_{NR/SS} \times C_{NR/SS}}$$
 (5)

The *Typical Characteristics* section illustrates the impact of the C<sub>NR/SS</sub> capacitor on the LDO output voltage noise.

8 8-13 shows the relationship, timing, and output voltage value during the start-up phase.





#### 8.1.8 Inrush Current



$$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \left[\frac{V_{OUT}(t)}{R_{LOAD}}\right]$$

where:

- V<sub>OUT</sub>(t) is the instantaneous output voltage of the turn-on ramp
- dV<sub>OUT</sub>(t) / dt is the slope of the V<sub>OUT</sub> ramp
- R<sub>LOAD</sub> is the resistive load impedance

As illustrated in [8] 8-10, the external capacitor at the NR/SS pin (C<sub>NR/SS</sub>) sets the output start-up time by setting the rise time of the V<sub>NR/SS</sub> reference voltage.

Inrush current for a no-load condition is given in  $\boxed{8}$  6-28 to  $\boxed{8}$  6-31.

#### 8.1.9 Optimizing Noise and PSRR

Noise can be generally defined as any unwanted signal combining with the desired signal (such as the regulated LDO output). Noise can easily be noticed in audio as a hissing or popping sound. Noise produced from an external circuit or the 50- to 60-hertz power-line noise (spikes), along with the harmonics, is an excellent representative of extrinsic noise. Intrinsic noise is produced by components within the device circuitry, such as resistors and transistors. The two dominating sources of intrinsic noise are the error amplifier and the internal reference voltage ( $V_{NR/SS}$ ). Extrinsic noise, including the switching mode power-supply ac ripple voltage, coupled onto the input supply of the LDO is attenuated by the LDO power-supply rejection ratio, or PSRR. PSRR is a measurement of the noise attenuation from the input to the output of the LDO.

Optimize the intrinsic noise and PSRR by carefully selecting:

- C<sub>NR/SS</sub> for the low-frequency range up to the device bandwidth
- C<sub>OUT</sub> for the high-frequency range close to and higher than the device bandwidth
- Operating headroom, V<sub>IN</sub> V<sub>OUT</sub> (V<sub>DO</sub>), mainly for the low-frequency range up to the device bandwidth, but also for higher frequencies to a lesser effect

These behaviors are described in the *Typical Characteristics* curves.

图 8-14 shows the measured PSRR for a 1.2-V device output voltage with a 0.7-V headroom for 1-A, 1.5-A, and 2-A load currents. 表 8-3 lists the typical output noise for these capacitors.



图 8-14. PSRR vs Frequency and I<sub>OUT</sub> for V<sub>OUT</sub> = 1.2 V, C<sub>OUT</sub> = 10  $\mu$  F

(6)



| $\approx$ 0-5. Typical Output Noise for 1.2-V <sub>0UT</sub> vs $C_{NR/SS}$ , $C_{0UT}$ , and Typical Start-Op Time |                         |                       |                    |  |  |
|---------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|--------------------|--|--|
| $V_n$ ( $\muV_{RMS}),$ 10-Hz to 100-kHz BW                                                                          | C <sub>NR/SS</sub> (μF) | C <sub>OUT</sub> (μF) | START-UP TIME (ms) |  |  |
| 0.98                                                                                                                | 1                       | 10                    | 3.73               |  |  |
| 0.62                                                                                                                | 2.2                     | 10                    | 6.21               |  |  |
| 0.489                                                                                                               | 4.7                     | 10                    | 13.97              |  |  |
| 0.42                                                                                                                | 10                      | 10                    | 28.21              |  |  |

## 表 8-3. Typical Output Noise for 1.2-V<sub>OUT</sub> vs $C_{NR/SS}$ , $C_{OUT}$ , and Typical Start-Up Time

PSRR can be viewed as being simply the ratio of the output capacitor impedance by the LDO output impedance. At low frequency, the output impedance is very low whereas the output impedance of the capacitor is high, resulting in high PSRR. As the frequency increases, the output capacitor impedance reduces and reaches a minima set by the ESR.

As given in [8] 8-14, to achieve high PSRR at high frequencies, make sure that the output capacitor equivalent series resistance (ESR) and equivalent series inductance (ESL) are minimal. This figure shows how to use a single 10-  $\mu$  F output capacitor implementation. However, minimizing the ESR- and ESL-generated resonance point in the output capacitance allows for a smoother transition between the LDO active PSRR component to the passive PSRR of the capacitors, therefore using output capacitors in parallel helps above 200 kHz, improving the PSRR by 5 dB to 7 dB.

#### 备注

The TPS7A96 is optimized for the 1-A to 2-A output current range. For current below this range, consider the TPS7A94 device.

#### 8.1.10 Adjustable Operation

As shown in 图 8-15, the output voltage of the device can be set using a single external resistor (R<sub>NR/SS</sub>). 方程式 7 calculates the output voltage.



图 8-15. Typical Circuit

(7)



 ${\bf \bar{x}}$  8-4 lists the recommended  $R_{\text{NR/SS}}$  resistor values to achieve several common rails using a standard 1%-tolerance resistor.

| TARGETED OUTPUT VOLTAGE<br>(V) | R <sub>NR/SS</sub> (k Ω ) | CALCULATED OUTPUT VOLTAGE<br>(V) |  |  |
|--------------------------------|---------------------------|----------------------------------|--|--|
| 0.4                            | 2.67                      | 0.4005                           |  |  |
| 0.5                            | 3.32                      | 0.498                            |  |  |
| 0.6                            | 4.02                      | 0.603                            |  |  |
| 0.7                            | 4.64                      | 0.696                            |  |  |
| 0.8                            | 5.36                      | 0.804                            |  |  |
| 0.9                            | 6.04                      | 0.906                            |  |  |
| 1.0                            | 6.65                      | 0.9975                           |  |  |
| 1.2                            | 8.06                      | 1.209                            |  |  |
| 1.5                            | 10.0                      | 1.5                              |  |  |
| 2.5                            | 16.5                      | 2.475                            |  |  |
| 3.0                            | 20.0                      | 3.0                              |  |  |
| 3.3                            | 22.1                      | 3.315                            |  |  |
| 3.6                            | 24.3                      | 3.645                            |  |  |
| 4.7                            | 31.6                      | 4.74                             |  |  |
| 5.0                            | 33.2                      | 4.98                             |  |  |

#### 表 8-4. Recommended R<sub>NR/SS</sub> Values

#### 备注

To avoid engaging the current limit during start-up with a large C<sub>OUT</sub> capacitor, make sure that:

- A minimum NR/SS capacitor of 1 µ F is used
- When the output capacitor is greater than 100  $\mu$  F, maintain a C<sub>OUT</sub> to C<sub>NR/SS</sub> ratio < 100

Because the set resistor is also placed on the NR/SS pin, consider using a thin-film resistor and provide enough resistor temperature drift to provide the targeted accuracy.

#### 8.1.11 Paralleling for Higher Output Current and Lower Noise

Achieving higher output current and lower noise is achievable by paralleling two or more LDOs. Implementation must be carefully planned out to optimize performance and minimize output current imbalance.

Because the TPS7A96 output voltage is set by a resistor driven by a current source, the NR/SS resistor and capacitor must be adjusted as per the following:

| R <sub>NR/SS_Parallel</sub> =- | $\frac{V_{OUT\_TARGET}}{n \times I_{NR/SS}}$ | (8) |
|--------------------------------|----------------------------------------------|-----|
|                                |                                              |     |

 $C_{NR/SS\_Parallel} = n \times C_{NR/SS\_Single}$ 

where:

- n is the number of LDOs in parallel
- I<sub>NR/SS</sub> is the NR/SS current as provided in the data sheet *Electrical Characteristics* table
- C<sub>NR/SS</sub>\_single is the NR/SS capacitor for a single LDO

(9)

When connecting the input and NR/SS pin together, and with the LDO being a buffer, the current imbalance is only affected by the error offset voltage of the error amplifier. As such, the current imbalance can be expressed as:

$$\varepsilon_{I} = \frac{V_{OS} \times 2 \times R_{BALLAST}}{R_{BALLAST}^{2} - \Delta R_{BALLAST}^{2}}$$

where:

- $\epsilon_1$  is the current imbalance
- V<sub>OS</sub> is the LDO error offset voltage
- R<sub>BALLAST</sub> is the ballast resistor
- $\Delta R_{BALLAST}$  is the deviation of the ballast resistor value from the nominal value

With the typical offset voltage of 200  $\mu$  V, considering no error from the design of the PCB ballast resistor ( $\Delta R_{BALLAST} = 0$ ) and a 100-mA maximum current imbalance, the ballast resistor must be 4 m $\Omega$  or greater; see  $\boxed{8}$  8-16.

Using the configuration described, the LDO output noise is reduced by:

$$e_{O_parallel} = \frac{1}{\sqrt{n}} \times e_{O_single}$$
(11)

where:

- n is the numbers of LDOs in parallel
- e<sub>O single</sub> is the output noise density from a single LDO
- e<sub>O parallel</sub> is the output noise density for the resulting parallel LDO

In [8] 8-16, the noise is reduced by 1 /  $\sqrt{2}$ .



(10)





图 8-16. Paralleling Multiple TPS7A96 Devices

#### 8.1.12 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) and low equivalent series inductance (ESL) ceramic capacitors at the input, output, and noise-reduction pin. Multilayer ceramic capacitors have become the industry standard for these applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-rated, or better dielectric materials provide relatively good capacitive stability across temperature. The use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. The input and output capacitors recommended herein account for a capacitance derating of approximately 50%, but at high  $V_{IN}$  and  $V_{OUT}$  conditions ( $V_{IN} = 5.5$  V to  $V_{OUT} = 5.0$  V), the derating can be greater than 50%, which must be taken into consideration.

The device requires input, output, and noise-reduction capacitors for proper operation of the LDO. Use the nominal or larger than the nominal input and output capacitors, as specified in the *Recommended Operating Conditions* table. Place input and output capacitors as close as possible to the corresponding pin and make the capacitor GND connections as close as possible to the device GND pin to minimize PCB loop inductance, thus reducing transient voltage spikes during a load step.

Multiple parallel capacitors can be used to lower the impedance present on the line, which counteracts input trace inductance, improves transient response, and reduces input ripple and noise. Using an output capacitor larger than the typical value can also improve transient response.



#### 8.1.13 Load Transient Response

#### 备注

For best transient response, use the nominal value or larger capacitor from OUT to ground as listed in the *Recommended Operating Conditions* table. Place the output capacitor as close to the OUT and GND pins of the device as possible.

For best transient response and to minimize input impedance, use the nominal value or larger capacitor from IN to ground as listed in the *Recommended Operating Conditions* table. Place the input capacitor as close to the IN and GND pins of the device as possible.

The load-step transient response is the LDO output voltage response to load current changes. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions shown in 🕅 8-17 are broken down in this section. Regions A, E, and H are where the output voltage is in steady-state regulation.



图 8-17. Load Transient Waveform

During transitions from a light load to a heavy load:

- The initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B)
- Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C)

During transitions from a heavy load to a light load:

- The initial voltage rise results from the LDO sourcing a large current, and leads to the output capacitor charge to increase (region F)
- Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G)

Transitions between current levels changes the internal power dissipation because the device is a high-current device (region D). The change in power dissipation changes the die temperature during these transitions, and leads to a slightly different voltage level. This temperature-dependent output voltage level shows up in the various load transient responses.

A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor.

#### 8.1.14 Power Dissipation (P<sub>D</sub>)

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. <math> $\beta$ 程式 12 calculates P<sub>D</sub>:

$$P_{D} = (V_{OUT} - V_{IN}) \times I_{OUT}$$

(12)

备注

Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the device allows for maximum efficiency across a wide range of output voltages.

The primary heat conduction path for the package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane.

The power dissipation by the device determines the junction temperature  $(T_J)$  for the device. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ , according to  $\overline{5}$  Reg 13. This equation is rearranged for output current in  $\overline{5}$  Reg 14.

$$T_{J} = T_{A} = (R_{\theta JA} \times P_{D})$$
(13)

$$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$
(14)

This thermal resistance (R  $_{\theta}$  <sub>JA</sub>) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The R  $_{\theta}$  <sub>JA</sub> recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, R  $_{\theta}$  <sub>JA</sub> is actually the sum of the DSC package junction-to-case (bottom) thermal resistance (R  $_{\theta}$  <sub>JCbot</sub>) plus the thermal resistance contribution by the PCB copper.

#### 8.1.15 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are used in accordance with  $\overline{\beta}$ 程式 15 and are given in the *Thermal Information* table.

$$\Psi_{JT}: T_{J} = T_{T} + \Psi_{JT} \times P_{D}$$

$$\Psi_{JB}: T_{J} = T_{B} + \Psi_{JB} \times P_{D}$$
(15)

where:

- P<sub>D</sub> is the power dissipated as explained in the *Power Dissipation (P<sub>D</sub>)* section
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge



#### 8.1.16 TPS7A96EVM-106 Thermal Analysis

The TPS7A96EVM-106 evaluation board was used to develop the thermal model. The DSC package is a 3-mm × 3-mm, 10-pin VQFN with 25-µm plating on each via. The EVM is a 2.85-inch × 3.35-inch (72.39 mm × 85.09 mm) PCB comprised of four layers.  $\boxed{3}$  8-5 lists the layer stackup for the EVM.  $\boxed{3}$  8-18 to  $\boxed{3}$  8-22 illustrate the various layer details for the EVM.

| LAYER | NAME          | MATERIAL      | THICKNESS (mil) |  |  |  |  |  |  |
|-------|---------------|---------------|-----------------|--|--|--|--|--|--|
| 1     | Top overlay   | _             | —               |  |  |  |  |  |  |
| 2     | Top solder    | Solder resist | 0.4             |  |  |  |  |  |  |
| 3     | Top layer     | Copper        | 2.8             |  |  |  |  |  |  |
| 4     | Dielectric 1  | FR-4 high Tg  | 10              |  |  |  |  |  |  |
| 5     | Mid layer 1   | Copper        | 2.8             |  |  |  |  |  |  |
| 6     | Dielectric 2  | FR-4 high Tg  | 30              |  |  |  |  |  |  |
| 7     | Mid layer 2   | Copper        | 2.8             |  |  |  |  |  |  |
| 8     | Dielectric 3  | FR-4 high Tg  | 10              |  |  |  |  |  |  |
| 9     | Bottom layer  | Copper        | 2.8             |  |  |  |  |  |  |
| 10    | Bottom solder | Solder resist | 0.4             |  |  |  |  |  |  |
|       |               |               |                 |  |  |  |  |  |  |











图 8-23 to 图 8-25 show the thermal gradient on the PCB and device that results when a 1-W power dissipation is used through the pass transistor with a 25°C ambient temperature. 表 8-6 shows thermal simulation data for the TPS7A96EVM-106.

| DUT            | R <sub>θ JA</sub> (°C/W) | Ψ <sub>JB</sub> (°C/W) | Ψ <sub>JT</sub> (°C/W) |  |  |  |  |  |
|----------------|--------------------------|------------------------|------------------------|--|--|--|--|--|
| TPS7A96EVM-106 | 25.6                     | 11.5                   | 0.3                    |  |  |  |  |  |







# 8.2 Typical Application



图 8-27. Typical Application Circuit With Added Pi-Filter



#### 8.2.1 Design Requirements

表 8-7 lists the required application parameters for this design example.

| PARAMETER               | DESIGN REQUIREMENT                                                                                                                                                                                   |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage           | $V_{\text{IN}} \geqslant 5$ V, ±3%, provided by the dc/dc converter switching at 1 MHz                                                                                                               |
| Output voltage          | 3.3 V, ±1%                                                                                                                                                                                           |
| Output current          | 1.5 A (maximum), 800 mA (minimum)                                                                                                                                                                    |
| Current limit           | 2 A                                                                                                                                                                                                  |
| PG threshold            | 95%                                                                                                                                                                                                  |
| Targeted spectral noise | Targeted noise compliance mask<br>Zone 1 (10 Hz to 100 Hz): Spectral noise ≤ 100 nV/ √ Hz<br>Zone 2 (100 Hz to 1 kHz): Spectral noise ≤ 10 nV/ √ Hz<br>Zone 3 (> 1 kHz): Spectral noise ≤ 3 nV/ √ Hz |
| PSRR at 1 MHz           | > 50 dB at max load current                                                                                                                                                                          |
| Start-up environment    | Device to be enabled when $V_{IN} \ge 80\% \times V_{IN\_Target}$<br>Device to be disabled when $V_{IN} < 80\% \times V_{IN\_Target}$<br>Start-up time < 25 ms                                       |

#### 表 8-7. Design Parameters

#### 8.2.2 Detailed Design Procedure

In this design example, the device is powered by a dc/dc convertor switching at 1 MHz. The load requires a 3.3-V clean rail with the spectral noise mask versus frequency shown in  $\mathbb{X}$  8-28 and a maximum load of 500 mA. The typical 10-  $\mu$  F input and output capacitors and 4.7-  $\mu$  F NR/SS capacitors are used to achieve a good balance between fast start-up time and excellent noise and PSRR performance.



图 8-28. Noise Compliance Mask

The output voltage is set using a 22.1-k $\Omega$ , thin-film resistor value calculated as described in the *Adjustable Operation* section. To set the current limit to a value close to the 750 mA required by the application, and to set the PG threshold to 95%, use  $\frac{1}{8}$  8-2 to set the R<sub>FB\_PG</sub> top and bottom resistors values at 1.47 M $\Omega$  and 100 k $\Omega$ , respectively.

Setting R<sub>B</sub> to 100 k $\Omega$  and using a 4-V V<sub>ON</sub> and fall1 provides the R<sub>T</sub> value of 226 k $\Omega$ . V<sub>OFF</sub> is calculated with fall2 to be 3.5 V.





<sup>I</sup> 8-29 shows that the device meets all design noise requirements except for the noise peaking at 900 kHz. However, this noise peaking can be easily attenuated to the required noise level by means of a pi-filter positioned after the LDO. I 8-30 shows that this design is very close to the PSRR level at 1 MHz and can require more margin. Fortunately, both requirements are easily achieved by inserting a pi-filter consisting of a ferrite bead and a small capacitor beyond the LDO and before the load; see I 8-27.

The ferrite bead was selected to have a very small dc resistance of less than 50 m $\Omega$ , 1 A of current rating, and a relatively small footprint. The added pi-filter components have almost no impact on the LDO accuracy performance and no significant increase in the design total cost.



#### 8.2.3 Application Curves

图 8-31 and 图 8-32 show the design noise and PSRR performance after inserting the pi-filter.



### 8.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply ranging from 1.7 V to 5.7 V. Make sure that the input voltage range provides adequate operational headroom for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, use additional input capacitors with low ESR and increase the operating headroom to achieve the desired output noise, PSRR, and load transient performance.



## 8.4 Layout

#### 8.4.1 Layout Guidelines

For good thermal performance, connect the thermal pad to a large-area GND plane.

Kelvin connects the SNS pin through a low-impedance connection to the output capacitor and load for optimal transient performance. Do not float this pin.

Connect the GND pin to the device thermal pad and connect both this pin and the thermal pad to the ground on the board through a low-impedance connection.

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. To avoid negative system performance, do not use vias or long traces to the input and output capacitors. The grounding and layout scheme described in 🕅 8-33 minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

To improve performance, use a ground reference plane, either embedded in the printed circuit board (PCB) or placed on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.



#### 8.4.2 Layout Example



图 8-33. Example Layout



### 9 Device and Documentation Support

#### 9.1 Device Support

#### 9.1.1 Development Support

#### 9.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A96. The summary information for this fixture is shown in  $\frac{1}{2}$  9-1.

#### 表 9-1. Design Kits and Evaluation Modules

| NAME                             | LITERATURE NUMBER |
|----------------------------------|-------------------|
| TPS7A96EVM-106 evaluation module | SBVU081           |

The EVM can be requested at the Texas Instruments web site through the TPS7A96 product folder.

#### 9.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS7A96 is available through the TPS7A96 product folder under simulation models.

#### 9.1.2 Device Nomenclature

#### 表 9-2. Ordering Information<sup>(1)</sup>

| PRODUCT | DESCRIPTION                                                                |
|---------|----------------------------------------------------------------------------|
|         | <b>yyy</b> is the package designator.<br><b>z</b> is the package quantity. |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com.

### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS3702 High-Accuracy, Overvoltage and Undervoltage Monitor data sheet
- Texas Instruments, TPS7A96EVM-106 Evaluation Module user guide
- Texas Instruments, *Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator* application note
- Texas Instruments, Parallel LDO Architecture Design Using Ballast Resistors
- Texas Instruments, TPS7A57 evaluation module for 5-A low-noise high-accuracy low-dropout (LDO) voltage regulator
- Texas Instruments, Parallel low-dropout (LDO) calculator

#### 9.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 9.4 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。



### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 9.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 9.7 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|--------------------|--------------------------------------|----------------------------|--------------|---------------------|
| TPS7A9601DSCR         | Active        | Production           | WSON (DSC)   10 | 3000   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM         | -40 to 125   | 7A9601              |
| TPS7A9601DSCR.A       | Active        | Production           | WSON (DSC)   10 | 3000   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM         | -40 to 125   | 7A9601              |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A9601DSCR | WSON            | DSC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

4-Aug-2023



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A9601DSCR | WSON         | DSC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DSC0010J**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# DSC0010J

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DSC0010J

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司