**TPS7A16A-Q1** ZHCSJD1A - FEBRUARY 2019 - REVISED MARCH 2019 # 具有使能端和电源正常指示功能的 TPS7A16A-Q1 60V、5μA I<sub>Q</sub>、100mA、低压降稳压器 ## 1 特性 - 适用于汽车 应用 - 下列性能符合 AEC-Q100 标准: - 器件温度 1 级: -40°C 至 125°C 的环境工作温度范围 - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C3B - 宽输入电压范围: 3V 至 60V - 超低静态电流: 5 µA - 停机时静态电流: 1µA - 输出电流: 100 mA - 低压差电压: 电流为 20mA 时电压为 60mV - 精度: 2% - 可提供: - 固定输出电压: 3.3V、5V - 可调节输出电压: 大约 1.2 至 18.5V - 具有可编程延迟的电源正常指示功能 - 电流限制和热关断保护 - 与陶瓷输出电容器一起工作时保持稳定: ≥ 2.2μF - 封装: 高热性能 HVSSOP-8 PowerPAD™ #### 2 应用 - 紧急呼叫 (eCall) - 电池管理系统 (BMS) - 车载充电器 (OBC) 和无线充电器 - 直流/直流转换器 ## 3 说明 TPS7A16A-Q1 超低功耗、低压降 (LDO) 稳压器具有超低静态电流、高输入电压以及微型高热性能封装等诸多优势。 TPS7A16A-Q1 专为连续或断续(备用电源)电池供电的 应用 而设计,超低静态电流在此类应用中对于延长系统电池寿命至关重要。 TPS7A16A-Q1 提供了一个与标准互补金属氧化物半导体 (CMOS) 逻辑兼容的使能引脚 (EN) 以及一个具有用户可编程延迟的集成开漏高电平有效电源正常输出 (PG)。这些引脚专用于需要进行电源轨排序、基于 微控制器的电池供电类应用。 此外,TPS7A16A-Q1 非常适合通过多节电池解决方案 生成低电压电源(从高电池节数电动工具组到汽车 应 用,TPS7A16A-Q1 器件不但能够提供一个稳压良好的 电压轨,还能够承受瞬态电压并在电压瞬态期间保持稳 压状态。这些 特性 意味着电涌保护电路更加简单且更 为经济高效。 ## 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------|------------|-----------------| | TPS7A16A-Q1 | HVSSOP (8) | 3.00mm × 3.00mm | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 典型应用原理图 | | | 目录 | | | | |---|----------------------------------------|----|----|--------------------------------|----| | 1 | 特性1 | | | 7.4 Device Functional Modes | 10 | | 2 | 应用1 | | 8 | Application and Implementation | 10 | | 3 | 说明1 | | | 8.1 Application Information | 10 | | 4 | 修订历史记录 2 | | | 8.2 Typical Applications | 11 | | 5 | Pin Configuration and Functions | | 9 | Power Supply Recommendations | 15 | | 6 | Specifications4 | | 10 | Layout | 15 | | | 6.1 Absolute Maximum Ratings | | | 10.1 Layout Guidelines | 15 | | | 6.2 ESD Ratings | | | 10.2 Layout Examples | 16 | | | 6.3 Recommended Operating Conditions 4 | | 11 | 器件和文档支持 | | | | 6.4 Thermal Information | ļ | | 11.1 接收文档更新通知 | | | | 6.5 Electrical Characteristics5 | i | | 11.2 社区资源 | | | | 6.6 Typical Characteristics | ; | | 11.3 商标 | | | 7 | Detailed Description9 | ) | | 11.4 静电放电警告 | 18 | | | 7.1 Overview | | | 11.5 术语表 | 18 | | | 7.2 Functional Block Diagram9 | ) | 12 | 机械、封装和可订购信息 | 18 | | | 7.3 Feature Description 9 | ) | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Ch | anges from Original (February 2019) to Revision A | Page | |----|---------------------------------------------------|------| | • | 已更改 将状态从"预告信息"更改为"生产数据" | 1 | # **5 Pin Configuration and Functions** ## DGN Package 8-Pin HVSSOP With Exposed Thermal Pad Top View NC - No internal connection ## **Pin Functions** | PIN | 1 | 1/0 | DECODINE | | | | | | |-------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | | DELAY | 7 | 0 | Delay pin. Connect a capacitor to GND to adjust the PG delay time; leave open if the reset function is not needed. | | | | | | | EN | 5 | 1 | Enable pin. This pin turns the regulator on or off. If $V_{EN} \ge V_{EN\_HI}$ , the regulator is enabled. If $V_{EN} \le V_{EN\_LO}$ , the regulator is disabled. If not used, the EN pin can be connected to IN. Make sure that $V_{EN} \le V_{IN}$ at all times. | | | | | | | FB/DNC | 2 | 1 | For the adjustable version, the feedback pin is the input to the control-loop error amplifier. This pin is used to set the output voltage of the device when the regulator output voltage is set by external resistors. For the fixed-voltage versions, <b>do not connect</b> to this pin. Do not route this pin to any electrical net, not even to GND or IN. | | | | | | | GND | 4 | _ | Ground pin | | | | | | | IN | 8 | 1 | Regulator input supply pin. A capacitor > 0.1 µF must be tied from this pin to ground to assure stability. TI recommends connecting a 10-µF ceramic capacitor from IN to GND (as close to the device as possible) to reduce circuit sensitivity to printed-circuit-board (PCB) layout, especially when long input tracer or high source impedances are encountered. | | | | | | | NC | 6 | | This pin can be left open or tied to any voltage between GND and IN. | | | | | | | OUT | 1 | 0 | Regulator output pin. A capacitor > $2.2~\mu F$ must be tied from this pin to ground to assure stability. TI recommends connecting a $10-\mu F$ ceramic capacitor from OUT to GND (as close to the device as possible) to maximize ac performance. | | | | | | | PG | 3 | 0 | Power-good pin. Open-collector output; leave open or connect to GND if the power-good function is not needed. | | | | | | | Thermal pad | Pad | | Solder to the printed circuit board (PCB) to enhance thermal performance. Although the thermal pad can be left floating, TI highly recommends connecting the thermal pad to the GND plane. | | | | | | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |--------------|------------------------------------------------------------------------------|----------------|----------|------| | | IN pin to GND pin | -0.3 | 62 | | | | OUT pin to GND pin | -0.3 | 20 | | | | OUT pin to IN pin | -62 | 0.3 | | | | FB pin to GND pin | -0.3 | 3 | | | Voltage | FB pin to IN pin | -62 | 0.3 | V | | | EN pin to IN pin | -62 | 0.3 | | | | EN pin to GND pin | -0.3 | 62 | | | | PG pin to GND pin | -0.3 | 5.5 | | | | DELAY pin to GND pin | -0.3 | 5.5 | | | Current | Peak output | Internally lim | nited | | | <del>-</del> | Operating virtual junction, T <sub>J</sub> , absolute maximum <sup>(2)</sup> | -40 | 150 | 20 | | Temperature | Storage, T <sub>STG</sub> | -65 | 5 150 °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDI | ±2000 | | | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | Corner pins (OUT, GND, IN, and EN) | ±750 | V | | | | Specification JESD22-C101(-) | Other pins | ±500 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating ambient temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-----------------------------------|-----|----------|------| | $V_{IN}$ | Input voltage | 3 | 60 | V | | V <sub>OUT</sub> | Output voltage | 1.2 | 18.5 | V | | EN | EN pin voltage | 0 | $V_{IN}$ | V | | EIN | EN pin slew-rate, voltage ramp-up | | 1.5 | V/µs | | DELAY | Delay pin voltage | 0 | 5 | V | | PG | Power-good pin voltage | 0 | 5 | V | #### 6.4 Thermal Information | | | TPS7A16A-Q1 | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC(1) | DGN (HVSSOP) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 52.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case(top) thermal resistance | 72.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 24.1 | °C/W | | ΤιΨ | Junction-to-top characterization parameter | 2.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 24.0 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case(bottom) thermal resistance | 10.1 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Permanent damage does not occur to the part operating within this range, though electrical performance is not guaranteed outside the operating ambient temperature range. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics at $T_A$ = -40°C to +125°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 500 mV or $V_{IN}$ = 3 V (whichever is greater), $V_{EN}$ = $V_{IN}$ , $I_{OUT}$ = 10 $\mu$ A, $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and FB tied to OUT (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|-------|-------|-------------------|--| | V <sub>IN</sub> | Input voltage range | | 3 | | 60 | V | | | V <sub>REF</sub> | Internal reference | $T_A = 25$ °C, $V_{FB} = V_{REF}$ , $V_{IN} = 3$ V, $I_{OUT} = 10$ $\mu A$ | 1.169 | 1.193 | 1.217 | V | | | V <sub>UVLO</sub> | Undervoltage lockout threshold | | | 2 | | V | | | V <sub>OUT</sub> | Output voltage range | $V_{IN} \ge V_{OUT(NOM)} + 0.5 \text{ V}$ | V <sub>REF</sub> | | 18.5 | V | | | | Overall V <sub>OUT</sub> accuracy | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 60 \text{ V}^{(1)},$<br>10 $\mu$ A $\le I_{OUT} \le 100 \text{ mA}$ | -2% | | 2% | | | | $\Delta V_{O(\Delta VI)}$ | Line regulation | 3 V ≤ V <sub>IN</sub> ≤ 60 V | | ±1 | | %V <sub>OUT</sub> | | | $\Delta V_{O(\Delta IO)}$ | Load regulation | 10 μA ≤ I <sub>OUT</sub> ≤ 100 mA | | ±1 | | %V <sub>OUT</sub> | | | V | D | $V_{IN} = 0.95xV_{OUT(NOM)}$ , $I_{OUT} = 20 \text{ mA}$ | | 60 | | | | | $V_{DO}$ | Dropout voltage | V <sub>IN</sub> = 0.95xV <sub>OUT(NOM)</sub> , I <sub>OUT</sub> = 100 mA | | 265 | 500 | mV | | | | Command limit | $V_{OUT} = 90\% \ V_{OUT(NOM)}, \ V_{IN} = V_{OUT(NOM)} + 1 \ V^{(2)}$ | 101 | 225 | 400 | mA | | | I <sub>LIM</sub> | Current limit | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub> , V <sub>IN</sub> = 3 V <sup>(3)</sup> | 101 | 225 | 400 | | | | I <sub>GND</sub> | Ground current | $3 \text{ V} \le \text{V}_{IN} \le 60 \text{ V}, I_{OUT} = 10 \mu\text{A}$ | | 5 | 15 | μА | | | | | I <sub>OUT</sub> = 100 mA, V <sub>OUT</sub> = 1.2 V | | 60 | | | | | I <sub>SHDN</sub> | Shutdown supply current | V <sub>EN</sub> = 0.4 V, V <sub>IN</sub> = 12 V | | 0.59 | 5.0 | μА | | | I <sub>FB</sub> | Feedback current <sup>(4)</sup> | | -1 | 0.0 | 1 | μΑ | | | I <sub>EN</sub> | Enable current | $3 \text{ V} \le \text{V}_{IN} \le 12 \text{ V}, \text{V}_{IN} = \text{V}_{EN}$ | -1 | 0.01 | 1 | μА | | | V <sub>EN_HI</sub> | Enable high-level voltage | | 1.2 | | | V | | | V <sub>EN_LO</sub> | Enable low-level voltage | | | | 0.3 | V | | | ., | PO . : | OUT pin floating, V <sub>FB</sub> increasing, V <sub>IN</sub> ≥ V <sub>IN_MIN</sub> | 85 | | 95 | 0/1/ | | | V <sub>IT</sub> | PG trip threshold | OUT pin floating, V <sub>FB</sub> decreasing, V <sub>IN</sub> ≥ V <sub>IN_MIN</sub> | 83 | | 93 | %V <sub>OUT</sub> | | | V <sub>HYS</sub> | PG trip hysteresis | | | 2.3 | | %V <sub>OUT</sub> | | | V <sub>PG, LO</sub> | PG output low voltage | OUT pin floating, $V_{FB} = 80\% V_{REF}$ , $I_{PG} = 100 \mu A$ | | | 0.4 | V | | | I <sub>PG, LKG</sub> | PG leakage current | $V_{PG} = V_{OUT(NOM)}$ | -1 | | 1 | μА | | | I <sub>DELAY</sub> | DELAY pin current | | | 1 | 2 | μА | | | PSRR | Power-supply rejection ratio | $V_{\text{IN}} = 3 \text{ V}, V_{\text{OUT(NOM)}} = V_{\text{REF}}, C_{\text{OUT}} = 10 \mu\text{F},$ $f = 100 \text{ Hz}$ | | 50 | | dB | | | т | Thormal abutdown tomporature | Shutdown, temperature increasing | | 175 | | °C | | | T <sub>SD</sub> | Thermal shutdown temperature | Reset, temperature decreasing | | 155 | | °C | | <sup>(1)</sup> Maximum input voltage is limited to 24 V because of the package power dissipation limitations at full load (P ≈ (V<sub>IN</sub> − V<sub>OUT</sub>) × I<sub>OUT</sub> = (24 V − V<sub>REF</sub>) × 50 mA ≈ 1.14 W). The device is capable of sourcing a maximum current of 50 mA at higher input voltages as long as the power dissipated is within the thermal limits of the package plus any external heatsinking. <sup>(2)</sup> For fixed output voltages only. (3) For adjustable output only, where V<sub>OUT</sub> = 1.2 V <sup>(4)</sup> $I_{FB} > 0 \mu A$ flows out of the device. ## 6.6 Typical Characteristics at $T_A = -40$ °C to 125°C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or $V_{IN} = 3$ V (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 10$ $\mu$ A, $C_{IN} = 1$ $\mu$ F, $C_{OUT} = 2.2$ $\mu$ F, and FB tied to OUT (unless otherwise noted) ## Typical Characteristics (接下页) at $T_A = -40$ °C to 125°C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or $V_{IN} = 3$ V (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 10$ $\mu$ A, $C_{IN} = 1$ $\mu$ F, $C_{OUT} = 2.2$ $\mu$ F, and FB tied to OUT (unless otherwise noted) # Typical Characteristics (接下页) at $T_A = -40$ °C to 125°C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or $V_{IN} = 3$ V (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 10$ $\mu$ A, $C_{IN} = 1$ $\mu$ F, $C_{OUT} = 2.2$ $\mu$ F, and FB tied to OUT (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The TPS7A16A-Q1 is an ultra-low-power, low-dropout (LDO) voltage regulator that offers the benefits of ultra-low quiescent current, high input voltage, and miniaturized, high thermal-performance packaging. The TPS7A16A-Q1 also offers an enable pin (EN) and an integrated open-drain, active-high, power-good output (PG) with a user-programmable delay. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Enable (EN) The enable pin is a high-voltage-tolerant pin. A high input on EN actives the device and turns on the regulator. For self-bias applications, connect this input to the IN pin. Ensure that $V_{EN} \le V_{IN}$ at all times. When the enable signal is comprised of pulse-width modulation (PWM) pulses, the slew rate of the rising and falling edges must be less than 1.5 V/us. Adding a 0.1-uF capacitor from the EN pin to GND is recommended. ## 7.3.2 Regulated Output (V<sub>OUT</sub>) The OUT pin is the regulated output based on the required voltage. The output has current limitation. During initial power up, the regulator has a soft-start incorporated to control the initial current through the pass element. In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the undervoltage lockout (UVLO) threshold, the regulator shuts down until the input voltage recovers above the minimum start-up level. #### 7.3.3 PG Delay Timer (DELAY) The power-good delay time ( $t_{DELAY}$ ) is defined as the time period from when $V_{OUT}$ exceeds the PG trip threshold voltage ( $V_{IT}$ ) to when the PG output is high. This power-good delay time is set by an external capacitor ( $C_{DELAY}$ ) connected from the DELAY pin to GND; this capacitor is charged from 0 V to approximately 1.8 V by the DELAY pin current ( $I_{DELAY}$ ) when $V_{OUT}$ exceeds the PG trip threshold ( $V_{IT}$ ). #### 7.4 Device Functional Modes #### 7.4.1 Power-Good The power-good (PG) pin is an open-drain output and can be connected to any 5.5-V or lower rail through an external pullup resistor. When no $C_{DELAY}$ is used, the PG output is high-impedance when $V_{OUT}$ is greater than the PG trip threshold ( $V_{IT}$ ). If $V_{OUT}$ drops below $V_{IT}$ , the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to GND. To ensure proper operation of the power-good feature, maintain $V_{IN} \ge 3 \text{ V } (V_{IN \text{ MIN}})$ . ## 7.4.1.1 Power-Good Delay and Delay Capacitor The power-good delay time ( $t_{DELAY}$ ) is defined as the time period from when $V_{OUT}$ exceeds the PG trip threshold voltage ( $V_{IT}$ ) to when the PG output is high. This power-good delay time is set by an external capacitor ( $C_{DELAY}$ ) connected from the DELAY pin to GND; this capacitor is charged from 0 V to ap 1.8 V by the DELAY pin current ( $I_{DELAY}$ ) once $V_{OUT}$ exceeds the PG trip threshold ( $V_{IT}$ ). When C<sub>DELAY</sub> is used, the PG output is high-impedance when V<sub>OUT</sub> exceeds V<sub>IT</sub>, and V<sub>DELAY</sub> exceeds V<sub>REF</sub>. The power-good delay time can be calculated using: $t_{DELAY} = (C_{DELAY} \times V_{REF})/I_{DELAY}$ . For example, when $C_{DELAY} = 10$ nF, the PG delay time is approximately 12 ms; that is, (10 nF x 1.193 V) / 1 $\mu$ A = 11.93 ms. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS7A16A-Q1 offers the benefit of ultra-low quiescent current, high input voltage, and miniaturized, high-thermal-performance packaging. The TPS7A16A-Q1 is designed for continuous or sporadic (power backup) battery-operated applications where ultra-low quiescent current is critical to extending system battery life. #### 8.2 Typical Applications #### 8.2.1 TPS7A16A-Q1 Circuit as an Adjustable Regulator 图 14. The TPS7A16A-Q1 Circuit as an Adjustable Regulator Schematic #### 8.2.1.1 Design Requirements 表 1 lists the design parameters for this application. 表 1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | | | |------------------------|------------------|--|--| | Input voltage range | 5.5 V to 40 V | | | | Output voltage | 5 V | | | | Output current rating | 100 mA | | | | Output capacitor range | 2.2 μF to 100 μF | | | | Delay capacitor range | 100 pF to 100 nF | | | #### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 Adjustable Voltage Operation The TPS7A16A-Q1 has an output voltage range from 1.194 V to 20 V. As shown in ₹ 15, the nominal output of the device is set by two external resistors. 图 15. Adjustable Operation 公式 1 can calculate $R_1$ and $R_2$ for any output voltage range: $$R_1 = R_2 \left( \frac{V_{\text{OUT}}}{V_{\text{REF}}} - 1 \right) \tag{1}$$ #### 8.2.1.2.1.1 Resistor Selection Use resistors in the order of $M\Omega$ to keep the overall quiescent current of the system as low as possible (by making the current used by the resistor divider negligible compared to the quiescent current of the device). If greater voltage accuracy is required, take into account the voltage offset contributions as a result of feedback current and use 0.1% tolerance resistors. 表 2 shows the resistor combination to achieve an output for a few of the most common rails using commercially available 0.1% tolerance resistors to maximize nominal voltage accuracy, while adhering to the formula shown in 公式 1. #### 表 2. Selected Resistor Combinations | V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> | V <sub>OUT</sub> /(R <sub>1</sub> + R <sub>2</sub> ) « I <sub>Q</sub> | NOMINAL ACCURACY | |------------------|----------------|----------------|-----------------------------------------------------------------------|------------------| | 1.194 V | 0 Ω | ∞ | 0 μΑ | ±2% | | 1.8 V | 1.18 MΩ | 2.32 MΩ | 514 nA | ±(2% + 0.14%) | | 25 V | 1.5 MΩ | 1.37 MΩ | 871 nA | ±(2% + 0.16%) | | 3.3 V | 2 ΜΩ | 1.13 MΩ | 1056 nA | ±(2% + 0.35%) | | 5 V | 3.4 ΜΩ | 1.07 MΩ | 1115 nA | ±(2% + 0.39%) | | 10 V | 7.87 MΩ | 1.07 MΩ | 1115 nA | ±(2% + 0.42%) | | 12 V | 14.3 MΩ | 1.58 MΩ | 755 nA | ±(2% + 0.18%) | | 15 V | 42.2 MΩ | 3.65 MΩ | 327 nA | ±(2% + 0.19%) | | 18 V | 16.2 MΩ | 1.15 MΩ | 1038 nA | ±(2% + 0.26%) | Close attention must be paid to board contamination when using high-value resistors; board contaminants can significantly impact voltage accuracy. If board cleaning measures cannot be ensured, consider using a fixed-voltage version of the TPS7A16A-Q1 or using resistors in the order of hundreds or tens of $k\Omega$ . #### 8.2.1.2.2 Capacitor Recommendations Use low equivalent-series-resistance (ESR) capacitors for the input, output, and feed-forward capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved overtemperature performance, but ceramic X5R capacitors are the most cost-effective and are available in higher values. However, high-ESR capacitors can degrade PSRR. #### 8.2.1.2.3 Input and Output Capacitor Requirements The TPS7A16A-Q1 ultra-low-power, high-voltage linear regulator achieves stability with a minimum input capacitance of 0.1 $\mu$ F and output capacitance of 2.2 $\mu$ F; however, TI recommends using a 10- $\mu$ F ceramic capacitor to maximize ac performance. #### 8.2.1.2.4 Feed-Forward Capacitor (Only for Adjustable Version) Although a feed-forward capacitor ( $C_{FF}$ ) from OUT to FB is not needed to achieve stability, TI recommends using a 0.01- $\mu$ F feed-forward capacitor to maximize ac performance. #### 8.2.1.2.5 Transient Response As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response. ## 8.2.1.3 Application Curves #### 8.2.2 Automotive Applications The TPS7A16A-Q1 maximum input voltage of 60 V makes the device ideal for use in automotive applications where high-voltage transients are present. Events such as load-dump overvoltage (where the battery is disconnected while the alternator is providing current to a load) can cause voltage spikes from 25 V to 60 V. In order to prevent any damage to sensitive circuitry, local transient voltage suppressors can be used to cap voltage spikes to lower, more manageable voltages. The TPS7A16A-Q1 can be used to simplify and lower costs in such cases. The very high voltage range allows this regulator not only to withstand the voltages coming out of these local transient voltage suppressors, but even replace them, thus lowering system cost and complexity. ■ 18 shows a circuit diagram of an example automotive application. 图 18. Low-Power Microcontroller Rail Sequencing in Automotive Applications Subjected to Load-Dump Transients #### 8.2.2.1 Design Requirements 表 3 lists the design parameters for this application. DESIGN PARAMETER EXAMPLE VALUE Input voltage range 5.5 V to 60 V Output voltage 5 V Output current rating 100 mA Output capacitor range 2.2 μF to 100 μF 100 pF to 100 nF 表 3. Design Parameters #### 8.2.2.2 Detailed Design Procedure See the Capacitor Recommendations and Input and Output Capacitor Requirements sections. Delay capacitor range #### 8.2.2.2.1 Device Recommendations The output is fixed, so choose the TPS7A16A-Q1. #### 8.2.2.3 Application Curves See 图 16 and 图 17. ## 9 Power Supply Recommendations Design of the device is for operation from an input voltage supply with a range between 3 V and 60 V. This input supply must be well regulated. The TPS7A16A-Q1 ultra-low-power, high-voltage linear regulator achieves stability with a minimum input capacitance of 0.1 $\mu$ F and output capacitance of 2.2 $\mu$ F; however, TI recommends using a 10- $\mu$ F ceramic capacitor to maximize AC performance. ## 10 Layout ## 10.1 Layout Guidelines To improve ac performance such as PSRR, output noise, and transient response, the board is recommended to be designed with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. This grounding scheme is commonly referred to as *star grounding*. In addition, directly connect the ground connection for the output capacitor to the GND pin of the device. Equivalent series inductance (ESL) and ESR must be minimized in order to maximize performance and ensure stability. Every capacitor must be placed as close as possible to the device and on the same side of the PCB as the regulator itself. Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they can impact system performance negatively and even cause instability. If possible, and to ensure the maximum performance denoted in this document, use the same layout pattern used for the TPS7A16A-Q1 evaluation board, available at www.ti.com. Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, bypass the IN pin to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Acceptable performance can be obtained with alternative PCB layouts; however, the layout and the schematic have been shown to produce good results and are meant as a guideline. 图 19 illustrates the schematic for the suggested layout. 图 20 and 图 21 depict the top and bottom printed circuit board (PCB) layers for the suggested layout, respectively. ## 10.1.1 Additional Layout Considerations The high impedance of the FB pin makes the regulator sensitive to parasitic capacitances that can couple undesirable signals from nearby components (especially from logic and digital devices, such as microcontrollers and microprocessors); these capacitively-coupled signals can produce undesirable output voltage transients. In these cases, use a fixed-voltage version of the TPS7A16A-Q1, or isolate the FB node by flooding the local PCB area with ground-plane copper to minimize any undesirable signal coupling. #### 10.1.2 Power Dissipation The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Using heavier copper increases the effectiveness of removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. As $\triangle \exists$ 2 shows, power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element: $$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$ (2) ## Layout Guidelines (接下页) #### 10.1.3 Thermal Considerations Thermal protection disables the output when the junction temperature rises to approximately 170°C, allowing the device to cool. When the junction temperature cools to approximately 150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat-spreading area. For reliable operation, limit junction temperature to a maximum of 125°C at the worst-case ambient temperature for a given application. To estimate the margin of safety in a complete design (including the copper heat-spreading area), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, trigger thermal protection at least 45°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS7A16A-Q1 is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TPS7A16A-Q1 into thermal shutdown degrades device reliability. ## 10.2 Layout Examples 图 19. Schematic for Suggested Layout # Layout Examples (接下页) 图 20. Suggested Layout: Top Layer 图 21. Suggested Layout: Bottom Layer #### 11 器件和文档支持 #### 11.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 商标 PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.5 术语表 #### SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 #### 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS7A1601AQDGNRQ1 | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1NT1 | | TPS7A1601AQDGNRQ1.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1NT1 | | TPS7A1633AQDGNRQ1 | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1NU1 | | TPS7A1633AQDGNRQ1.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1NU1 | | TPS7A1650AQDGNRQ1 | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1NV1 | | TPS7A1650AQDGNRQ1.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1NV1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 #### OTHER QUALIFIED VERSIONS OF TPS7A16A-Q1: ◆ Catalog : TPS7A16A NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product ## **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jan-2021 ## TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1601AQDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | TPS7A1633AQDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | TPS7A1650AQDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | www.ti.com 5-Jan-2021 \*All dimensions are nominal | 7.11 difference de la Francia | | | | | | | | | | |-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | TPS7A1601AQDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 367.0 | 367.0 | 38.0 | | | | TPS7A1633AQDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 367.0 | 367.0 | 38.0 | | | | TPS7A1650AQDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 367.0 | 367.0 | 38.0 | | | 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司