**TPS7A14** ZHCSPG4D - DECEMBER 2021 - REVISED AUGUST 2023 # TPS7A14 1A、低 V<sub>IN</sub>、低 V<sub>OUT</sub>、超低压降稳压器 ## 1 特性 - 超低输入电压范围: 0.7V 至 2.2V - 高效率: - 1A 时的压降电压为:70mV(最大值,YBK) - 适用于 V<sub>IN</sub> = V<sub>OUT</sub> +100mV - 出色的负载瞬态响应: - I<sub>LOAD</sub> 在 20µs 内从 3mA 变化到 600mA 时为 20<sub>m</sub>V - 在负载、线路和温度范围内的精度为:1% - 高 PSRR: - 在 1kHz 下为 80dB ( V<sub>OUT</sub> = 0.8V , I<sub>OUT</sub> = 500mA) - 可提供固定输出电压: - 0.5V 至 2.0V ( 阶跃为 25mV ) - V<sub>BIAS</sub> 范围: 2.2V 至 5.5V - 封装: - 6 引脚 DSBGA: 0.71mm × 1.16mm - 6 引脚 WSON: 2mm × 2mm - 有源输出放电 ## 2 应用 - 摄像头模块 - 无线耳机和耳塞 - 智能手表和健身追踪器 - 智能手机和平板电脑 - 便携式医疗设备 - 固态硬盘 (SSD) ## 3 说明 TPS7A14 是一款小型超低压差稳压器 (LDO),具有出 色的瞬态响应。该器件可提供 1A 电流,并具有出色的 交流性能 ( 负载和线路瞬态响应 ) 。输入电压范围为 0.7V 至 2.2V,输出范围为 0.5V 至 2.0V,且在负载、 线路和温度范围内具有 1% 的超高精度。 主电源路径通过 IN 引脚,可连接至电压至少高于输出 电压 50mV 的电源。所有电气特性(包括出色的输出 电压容差、瞬态响应和 PSRR)均针对输入电压(比 输出电压高 100mV)进行规定,因此可实现高效率。 该稳压器使用一个为 LDO 内部电路供电的外部较高 V<sub>BIAS</sub> 电压轨,支持很低的输入电压。例如, IN 引脚的 电源电压可以是高效直流/直流降压稳压器的输出,而 BIAS 引脚电源电压可来自可再充电电池。 TPS7A14 配备了一个有源下拉电路,用于在输出处于 禁用状态时使其快速放电,并提供已知的启动状态。 TPS7A14 采用 2mm×2mm、6 引脚 WSON 封装和超 小型 0.71mm × 1.16mm、6 凸点 WCSP 封装。 ## 封装信息 | | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | |-----|---------|-------------------|---------------------| | TPS | TPS7A14 | YBK ( WCSP , 6 ) | 1.16mm × 0.71mm | | | | DRV (WSON, 6) | 2mm × 2mm | - 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 - (2) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 典型应用电路 ## **Table of Contents** | 1 | 7.3 Feature Description | 16 | |----|----------------------------------|-------------------------------| | | 7.4 Device Functional Modes | 18 | | | 8 Application and Implementation | 19 | | | 8.1 Application Information | 19 | | | | | | | 8.3 Power Supply Recommendations | 25 | | | 8.4 Layout | 26 | | | | | | | 9.1 Device Support | <mark>27</mark> | | | 9.2 Documentation Support | <mark>27</mark> | | | 9.3 接收文档更新通知 | <mark>27</mark> | | | 9.4 支持资源 | 27 | | | 9.5 Trademarks | 27 | | | 9.6 静电放电警告 | <mark>27</mark> | | 15 | | | | 15 | | | | | | 1 7.4 Device Functional Modes | ## 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision C (July 2023) to Revision D (August 2023) | Page | |---------------------------------------------------------------------------------------------------|------| | • 将 DRV (WSON) 封装从 <i>预告信息</i> 更改为 <i>量产数据</i> | | | Changed specifications for DRV package | 6 | | <ul> <li>Added Output Noise vs Frequency and I<sub>OUT</sub> curve for the DRV package</li> </ul> | | | Added Recommended Layout (DRV Package) figure | | | Changes from Revision B (May 2022) to Revision C (July 2023) | Page | | • 向文档中添加了 DRV (WSON) 封装作为 预告信息 | | Product Folder Links: TPS7A14 Submit Document Feedback # **5 Pin Configuration and Functions** 图 5-1. YBK Package, 6-Pin WCSP (Top View) 表 5-1. Pin Functions: YBK Package | | PIN | TYPE | DESCRIPTION | | | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NO. NAME | | DESCRIPTION | | | | A1 | OUT | Output | Regulated output pin. A 2.2-µF or greater capacitance is required from OUT to ground for stability. For best transient response, use an 8-µF (nominal) or larger ceramic capacitor from OUT to ground. Place the output capacitor as close to OUT as possible. | | | | A2 | IN | IN Input pin. A 0.75-µF or greater capacitance is required from IN to ground for stability. Place the input capacitor as close to IN as possible. | | | | | B1 | SENSE | Input | SENSE input. This pin is a feedback input to the regulator for SENSE connections. Connecting SENSE to the load helps eliminate voltage errors resulting from trace resistance between OUT and the load. | | | | B2 | EN | Input | Enable pin. Driving this pin to logic high enables the LDO. Driving this pin to logic low disables the LDO. If enable functionality is not required, EN must be connected to IN or BIAS. | | | | C1 | GND | _ | Ground pin. This pin must be connected to ground. | | | | C2 | BIAS | Input | BIAS pin. This pin enables operation in low-input voltage, low-output voltage (LILO) conditions. For best performance, use 0.47-μF or larger ceramic capacitor from BIAS to ground. Place the bias capacitor as close to BIAS as possible. | | | 图 5-2. DRV Package, 6-Pin WSON With Exposed Thermal Pad (Top View) 表 5-2. Pin Functions: DRV Package | | PIN | TYPE | DESCRIPTION | | | | |----------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. NAME | | ITPE | DESCRIPTION | | | | | 1 | OUT | Output | Regulated output pin. A 2.2-µF or greater capacitance is required from OUT to ground for stability. For best transient response, use an 8-µF (nominal) or larger ceramic capacitor from OUT to ground. Place the output capacitor as close to OUT as possible. | | | | | 2 SENSE | | Input | SENSE input. This pin is a feedback input to the regulator for SENSE connections. Connecting SENSE to the load helps eliminate voltage errors resulting from trace resistance between OUT and the load. | | | | | 3 | EN | Input | Enable pin. Driving this pin to logic high enables the LDO. Driving this pin to logic low disables the LDO. If enable functionality is not required, EN must be connected to IN or BIAS. | | | | | 4 | BIAS | Input | BIAS pin. This pin enables operation in LILO conditions. For best performance, use 0.47-μF or larger ceramic capacitor from BIAS to ground. Place the bias capacitor as close to BIAS as possible. | | | | | 5 | GND | _ | Ground pin. This pin must be connected to ground. | | | | | 6 | IN | Input | Input pin. A 0.75-μF or greater capacitance is required from IN to ground for stability. Place the input capacitor as close to IN as possible. | | | | | Therma | al Pad | _ | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance. | | | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS400 ## 6 Specifications ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range unless otherwise noted. (1) | | | MIN | MAX | UNIT | |-------------|------------------------------------|----------------|--------------------------------------|------| | | Input, V <sub>IN</sub> | - 0.3 | 2.4 | | | | Enable, V <sub>EN</sub> | - 0.3 | 6.0 | | | Voltage | Bias, V <sub>BIAS</sub> | - 0.3 | 6.0 | V | | | Sense, V <sub>SENSE</sub> | - 0.3 | V <sub>IN</sub> + 0.3 <sup>(2)</sup> | | | | Output, V <sub>OUT</sub> | - 0.3 | V <sub>IN</sub> + 0.3 <sup>(2)</sup> | | | Current | Maximum output | Internally lim | ited | Α | | Temperature | Operating junction, T <sub>J</sub> | - 40 | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | - 65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The absolute maximum rating is 2.4 V or $(V_{IN} + 0.3 \text{ V})$ , whichever is less. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |---|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000 | V | | ' | V <sub>(ESD)</sub> | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating junction temperature range (unless otherwise noted).(1) | | | MIN | NOM | MAX | UNIT | |-------------------|------------------------------------|-----------------------------------------------|-----|-----|------------| | V <sub>IN</sub> | Input voltage | 0.7 | | 2.2 | V | | V <sub>BIAS</sub> | Bias voltage | Greater of 2.2 or V <sub>OUT(NOM)</sub> + 1.4 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage | 0.5 | | 2.0 | V | | I <sub>OUT</sub> | Peak output current | 0 | | 1 | Α | | C <sub>IN</sub> | Input capacitance (2) | 0.75 | | | μF | | C <sub>BIAS</sub> | Bias capacitance (4) | | 0.1 | | μF | | C <sub>OUT</sub> | Output capacitance, DRV package | 2.2 | | 22 | μF | | C <sub>OUT</sub> | Output capacitance, YBK package | 2.2 | | 47 | μF | | ESR | Output capacitor series resistance | | | 100 | mΩ | | TJ | Operating junction temperature | - 40 | | 125 | $^{\circ}$ | - (1) All voltages are with respect to GND. - (2) An input capacitor is required to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients. A larger input capacitor may be necessary depending on the source impedance and system requirements. - (3) A BIAS input capacitor is not required for LDO stability. However, a capacitor with a derated value of at least 0.1 μF is recommended to maintain transient, PSRR, and noise performance. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ### **6.4 Thermal Information** | | | TPS | | | |------------------------|----------------------------------------------|--------|--------|------| | | THERMAL METRIC(1) | WSON | DSBGA | UNIT | | | | 6 PINS | 6 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 72.7 | 136.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 84.9 | 1.1 | °C/W | | R <sub> θ JB</sub> | Junction-to-board thermal resistance | 32.7 | 38.1 | °C/W | | ψJT | Junction-to-top characterization parameter | 3.2 | 0.5 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 32.6 | 38.1 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 16.8 | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5 Electrical Characteristics specified at T<sub>J</sub> = $-40^{\circ}$ C to +125 $^{\circ}$ C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.1 V, V<sub>BIAS</sub> = greater of 2.2 V or V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.0 V, C<sub>IN</sub> = 1 $^{\mu}$ F, C<sub>OUT</sub> = 2.2 $^{\mu}$ F, and C<sub>BIAS</sub> = 0.1 $^{\mu}$ F (unless otherwise noted); all typical values are at T<sub>J</sub> = 25 $^{\circ}$ C | | PARAMETER | | ONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------|-------|----------|------| | | | $V_{OUT(NOM)}$ + 0.1 V $\leq$ $V_{IN} \leq$ 2.2 V, | T <sub>J</sub> = -40°C to +125°C,<br>DRV package | - 1.25 | | 1 | | | V <sub>OUT</sub> | Accuracy over temperature | Greater of 2.2 V or $V_{OUT(NOM)} + 1.4 \text{ V} \le V_{BIAS} \le 5.5 \text{ V},$ | T <sub>J</sub> = -40°C to +125°C,<br>YBK package | - 1.5 | | 1 | % | | | | $1 \text{ mA} \leq I_{\text{OUT}} \leq 1 \text{ A}$ | $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | - 1 | | 1 | | | | | $V_{OUT(NOM)}$ + 0.1 V $\leq$ V <sub>II</sub> | √ ≤ 2.2 V, DRV package | - 3 | | 3 | | | ΔV <sub>OUT</sub> / ΔV <sub>IN</sub> | V <sub>IN</sub> line regulation | $V_{OUT(NOM)}$ + 0.1 V $\leq$ V <sub>II</sub> +85°C, YBK package | $_{ m N}$ $\leq$ 2.2 V, ${ m T_J}$ = $-40^{\circ}{ m C}$ to | - 2.5 | | 2.5 | mV | | A.V. / A.V. | V <sub>RIAS</sub> line regulation | $V_{OUT(NOM)}$ + 1.4 V $\leq$ V <sub>E</sub> package | $_{IAS} \leqslant 5.5 V, DRV$ | - 3 | ±0.15 | 3 | m\/ | | ΔV <sub>OUT</sub> / ΔV <sub>BIAS</sub> | V <sub>BIAS</sub> inte regulation | $V_{OUT(NOM)}$ + 1.4 V $\leq$ V <sub>E</sub> to +85°C, YBK package | $_{IAS} \leqslant 5.5 V, T_J = -40 ^{\circ}C$ | - 2.5 | ±0.15 | 2.5 | mV | | △ V <sub>OUT</sub> / △ I <sub>OUT</sub> | Load regulation | $1 \text{ mA} \leqslant I_{\text{OUT}} \leqslant 1 \text{ A}$ | | | 0.2 | | %/A | | | Bias pin current | I <sub>OUT</sub> = 0 mA, DRV packa | age | | | 43 | μA | | I | | $I_{OUT}$ = 0 mA, $T_J$ = $-40^{\circ}$ C to +85°C, YBK package | | | | 26 | μΛ | | I <sub>Q(BIAS)</sub> | | I <sub>OUT</sub> = 1 A, DRV package | | | | 17<br>12 | mA | | | | $I_{OUT}$ = 1 A, $T_J$ = $-40$ °C to +85°C, YBK package | | | | | ША | | $I_{Q(IN)}$ | Input pin current <sup>(1)</sup> | I <sub>OUT</sub> = 0 mA, DRV packa | age | | | 118 | μA | | 'Q(IN) | input pin ouncit. | $I_{OUT} = 0 \text{ mA}, TJ = -40^{\circ}$ | C to +85°C | | | 5.7 | μ/ ( | | I <sub>GND</sub> | Ground pin current | I <sub>OUT</sub> = 1 A, DRV packag | е | | 480 | 660 | μA | | IGND | Ground pin ourions | $I_{OUT} = 1 \text{ A}, T_{J} = -40^{\circ}\text{C}$ | to +85°C | | 480 | 620 | μ, , | | <b>.</b> | | $V_{IN}$ = 2.2 V, $V_{BIAS}$ = 5.5 package | V, $V_{EN} \leqslant 0.2$ V, DRV | | 0.3 | 9 | μA | | ISHDN(BIAS) | V <sub>BIAS</sub> shutdown current | $V_{\text{IN}}$ = 2.2 V, $V_{\text{BIAS}}$ = 5.5 V, $V_{\text{EN}} \leqslant 0.2$ V, $T_{\text{J}}$ = -40°C to +85°C | | | 0.3 | 3.8 | μπ | | 1 | V <sub>IN</sub> shutdown current | $\begin{aligned} & V_{\text{IN}} = 1.8 \text{ V, } V_{\text{BIAS}} = 5.5 \text{ V, } V_{\text{EN}} \leqslant 0.2 \text{ V, DRV} \\ & \text{package} \\ \\ & V_{\text{IN}} = 1.8 \text{ V, } V_{\text{BIAS}} = 5.5 \text{ V, } V_{\text{EN}} \leqslant 0.2 \text{ V, } T_{\text{J}} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C} \end{aligned}$ | | | 1 | 41 | μА | | ISHDN(IN) | VIN SHULUOWH CUITERIL | | | | 1 | 9.2 | μА | | I <sub>CL</sub> | Output current limit | V <sub>OUT</sub> = 0.95 × V <sub>OUT(NON</sub> | ) | 1.035 | 1.6 | 2.45 | Α | | I <sub>SC</sub> | Short circuit current limit | V <sub>OUT</sub> = 0 V | | | 600 | | mA | Product Folder Links: TPS7A14 English Data Sheet: SBVS400 Submit Document Feedback ## **6.5 Electrical Characteristics (continued)** specified at $T_J$ = $-40^{\circ}$ C to +125 $^{\circ}$ C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = greater of 2.2 V or $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = 1.0 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted); all typical values are at $T_J$ = 25 $^{\circ}$ C | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------|-------|-------------------| | | | | T <sub>J</sub> = -40°C to + 125°C | | | 99 | | | $V_{DO(IN)}$ | V <sub>IN</sub> dropout voltage <sup>(2)</sup> | $V_{IN} = 0.95 \times V_{OUT(NOM)},$ $I_{OUT} = 1 A$ | T <sub>J</sub> = -40°C to + 85°C,<br>DRV package | | | 77 | mV | | | | .001 | T <sub>J</sub> = -40°C to +85°C,<br>YBK package | | | 70 | 70 | | ., | V domestical (2) | V <sub>BIAS</sub> = greater of 1.7V o<br>V <sub>SENSE</sub> = 0.95 x V <sub>OUT(no</sub><br>package | or V <sub>OUT(nom</sub> ) + 0.6 V,<br><sub>m)</sub> , I <sub>OUT</sub> = 1 A, DRV | | | 1.115 | | | V <sub>DO(BIAS)</sub> | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | V <sub>BIAS</sub> = greater of 1.7V o<br>V <sub>SENSE</sub> = 0.95 x V <sub>OUT(no</sub><br>package | or V <sub>OUT(nom</sub> ) + 0.6 V,<br><sub>m)</sub> , I <sub>OUT</sub> = 1 A, YBK | | | 1.1 | V | | | | | I <sub>OUT</sub> = 3 mA | | 90 | | | | | | f = 100 Hz | I <sub>OUT</sub> = 500 mA | | 80 | | | | | | | I <sub>OUT</sub> = 1 A | | 80 | | | | | | | I <sub>OUT</sub> = 3 mA | | 90 | | | | | | f = 1 kHz | I <sub>OUT</sub> = 500 mA | | 80 | | | | | | | I <sub>OUT</sub> = 1 A | | 70 | | | | | | | I <sub>OUT</sub> = 3 mA | | 70 | | | | | | f = 10 kHz | I <sub>OUT</sub> = 500 mA | | 60 | | | | | V <sub>IN</sub> power-supply rejection | | I <sub>OUT</sub> = 1 A | | 50 | | | | V <sub>IN</sub> PSRR | ratio | | I <sub>OUT</sub> = 3 mA | | 60 | | dB | | | | f = 100 kHz | I <sub>OUT</sub> = 500 mA | | 43 | | | | | | | I <sub>OUT</sub> = 1 A | | 33 | | | | | | | I <sub>OUT</sub> = 3 mA | | 60 | | | | | | f = 1 MHz | I <sub>OUT</sub> = 500 mA | | 24 | | | | | | | I <sub>OUT</sub> = 1 A | | 15 | | | | | | | I <sub>OUT</sub> = 3 mA | | 69 | | | | | | f = 1 MHz,<br>V <sub>IN</sub> = V <sub>OUT</sub> + 150 mV | I <sub>OUT</sub> = 500 mA | | 42 | | | | | | | I <sub>OUT</sub> = 1 A | | 33 | | | | | | f = 1 kHz | 1001 | 65 | | | | | V <sub>BIAS</sub> PSRR | V <sub>BIAS</sub> power-supply rejection | f = 100 kHz | I <sub>OUT</sub> = 500 mA | | 45 | | dB | | V BIAST OTTE | ratio | f = 1 MHz | - | | 25 | | uВ | | | | Bandwidth = 10 Hz to 10 | )O kU- | | | | | | V <sub>n</sub> | Output voltage noise | $V_{OUT} = 0.8 \text{ V}, 5\text{mA} \leq I_{O}$ | | | 7.2 | | μV <sub>RMS</sub> | | V <sub>UVLO(BIAS)</sub> | Bias supply UVLO | V <sub>BIAS</sub> rising | | 1.15 | 1.42 | 1.7 | V | | VUVLO(BIAS) | bias supply 0 v LO | V <sub>BIAS</sub> falling | | 1.0 | 1.3 | 1.63 | V | | V <sub>UVLO_HYST(BIAS)</sub> | Bias supply hysteresis | V <sub>BIAS</sub> hysteresis | | | 100 | | mV | | | Input supply UVLO | V <sub>IN</sub> rising | | 584 | 603 | 623 | mV | | $V_{\text{UVLO(IN)}}$ | Imput supply OVLO | V <sub>IN</sub> falling | | 530 | 552 | 566 | IIIV | | V <sub>UVLO_HYST(IN)</sub> | Input supply hysteresis | V <sub>IN</sub> hysteresis | | | 50 | | mV | | STR | Start-up time <sup>(3)</sup> | | | | 186 | | μs | | V <sub>EN(HI)</sub> | EN pin logic high voltage <sup>(4)</sup> | | | 0.6 | | 6 | V | | V <sub>EN(LOW)</sub> | EN pin logic low voltage <sup>(4)</sup> | | | 0 | | 0.25 | V | | | EN sis summer! | EN = 5.5 V, DRV packag | je | -25 | 10 | 25 | ^ | | EN | EN pin current | EN = 5.5 V, T <sub>J</sub> = -40°C | to +85°C | -20 | 10 | 20 | nA | | R <sub>PULLDOWN</sub> | Pulldown resistor | V <sub>IN</sub> = 0.9 V, V <sub>OUT(nom)</sub> = V <sub>EN</sub> = 0 V, P version only | 0.8 V, V <sub>BIAS</sub> = 1 V, | | 36 | | Ω | ## 6.5 Electrical Characteristics (continued) specified at $T_J$ = -40°C to +125°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = greater of 2.2 V or $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = 1.0 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted); all typical values are at $T_J$ = 25 $^{\circ}$ C | PA | RAMETER | TEST CONDITIONS | MIN T | P MAX | UNIT | | |-----------------|---------|------------------------------|-------|-------|------|--| | T | t | Shutdown, temperature rising | 1 | 35 | | | | I <sub>SD</sub> | | Reset, temperature falling | 1 | 10 | | | Product Folder Links: TPS7A14 - This is the current flowing from V<sub>IN</sub> to GND. - (2) Dropout is not measured for V<sub>OUT</sub> < 0.6 V. V<sub>BIAS</sub> dropout applies only for V<sub>BIAS</sub> of 2.2 V or greater. (3) Startup time = time from EN assertion to 0.95 × V<sub>OUT(NOM)</sub>. (4) An input voltage within the minimum to maximum range is interpreted as the correct logic level. ## 6.6 Switching Characteristics specified at $T_J$ = -40°C to +125°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = greater of 2.2 V or $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = 1.0 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted); all typical values are at $T_J$ = 25°C; all transients values are over multiple load or line pulses with periods of 100 $\mu$ s on (high load) and 100 $\mu$ s off (low load) | I | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|--------------------| | ΔV <sub>OUT</sub> | Line transient <sup>(1)</sup> | V <sub>IN</sub> = (V <sub>OUT(NOM)</sub> + 0.1 V) to 2.1 V | Transition time, $t_R = 1 \text{ V} / \mu \text{s}$ | | | 1 | % V <sub>OUT</sub> | | | | V <sub>IN</sub> = 2.1 V to<br>(V <sub>OUT(NOM</sub> ) + 0.1 V) | Transition time, $t_F = 1 \text{ V} / \mu \text{s}$ | - 1 | | | 70 VOUT | | Δ V <sub>OUT</sub> | Load transient <sup>(1)</sup> | I <sub>OUT</sub> = 3 mA to 600 mA | Transition time, $t_R$ = 20 $\mu$ s, $t_F$ = 20 $\mu$ s, $t_{OFF}$ = | - 2 | | | % V <sub>OUT</sub> | | △ VOUT | Load transient | I <sub>OUT</sub> = 600 mA to 3 mA | 200 μs, $t_{ON}$ = 1 ms, $C_{IN}$ = 5 μF, $C_{OUT}$ = 5 μF | | | 2 | /º VOUT | <sup>(1)</sup> This specification is verified by design. ### **6.7 Typical Characteristics** at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS400 at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 11 at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) Submit Document Feedback 图 6-17. Start-Up With $V_{IN}$ and $V_{EN}$ Before $V_{BIAS}$ Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SBVS400 图 6-18. Line Transient From 1 V to 2.2 V at operating temperature $T_J = 25$ °C, $V_{OUT(NOM)} = 0.8$ V, $V_{IN} = V_{OUT(NOM)} + 0.1$ V, $V_{BIAS} = V_{OUT(NOM)} + 1.4$ V, $I_{OUT} = 1$ mA, $V_{EN} = 1.4$ V, $I_{OUT} = 1$ mA, $I_{OU$ = V<sub>IN</sub>, C<sub>IN</sub> = 2.2 $\mu$ F, C<sub>OUT</sub> = 2.2 $\mu$ F, and C<sub>BIAS</sub> = 0.47 $\mu$ F (unless otherwise noted) 图 6-19. Line Transient From 1 V to 2.2 V 图 6-21. Load Transient From 100 µA to 1 A 图 6-23. PSRR vs Frequency and $V_{\text{IN}}$ - $V_{\text{OUT}}$ 图 6-20. Line Transient From 1 V to 2.2 V 图 6-22. Load Transient From 100 µ A to 1 A $C_{BIAS} = 0 \mu F, I_{OUT} = 1 A$ 图 6-24. PSRR vs Frequency and COUT at operating temperature $T_J$ = 25°C, $V_{OUT(NOM)}$ = 0.8 V, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.1 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.47 $\mu$ F (unless otherwise noted) English Data Sheet: SBVS400 ## 7 Detailed Description ### 7.1 Overview The TPS7A14 is a low-input, ultra-low dropout, low-quiescent-current linear regulator that is optimized for excellent transient performance. These characteristics make the device designed for most battery-powered applications. The low operating $V_{\text{IN}} - V_{\text{OUT}}$ , combined with the BIAS pin, dramatically improve the efficiency of low-voltage output applications by powering the voltage reference and control circuitry and allowing the use of a pre-regulated, low-voltage input supply (IN) for the main power path. This low-dropout regulator (LDO) offers foldback current limit, shutdown, thermal protection, and an optional active discharge. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Excellent Transient Response The TPS7A14 responds quickly to a change on the input supply (line transient) or the output current (load transient) given the device high input impedance and low output impedance across frequency. This same capability also means that this LDO has a high power-supply rejection ratio (PSRR) and, when coupled with a low internal noise floor $(e_n)$ , the LDO can be used to create an excellent power supply with outstanding line and load transient performance. The choice of external component values optimizes the transient response; see the *Input, Output, and Bias Capacitor Requirements* section for proper capacitor selection. #### 7.3.2 Global Undervoltage Lockout (UVLO) The TPS7A14 uses two undervoltage lockout circuits: one on the BIAS pin and one on the IN pin to prevent the device from turning on before both $V_{BIAS}$ and $V_{IN}$ rise above their lockout voltages. The two UVLO signals are connected internally through an AND gate, as shown in $\boxtimes$ 7-1, that turns off the device when the voltage on either input is below their respective UVLO thresholds. 图 7-1. Global UVLO circuit #### 7.3.3 Enable Input The enable input (EN) is active high. Applying a voltage greater than $V_{EN(HI)}$ to EN enables the regulator output voltage, and applying a voltage less than $V_{EN(LOW)}$ to EN disables the regulator output. If independent control of the output voltage is not needed, connect EN to either IN or BIAS. #### 7.3.4 Internal Foldback Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. For this device, V<sub>FOLDBACK</sub> is approximately 60% × V<sub>OUT(nom)</sub>. The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated 8 7-2 shows a diagram of the foldback current limit. 图 7-2. Foldback Current Limit #### 7.3.5 Active Discharge The active discharge function uses an internal MOSFET that connects a resistor ( $R_{PULLDOWN}$ ) to ground when the LDO is disabled in order to actively discharge the output voltage. The active discharge circuit is activated by driving EN to logic low to disable the device, when the voltage at IN or BIAS is below the UVLO threshold, or when the regulator is in thermal shutdown. The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_{I}$ ) in parallel with the pulldown resistor. Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the rated output current for a short period of time. #### 7.3.6 Thermal Shutdown The internal thermal shutdown protection circuit disables the output when the thermal junction temperature ( $T_J$ ) of the pass transistor rises to the thermal shutdown temperature threshold, $T_{SD(shutdown)}$ (typical). The thermal shutdown circuit hysteresis makes sure that the LDO resets (turns on) when the temperature falls to $T_{SD(reset)}$ (typical). The thermal time constant of the semiconductor die is fairly short; thus, the device can cycle on and off when thermal shutdown is reached until the power dissipation is reduced. Power dissipation during start up can be high from large $V_{\text{IN}}$ – $V_{\text{OUT}}$ voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start up completes. For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the regulator into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability. #### 7.4 Device Functional Modes 表 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values. | OPERATING MODE | PARAMETER | | | | | | | | | | | |--------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------|------------------------------------|--------------------------------------------------|--|--|--|--|--|--| | OPERATING MODE | V <sub>IN</sub> | V <sub>BIAS</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | | | | | Normal mode | $V_{IN} \geqslant V_{OUT (nom)} + V_{DO}$ and $V_{IN} \geqslant V_{IN(min)}$ | $V_{BIAS} \geqslant V_{OUT} + V_{DO(BIAS)}$ | $V_{EN} \geqslant V_{IH(EN)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown | | | | | | | | Dropout mode | $V_{IN(min)} < V_{IN} < V_{OUT}$ $(nom) + V_{DO(IN)}$ | V <sub>BIAS</sub> < V <sub>OUT</sub> + V <sub>DO(BIAS)</sub> | $V_{EN} > V_{IH(EN)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for shutdown | | | | | | | | Disabled mode<br>(any true condition<br>disables the device) | ny true condition $V_{IN} < V_{UVLO(IN)}$ | | $V_{EN} < V_{IL(EN)}$ | _ | $T_{J}\geqslant T_{SD}$ for shutdown | | | | | | | #### 7.4.1 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The bias voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is less than the thermal shutdown temperature ( $T_J < T_{SD(shutdown)}$ ) - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. Similarly, if the bias voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode as well. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output voltage deviations. When the device is in a steady dropout state, defined as when the device is in dropout, $(V_{IN} < V_{OUT} + V_{DO})$ or $V_{BIAS} < V_{OUT} + V_{DO}$ directly after being in normal regulation state, but not during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage $(V_{OUT(NOM)} + V_{DO})$ , the output voltage can overshoot for a short time when the device pulls the pass transistor back into the linear region. #### 7.4.3 Disable Mode The output of the device can be shutdown by forcing the voltage of the enable pin to less than $V_{IL(EN)}$ (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated ## 8 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information Successfully implementing an LDO in a system depends on the system requirements. This section discusses key device features and how to best implement them to achieve a reliable design. #### 8.1.1 Recommended Capacitor Types The regulator is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and bias pins. Multilayer ceramic capacitors are the industry standard for use with LDOs, but must be used with good judgment. Ceramic capacitors that use X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. Generally, assume that effective capacitance decreases by as much as 50%. The input, output, and bias capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value. ### 8.1.2 Input, Output, and Bias Capacitor Requirements A minimum input ceramic capacitor is required for stability. A minimum output ceramic capacitor is also required for stability, see the *Recommended Operating Conditions* table for the minimum capacitors values. The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. A higher-value input capacitor can be necessary if large, fast rise-time load or line transients are anticipated, or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor larger than the minimum value specified in the *Recommended Operating Conditions* table. Although a bias capacitor is not required, good design practice is to connect a 0.1-µF ceramic capacitor from BIAS to GND. This capacitor counteracts reactive bias source if the source impedance is not sufficiently low. Place the input, output, and bias capacitors as close as possible to the device to minimize trace parasitics. If the BIAS source is susceptible to fast voltage drops (for example, a 2-V drop in less than 1 µs) when the LDO load current is near the maximum value, the BIAS voltage drop can cause the output voltage to fall briefly. In such cases, use a BIAS capacitor large enough to slow the voltage ramp rate to less than 0.5 V/µs. For smaller or slower BIAS transients, any output voltage dips must be less than 5% of the nominal voltage. ### 8.1.3 Dropout Voltage Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN}$ – $V_{OUT}$ ) at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on. $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use 方程式 1 to calculate the $R_{DS(ON)}$ of the device. $$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$ Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback The use of bias rail enables the TPS7A14 to achieve a lower dropout voltage between IN and OUT. However, a minimum bias voltage above the nominal programmed output voltage must be maintained. $\boxtimes$ 6-13 specifies the minimum $V_{BIAS}$ headroom required to maintain output regulation. ### 8.1.4 Behavior During Transition From Dropout Into Regulation Some applications can have transients that place this device into dropout, especially when this device can be powered from a battery with relatively high ESR. The load transient saturates the output stage of the error amplifier when the pass transistor is driven fully on, making the pass transistor function like a resistor from $V_{IN}$ to $V_{OUT}$ . The error amplifier response time to this load transient is extended because the error amplifier must first recover from saturation and then must place the pass transistor back into active mode. During this recovery period, $V_{OUT}$ overshoots because the pass transistor is functioning as a resistor from $V_{IN}$ to $V_{OUT}$ . When $V_{\text{IN}}$ ramps up slowly for start up, the slow ramp-up voltage can place the device in dropout. As with many other LDOs, the output can overshoot on recovery from this condition. However, this condition is easily avoided through the use of the enable signal. If operating under these conditions, apply a higher dc load current or increase the output capacitance to reduce the overshoot. These approaches provide a path to absorb the excess charge. #### 8.1.5 Device Enable Sequencing Requirement The IN, BIAS, and EN pin voltages can be sequenced in any order without causing damage to the device. Start up is always monotonic regardless of the sequencing order or the ramp rates of the IN, BIAS, and EN pins. See the *Recommended Operating Conditions* table for proper voltage ranges of the IN, BIAS, and EN pins. #### 8.1.6 Load Transient Response The load-step transient response is the output voltage response by the LDO to a step in load current while output voltage regulation is maintained. See 6-21 and 6-22 for typical load transient response plots. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions in 8-1 are broken down as described in this section. Regions A, E, and H are where the output voltage is in steady-state operation. 图 8-1. Load Transient Waveform During transitions from a light load to a heavy load, the following behavior can be observed: - The initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B) - Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C) During transitions from a heavy load to a light load, the following behavior can be observed: - The initial voltage rise results from the LDO sourcing a large current, and leads to an increase in the output capacitor charge (region F) - Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G) A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor. Product Folder Links: TPS7A14 Copyright © 2023 Texas Instruments Incorporated #### 8.1.7 Undervoltage Lockout Circuit Operation The $V_{IN}$ UVLO circuit makes sure that the regulator remains disabled when the input supply voltage is below the minimum operational voltage range, and makes sure that the regulator shuts down when the input supply collapses. Similarly, the $V_{BIAS}$ UVLO circuit makes sure that the regulator remains disabled when the bias supply voltage is less than the minimum operational voltage range, and makes sure that the regulator shuts down when the bias supply collapses. 8-2 shows the UVLO circuit response to various input or bias voltage events. The diagram can be separated into the following parts: - · Region A: The output remains off while the input or bias voltage is below the UVLO rising threshold - · Region B: Normal operation, regulating device - Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output can possibly fall out of regulation but the device remains enabled. - · Region D: Normal operation, regulating device - Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the output falls as a result of the load and active discharge circuit. The device is re-enabled when the UVLO rising threshold is reached and a normal start up follows. - · Region F: Normal operation followed by the input or bias falling to the UVLO falling threshold - Region G: The device is disabled when the input or bias voltages fall below the UVLO falling threshold to 0 V. The output falls as a result of the load and active discharge circuit. 图 8-2. Typical V<sub>IN</sub> or V<sub>BIAS</sub> UVLO Circuit Operation ### 8.1.8 Power Dissipation (P<sub>D</sub>) Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses. 方程式 2 calculates the maximum allowable power dissipation for the device in a given package: $$P_{D-MAX} = [(T_J - T_A) / R_{\theta JA}]$$ (2) 方程式 3 represents the actual power being dissipated in the device: $$P_{D} = ((I_{GND(IN)} + I_{IN}) \times V_{IN} + I_{GND(BIAS)} \times V_{BIAS}) - (I_{OUT} \times V_{OUT})$$ (3) If the load current is much greater than I<sub>GND(IN)</sub> and I<sub>GND(BIAS)</sub> 方程式 3 can be simplified as: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ $$\tag{4}$$ Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A14 allows for maximum efficiency across a wide range of output voltages. The main heat conduction path depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air. The maximum allowable junction temperature $(T_J)$ determines the maximum power dissipation for the device. According to 方程式 5, maximum power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB and device package and the temperature of the ambient air $(T_A)$ . The equation is rearranged in 方程式 6 for output current. $$T_{I} = T_{A} + (R_{\theta,IA} \times P_{D}) \tag{5}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$ (6) Unfortunately, this thermal resistance (R $_{\theta}$ JA) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The R $_{\theta}$ JA recorded in the *Electrical Characteristics* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, R $_{\theta}$ JA is actually the sum of the YBK package junction-to-case (bottom) thermal resistance (R $_{\theta}$ JC(bot)) plus the thermal resistance contribution by the PCB copper. #### 8.1.9 Estimating Junction Temperature The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics ( $\Psi_{JT}$ and $\Psi_{JB}$ ) are used in accordance with 7 and are given in the <math>8 lectrical Characteristics table. $$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \text{ and } \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$ (7) where: - $P_D$ is the power dissipated as explained in 方程式 3 and the *Power Dissipation (PD)* section - $T_T$ is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge #### 8.1.10 Recommended Area for Continuous Operation The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is provided in 8-3 and can be separated into the following regions: - Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level; see the *Dropout Operation* section for more details. - The rated output current limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification. - The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability. - 方程式 6 provides the shape of the slope. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO, thus when V<sub>IN</sub> V<sub>OUT</sub> increases the output current must decrease. Product Folder Links: TPS7A14 The rated input voltage range governs both the minimum and maximum of V<sub>IN</sub> - V<sub>OUT</sub>. Copyright © 2023 Texas Instruments Incorporated 图 8-3. Continuous Operation Diagram With Description of Regions ### 8.2 Typical Application 图 8-4. High-Efficiency Supply From a Rechargeable Battery ### 8.2.1 Design Requirements 表 8-1 lists the parameters for this design example. 表 8-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | | | | | | | | |-------------------|---------------------------------|--|--|--|--|--|--|--| | V <sub>IN</sub> | 0.95 V | | | | | | | | | V <sub>BIAS</sub> | 2.4 V to 5.5 V | | | | | | | | | V <sub>OUT</sub> | 0.8 V | | | | | | | | | I <sub>OUT</sub> | 600 mA (typical), 900 mA (peak) | | | | | | | | #### 8.2.2 Detailed Design Procedure This design example is powered by a rechargeable battery that can be a building block in many portable applications. Noise-sensitive portable electronics require an efficient, small-size solution for their power supply. Traditional LDOs are known for their low efficiency in contrast to low-input, low-output voltage (LILO) LDOs such as the TPS7A14. The use of a bias rail in the TPS7A14 allows the main power path of the LDO to operate at a lower input voltage, thus reducing the voltage drop across the pass transistor and maximizing device efficiency. Because the voltage drop across the pass transistor can be so low, the efficiency of the TPS7A14 can approximate that of a dc-dc converter. 方程式 8 calculates the efficiency for this design. Efficiency = $$\eta = P_{OUT} / P_{IN} \times 100 \% = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN} + V_{BIAS} \times I_{BIAS}) \times 100 \%$$ (8) 方程式 8 reduces to 方程式 9 because the design example load current is much greater than the quiescent current of the bias rail. Product Folder Links: TPS7A14 Efficiency = $\eta = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN}) \times 100\%$ (9) Product Folder Links: TPS7A14 ### 8.2.3 Application Curve $V_{BIAS} = V_{OUT(NOM)} + 1.4 \text{ V, } V_{EN} = V_{IN}, C_{IN} = 2.2 \text{ } \mu\text{F, } C_{OUT} = 2.2 \text{ } \mu\text{F, and } C_{BIAS} = 0.47 \text{ } \mu\text{F}$ 图 8-5. V<sub>IN</sub> Dropout Voltage vs I<sub>OUT</sub> ## 8.3 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 0.6 V to 2.2 V and a bias supply voltage range of 1.5 V to 5.5 V. The input and bias supplies must be well regulated and free of spurious noise. To make sure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT(nom)} + V_{DO}$ and $V_{BIAS} = V_{OUT(nom)} + V_{DO(BIAS)}$ . English Data Sheet: SBVS400 ### 8.4 Layout ### 8.4.1 Layout Guidelines For correct printed circuit board (PCB) layout, follow these guidelines: - Place input, output, and bias capacitors as close to the device as possible - Use copper planes for device connections to optimize thermal performance - Place thermal vias around the device to distribute heat ### 8.4.2 Layout Examples 图 8-6. Recommended Layout (YBK Package) 图 8-7. Recommended Layout (DRV Package) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 Development Support #### 9.1.1.1 Evaluation Module An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A14. The EVM can be requested at the Texas Instruments web site through the product folder or purchased directly from the TI eStore. #### 9.1.2 Device Nomenclature 表 9-1. Device Nomenclature<sup>(1)(2)</sup> | PRODUCT | DESCRIPTION | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS7A14xx(x)(P)yyyz | <ul> <li>xx(x) is the nominal output voltage. Two or more digits are used in the ordering number (for example, 09 = 0.9 V, 95 = 0.95 V, 125 = 1.25 V).</li> <li>P indicates active pull down; if there is no P, then the device does not have the active pull down feature.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R indicates reel (12000 pieces for YBK package; 3000 pieces for DRV package).</li> </ul> | - (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. - (2) Output voltages from 0.5 V to 2.0 V in 25-mV increments are available. Contact the factory for details and availability. ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: - · Texas Instruments, Using New Thermal Metrics application report - Texas Instruments, AN-1112 DSBGA Wafer Level Chip Scale Package application report - Texas Instruments, TPS7A14EVM-058 Evaluation Module user guide ### 9.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.4 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 Product Folder Links: TPS7A14 ### 9.5 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 9.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 9.7 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 27 ## Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 10.1 Mechanical Data ## YBK0006-C02 ## **PACKAGE OUTLINE** ## DSBGA - 0.33 mm max height DIE SIZE BALL GRID ARRAY ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ### **EXAMPLE BOARD LAYOUT** ## YBK0006-C02 ## DSBGA - 0.33 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 30 Product Folder Links: TPS7A14 ## **EXAMPLE STENCIL DESIGN** ## YBK0006-C02 ## DSBGA - 0.33 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. www.ti.com 23-May-2025 ### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPS7A1408PDRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33PH | | TPS7A1408PDRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33PH | | TPS7A1408PYBKR | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | M8 | | TPS7A1408PYBKR.A | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | M8 | | TPS7A1409PDRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33QH | | TPS7A1409PDRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33QH | | TPS7A1409PYBKR | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MD | | TPS7A1409PYBKR.A | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MD | | TPS7A14105PDRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33SH | | TPS7A14105PDRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33SH | | TPS7A1410PDRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33RH | | TPS7A1410PDRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33RH | | TPS7A1411PYBKR | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | P6 | | TPS7A1411PYBKR.A | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | P6 | | TPS7A1412PDRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33UH | | TPS7A1412PDRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33UH | | TPS7A1412PYBKR | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MG | | TPS7A1412PYBKR.A | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MG | | TPS7A1413PYBKR | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MH | | TPS7A1413PYBKR.A | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | MH | | TPS7A1418PDRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33WH | | TPS7A1418PDRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 33WH | | TPS7A1485PYBKR | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | M9 | | TPS7A1485PYBKR.A | Active | Production | DSBGA (YBK) 6 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | M9 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. ## PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 11-Feb-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1408PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1409PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.81 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A14105PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1410PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1411PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1412PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.81 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | | TPS7A1418PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 8.0 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | # PACKAGE MATERIALS INFORMATION www.ti.com 11-Feb-2025 | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ĺ | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 180.0 | 8.4 | 0.8 | 1.26 | 0.36 | 2.0 | 8.0 | Q1 | www.ti.com 11-Feb-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|-------|-------------|------------|-------------| | TPS7A1408PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1408PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1409PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1409PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A14105PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1410PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1411PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1412PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1412PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1413PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1418PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1485PYBKR | DSBGA | YBK | 6 | 12000 | 182.0 | 182.0 | 20.0 | ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司