











TPS79901-EP

ZHCSGP9A - SEPTEMBER 2017-REVISED OCTOBER 2017

# TPS79901-EP 200mA 低静态电流、超低噪声、高 PSRR 低压降线性稳压器

#### 1 特性

- 带 EN 引脚的 200mA 低压降稳压器
- 提供了多个输出电压版本:
  - 1.2V 至 6.5V 可调输出
- 带有 EN 切换的浪涌电流保护
- 低 Io: 40μA
- 高 PSRR:
  - 1kHz 时为 66dB
  - 10kHz 时为 51dB
- 与一个低 ESR、2μF(典型值)输出电容一起工作 时保持稳定
- 出色的负载和线路瞬态响应
- 整体精度(负载、线路和温度)为2%
- 极低压降: 100 mV
- 封装: 6 引脚 SON
- 支持国防、航天和医疗 应用
  - 受控基线
  - 同一组装和测试场所
  - 同一制造场所
  - 支持军用(-55°C 至 125°C)温度范围
  - 延长的产品生命周期
  - 延长的产品变更通知
  - 产品可追溯性

#### 2 应用范围

- 基站
- 智能手机
- EPOS
- 可穿戴电子产品
- VCO、射频
- 无线 LAN, 蓝牙<sup>®</sup>

#### 3 说明

TPS79901 系列低压降 (LDO)、低功耗线性稳压器能够提供出色的交流性能,同时还能实现极低的接地电流。可提供高电源抑制比 (PSRR)、低噪声、快速启动以及出色的线路和负载瞬态响应,同时消耗极低的40μA(典型值)接地电流。

TPS79901 与陶瓷电容器搭配使用时可保持稳定,并且该器件使用先进的 BiCMOS 制造工艺,能够在输出 200mA 电流时产生 100mV 的

典型压降值。TPS79901 使用精密电压基准和反馈环路,可在全部负载、线路、过程和温度变化范围内实现2%的总体精度。TPS79901 具有 浪涌电流保护功能,当 EN 切换用于启动器件时可立即钳制电流。

TPS79901 的额定温度范围为  $T_J = -55^{\circ}$ C 至 +125° C, 并采用小型封装,非常适用于手机和 WLAN 卡。

#### 器件信息(1)

| 器件型号        | 封装      | 封装尺寸 (标称值)      |
|-------------|---------|-----------------|
| TPS79901-EP | SON (6) | 2.00mm × 2.00mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的封装选项附录。

#### 典型应用电路



Copyright © 2017, Texas Instruments Incorporated



| 1 | 特性1                                  | 8  | Application and Implementation | 14 |
|---|--------------------------------------|----|--------------------------------|----|
| 2 | 应用范围 1                               |    | 8.1 Application Information    | 14 |
| 3 | 说明1                                  |    | 8.2 Typical Applications       | 14 |
| 4 | 修订历史记录                               |    | 8.3 Do's and Don'ts            | 16 |
| 5 | Pin Configuration and Functions      | 9  | Power Supply Recommendations   | 16 |
| 6 | Specifications4                      | 10 | Layout                         | 16 |
| • | 6.1 Absolute Maximum Ratings4        |    | 10.1 Layout Guidelines         | 16 |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example            | 17 |
|   | 6.3 Recommended Operating Conditions | 11 | 器件和文档支持                        | 18 |
|   | 6.4 Thermal Information              |    | 11.1 器件支持                      | 18 |
|   | 6.5 Electrical Characteristics       |    | 11.2 文档支持                      | 18 |
|   | 6.6 Typical Characteristics 7        |    | 11.3 接收文档更新通知                  | 18 |
| 7 | Detailed Description                 |    | 11.4 社区资源                      | 18 |
| - | 7.1 Overview                         |    | 11.5 商标                        | 19 |
|   | 7.2 Functional Block Diagram         |    | 11.6 静电放电警告                    | 19 |
|   | 7.3 Feature Description              |    | 11.7 Glossary                  | 19 |
|   | 7.4 Device Functional Modes          | 12 | 机械、封装和可订购信息                    | 20 |
|   |                                      |    |                                |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| CI | hanges from Original (September 2017) to Revision A                     | Page |
|----|-------------------------------------------------------------------------|------|
| •  | 已更改 更改了特性 部分中的内容                                                        | 1    |
| •  | 已更改 更改了说明 部分中的内容                                                        | 1    |
| •  | Deleted NR from the Pin Functions table                                 | 3    |
| •  | Changed HBM value from ±2000 : to ±1500 in the ESD Ratings section      | 4    |
| •  | Deleted errant part numbers from the Electrical Characteristics section | 5    |
| •  | Deleted errant part numbers from the Typical Characteristics section    | 7    |



# 5 Pin Configuration and Functions

#### DRV Package 6-Pin SON With Exposed Thermal Pad Top View



#### **Pin Functions**

| PIN                                                                                 |        | 1/0                                                                         | DESCRIPTION                                                                                                                                                |
|-------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                | NO.    | 1/0                                                                         | DESCRIPTION                                                                                                                                                |
| IN                                                                                  | 6      | I                                                                           | Input supply.                                                                                                                                              |
| GND                                                                                 | 3, Pad | _                                                                           | Ground. The pad must be tied to GND.                                                                                                                       |
| EN                                                                                  | 4      | 1                                                                           | Driving this pin high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used.           |
| FB                                                                                  | 2      | I                                                                           | Adjustable voltage version only. Feedback; this pin is the input to the control loop error amplifier and sets the output voltage of the device.            |
| OUT                                                                                 | 1      | 0                                                                           | Output of the regulator. To assure stability, a small ceramic capacitor (total typical capacitance $\geq 2$ $\mu F$ ) is required from this pin to ground. |
| N/C 5 — Not internally connected. This pin must either be left open or tied to GND. |        | Not internally connected. This pin must either be left open or tied to GND. |                                                                                                                                                            |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                             | MIN         | MAX            | UNIT |
|------------------------|---------------------------------------------|-------------|----------------|------|
|                        | IN                                          | -0.3        | 7              |      |
| Voltage <sup>(2)</sup> | EN                                          | -0.3        | $V_{IN} + 0.3$ | V    |
|                        | OUT                                         | -0.3        | $V_{IN} + 0.3$ |      |
| Current                | OUT                                         | Interna     | lly limited    | mA   |
| Tomporatura            | Operating virtual junction, T <sub>J</sub>  | <b>-</b> 55 | 150            | °C   |
| Temperature            | Storage temperature range, T <sub>stg</sub> | <b>-</b> 55 | 150            |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                              |                                                                                          | VALUE | UNIT |
|--------------------|------------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    | , Electrostatic              | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±1500 |      |
| V <sub>(ESD)</sub> | <sup>V</sup> (ESD) discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                                | MIN         | NOM MAX | UNIT |
|------------------|--------------------------------|-------------|---------|------|
| $V_{IN}$         | Input voltage <sup>(1)</sup>   | 2.7         | 6.5     | V    |
| I <sub>OUT</sub> | Output current                 | 0.5         | 200     | mA   |
| $T_{J}$          | Operating junction temperature | <b>-</b> 55 | 125     | °C   |

<sup>(1)</sup> Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.7 V, whichever is greater.

#### 6.4 Thermal Information

|                      |                                              | TPS799    |      |
|----------------------|----------------------------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRV (SON) | UNIT |
|                      |                                              | 6 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 74.2      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 58.8      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 145.9     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.2       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 54.4      | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.2       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltages are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

at  $T_J = -55^{\circ}\text{C}$  to +125°C,  $V_{IN} = V_{OUT(nom)} + 0.3 \text{ V}$  or 2.7 V, whichever is greater;  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 2.2 \mu\text{F}$ ,  $C_{NR} = 0.01 \mu\text{F}$ , and  $V_{OUT} = 3 \text{ V}$  (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}\text{C}$ .

|                           | PARAMETER                                                                               | TEST COND                                                                                            | ITIONS                                                               | MIN      | TYP                | MAX             | UNIT          |  |
|---------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------|--------------------|-----------------|---------------|--|
| V <sub>IN</sub>           | Input voltage range                                                                     |                                                                                                      |                                                                      | 2.7      |                    | 6.5             | V             |  |
| V <sub>FB</sub>           | Internal reference                                                                      |                                                                                                      |                                                                      | 1.169    | 1.193              | 1.217           | V             |  |
| V <sub>OUT</sub>          | Output voltage range                                                                    |                                                                                                      |                                                                      | $V_{FB}$ | 6.5 − V            | <sub>DO</sub>   | V             |  |
|                           | Output accuracy, nominal                                                                | T <sub>J</sub> = 25°C                                                                                |                                                                      | -1%      |                    | 1%              |               |  |
|                           | Output accuracy <sup>(1)</sup><br>over V <sub>IN</sub> , I <sub>OUT</sub> , temperature | $V_{OUT} + 0.3 \text{ V} \le V_{IN} \le 6.5 \text{ V}$<br>500 $\mu A \le I_{OUT} \le 200 \text{ mA}$ | /                                                                    | -2%      | ±1%                | 2%              |               |  |
| $\Delta V_{O(\Delta VI)}$ | Line regulation (1)                                                                     | $V_{OUT(NOM)} + 0.3 V \le V_{IN} \le$                                                                | 6.5 V                                                                |          | 0.02               |                 | %/V           |  |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                                                                         | 500 μA ≤ I <sub>OUT</sub> ≤ 200 mA                                                                   |                                                                      |          | 0.002              |                 | %/mA          |  |
| $V_{DO}$                  | Dropout voltage <sup>(2)</sup> (V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1 V)        | I <sub>OUT</sub> = 200 mA                                                                            | $V_{OUT(nom)} \le 3.3 \text{ V}$<br>$V_{OUT(nom)} \ge 3.3 \text{ V}$ |          | 100<br>90          | 175<br>160      | mV            |  |
| I <sub>CL</sub>           | Output current limit                                                                    | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                                  | * OUT (Nom) = 0.0 *                                                  | 220      | 400                | 600             | mA            |  |
| I <sub>GND</sub>          | Ground pin current                                                                      | 500 μA ≤ I <sub>OUT</sub> ≤ 200 mA                                                                   |                                                                      |          | 40                 | 60              | μА            |  |
| I <sub>SHDN</sub>         | Shutdown current (I <sub>GND</sub> )                                                    | $V_{EN} \le 0.4 \text{ V}, 2.7 \text{ V} \le V_{IN} \le$                                             | 6.5 V                                                                |          | 0.15               | 1               | μА            |  |
| I <sub>FB</sub>           | Feedback pin current                                                                    | I LIV DIVING                                                                                         |                                                                      | -0.5     |                    | 0.5             | μA            |  |
| ть                        |                                                                                         |                                                                                                      | f = 100 Hz                                                           |          | 70                 |                 | dB            |  |
|                           | Power-supply rejection ratio                                                            | $V_{IN} = 3.85 \text{ V},$<br>$V_{OUT} = 2.85 \text{ V},$                                            | f = 1 kHz                                                            |          | 66                 |                 |               |  |
| PSRR                      |                                                                                         | $C_{NR} = 0.01 \mu F$                                                                                | f = 10 kHz                                                           |          | 51                 |                 |               |  |
|                           |                                                                                         | $I_{OUT} = 100 \text{ mA}$                                                                           | f = 100 kHz                                                          |          | 38                 |                 |               |  |
|                           |                                                                                         | BW = 10 Hz to 100 kHz,<br>V <sub>OUT</sub> = 2.85 V                                                  | $C_{NR} = 0.01 \ \mu F$                                              | 10.5     | × V <sub>OUT</sub> |                 |               |  |
| $V_n$                     | Output noise voltage                                                                    |                                                                                                      | C <sub>NR</sub> = none                                               |          | × V <sub>OUT</sub> |                 | $\mu V_{RMS}$ |  |
|                           |                                                                                         |                                                                                                      | $C_{NR} = 0.001  \mu F$                                              |          | 45                 |                 |               |  |
|                           |                                                                                         | $V_{OUT} = 2.85 \text{ V},$                                                                          | $C_{NR} = 0.047  \mu F$                                              |          | 45                 |                 |               |  |
|                           | Start-up time                                                                           | $R_L = 14 \Omega,$<br>$C_{OUT} = 2.2 \mu F$                                                          | $C_{NR} = 0.01 \ \mu F$                                              |          | 50                 |                 | μS            |  |
|                           |                                                                                         | P                                                                                                    | C <sub>NR</sub> = none                                               |          | 50                 |                 |               |  |
| V <sub>EN(HI)</sub>       | Enable high (enabled)                                                                   |                                                                                                      |                                                                      | 1.2      |                    | V <sub>IN</sub> | V             |  |
| V <sub>EN(LO)</sub>       | Enable low (shutdown)                                                                   |                                                                                                      |                                                                      | 0        |                    | 0.4             | V             |  |
| I <sub>EN(HI)</sub>       | Enable pin current, enabled                                                             | $V_{EN} = V_{IN} = 6.5 \text{ V}$                                                                    |                                                                      |          | 0.03               | 1               | μΑ            |  |
| UVLO                      | Undervoltage lockout                                                                    | V <sub>IN</sub> rising                                                                               |                                                                      | 1.90     | 2.20               | 2.65            | V             |  |
|                           | UVLO hysteresis                                                                         | V <sub>IN</sub> falling                                                                              |                                                                      |          | 70                 |                 | mV            |  |
| <b>-</b>                  | The second object decrees to second                                                     | Shutdown, temperature in                                                                             | creasing                                                             |          | 165                |                 | 00            |  |
| T <sub>sd</sub>           | Thermal shutdown temperature                                                            | Reset, temperature decre                                                                             | Reset, temperature decreasing                                        |          | 145                |                 | °C            |  |

 $<sup>\</sup>begin{array}{ll} \hbox{(1)} & \hbox{Minimum V}_{IN} = V_{OUT} + V_{DO} \mbox{ or } 2.7 \mbox{ V, whichever is greater.} \\ \hbox{(2)} & V_{DO} \mbox{ is not measured for } V_{OUT(nom)} < 2.8 \mbox{ V because minimum V}_{IN} = 2.7 \mbox{ V.} \\ \end{array}$ 





- (1) See data sheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) Enhanced plastic product disclaimer applies.

Figure 1. TPS79901-EP Derating Chart



#### 6.6 Typical Characteristics



#### TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



50 40 IGND (µA) 30 20  $V_{IN} = 2.7 \ V$ 10  $V_{IN} = 3.2 \text{ V}$  $V_{IN} = 5 V$ -40 -25 -10 20 35 50 65 95 110 125 T<sub>J</sub> (°C)

Figure 8. Ground Pin Current vs Input Voltage

Figure 9. Ground Pin Current vs Junction Temperature





Figure 10. Ground Pin Current (Disabled) vs Junction Temperature

Figure 11. Power-Supply Ripple Rejection vs Frequency





Figure 13. Power-Supply Ripple Rejection vs Frequency



#### **Typical Characteristics (continued)**



Figure 14. Power-Supply Ripple Rejection vs Frequency



Figure 15. Power-Supply Ripple Rejection vs Frequency



Figure 16. Power-Supply Ripple Rejection vs Frequency



Figure 17. Power-Supply Ripple Rejection vs V<sub>IN</sub> – V<sub>OUT</sub>



Figure 18. Power-Supply Ripple Rejection vs V<sub>IN</sub> - V<sub>OUT</sub>



Figure 19. Power-Supply Ripple Rejection vs V<sub>IN</sub> - V<sub>OUT</sub>

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



#### 7 Detailed Description

#### 7.1 Overview

The TPS79901 low-dropout (LDO) regulator combines the high performance required of many RF and precision analog applications with ultra-low-current consumption. High PSRR is provided by a high-gain, high-bandwidth error loop with good supply rejection at very low headroom ( $V_{\text{IN}} - V_{\text{OUT}}$ ). A noise-reduction pin is provided to bypass noise generated by the band-gap reference and to improve PSRR, while a quick-start circuit quickly charges this capacitor at start-up. The combination of high performance and low ground current also make these devices an excellent choice for portable applications. All versions have thermal and overcurrent protection, and are fully specified from –55°C to +125°C.

The TPS79901 also features inrush current protection with an EN toggle start-up, and overshoot detection at the output. When the EN toggle is used to start the device, current limit protection is immediately activated, restricting the inrush current to the device. If voltage at the output overshoots 5% from the nominal value, a pulldown resistor reduces the voltage to normal operating conditions, as shown in the *Functional Block Diagram*.

#### 7.2 Functional Block Diagram



Figure 27. Adjustable-Voltage Versions

#### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS79901 internal current limit helps protect the regulator during fault conditions. In current limit mode, the output sources a fixed amount of current that is largely independent of the output voltage. For reliable operation, do not operate the device in a current-limit state for extended periods of time.

The PMOS pass element in the TPS79901 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited; therefore, if extended reverse voltage operation is anticipated, external limiting may be required.

#### 7.3.2 Shutdown

The enable pin (EN) is active high and is compatible with standard and low-voltage TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN.



#### **Feature Description (continued)**

#### 7.3.3 Start Up

The TPS79901 uses a start-up circuit to quickly charge the noise reduction capacitor,  $C_{NR}$ , if present (see the *Functional Block Diagram*). This circuit allows for the combination of very low output noise and fast start-up times. The NR pin is high impedance so a low leakage  $C_{NR}$  capacitor must be used; most ceramic capacitors are appropriate for this configuration.

Note that for fastest start-up, apply  $V_{IN}$  first, and then drive the enable pin (EN) high. If EN is tied to IN, start-up is somewhat slower. The start-up switch is closed for approximately 135  $\mu$ s. To ensure that  $C_{NR}$  is fully charged during start-up, use a 0.01- $\mu$ F or smaller capacitor.

#### 7.3.4 Undervoltage Lockout (UVLO)

The TPS79901 use an undervoltage lockout circuit to keep the output shut off until internal circuitry is operating properly. The UVLO circuit has a deglitch feature so that undershoot transients are typically ignored on the input if these transients are less than  $50~\mu s$  in duration.

#### 7.4 Device Functional Modes

Driving EN over 1.2-V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode, thus reducing the operating current to 150 nA, nominal.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS79901 LDO regulator provides high PSRR while maintaining ultra-low-current consumption. The device also features inrush current protection and overshoot detection at the output.

#### 8.2 Typical Applications

Figure 28 shows the basic circuit connections.



Copyright © 2017, Texas Instruments Incorporated

Figure 28. Typical Application Circuit for Adjustable Voltage Version

#### 8.2.1 Design Requirements

Select the desired device based on the output voltage.

Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load.



#### **Typical Applications (continued)**

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, good analog design practice is to connect a 0.1- $\mu F$  to 1- $\mu F$  low ESR capacitor across the input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is located several inches from the power source. If source impedance is not sufficiently low, a 0.1- $\mu F$  input capacitor may be necessary to ensure stability.

The TPS79901 is designed to be stable with standard ceramic capacitors with values of 2.2  $\mu$ F or greater. X5R-and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 1  $\Omega$ .

#### 8.2.2.2 Output Noise

In most LDOs, the band gap is the dominant noise source. If a noise-reduction capacitor ( $C_{NR}$ ) is used with the TPS79901, the band gap does not contribute significantly to noise. Instead, noise is dominated by the output resistor divider and the error amplifier input. To minimize noise in a given application, use a 0.01- $\mu$ F noise reduction capacitor. To further optimize noise, equivalent series resistance of the output capacitor can be set to approximately 0.2  $\Omega$ . This configuration maximizes phase margin in the control loop, reducing total output noise by up to 10%.

Noise can be referred to the feedback point; with  $C_{NR} = 0.01 \mu F$  total noise is approximately given by Equation 1:

$$V_{N} = \frac{10.5 \mu V_{RMS}}{V} \times V_{OUT}$$
 (1)

#### 8.2.2.3 Dropout Voltage

The TPS79901 uses a PMOS pass transistor to achieve a low-dropout voltage. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in its linear region of operation and  $r_{DS(on)}$  of the PMOS pass element is the input-to-output resistance. Because the PMOS device behaves like a resistor in dropout,  $V_{DO}$  approximately scales with the output current.

As with any linear regulator, PSRR degrades as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is illustrated in Figure 11 through Figure 19 in the *Typical Characteristics* section.

#### 8.2.2.4 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude, but increases the duration of the transient response. The transient response of the TPS799 is enhanced by an active pulldown device that engages when the output overshoots by approximately 5% or more when the device is enabled. When enabled, the pulldown device behaves like a  $350-\Omega$  resistor to ground.

#### 8.2.2.5 Minimum Load

The TPS79901 is stable with no output load. To meet the specified accuracy, a minimum load of 500  $\mu$ A is required. With loads less than 500  $\mu$ A at junction temperatures near 125°C, the output can drift up enough to cause the output pulldown device to turn on. The output pulldown device limits voltage drift to 5% typically; however, ground current can increase by approximately 50  $\mu$ A. In typical applications, the junction cannot reach high temperatures at light loads because there is no noticeable dissipated power. The specified ground current is then valid at no load in most applications.

#### 8.2.2.6 Feedback Capacitor Requirements

The feedback capacitor,  $C_{FB}$ , shown in Figure 28 is required for stability. For a parallel combination of  $R_1$  and  $R_2$  equal to 250 k $\Omega$ , any value from 3 pF to 1 nF can be used. Values below 5 pF should be used to ensure fast startup; values above 47 pF can be used to implement an output voltage soft-start. Larger value capacitors also improve noise slightly. The TPS79901 is stable in unity-gain configuration (OUT tied to FB) without  $C_{FB}$ .



#### **Typical Applications (continued)**

#### 8.2.3 Application Curve



 $C_{OUT}$  = 2.2  $\mu F$   $C_{NR}$  = 0.01  $\mu F$  Figure 29. Power-Supply Rejection Ratio vs Frequency

#### 8.3 Do's and Don'ts

Do place at least one 2.2-µF ceramic capacitor as close as possible to the OUT pin of the regulator.

Do not place the output capacitor more than 10 mm away from the regulator.

**Do** connect a 0.1- $\mu F$  to 1- $\mu F$  low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator.

Do not exceed the absolute maximum ratings.

#### 9 Power Supply Recommendations

These devices are designed to operate from an input voltage supply range between 2.7 V and 6.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply is well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

#### 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac performance (such as PSRR, output noise, and transient response), design the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, connect the bypass capacitor directly to the GND pin of the device.

#### 10.1.2 Thermal Information

#### 10.1.2.1 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 145°C the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage resulting from overheating.



#### **Layout Guidelines (continued)**

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection triggers at least 35°C above the maximum expected ambient condition of a particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS799 is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the device into thermal shutdown degrades device reliability.

#### 10.1.2.2 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the head from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table near the front of this data sheet. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) \cdot I_{OUT}$$
(2)

#### 10.1.2.3 Package Mounting

Solder pad footprint recommendations for the TPS799 are available from the TI's website at www.ti.com.

#### 10.2 Layout Example



Figure 30. Layout Example



#### 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 开发支持

#### 11.1.1.1 评估模块

提供了一个评估模块 (EVM),您可以借此来对使用 TPS799 时的电路性能进行初始评估。可通过德州仪器 (TI) 网站上的产品文件夹申请获取 TPS799 评估模块 (EVM),也可以直接从 TI 网上商店购买。

#### 11.1.1.2 Spice 模型

分析模拟电路和系统的性能时,使用 SPICE 模型对电路性能进行计算机仿真非常有用。您可以从产品文件夹中的仿真模型下获取 TPS799 的 SPICE 模型。

#### 11.2 文档支持

#### 11.2.1 相关文档

相关文档如下:

- 应用报告: 《使用新的热度量指标》, SBVA025
- 应用报告: 《IC 封装热度量指标》, SPRA953
- 《TPS799xxEVM-105 用户指南》, SLVU130

#### 11.3 接收文档更新通知

要接收文档更新通知,请转至 Tl.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。



#### 11.5 商标

E2E is a trademark of Texas Instruments.

蓝牙 is a registered trademark of Bluetooth SIG, Inc.

All other trademarks are the property of their respective owners.

#### 11.6 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TPS79901MDRVTEP       | Active | Production    | WSON (DRV)   6 | 250   SMALL T&R       | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | -55 to 125   | 17L              |
| V62/17614-01XE        | Active | Production    | WSON (DRV)   6 | 250   SMALL T&R       | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | -55 to 125   | 17L              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2021

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS79901MDRVTEP | WSON            | DRV                | 6 | 250 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

www.ti.com 5-Jan-2021



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| TPS79901MDRVTEP | WSON         | DRV             | 6    | 250 | 200.0       | 183.0      | 25.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月