**TPS795** ZHCSJN7J-OCTOBER 2002-REVISED MAY 2019 # TPS795 超低噪声、高 PSRR、快速、射频、500mA、低压降线性稳压器 ### 特性 - 具有使能端的 500mA 低压降稳压器 - 提供固定电压和可调节电压(1.2V至5.5V)两种 版本 - 高 PSRR (频率为 10kHz 时为 50dB) - 超低噪声(33µV<sub>RMS</sub>, TPS79530) - 启动时间快 (50µs) - 与 1µF 陶瓷电容器一起工作时保持稳定 - 出色的负载和线路瞬态响应 - 低压降电压(满负载时为 110mV, TPS79530) - 6 引脚 SOT-223 和 3mm x 3mm VSON 封装 #### 应用 - 射频: VCO、接收器、ADC - 音频 - 蓝牙®、无线 LAN - 手机和无绳电话 - 手持式整理器、PDA # 3 说明 TPS795 系列低压降 (LDO) 低功耗线性稳压器 具有 高 电源抑制比 (PSRR)、超低噪声、快速启动能力以及出 色的线性和负载瞬态响应,并采用小型 6 引脚 SOT-223 和 3mm x 3mm VSON 封装。该系列的每一款器 件在输出端都使用小型 1µF 陶瓷电容器实现稳定运 行。该系列使用先进的专有 BiCMOS 制造工艺,能够 产生极低压降的电压(例如 500mA 时为 110mV)。 每一款器件都可实现快速启动时间(使用一个 0.001 uF 旁路电容器时大约为 50μs),同时消耗非常低的静态 电流(典型值 265μA)。而且,当此器件处于待机模 式时, 电源电流减少到低于 1µA。在使用一个 0.1µF 旁路电容器的 3V 输出下, TPS79530 器件的输出电压 噪声大约为 33µV<sub>RMS</sub>。采用 对噪声敏感的模拟组件的 应用,例如便携式射频电子器件,将受益于高 PSRR 和低噪声 特性以及快速响应时间。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | |--------|-------------|-----------------|--| | TD0705 | SOT-223 (6) | 6.50mm x 3.50mm | | | TPS795 | VSON (8) | 3.00mm × 3.00mm | | (1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 #### TPS79530 波纹抑制与频率 #### TPS79530 与频率 | 1 | 特性1 | 8 Application and Implementation | 13 | |---|--------------------------------------|-----------------------------------|----| | 2 | 应用 1 | 8.1 Application Information | 13 | | 3 | 说明1 | 8.2 Typical Application | | | 4 | 修订历史记录 | 8.3 What to Do and What Not to Do | 15 | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations | 16 | | 6 | Specifications | 10 Layout | 16 | | • | 6.1 Absolute Maximum Ratings | 10.1 Layout Guidelines | | | | 6.2 ESD Ratings | 10.2 Layout Examples | 19 | | | 6.3 Recommended Operating Conditions | 11 器件和文档支持 | 21 | | | 6.4 Thermal Information | 11.1 器件支持 | 21 | | | 6.5 Electrical Characteristics5 | 11.2 文档支持 | 21 | | | 6.6 Typical Characteristics 6 | 11.3 接收文档更新通知 | 21 | | 7 | Detailed Description 10 | 11.4 社区资源 | 21 | | - | 7.1 Overview | 11.5 商标 | 22 | | | 7.2 Functional Block Diagrams | 11.6 静电放电警告 | 22 | | | 7.3 Feature Description | 11.7 Glossary | 22 | | | 7.4 Device Functional Modes | 12 机械、封装和可订购信息 | 22 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Chan | ges from Revision I (May 2015) to Revision J | Page | |------------------------|-----------------------------------------------------------------------------------------------------------------|------| | • 己 | 更改 将数据表中的 DRB 封装名称从 SON 统改为 VSON | 1 | | • Cł | nanged Pin Configuration package names; switched designators to match correct package names (typo) | 3 | | <ul> <li>Ac</li> </ul> | ded note (1) to Recommended Operating Conditions; moved from Electrical Characteristics | 4 | | • Ch | nanged thermal values in Thermal Information table | 4 | | • De | eleted Input Voltage from Electrical Characteristics; already shown in Recommended Operating Conditions | 5 | | • De | eleted Junction Temperature from Electrical Characteristics; already shown in Recommended Operating Conditions. | 5 | | Chan | ges from Revision H (August 2010) to Revision I | Page | | | 添加 <i>ESD</i> 额定值 表、特性 说明 部分、器件功能模式、应用和实施 部分、电源建议 部分、布局 部分、器件和文档<br>持 部分以及机械、封装和可订购信息 部分 | 1 | | • 己 | 更改 首页图 | 1 | | • Ch | nanged Pin Configuration and Functions section; updated table format and added pinout drawings | 3 | | • Ch | nanged "free-air" to "junction" temperature in condition statement for Absolute Maximum Ratings | 3 | | • Ac | ded Added Operating junction temperature specification to Electrical Characteristics | 5 | | • De | eleted Start-up time symbol | 5 | | • Co | prrected min value for I <sub>EN(HI)</sub> parameter | 5 | | <ul> <li>Ac</li> </ul> | ded Thermal shutdown temperature specification to Electrical Characteristics | 5 | | • Ac | ded condition statement to Typical Characteristics section | 6 | | • Cł | nanged title for Thermal Protection section | 16 | | Chan | ges from Revision G (July, 2006) to Revision H | Page | | • Re | eplaced the Dissipation Ratings table with the Thermal Information table | 4 | # 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | | 1/0 | DESCRIPTION | | |------|------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | VSON | SOT-223 | 1/0 | DESCRIPTION | | | IN | 1, 2 | 2 | I | Unregulated input to the device | | | GND | 6 | 3, 6 | _ | Regulator ground | | | EN | 8 | 1 | I | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used. | | | NR | 5 | 5 | _ | Noise-reduction pin for fixed versions only. Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, which improves power-supply rejection and reduces output noise. (Not available on adjustable versions.) | | | FB | 5 | 5 | I | Feedback input voltage for the adjustable device. (Not available on fixed voltage versions.) | | | OUT | 3, 4 | 4 | 0 | Regulator output | | | N/C | 7 | _ | _ | No internal connection | | # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating junction temperature range (unless otherwise noted) (1) | | - | MIN | MAX | UNIT | |-------------------|---------------------------|---------|-------------------------|------| | Voltage | IN | -0.3 | 6 | | | | EN | -0.3 | V <sub>IN</sub> + 0.3 | V | | | OUT | | 6 | | | Current | Peak output | Interna | Illy limited | Α | | Power dissipation | Continuous total | S | See Thermal Information | | | Temperature | Junction, T <sub>J</sub> | -40 | 150 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------|---------------|-------------------------------------------------------------------------------|-------|------| | \ / | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | ., | | $V_{(ESD)}$ | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating junction temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|--------------------------------|-----|---------|------| | $V_{IN}$ | Input voltage <sup>(1)</sup> | 2.7 | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | 500 | mA | | TJ | Operating junction temperature | -40 | 125 | °C | (1) Minimum $V_{IN}$ is 2.7 V or $V_{OUT}$ + $V_{DO}$ , whichever is greater. #### 6.4 Thermal Information over operating free-air temperature range (unless otherwise noted) | | | TPS | UNIT | | |----------------------|----------------------------------------------|--------------------------|--------|------| | | THERMAL METRIC (1)(2) | DRB (VSON) DCQ (SOT-223) | | | | | | 6 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 46.8 | 74.0 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 45.1 | 44.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 18.4 | 8.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.7 | 3.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 18.4 | 8.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 5.3 | N/A | °C/W | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator. - Thermal data for the DRB and DCQ packages are derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations: - (a) i. DRB: The exposed pad is connected to the PCB ground layer through a 2-mm x 2-mm thermal via array. - ii. DCQ: The exposed pad is connected to the PCB ground layer through a 3-mm x 2-mm thermal via array. - (b) i. DRB: The top and bottom copper layers are assumed to have a 20% thermal conductivity of copper representing a 20% copper coverage. - ii. DCQ: Each of top and bottom copper layers has a dedicated pattern for 20% copper coverage. - (c) These data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3in x 3in copper area. To understand the effects of the copper area on thermal performance, see *Thermal Considerations* and *Estimating Junction Temperature* of this data sheet. # 6.5 Electrical Characteristics over recommended operating temperature range ( $T_J = -40^{\circ}C$ to 125°C), $V_{EN} = V_{IN}$ , $V_{IN} = V_{OUT(nom)} + 1$ $V^{(1)}$ , $I_{OUT} = 1$ mA, $C_{OUT} = 10$ $\mu F$ , and $C_{NR} = 0.01$ $\mu F$ (unless otherwise noted); typical values are at 25°C | | PARAMETER | | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------|---------------------------|-----------------------|---------------------------|---------------| | V <sub>FB</sub> | Internal reference (TPS79501) | | | | 1.200 | 1.225 | 1.25 | V | | | Output voltage range | TPS79501 | | | 1.225 | | 5.5 – V <sub>DO</sub> | V | | | Accuracy | TPS79501 <sup>(2)</sup> | $0 \mu A \le I_{OUT} \le 500 \text{ mA},$<br>$V_{OUT(nom)} + 1 \text{ V} \le V_{IN} \le 500 \text{ mA},$ | 5.5 V <sup>(1)</sup> | 0.98V <sub>OUT(nom)</sub> | V <sub>OUT(nom)</sub> | 1.02V <sub>OUT(nom)</sub> | V | | | Accuracy | Fixed V <sub>OUT</sub> < 5 V | $0 \mu A \le I_{OUT} \le 500 \text{ mA},$<br>$V_{OUT(nom)} + 1 \text{ V} \le V_{IN} \le 500 \text{ mA},$ | 5.5 V <sup>(1)</sup> | -2% | | 2% | | | $\Delta V_{O(\Delta VI)}$ | Line regulation <sup>(1)</sup> | | $V_{OUT} + 1 V \le V_{IN} \le 5.5 V_{IN}$ | / | | 0.05 | 0.12 | %/V | | $\Delta V_{O(\Delta IO)}$ | Load regulation | | 0 μA ≤ I <sub>OUT</sub> ≤ 500 mA | | | 3 | | mV | | | Dropout voltage (3) | TPS79530 | I <sub>OUT</sub> = 500 mA | | | 110 | 170 | mV | | $V_{DO}$ | $(V_{IN} = V_{OUT(nom)} - 0.1 \text{ V})$ | TPS79533 | I <sub>OUT</sub> = 500 mA | | | 105 | 160 | mV | | I <sub>CL</sub> | Output current limit | | V <sub>OUT</sub> = 0 V | | 2.4 | 2.8 | 4.2 | Α | | I <sub>GND</sub> | Ground pin current | | 0 μA ≤ I <sub>OUT</sub> ≤ 500 mA | | | 265 | 385 | μΑ | | I <sub>SHDN</sub> | Shutdown current <sup>(4)</sup> | | $V_{EN} = 0 \text{ V}, 2.7 \text{ V} \le V_{IN} \le$ | 5.5 V | | 0.07 | 1 | μΑ | | I <sub>FB</sub> | Feedback pin current | | V <sub>FB</sub> = 1.225 V | | | | 1 | μΑ | | | | | f = 100 Hz, I <sub>OUT</sub> = 10 mA | | | 59 | | dB | | DODD | | · (TD070500) | f = 100 Hz, I <sub>OUT</sub> = 500 mA | | | 58 | | dB | | PSRR | Power-supply rejection ratio (TPS79530) | | f = 10 kHz, I <sub>OUT</sub> = 500 n | nA | | 50 | | dB | | | | | f = 100 kHz, I <sub>OUT</sub> = 500 | mA | | 39 | | dB | | | | | | C <sub>NR</sub> = 0.001 μF | | 46 | | $\mu V_{RMS}$ | | ., | O | 270500) | BW = 100 Hz to<br>100 kHz,<br>I <sub>OUT</sub> = 500 mA | $C_{NR} = 0.0047 \mu F$ | | 41 | | $\mu V_{RMS}$ | | $V_n$ | Output noise voltage (TPS | 579530) | | C <sub>NR</sub> = 0.01 μF | | 35 | | $\mu V_{RMS}$ | | | | | | $C_{NR} = 0.1 \mu F$ | | 33 | | $\mu V_{RMS}$ | | | | | | C <sub>NR</sub> = 0.001 μF | | 50 | | μs | | | Start-up time (TPS79530) | | $R_L = 6 \Omega$ , $C_{OUT} = 1 \mu F$ | $C_{NR} = 0.0047 \mu F$ | | 75 | | μs | | | | | | C <sub>NR</sub> = 0.01 μF | | 110 | | μs | | V <sub>EN(HI)</sub> | Enable high (enabled) | | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$ | | 1.7 | | V <sub>IN</sub> | V | | V <sub>EN(LO)</sub> | Enable low (shutdown) | | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V | | | | 0.7 | V | | I <sub>EN(HI)</sub> | Enable pin current, enabled | | V <sub>EN</sub> = 0 V | | -1 | | 1 | μΑ | | UVLO | Undervoltage lockout | | V <sub>CC</sub> rising | | 2.25 | | 2.65 | V | | | UVLO hysteresis | | | | | 100 | | mV | | | Thermal shutdown to accomp | | Shutdown, temperature | increasing | | 165 | | °C | | T <sub>sd</sub> | Thermal shutdown temper | rature | Reset, temperature dec | reasing | | 140 | | °C | <sup>(2)</sup> Minimum $V_{IN}$ is 2.7 V or $V_{OUT}$ + $V_{DO}$ , whichever is greater. Tolerance of external resistors not included in this specification. Dropout is not measured for the TPS79501 and TPS79525 because minimum $V_{IN}$ = 2.7 V. For adjustable version, this applies only after V<sub>IN</sub> is applied; then V<sub>EN</sub> transitions high to low. # TEXAS INSTRUMENTS # 6.6 Typical Characteristics Figure 1. TPS79530 Output Voltage vs Output Current Figure 2. TPS79530 Output Voltage vs Junction Temperature Figure 3. TPS79530 Ground Current vs Junction Temperature Figure 4. TPS79530 Output Spectral Noise Density vs Frequency Figure 5. TPS79530 Output Spectral Noise Density vs Frequency Figure 6. TPS79530 Output Spectral Noise Density vs Frequency # **Typical Characteristics (continued)** Figure 7. TPS79530 Root Mean Squared Output Noise vs $\mathbf{C}_{\mathrm{NR}}$ Figure 8. TPS79530 Dropout Voltage vs Junction Temperature Figure 9. TPS79530 Ripple Rejection vs Frequency Figure 10. TPS79530 Ripple Rejection vs Frequency Figure 11. TPS79530 Ripple Rejection vs Frequency Figure 12. TPS79530 Ripple Rejection vs Frequency # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** Figure 13. TPS79530 Start-Up Time Figure 14. TPS79518 Line Transient Response Figure 15. TPS79530 Line Transient Response Figure 16. TPS79530 Load Transient Response Figure 17. TPS79525 Power Up and Power Down Figure 18. TPS79530 Dropout Voltage vs Output Current # **Typical Characteristics (continued)** Figure 19. TPS79501 Dropout Voltage vs Input Voltage Figure 20. TPS79530 Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current Figure 21. TPS79530 Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current Figure 22. TPS79530 Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current # 7 Detailed Description #### 7.1 Overview The TPS795 family of LDO regulators combines the high performance required of many RF and precision analog applications with low current consumption. High PSRR is provided by a high-gain, high-bandwidth error loop with good supply rejection at very low headroom ( $V_{\text{IN}} - V_{\text{OUT}}$ ). A noise-reduction pin is provided to bypass noise generated by the band-gap reference and to improve PSRR, while a quick-start circuit quickly charges this capacitor at start-up. All versions have thermal and overcurrent protection, and are fully specified from $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ . # 7.2 Functional Block Diagrams Figure 23. Functional Block Diagram—Adjustable Version Figure 24. Functional Block Diagram—Fixed Versions #### 7.3 Feature Description #### 7.3.1 Shutdown The enable pin (EN) is active high and is compatible with standard and low-voltage TTL-CMOS levels. When shutdown capability is not required, EN can be connected to IN. #### 7.3.2 Start-Up The TPS795 uses a start-up circuit to quickly charge the noise reduction capacitor, $C_{NR}$ , if present (see *Functional Block Diagrams*). This circuit allows for the combination of very low output noise and fast start-up times. The NR pin is high impedance so a low leakage $C_{NR}$ capacitor must be used; most ceramic capacitors are appropriate for this configuration. For the fastest start-up, apply $V_{IN}$ first, and then drive the enable pin (EN) high. If EN is tied to IN, start-up is somewhat slower. To ensure that $C_{NR}$ is fully charged during start-up, use a 0.1-µF or smaller capacitor. #### 7.3.3 Undervoltage Lockout (UVLO) The TPS795 uses an undervoltage lockout circuit to keep the output shut off until internal circuitry is operating properly. The UVLO circuit has approximately 100 mV of hysteresis to help reject input voltage drops when the regulator first turns on. #### 7.3.4 Regulator Protection The TPS795 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate. The TPS795 features internal current limiting and thermal protection. During normal operation, the TPS795 limits output current to approximately 2.8 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds approximately 165°C ( $T_{sd}$ ), thermal-protection circuitry shuts it down. Once the device has cooled down to less than approximately 140°C, regulator operation resumes. #### 7.4 Device Functional Modes Table 1 provides a quick comparison between the normal, dropout, and disabled modes of operation. #### **Table 1. Device Functional Mode Comparison** | ODEDATING MODE | PARAMETER | | | | | |----------------|----------------------------------|---------------------------------------|------------------------------------|----------------|--| | OPERATING MODE | V <sub>IN</sub> | EN | I <sub>OUT</sub> | T <sub>J</sub> | | | Normal | $V_{IN} > V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{sd}$ | | | Dropout | $V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{sd}$ | | | Disabled | _ | V <sub>EN</sub> < V <sub>EN(LO)</sub> | _ | $T_J > T_{sd}$ | | # 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>). - The enable voltage has previously exceeded the enable rising threshold voltage and not yet decreased below the enable falling threshold. - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>). - The device junction temperature is less than the thermal shutdown temperature $(T_J < T_{sd})$ . #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output-voltage deviations. #### 7.4.3 Disabled The device is disabled under the following conditions: - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold. - The device junction temperature is greater than the thermal shutdown temperature (T<sub>J</sub> > T<sub>sd</sub>). # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS795 family of LDO regulators has been optimized for use in noise-sensitive equipment. The device features extremely low dropout voltages, high PSRR, ultralow output noise, low quiescent current (265 $\mu$ A, typically), and an enable input to reduce supply currents to less than 1 $\mu$ A when the regulator is turned off. ## 8.2 Typical Application A typical application circuit is shown in Figure 25. Figure 25. Typical Application Circuit #### 8.2.1 Design Requirements Table 2 lists the design requirements. **Table 2. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | |------------------------|--------------------| | Input voltage | 3.3 V | | Output voltage | 2.5 V | | Maximum output current | 500 mA | #### 8.2.2 Detailed Design Procedure Select the desired device based on the output voltage. Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load. #### 8.2.2.1 Input and Output Capacitor Requirements Although not required, it is good analog design practice to place a 0.1-µF to 2.2-µF capacitor near the input of the regulator to counteract reactive input sources. A higher-value input capacitor may be necessary if large, fast-rise time load transients are anticipated and the device is located several inches from the power source. Like most low dropout regulators, the TPS795 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitor is 1 $\mu$ F. Any 1- $\mu$ F or larger ceramic capacitor is suitable. #### 8.2.2.2 Output Noise The internal voltage reference is a key source of noise in an LDO regulator. The TPS795 has an NR pin which is connected to the voltage reference through a $250\text{-k}\Omega$ internal resistor. The $250\text{-k}\Omega$ internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. For the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor, thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor should be no more than $0.1~\mu\text{F}$ to ensure that it is fully charged during the quickstart time provided by the internal switch shown in *Functional Block Diagrams*. For example, the TPS79530 exhibits 40 $\mu V_{RMS}$ of output voltage noise using a 0.1- $\mu F$ ceramic bypass capacitor and a 10- $\mu F$ ceramic output capacitor. The output starts up slower as the bypass capacitance increases due to the RC time constant at the bypass pin that is created by the internal 250- $k\Omega$ resistor and external capacitor. #### 8.2.2.3 Dropout Voltage The TPS795 uses a PMOS pass transistor to achieve a low dropout voltage. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in its linear region of operation and $r_{DS(on)}$ of the PMOS pass element is the input-to-output resistance. Because the PMOS device behaves like a resistor in dropout, $V_{DO}$ approximately scales with the output current. As with any linear regulator, PSRR degrades as $(V_{IN} - V_{OUT})$ approaches dropout. This effect is illustrated in Figure 9 through Figure 12. #### 8.2.2.4 Programming the TPS79501 Adjustable LDO Regulator The output voltage of the TPS79501 adjustable regulator is programmed using an external resistor divider as shown in Figure 26. Figure 26. Typical Application, Adjustable Output The output voltage is calculated using Equation 1. $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right)$$ where Resistors $R_1$ and $R_2$ should be chosen for approximately 40- $\mu$ A divider current. Lower value resistors can be used for improved noise performance, but the device wastes more power. Higher values should be avoided, as leakage current at FB increases the output voltage error. The recommended design procedure is to choose $R_2 = 30.1 \text{ k}\Omega$ to set the divider current at 40 $\mu$ A, $C_1 = 15 \text{ pF}$ for stability, and then calculate $R_1$ using Equation 2. $$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_2 \tag{2}$$ To improve the stability of the adjustable version, TI suggests placing a small compensation capacitor between OUT and FB. The approximate value of this capacitor can be calculated using Equation 3. $$C_{1} = \frac{\left(3 \times 10^{-7}\right) \times \left(R_{1} + R_{2}\right)}{\left(R_{1} \times R_{2}\right)}$$ (3) The suggested value of this capacitor for several resistor ratios is shown in the table within Figure 26. If this capacitor is not used (such as in a unity-gain configuration), then the minimum recommended output capacitor is $2.2 \, \mu F$ instead of $1 \, \mu F$ . ## 8.2.3 Application Curves #### 8.3 What to Do and What Not to Do Place at least one 1-µF ceramic capacitor as close as possible to the OUT pin of the regulator. Do not place the output capacitor more than 10 mm away from the regulator. Connect a 0.1-µF or larger, low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator. Do not exceed the absolute maximum ratings. # 9 Power Supply Recommendations These devices are designed to operate from an input voltage supply range from 2.7 V to 5.5 V. The input voltage range provides adequate headroom for the device to have a regulated output. This input supply is well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ## 10 Layout ## 10.1 Layout Guidelines ### 10.1.1 Board Layout Recommendation to Improve PSRR and Noise Performance To improve ac measurements like PSRR, output noise, and transient response, TI recommends designing the board with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the ground pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the ground pin of the device. #### 10.1.2 Regulator Mounting The tab of the 6-pin SOT-223 package is electrically connected to ground. For best thermal performance, solder the tab of the surface-mount version directly to a circuit-board copper area. Increasing the copper area improves heat dissipation. Solder pad footprint recommendations for the devices are presented in application report SBFA015, Solder Pad Recommendations for Surface-Mount Devices, available from the TI website (www.ti.com). #### 10.1.3 Thermal Considerations Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation. Power dissipation of the device depends on input voltage and load conditions and can be calculated using Equation 4: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (4) Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation. On the VSON (DRB) package, the primary conduction path for heat is through the exposed pad to the printed-circuit-board (PCB). The pad can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. On the SOT-223 (DCQ) package, the primary conduction path for heat is through the tab to the PCB. The tab should be connected to ground. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using Equation 5: $$R_{\theta JA} = \frac{\left(+125^{\circ}C - T_{A}\right)}{P_{D}} \tag{5}$$ ## **Layout Guidelines (continued)** Knowing the maximum $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 29. Note: $\theta_{JA}$ value at board size of 9 in.<sup>2</sup> (that is, 3 in. × 3 in.) is a JEDEC standard. Figure 29. $\Theta_{JA}$ vs Board Size Figure 29 shows the variation of $\theta_{JA}$ as a function of ground plane copper area in the board. It is intended only as a guideline to demonstrate the effect of heat spreading in the ground plane and should not be used to estimate the thermal performance in real application environments. #### **NOTE** When the device is mounted on an application PCB, it is strongly recommended to use $\Psi_{JT}$ and $\Psi_{JB}$ , as explained in *Estimating Junction Temperature*. #### 10.1.4 Estimating Junction Temperature Using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , as shown in *Thermal Information*, the junction temperature can be estimated with corresponding formulas (given in Equation 6). For backwards compatibility, an older $\theta_{JC}$ , *Top* parameter is also listed. $$\begin{split} \Psi_{JT} \colon & T_J = T_T + \Psi_{JT} \bullet P_D \\ \Psi_{JB} \colon & T_J = T_B + \Psi_{JB} \bullet P_D \end{split}$$ where - P<sub>D</sub> is the power dissipation shown by Equation 5 - T<sub>T</sub> is the temperature at the center-top of the IC package - T<sub>B</sub> is the PCB temperature measured 1 mm away from the IC package on the PCB surface (see Figure 31) (6) #### **NOTE** Both $T_T$ and $T_B$ can be measured on actual application boards using a thermo-gun (an infrared thermometer). For more information about measuring $T_T$ and $T_B$ , see the application note SBVA025, *Using New Thermal Metrics*, available for download at www.ti.com. # **Layout Guidelines (continued)** As shown in Figure 30, the new thermal metrics ( $\Psi_{JT}$ and $\Psi_{JB}$ ) have little dependency on board size. That is, using $\Psi_{JT}$ or $\Psi_{JB}$ with Equation 6 is a good way to estimate $T_J$ by simply measuring $T_T$ or $T_B$ , regardless of the application board size. Figure 30. $\Psi_{JT}$ and $\Psi_{JB}$ vs Board Size For a more detailed discussion of why TI does not recommend using $\theta_{JC(top)}$ to determine thermal characteristics, see the application report SBVA025, *Using New Thermal Metrics*, available at www.ti.com. For further information, see the application report SPRA953, IC Package Thermal Metrics, also available on the TI website. Figure 31. Measuring Point for T<sub>T</sub> and T<sub>B</sub> # 10.2 Layout Examples Figure 32. TPS79501 (Adjustable Voltage Version)—Layout Example # **Layout Examples (continued)** Figure 33. TPS795 (Fixed Voltage Versions)—Layout Example ## 11 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 开发支持 #### 11.1.1.1 评估模块 提供了一个评估模块 (EVM),您可以借此来对使用 TPS795 时的电路性能进行初始评估。TPS79501DRBEVM 评估模块相关资料(以及用户指南)可以在德州仪器 (TI) 网站上的产品文件夹中找到,也可以直接从 TI 网上商店购买。 # 11.1.1.2 Spice 模型 分析模拟电路和系统的性能时,使用 SPICE 模型对电路性能进行计算机仿真非常有用。您可以从产品文件夹中的工具与软件下获取 TPS795 的 SPICE 模型。 ### 11.1.2 器件命名规则 表 3. 器件命名规则(1) | 产品 | V <sub>OUT</sub> | |----------------------------------|----------------------------------------------------------| | TPS795 <b>xx(x)</b> <i>yyy z</i> | <b>xx(x)</b> 是标称输出电压(例如 28 = 2.8V、285 = 2.85V、01 = 可调节)。 | | | yyy 是封装符号。<br>z 是封装数量。 | (1) 要获得最新的封装和订货信息,请参阅本文档末尾的封装选项附录,或者访问器件产品文件夹,此文件夹位于www.ti.com.cn内。 # 11.2 文档支持 #### 11.2.1 相关文档 - 德州仪器 (TI), 《使用新的热度量指标》应用报告 - 德州仪器 (TI), 《IC 封装热指标》应用报告 - 德州仪器 (TI), 《TPS78601/TPS79501/TPS79601DRB 评估模块用户指南》 - 德州仪器 (TI), 《使用新的热度量指标》应用报告 #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. # 11.5 商标 E2E is a trademark of Texas Instruments. 蓝牙 is a registered trademark of Bluetooth SIG, Inc. All other trademarks are the property of their respective owners. #### 11.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 # 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 19-Jul-2025 # **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPS79501DCQ | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79501 | | TPS79501DCQ.A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79501 | | TPS79501DCQG4 | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79501 | | TPS79501DCQG4.A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79501 | | TPS79501DCQR | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79501 | | TPS79501DCQR.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79501 | | TPS79501DRBR | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79501DRBR.A | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79501DRBRG4 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79501DRBRG4.A | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79501DRBT | Active | Production | SON (DRB) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79501DRBT.A | Active | Production | SON (DRB) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79501DRBTG4 | Active | Production | SON (DRB) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | BUH | | TPS79516DCQ | Obsolete | Production | SOT-223 (DCQ) 6 | - | = | Call TI | Call TI | -40 to 125 | PS79516 | | TPS79516DCQR | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79516 | | TPS79516DCQR.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79516 | | TPS79518DCQ | Obsolete | Production | SOT-223 (DCQ) 6 | - | - | Call TI | Call TI | -40 to 125 | PS79518 | | TPS79518DCQR | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79518 | | TPS79518DCQR.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79518 | | TPS79518DCQRM3 | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79518 | | TPS79525DCQR | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79525 | | TPS79525DCQR.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79525 | | TPS79525DCQRG4 | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79525 | | TPS79530DCQR | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79530 | | TPS79530DCQR.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79530 | | TPS79533DCQ | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79533 | | TPS79533DCQ.A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79533 | | TPS79533DCQG4 | Obsolete | Production | SOT-223 (DCQ) 6 | - | - | Call TI | Call TI | -40 to 125 | PS79533 | | TPS79533DCQR | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79533 | 19-Jul-2025 www.ti.com | Orderable part number | Status<br>(1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking (6) | |-----------------------|---------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|-----------------------------------|--------------|------------------| | TPS79533DCQR.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | PS79533 | | TPS79533DCQRG4 | Obsolete | Production | SOT-223 (DCQ) 6 | - | - | Call TI | Call TI | -40 to 125 | PS79533 | | TPS79533DCQRM3 | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | PS79533 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. www.ti.com 23-Jul-2025 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS79501DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | TPS79501DRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS79501DRBRG4 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS79501DRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS79516DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | TPS79518DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | TPS79518DCQRM3 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.05 | 7.4 | 1.9 | 8.0 | 12.0 | Q3 | | TPS79525DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | TPS79530DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | TPS79533DCQR | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | TPS79533DCQRM3 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.05 | 7.4 | 1.9 | 8.0 | 12.0 | Q3 | www.ti.com 23-Jul-2025 \*All dimensions are nominal | 7 til dilliciolorio are nominal | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS79501DCQR | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | TPS79501DRBR | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS79501DRBRG4 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS79501DRBT | SON | DRB | 8 | 250 | 213.0 | 191.0 | 35.0 | | TPS79516DCQR | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | TPS79518DCQR | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | TPS79518DCQRM3 | SOT-223 | DCQ | 6 | 2500 | 340.0 | 340.0 | 38.0 | | TPS79525DCQR | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | TPS79530DCQR | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | TPS79533DCQR | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | TPS79533DCQRM3 | SOT-223 | DCQ | 6 | 2500 | 340.0 | 340.0 | 38.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 # **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | TPS79501DCQ | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | | TPS79501DCQ.A | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | | TPS79501DCQG4 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | TPS79501DCQG4.A | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | TPS79533DCQ | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | | TPS79533DCQ.A | DCQ | SOT-223 | 6 | 78 | 543 | 8.6 | 3606.8 | 2.67 | PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司