

Sample &

Buy



TPS65266-1

ZHCSFL3-OCTOBER 2016

# TPS65266-1 2.7V 至 6V 输入电压、3A/2A/2A 输出电流三路同步 降压转换器

Technical

Documents

# **1** 特性

- 工作输入电压范围: 2.7V 至 6V
- 反馈基准电压 0.6V ± 1%
- 最大持续输出电流 3A/2A/2A
- 专用使能和软启动
- 支持使能引脚放电,可精确控制启动时间
- 轻载条件下的脉冲跳跃模式 (PSM)
- 断续模式下的周期性限流过载保护
- 可调时钟频率范围为 250kHz 至 2.4MHz
- 外部时钟同步
- 电源正常指示器
- 过热保护

### 2 应用

- 打印机和扫描仪
- 数字电视
- 机顶盒
- 家庭网关和接入点网络
- 安全监控

### 3 说明

**TPS65266-1** 整合了 3 通道的高效同步降压转换器, 适用于 由输入电压低于 6V 的适配器或电池供电运行 的应用。



### 简化应用电路原理图

Copyright © 2016, Texas Instruments Incorporated

其中的 DC/DC 降压转换器集成了功率 MOSFET,用 于优化功率效率并减少外部使用的元件数量。峰值电流 模式简化了补偿并提供快速瞬态响应。高时钟频率允许 采用更小的低值电感和电容。外部补偿可支持优化环路 补偿并提供快速瞬态响应。轻载条件下,PSM 模式的 降压转换器可减少提供给系统的输入功率。出现短路或 过载故障条件时,断续模式周期性限流功能可限制 MOSFET 功耗。

Support &

Community

**.**...

Tools &

Software

**TPS65266-1** 配有 电源正常监控电路,用于监视所有转换器输出。各通道的输出电压稳压并完成排序后,PGOOD 引脚将被置为有效。

如果降压转换器因连续严重过载或短路导致功耗增加, 内部热保护电路将关断器件,防止器件受损。器件充分 冷却后,将自动从热关断状态中恢复。

#### 器件信息<sup>(1)</sup>

| 器件型号       | 封装        | 封装尺寸 (标称值)      |  |  |  |
|------------|-----------|-----------------|--|--|--|
| TPS65266-1 | VQFN (32) | 5.00mm x 5.00mm |  |  |  |
|            |           |                 |  |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



#### 效率与输出负载之间的关系

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



Texas Instruments

# 目录

| 特性   |                                                                           | 1        |
|------|---------------------------------------------------------------------------|----------|
| 应用   |                                                                           | 1        |
| 说明   | I                                                                         | 1        |
| 修订   | 历史记录                                                                      | 2        |
| Pin  | Configuration and Functions                                               | 3        |
| Spe  | cifications                                                               | 5        |
| 6.1  | Absolute Maximum Ratings                                                  | 5        |
| 6.2  | ESD Ratings                                                               | 5        |
| 6.3  | Recommended Operating Conditions                                          | 5        |
| 6.4  | Thermal Information                                                       | 5        |
| 6.5  | Electrical Characteristics                                                | 6        |
| 6.6  | Timing Requirements                                                       | 7        |
| 6.7  | Typical Characteristics                                                   | 8        |
| Deta | ailed Description 1                                                       | 2        |
| 7.1  | Overview                                                                  | 12       |
| 7.2  | Functional Block Diagram                                                  | 13       |
| 7.3  | Feature Description                                                       | 13       |
|      | 特应说修 Pin<br>5 0.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>7.1<br>7.2<br>7.3 | 特性<br>应用 |

|    | 7.4   | Device Functional Modes   | . 22 |
|----|-------|---------------------------|------|
| 8  | Appli | cation and Implementation | 23   |
|    | 8.1   | Application Information   | . 23 |
|    | 8.2   | Typical Application       | . 23 |
| 9  | Powe  | er Supply Recommendations | 31   |
| 10 | Layo  | ut                        | 31   |
|    | 10.1  | Layout Guidelines         | . 31 |
|    | 10.2  | Layout Example            | . 32 |
| 11 | 器件    | 和文档支持                     | 33   |
|    | 11.1  | 器件支持                      | . 33 |
|    | 11.2  | 接收文档更新通知                  | . 33 |
|    | 11.3  | 社区资源                      | . 33 |
|    | 11.4  | 商标                        | . 33 |
|    | 11.5  | 静电放电警告                    | . 33 |
|    | 11.6  | Glossary                  | . 33 |
| 12 | 机械、   | 、封装和可订购信息                 | 33   |
|    |       |                           |      |

# 4 修订历史记录

| 日期          | 修订版本 | 注释      |
|-------------|------|---------|
| 2016 年 10 月 | *    | 最初发布版本。 |



# 5 Pin Configuration and Functions



A. There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.

#### **Pin Functions**

|     | PIN   | DESCRIPTION                                                                                                                                                                                                                 |  |  |  |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NAME  | DESCRIPTION                                                                                                                                                                                                                 |  |  |  |
| 1   | AGND  | Analog ground pin                                                                                                                                                                                                           |  |  |  |
| 2   | AGND  | Analog ground pin                                                                                                                                                                                                           |  |  |  |
| 3   | AGND  | Analog ground pin                                                                                                                                                                                                           |  |  |  |
| 4   | PGOOD | An open-drain output; asserts low if output voltage of bucks beyond regulation range due to thermal shutdown, over-<br>current, under-voltage, or ENx low.                                                                  |  |  |  |
| 5   | VINQ  | Input voltage of converter controller and reference power supply bias. TI recommends to connect a 1-µF capacitor from the pin to analog ground and put the capacitor as near as possible to this pin.                       |  |  |  |
| 6   | FB2   | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 feedback resistor divider.                                                                                                                  |  |  |  |
| 7   | COMP2 | Error amplifier output and loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck converter 2 with peak current PWM mode.                                          |  |  |  |
| 8   | SS2   | Soft-start and tracking input for buck2 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck2 can be programmed by connecting a capacitor between this pin and ground. |  |  |  |
| 9   | BST2  | Boot strapped supply to the high-side floating gate driver in buck2 converter. Connect a capacitor (47 nF recommended) from BST2 pin to LX2 pin.                                                                            |  |  |  |
| 10  | LX2   | Switching node connection to the inductor and bootstrap capacitor for buck2 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN2 voltage.                                           |  |  |  |
| 11  | PGND2 | Power ground connection of buck2. Connect PGND2 pin as close as practical to the (-) terminal of VIN2 input ceramic capacitor.                                                                                              |  |  |  |

Texas Instruments

### Pin Functions (continued)

| NO.         NAME         DESCRIPTION           112         VIN2         Input power supply for buck2. Connect VIN2 pin as close as practical to the (+) terminal of an input ceramic capaar<br>(10 µF suggested).           13         VIN3         Input power supply for buck3. Connect VIN3 pin as close as practical to the (+) terminal of an input ceramic capaar<br>(10 µF suggested).           14         PGND3         Power ground connection of buck3. Connect PGND3 pin as close as practical to the (-) terminal of VIN3 input<br>ceramic capaarlow.           15         LX3         Switching node connection to the inductor and bootstrap capaarlor for buck3 converter. The voltage swing at this j<br>is from a diode voltage below the ground up to VIN3 voltage.           16         BST3         Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF<br>recommended) from BST3 pin to LX3 pin.           177         SS3         Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin.<br>The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground.           18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensat<br>the control loop of buck converter 3 with peak current PWM mode.           20         ROSC         Oscillator frequency programmable pin. Connect an areits resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. Connect a se                                                                                                                                                                                                                              |     | PIN            | N DESCRIPTION                                                                                                                                                                                                               |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 12         VIN2         Input power supply for buck2. Connect VIN2 pin as close as practical to the (+) terminal of an input ceramic capaci<br>(10 μF suggested).           13         VIN3         Input power supply for buck3. Connect VIN3 pin as close as practical to the (+) terminal of an input ceramic capacit<br>(10 μF suggested).           14         PGND3         Power ground connection of buck3. Connect PGND3 pin as close as practical to the (-) terminal of VIN3 input<br>ceramic capacitor.           15         LX3         Switching node connection to the inductor and bootstrap capacitor for buck3 converter. The voltage swing at this is<br>is from a diode voltage below the ground up to VIN3 voltage.           16         BST3         Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF<br>recommended) from BST3 pin to LX3 pin.           17         SS3         Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin.<br>The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground.<br>The control loop of buck converter 3 with peak current PWM mode.           19         FB3         Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.           20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck converter. An internal 5.5-µA pullup current source is connected to this pin.<br>The sort-start tand tracking input for                                                                                                                                                                                 | NO. | NAME           | DESCRIPTION                                                                                                                                                                                                                 |  |
| 13         VIN3         Input power supply for buck3. Connect VIN3 pin as close as practical to the (+) terminal of an input ceramic capacit<br>(10 μF suggested).           14         PGND3         Power ground connection of buck3. Connect PGND3 pin as close as practical to the (-) terminal of VIN3 input<br>ceramic capacitor.           15         LX3         Switching node connection to the inductor and bootstrap capacitor for buck3 converter. The voltage swing at this is<br>is from a diode voltage below the ground up to VIN3 voltage.           16         BST3         Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF<br>recommended) from BST3 pin to LX3 pin.           17         SS3         Soft-start and tracking input for buck3 can be programmed by connecting a capacitor between this pin and ground.           18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensat<br>the control loop of buck converter 3 with peak current PVM mode.           20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck converter. An internal 5.5-µA pullup current source is connected to this pin.           22         FB1         Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. Connect a series resistor an                                                                                                                                                                                                                                     | 12  | VIN2           | Input power supply for buck2. Connect VIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (10 $\mu$ F suggested).                                                                              |  |
| 14         PGND3         Power ground connection of buck3. Connect PGND3 pin as close as practical to the (-) terminal of VIN3 input caramic capacitor.           15         LX3         Switching node connection to the inductor and bootstrap capacitor for buck3 converter. The voltage swing at this jin from a diode voltage below the ground up to VIN3 voltage.           16         BST3         Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF recommended) from BST3 pin to LX3 pin.           17         SS3         Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground.           18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensati the control loop of buck converter 3 with peak current PWM mode.           19         FB3         Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.           20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck controllers and other analog in to buck1 feedback resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensati the control loop of buck converter. 1 with peak current PVM mode.                                                                                                                                                                                                                                   | 13  | VIN3           | Input power supply for buck3. Connect VIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (10 µF suggested).                                                                                   |  |
| 15         LX3         Switching node connection to the inductor and bootstrap capacitor for buck3 converter. The voltage swing at this is from a diode voltage below the ground up to VIN3 voltage.           16         BST3         Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF recommended) from BST3 pin to LX3 pin.           17         SS3         Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground.           18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensat the control loop of buck converter 3 with peak current PWM mode.           19         FB3         Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.           20         ROSC         Oscillator frequency programmable pin. Connect an eaternal resistor to set the switching frequency.           21         AGND         Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-curre power grounds to the (-) terminal of bypass capacitor of input voltage VINQ.           22         FB1         Feedback Kelvin sensing pin for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor for buck1 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN1 voltage. <tr< td=""><td>14</td><td>PGND3</td><td>Power ground connection of buck3. Connect PGND3 pin as close as practical to the (–) terminal of VIN3 input ceramic capacitor.</td></tr<> | 14  | PGND3          | Power ground connection of buck3. Connect PGND3 pin as close as practical to the (–) terminal of VIN3 input ceramic capacitor.                                                                                              |  |
| 16         BST3         Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF recommended) from BST3 pin to LX3 pin.           17         SS3         Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground.           18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensati the control loop of buck converter 3 with peak current PWM mode.           19         FB3         Feedback Kelvin sensing pin for buck3 connect an external resistor to set the switching frequency.           20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-curre power grounds to the (-) terminal of bypass capacitor of input voltage VINO.           22         FB1         Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensati the control loop of buck converter 1 with peak current PWM mode.           24         SS1         Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start and tra                                                                                                                                                                                                       | 15  | LX3            | Switching node connection to the inductor and bootstrap capacitor for buck3 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN3 voltage.                                           |  |
| 17         SS3         Soft-start and tracking input for buck3 converter. An internal 5.5-μA pullup current source is connected to this pin.<br>The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground.           18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensatite control loop of buck converter 3 with peak current PWM mode.           19         FB3         Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.           20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-curre power grounds to the (-) terminal of bypass capacitor of input voltage VINQ.           22         FB1         Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. connect a series resistor and capacitor to compensatitine control loop of buck converter 1 with peak current PWM mode.           24         SS1         Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.           25         BST1         Boot strapped supply to the high-side floating gate driver                                                                                                                                                                                                     | 16  | BST3           | Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF recommended) from BST3 pin to LX3 pin.                                                                            |  |
| 18         COMP3         Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensation the control loop of buck converter 3 with peak current PWM mode.           19         FB3         Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.           20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-currer power grounds to the (-) terminal of bypass capacitor of input voltage VINQ.           22         FB1         Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensation the control loop of buck converter 1 with peak current PWM mode.           24         SS1         Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.           25         BST1         Boot strapped supply to the high-side floating gate driver in buck1 converter. The voltage swing at this is from a flode voltage below the ground up to VIN1 voltage.           27         PGND1         Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 in                                                                                                                                                                                                       | 17  | SS3            | Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground. |  |
| 19FB3Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.20ROSCOscillator frequency programmable pin. Connect an external resistor to set the switching frequency.21AGNDAnalog ground common to buck controllers and other analog circuits. It must be routed separately from high-currer<br>power grounds to the (-) terminal of bypass capacitor of input voltage VINQ.22FB1Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.23COMP1Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensati<br>the control loop of buck converter 1 with peak current PWM mode.24SS1Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin.<br>The soft-start time of buck1 cab be programmed by connecting a capacitor between this pin and ground.25BST1Boot strapped supply to the high-side floating gate driver in buck1 converter. The voltage swing at this pi<br>is from a diode voltage below the ground up to VIN1 voltage.27PGND1Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input<br>ceramic capacitor.28VIN1Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor<br>(suggest 10 µF).29EN1Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with<br>resistors divider.31EN3Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lock                                                                                                                                                                                                                | 18  | COMP3          | Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck converter 3 with peak current PWM mode.                                          |  |
| 20         ROSC         Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.           21         AGND         Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-currer power grounds to the (-) terminal of bypass capacitor of input voltage VINQ.           22         FB1         Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.           23         COMP1         Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensati the control loop of buck converter 1 with peak current PWM mode.           24         SS1         Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.           25         BST1         Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.           26         LX1         Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pi is from a diode voltage below the ground up to VIN1 voltage.           27         PGND1         Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.           28         VIN1         Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic ca                                                                                                                                                                                                        | 19  | FB3            | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.                                                                                                                  |  |
| 21       AGND       Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-currer power grounds to the (-) terminal of bypass capacitor of input voltage VINQ.         22       FB1       Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.         23       COMP1       Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck converter 1 with peak current PWM mode.         24       SS1       Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.         25       BST1       Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.         26       LX1       Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN1 voltage.         27       PGND1       Power ground connection of buck1. Connect VIN1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.         28       VIN1       Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor.         29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider. </td <td>20</td> <td>ROSC</td> <td>Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.</td>                                                                      | 20  | ROSC           | Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.                                                                                                                         |  |
| 22FB1Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.23COMP1Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensation the control loop of buck converter 1 with peak current PWM mode.24SS1Soft-start and tracking input for buck1 converter. An internal 5.5-μA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.25BST1Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.26LX1Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pin a diode voltage below the ground up to VIN1 voltage.27PGND1Power ground connection of buck1. Connect VIN1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.28VIN1Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor.29EN1Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.30EN2Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.31EN3Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                            | 21  | AGND           | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-current power grounds to the (–) terminal of bypass capacitor of input voltage VINQ.                             |  |
| 23COMP1Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensation<br>the control loop of buck converter 1 with peak current PWM mode.24SS1Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin.<br>The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.25BST1Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF<br>recommended) from BST1 pin to LX1 pin.26LX1Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pins from a diode voltage below the ground up to VIN1 voltage.27PGND1Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input<br>ceramic capacitor.28VIN1Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor<br>(suggest 10 µF).29EN1Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with<br>resistors divider.30EN2Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with<br>resistors divider.31EN3Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with<br>resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                            | 22  | FB1            | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.                                                                                                                  |  |
| 24       SS1       Soft-start and tracking input for buck1 converter. An internal 5.5-μA pullup current source is connected to this pin.<br>The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground.         25       BST1       Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.         26       LX1       Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pins from a diode voltage below the ground up to VIN1 voltage.         27       PGND1       Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.         28       VIN1       Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor.         29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         30       EN2       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 23  | COMP1          | Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck converter 1 with peak current PWM mode.                                          |  |
| 25       BST1       Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.         26       LX1       Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this is from a diode voltage below the ground up to VIN1 voltage.         27       PGND1       Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.         28       VIN1       Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor.         29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         30       EN2       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 24  | SS1            | Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground. |  |
| 26       LX1       Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this is from a diode voltage below the ground up to VIN1 voltage.         27       PGND1       Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.         28       VIN1       Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 μF).         29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         30       EN2       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 25  | BST1           | Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.                                                                            |  |
| 27       PGND1       Power ground connection of buck1. Connect PGND1 pin as close as practical to the (-) terminal of VIN1 input ceramic capacitor.         28       VIN1       Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor.         29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         30       EN2       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 26  | LX1            | Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN1 voltage.                                           |  |
| 28       VIN1       Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacity (suggest 10 μF).         29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck1 with resistors divider.         30       EN2       Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27  | PGND1          | Power ground connection of buck1. Connect PGND1 pin as close as practical to the (–) terminal of VIN1 input ceramic capacitor.                                                                                              |  |
| 29       EN1       Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck1 with resistors divider.         30       EN2       Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 28  | VIN1           | Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 $\mu$ F).                                                                                |  |
| 30       EN2       Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.         31       EN3       Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 29  | EN1            | Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck1 with resistors divider.                                                                                      |  |
| 31 EN3 Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 30  | EN2            | Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.                                                                                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 31  | EN3            | Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                      |  |
| 32 GND Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32  | GND            | Ground pin                                                                                                                                                                                                                  |  |
| <ul> <li>Thermal<br/>PAD</li> <li>No electric connection to any signal. Soldered to the ground in PCB for better thermal performance.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | Thermal<br>PAD | No electric connection to any signal. Soldered to the ground in PCB for better thermal performance.                                                                                                                         |  |

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) <sup>(1)</sup>

|                  |                                                                | MIN  | MAX | UNIT |
|------------------|----------------------------------------------------------------|------|-----|------|
| Voltage at       | VIN1, VIN2, VIN3, VINQ                                         | -0.3 | 7   | V    |
|                  | LX1, LX2, LX3 (maximum withstand voltage transient <20 ns)     | -1.0 | 7   |      |
|                  | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.3 | 7   |      |
|                  | EN1, EN2, EN3, PGOOD                                           | -0.3 | 7   |      |
|                  | FB1, FB2, FB3, COMP1 , COMP2, COMP3, SS1, SS2, SS3, ROSC       | -0.3 | 3.6 |      |
|                  | AGND, PGND1, PGND2, PGND3                                      | -0.3 | 0.3 |      |
| TJ               | Operating junction temperature                                 | -30  | 125 | °C   |
| T <sub>stg</sub> | Storage temperature                                            | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|        |               |                                                                                          | VALUE | UNIT |
|--------|---------------|------------------------------------------------------------------------------------------|-------|------|
| V      | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V(ESD) | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|            |                                                                | MIN  | MAX | UNIT |
|------------|----------------------------------------------------------------|------|-----|------|
|            | VIN1, VIN2, VIN3, VINQ                                         | 2.7  | 6   |      |
|            | LX1, LX2, LX3 (maximum withstand voltage transient <20 ns)     | -0.8 | 6   |      |
| Voltage at | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.1 | 6   | V    |
|            | EN1, EN2, EN3, PGOOD                                           | -0.1 | 6   |      |
|            | FB1, FB2, FB3, COMP1 , COMP2, COMP3, SS1, SS2, SS3, ROSC       | -0.1 | 3   |      |
| TJ         | Operating junction temperature                                 | -30  | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | TPS65266-1  |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RHB         | UNIT |
|                       |                                              | 32-PIN VQFN |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 34.2        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 27.5        | °C/W |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 8.3         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.4         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 8.3         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.8         | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

NSTRUMENTS

ÈXAS

#### 6.5 Electrical Characteristics

 $T_1 = -30^{\circ}$ C to 125°C,  $V_{IN} = 5$  V, typical values are at  $T_1 = 25^{\circ}$ C, (unless otherwise noted)

|                          | PARAMETER                                              | TEST CONDITIONS                                   | MIN   | TYP  | MAX   | UNIT  |  |
|--------------------------|--------------------------------------------------------|---------------------------------------------------|-------|------|-------|-------|--|
| INPUT SUPPLY VOLTAGE     |                                                        |                                                   |       |      |       |       |  |
| V <sub>IN</sub>          | Input voltage range                                    |                                                   | 2.7   |      | 6     | V     |  |
| 1.1.4.0                  |                                                        | V <sub>IN</sub> rising                            | 2.35  | 2.45 | 2.6   | V     |  |
| UVLO                     | VIN undervoltage lockout                               | V <sub>IN</sub> falling                           | 2.15  | 2.25 | 2.37  | V     |  |
| I <sub>DD(SDN)</sub>     | Shutdown supply current                                | EN1 = EN2 = EN3 = 0 V                             |       | 9    |       | μA    |  |
| I <sub>DD(Q_NSW)</sub>   | Input quiescent current without<br>buck1/2/3 switching | EN1 = EN2 = EN3 = 5 V,<br>FB1 = FB2 = FB3 = 0.8 V |       | 790  |       | μΑ    |  |
| I <sub>DD(Q_NSW1)</sub>  |                                                        | EN1 = 5 V, EN2 = EN3 = 0 V,<br>FB1 = 0.8 V        |       | 340  |       | μA    |  |
| I <sub>DD(Q_NSW2)</sub>  |                                                        | EN2 = 5 V, EN1 = EN3 = 0 V,<br>FB2 = 0.8 V        |       | 340  |       | μA    |  |
| I <sub>DD(Q_NSW3)</sub>  |                                                        | EN3 = 5 V, EN1 = EN2 = 0 V,<br>FB3 = 0.8 V        |       | 340  |       | μA    |  |
| BUCK1, BUCK2,            | BUCK3                                                  |                                                   |       |      |       |       |  |
| V <sub>FB</sub>          | Feedback voltage                                       | $V_{COMP} = 1.2 V$                                | 0.594 | 0.6  | 0.606 | V     |  |
| V <sub>EN(XH)</sub>      | EN1/2/3 high-level input voltage                       |                                                   |       | 1.2  | 1.26  | V     |  |
| V <sub>EN(XL)</sub>      | EN1/2/3 low-level input voltage                        |                                                   | 1.1   | 1.15 |       | V     |  |
| I <sub>EN(X1)</sub>      | EN1/2/3 pullup current                                 | ENx = 1 V                                         | 1.7   | 2.1  | 2.5   | μA    |  |
| I <sub>EN(X2)</sub>      | EN1/2/3 pullup current                                 | ENx = 1.3 V                                       |       | 5.3  |       | μA    |  |
| I <sub>EN(hys)</sub>     | Hysteresis current                                     |                                                   |       | 3.2  |       | μA    |  |
| I <sub>SSX</sub>         | Soft-start charging current                            |                                                   | 4.5   | 5.5  | 6.5   | μA    |  |
| G <sub>(m_PS1/2/3)</sub> | COMP1/2/3 voltage to inductor current ${G_m}^{(1)}$    | I <sub>LX</sub> = 0.5 A                           |       | 10   |       | A/V   |  |
| I <sub>(LIMIT1)</sub>    | Buck1 peak inductor current limit                      |                                                   | 3.55  | 4.6  | 5.6   | А     |  |
| I(LIMITSINK1)            | Buck1 low-side sink current limit                      |                                                   |       | 1.4  |       |       |  |
| I <sub>(LIMIT2/3)</sub>  | Buck2/3 peak inductor current limit                    |                                                   | 2.35  | 3.1  | 3.7   | А     |  |
| I(LIMITSINK2/3)          | Buck2/3 low-side sink current limit                    |                                                   |       | 1.2  |       | А     |  |
| R <sub>ds(on)_HS1</sub>  | Buck1 high-side switch resistance <sup>(2)</sup>       | VINQ = 5 V                                        |       | 45   |       | mΩ    |  |
| R <sub>ds(on)_LS1</sub>  | Buck1 low-side switch resistance <sup>(2)</sup>        | VINQ = 5 V                                        |       | 50   |       | mΩ    |  |
| R <sub>ds(on)_HS2</sub>  | Buck2 high-side switch resistance <sup>(2)</sup>       | VINQ = 5 V                                        |       | 60   |       | mΩ    |  |
| R <sub>ds(on)_LS2</sub>  | Buck2 low-side switch resistance <sup>(2)</sup>        | VINQ = 5 V                                        |       | 60   |       | mΩ    |  |
| R <sub>ds(on)_HS3</sub>  | Buck3 high-side switch resistance <sup>(2)</sup>       | VINQ = 5 V                                        |       | 60   |       | mΩ    |  |
| R <sub>ds(on)_LS3</sub>  | Buck3 low-side switch resistance <sup>(2)</sup>        | VINQ = 5 V                                        |       | 60   |       | mΩ    |  |
| POWER GOOD               |                                                        |                                                   |       |      |       |       |  |
| V                        | Foodback voltage threshold                             | FBx undervoltage falling                          |       | 92.5 |       | %VREF |  |
| v (th_PG)                |                                                        | FBx undervoltage rising                           |       | 95   |       | %VREF |  |
| I <sub>PG</sub>          | PGOOD pin leakage                                      |                                                   |       |      | 1     | μA    |  |
| V <sub>(LOW_PG)</sub>    | PGOOD pin low voltage                                  | I <sub>(SINK)</sub> = 1 mA                        |       |      | 0.4   | V     |  |

(1) Lab validation result(2) Typical value without bonding wires; from design simulation



### **Electrical Characteristics (continued)**

 $T_J = -30^{\circ}C$  to 125°C,  $V_{IN}= 5$  V, typical values are at  $T_J = 25^{\circ}C$ , (unless otherwise noted)

| PARAMETER                              |                                | TEST CONDITIONS              | MIN | TYP  | MAX  | UNIT |  |  |  |
|----------------------------------------|--------------------------------|------------------------------|-----|------|------|------|--|--|--|
| OSCILLATOR                             |                                |                              |     |      |      |      |  |  |  |
| F <sub>SW</sub>                        | Switching frequency            | R <sub>(OSC)</sub> = 51.1 kΩ | 920 | 1000 | 1080 | kHz  |  |  |  |
| F <sub>SW(range)</sub>                 | Switching frequency            |                              | 250 |      | 2400 | kHz  |  |  |  |
| F <sub>(SYNC)</sub>                    | Clock sync frequency range     |                              | 250 |      | 2400 | kHz  |  |  |  |
| F <sub>(SYNC_HI)</sub>                 | Clock sync high threshold      |                              |     |      | 2    | V    |  |  |  |
| V <sub>(SYNC_LO)</sub>                 | Clock sync low threshold       |                              | 0.4 |      |      | V    |  |  |  |
| THERMAL PROTECTION                     |                                |                              |     |      |      |      |  |  |  |
| T <sub>(TRIP_OTP)</sub> <sup>(1)</sup> | Thermel protection trip point  | Temperature rising           |     | 160  |      | °C   |  |  |  |
| T <sub>(HYST_OTP)</sub> <sup>(1)</sup> | I nermal protection trip point | Hysteresis                   |     | 20   |      | °C   |  |  |  |

### 6.6 Timing Requirements

|                              |                                           |                                        | MIN   | NOM   | MAX    | UNIT   |  |
|------------------------------|-------------------------------------------|----------------------------------------|-------|-------|--------|--------|--|
| BUCK1, BUCK2,                | BUCK1, BUCK2, BUCK3                       |                                        |       |       |        |        |  |
| t <sub>ON_MIN</sub>          | Minimum on-time                           |                                        | 80    | 115   | ns     |        |  |
| G <sub>m_EA</sub>            | Error amplifier transconductance          | $-2 \ \mu A < I_{(COMPX)} < 2 \ \mu A$ |       | 290   |        | μS     |  |
| HICCUP TIMING                |                                           |                                        |       |       |        |        |  |
| t <sub>Hiccup_wait</sub>     | Overcurrent wait time <sup>(1)</sup>      |                                        | 512   |       | cycles |        |  |
| t <sub>Hiccup_re</sub>       | Hiccup time before restart <sup>(1)</sup> |                                        | 16382 |       | cycles |        |  |
| POWER GOOD                   |                                           |                                        |       |       |        |        |  |
| t <sub>DEGLITCH(PG)_F</sub>  | PGOOD falling edge deglitch time          |                                        |       | 128   |        | cycles |  |
| t <sub>RDEGLITCH(PG)_R</sub> | PGOOD rising edge deglitch time           |                                        |       | 16350 |        | cycles |  |
| OSCILLATOR                   |                                           |                                        |       |       |        |        |  |
| t <sub>SYNC_w</sub>          | Clock sync minimum pulse duration         |                                        | 80    |       |        | ns     |  |

(1) Lab validation result



 $T_{A} = 25^{\circ}C, V_{IN} = 5 \text{ V}, V_{OUT1} = 1.0 \text{ V}, V_{OUT2} = 1.5 \text{ V}, V_{OUT3} = 1.8 \text{ V} \text{ F}_{SW} = 1 \text{ MHz} \text{ (unless otherwise noted)}$ 



TEXAS INSTRUMENTS

www.ti.com.cn



#### **Typical Characteristics (continued)**



TPS65266-1 ZHCSFL3-OCTOBER 2016

www.ti.com.cn

TRUMENTS

EXAS

#### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**





### 7 Detailed Description

#### 7.1 Overview

The TPS65266-1 is a triple 3-A/2-A/2-A output current, synchronous step-down (buck) converter for applications operating off the adaptor or battery with input voltage lower than 6 V. The feedback voltage reference for each buck is 0.6 V. Each buck is independent with dedicated enable, soft-start, and loop compensation. The TPS65266-1 implements a constant frequency, peak current mode control that simplifies external loop compensation. The switch clock of buck1 is 180° out-of-phase operation from the clock of buck2 and buck3 channels to reduce input current ripple, input capacitor size and power-supply-induced noise.

The TPS65266-1 has been designed for safe monotonic startup into prebiased loads. The default start-up is when VIN is typically 2.45 V. The ENx pin has an internal pullup current source that can be used to adjust the input voltage undervoltage lockout (UVLO) with two external resistors. In addition, the EN pin can be floating for automatically starting up the converters with the internal pullup current.

The TPS65266-1 features PGOOD pin to supervise output voltages of buck converter. The TPS65266-1 has power-good comparators with hysteresis, which monitor the output voltages through internal feedback voltages. When all bucks are in regulation range and power sequence is done, PGOOD is asserted high.

The SS (soft-start/tracking) pin is used to minimize inrush currents or provide power-supply sequencing during power up. A small-value capacitor or resistor divider should be coupled to the pin for soft start or critical power-supply sequencing requirements.

The TPS65266-1 is protected from overload and thermal fault conditions.

At light load, TPS65266-1 automatically operates in the pulse skipping mode (PSM) to save power.



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Adjusting the Output Voltage

The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. TI recommends to use 1% tolerance or better resistors.



Figure 21. Voltage Divider Circuit

(1)

#### Feature Description (continued)

$$\mathsf{R}_2 = \mathsf{R}_1 \times \frac{0.6}{\mathsf{V}_{\mathsf{out}} - 0.6}$$

To improve efficiency at light loads, consider using larger-value resistors. If the values are too high, the regulator is more sensitive to noise. Table 1 shows the recommended resistor values.

| Output Voltage<br>(V) | R1<br>(kΩ) | R2<br>(kΩ) |
|-----------------------|------------|------------|
| 1                     | 10         | 15         |
| 1.2                   | 10         | 10         |
| 1.5                   | 15         | 10         |
| 1.8                   | 20         | 10         |
| 2.5                   | 31.6       | 10         |
| 3.3                   | 45.3       | 10         |
| 3.3                   | 22.6       | 4.99       |
| 5                     | 73.2       | 10         |
| 5                     | 36.5       | 4.99       |

#### **Table 1. Output Resistor Divider Selection**

#### 7.3.2 Enable and Adjusting UVLO

The EN1/2/3 pin provides electrical on and off control of the device. After the EN1/2/3 pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low  $I_q$  state.

The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open-drain or open-collector output logic to interface with the pin.

The device implements internal UVLO circuitry on the VINQ pin. The device is disabled when the VINQ pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 200 mV. If an application requires either a higher UVLO threshold on the VINQ pin or a secondary UVLO on the VINx, in split-rail applications, then the ENx pin can be configured as shown in Figure 22, Figure 23, and Figure 24. When using the external UVLO function, TI recommends to set the hysteresis to be >200 mV.

The EN pin has a small pullup current  $I_p$ , which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because it increases by  $I_h$  after the EN pin crosses the enable threshold. Calculate the UVLO thresholds using Equation 2 and Equation 3.

$$\begin{split} R_{1} &= \frac{V_{START}(\frac{V_{ENFALLING}}{V_{ENRISING}}) - V_{STOP}}{I_{P}(1 - \frac{V_{ENFALLING}}{V_{ENRISING}}) + I_{h}} \\ R_{2} &= \frac{R_{1} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{1}(I_{h} + I_{p})} \end{split}$$

where

- $I_h = 3.2 \ \mu A$
- I<sub>p</sub> = 2.1 µA
- V<sub>ENRISING</sub> = 1.2 V
- V<sub>ENFALLING</sub> = 1.15 V

(2)

(3)









Figure 23. Adjustable VIN UVLO, VINQ > 2.7 V



Figure 24. Adjustable VIN and VINQ UVLO



#### 7.3.3 Soft-Start Time

The voltage on the respective SS pin controls the start-up of buck output. When the voltage on the SS pin is less than the internal 0.6-V reference, the TPS65266-1 regulates the internal feedback voltage to the voltage on the SS pin instead of 0.6 V. The SS pin can be used to program an external soft-start function or to allow output of buck to track another supply during start-up. The device has an internal pullup current source of 5.5  $\mu$ A (typical) that charges an external soft-start capacitor to provide a linear ramping voltage at SS pin. The TPS65266-1 regulates the internal feedback voltage to the voltage on the SS pin, allowing VOUT to rise smoothly from 0 V to its regulated voltage without inrush current. Calculate the approximate soft-start time with Equation 4.

$$t_{ss}(ms) = \frac{Css(nF) \times Vref(V)}{Iss(\mu A)}$$

(4)

Many of the common power-supply sequencing methods can be implemented using the SSx and ENx pins. Figure 25 shows the method implementing ratiometric sequencing by connecting the SSx pins of three buck channels together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time, the pullup current source must be tripled in Equation 4.





Simultaneous power-supply sequencing can be implemented by connecting capacitor to SSx pin, shown in Figure 26. Using Equation 4 and Equation 5, calculate the capacitors.

$$\frac{\text{Css1}}{\text{Vout1}} = \frac{\text{Css2}}{\text{Vout2}} = \frac{\text{Css3}}{\text{Vout3}}$$

(5)





Figure 26. Simultaneous Startup Sequence Using SSx Pins

#### 7.3.4 Power-Up Sequencing

The TPS65266-1 has a dedicated enable pin and soft-start pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing by the addition of an external capacitor. Enable pins have a discharge function, which ensures power-up sequencing is effective at quickly powering down and up status. Disabling the converter with an active pulldown transistor on the ENs pin allows for a predictable power-down timing operation. Figure 27 shows the timing diagram of a typical buck power-up sequence with connecting a capacitor at ENx pin.

When VINQ pin voltage rises to about 1 V, the internal EN turns on and a typical 1.4- $\mu$ A current is charging ENx pin from input supply. If any of the EN pin voltages reaches 0.5 V when powered up, three EN pin discharge functions are triggered and keep 2 ms with discharge resistor around 1.2 k $\Omega$  to GND, then a 2.1- $\mu$ A pullup current is sourcing ENx. After ENx pin voltage reaches to ENx enabling threshold, 3.2- $\mu$ A hysteresis current sources to the pin to improve noise sensitivity.

INSTRUMENTS

**EXAS** 



Figure 27. Startup Power Sequence

#### 7.3.5 Bootstrap Voltage and BST-LX UVLO

Each high-side MOSFET driver is biased from the floating bootstrap capacitor, CB, shown in Figure 28, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of a low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than VIN and BST-LX voltage is below regulation. The recommended value of this ceramic capacitor is 47 nF. TI recommends a ceramic capacitor with an X7R- or X5R-grade dielectric with a voltage rating of 10 V or higher because of the stable characteristics over temperature and voltage.

To improve dropout, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.1 V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged.





Figure 28. Bootstrap Voltage and Diagram

#### 7.3.6 Out of Phase Operation

To reduce input ripple current, the switch clock of buck1 is 180° out-of-phase from the clock of buck2 and buck3. This enables the system by having less input current ripple to reduce input capacitors' size, cost, and EMI.

#### 7.3.7 Output Overvoltage Protection (OVP)

The device incorporates an OVP circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. After the condition is removed, the regulator output rises and the error amplifier output transitions to the steady-state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle.

#### 7.3.8 Slope Compensation

To prevent the subharmonic oscillations when the device operates at duty cycles greater than 50%, the TPS65266-1 adds built-in slope compensation, which is a compensating ramp to the switch current signal.

#### 7.3.9 Overcurrent Protection

The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and low-side MOSFET.



#### 7.3.9.1 High-Side MOSFET Overcurrent Protection

The device implements current mode control, which uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn-on of the low-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference, the high-side switch is turned off.

#### 7.3.9.2 Low-Side MOSFET Overcurrent Protection

While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle.

The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario, both MOSFETs are off until the start of the next cycle.

Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time, which is programmed for 512 cycles (typical) shown in Figure 29, the device shuts down itself and restarts after the hiccup time of 16382 cycles (typical). The hiccup mode helps to reduce the device power dissipation under a severe overcurrent condition.





#### 7.3.10 Power Good

The PGOOD pin is an open-drain output. After the feedback voltage of each buck is higher than 95% (rising) of the internal voltage reference, the PGOOD pin pulldown is deasserted and the pin floats. TI recommends to use a pullup resistor between the values of 10 k $\Omega$  and 100 k $\Omega$  to a voltage source that is 5.0 V or less.

The PGOOD pin is pulled low when any feedback voltage of a buck is lower than 92.5% (falling) of the nominal internal reference voltage. Also, the PGOOD is pulled low if the input voltage is undervoltage locked up, thermal shutdown is asserted, the EN pin is pulled low, or the converter is in a soft-start period.



(6)

#### www.ti.com.cn

#### 7.3.11 Adjustable Switching Frequency

The ROSC pin can be used to set the switching frequency by connecting a resistor to GND. The switching frequency of the device is adjustable from 250 kHz to 2.4 MHz.

To determine the ROSC resistance for a given switching frequency, use Equation 6 or the curve in Figure 30. To reduce the solution size, the user should set the switching frequency as high as possible, but consider the tradeoffs of the supply efficiency and minimum controllable on-time.

$$f_{\rm osc}\,({\rm kHz}) = 46657 \times {\rm R}({\rm k}\Omega)^{-0.976}$$

2400 2200 2000 Switching Frequency (kHz) 1800 1600 1400 1200 1000 800 600 400 200 0 100 120 140 160 180 200 220 0 20 40 60 80 ROSC (kO) D021

Figure 30. ROSC vs Switching Frequency

When an external clock applies to the ROSC pin, the internal phase locked loop (PLL) has been implemented to allow internal clock synchronizing to an external clock between 250 kHz and 2.4 MHz. To implement the clock synchronization feature, connect a square wave clock signal to the ROSC pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.4 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of the ROSC pin.

In applications where both resistor mode and synchronization mode are needed, the device can be configured as shown in Figure 31. Before an external clock is present, the device works in resistor mode and ROSC resistor sets the switching frequency. When an external clock is present, the synchronization mode overrides the resistor mode. The first time the ROSC pin is pulled above the ROSC high threshold (2.0 V), the device switches from the resistor mode to the synchronization mode and the ROSC pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. TI does not recommended to switch from synchronization mode back to resistor mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by ROSC resistor.



Figure 31. Works With Resistor Mode and Synchronization Mode

#### 7.3.12 PSM

The TPS65266-1 can enter high-efficiency PSM operation at light load current.

#### TPS65266-1 ZHCSFL3-OCTOBER 2016

INSTRUMENTS

When a controller is enabled for PSM operation, the peak inductor current is sensed and compared with 250-mA current typically. Because the integrated current comparator catches the peak inductor current only, the average load current entering PSM varies with the applications and external output filters. In PSM, the sensed peak inductor current is clamped at 250 mA (see Figure 32).

When a controller operates in PSM, the inductor current is not allowed to reverse. The reverse current comparator turns off the low-side MOSFET when the inductor current reaches 0, preventing it from reversing and going negative.

Due to the delay in the circuit and current comparator tdly (typical 50 nS at  $V_{IN} = 5$  V), the real peak inductor current threshold to turn off high-side power MOSFET could shift higher depending on inductor inductance and input/output voltages. Calculate the threshold of peak inductor current to turn off high-side power MOSFET with Equation 7.

$$IL_{PEAK} = 250 \text{ mA} + \frac{V_{IN} - V_{OUT}}{L} \text{ x tdly}$$
(7)

When the charge accumulated on  $V_{OUT}$  capacitor is more than loading need, COMP pin voltage drops to low voltage driven by error amplifier. There is an internal comparator at COMP pin. If comp voltage is < 0.35 V, the power stage stops switching to save power.



Figure 32. PSM Current Comparator

#### 7.3.13 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 140°C typically.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation With $V_{IN} < 2.6 V$ (Minimum $V_{IN}$ )

The device operates with input voltages above 2.6 V. The maximum UVLO voltage is 2.6 V and will operate at input voltages above 2.6 V. The typical UVLO voltage is 2.45 V and the device may operate at input voltages above that point. The device also may operate at lower input voltages, the minimum UVLO voltage is 2.35 V (rising) and 2.15V (falling). At input voltages below the UVLO minimum voltage, the devices will not operate.

#### 7.4.2 Operation With EN Control

The enable rising edge threshold voltage is 1.2 V typical and 1.26 V maximum. With EN held below that voltage the device is disabled and switching is inhibited. The IC quiescent current is reduced in this state. When input voltage is above the UVLO threshold and the EN voltage is increased above the rising edge threshold, the device becomes active. Switching is enabled, and the soft start sequence is initiated. The device will start at the soft start time determined by the external soft start capacitor as shown in Figure 35 to Figure 37.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The device is a triple-synchronous step-down DC/DC converter. It is typically used to convert a higher DC voltage to lower DC voltages with a continuously available output current of 3 A/2 A/2 A. The following design procedure can be used to select component values for the TPS65266-1. This section presents a simplified discussion of the design process.

#### 8.2 Typical Application



Figure 33. Typical Application Schematic

#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

This example details the design of a triple-synchronous step-down converter. The designer must know a few parameters to start the design process. These parameters are typically determined at the system level. For this example, start with the following known parameters in Table 2.

| Parameter                        | Value                    |
|----------------------------------|--------------------------|
| Vout1                            | 1.0 V                    |
| lout1                            | 3 A                      |
| Vout2                            | 1.5 V                    |
| lout2                            | 2 A                      |
| Vout3                            | 1.8 V                    |
| lout3                            | 2 A                      |
| Transient response 1-A load step | ±5%                      |
| Input voltage                    | 5.0 V normal, 2.7 to 6 V |
| Output voltage ripple            | ±1%                      |
| Switching frequency              | 1 MHz                    |

| Table 2. Design | Parameters |
|-----------------|------------|
|-----------------|------------|

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Inductor Selection

To calculate the value of the output inductor, use Equation 8. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications.

$$L = \frac{V_{\text{inmax}} - V_{\text{out}}}{I_{\text{o}} \times \text{LIR}} \times \frac{V_{\text{out}}}{V_{\text{inmax}} \times f_{\text{sw}}}$$
(8)

For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 10 and Equation 11.

$$I_{ripple} = \frac{V_{inmax} - V_{out}}{L} \times \frac{V_{out}}{V_{inmax} \times f_{sw}}$$
(9)  

$$I_{Lrms} = \sqrt{I_{O}^{2} + \frac{(\frac{V_{out} \times (V_{inmax} - V_{out})}{V_{inmax} \times L \times fsw})^{2}}{12}}$$
(10)  

$$I_{Lpeak} = I_{out} + \frac{I_{ripple}}{2}$$
(11)

The current flowing through the inductor is the inductor ripple current plus the output current. During power-up, faults, or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated previously. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

#### 8.2.2.2 Output Capacitor Selection

The three primary considerations for selecting the value of the output capacitor are: the output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the most stringent of these three criteria.



(12)

(13)

The first criterion is the desired response to a large change in the load current. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 12 shows the minimum output capacitance necessary to accomplish this.

$$C_{o} = \frac{2 \times \Delta I_{out}}{f_{sw} \times \Delta V_{out}}$$

where

- $\Delta$ lout is the change in output current.
- $f_{SW}$  is the regulator's switching frequency.
- ΔVout is the allowable change in the output voltage.

Equation 13 calculates the minimum output capacitance needed to meet the output voltage ripple specification.

$$C_{o} > \frac{1}{8 \times f_{sw}} \times \frac{1}{\frac{V_{oripple}}{I_{oripple}}}$$

where

- $f_{SW}$  is the switching frequency.
- V<sub>ripple</sub> is the maximum allowable output voltage ripple.
- I<sub>ripple</sub> is the inductor ripple current.

Equation 14 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification.

$$R_{ESR} < \frac{V_{oripple}}{I_{oripple}}$$
(14)

Additional capacitance deratings for aging, temperature, and DC bias should be factored in, which increase this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Equation 15 can be used to calculate the RMS ripple current the output capacitor needs to support.

$$I_{\text{corms}} = \frac{V_{\text{out}} \times (V_{\text{inmax}} - V_{\text{out}})}{\sqrt{12} \times V_{\text{inmax}} \times L \times f_{\text{sw}}}$$
(15)

#### 8.2.2.3 Input Capacitor Selection

The TPS65266-1 requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least 10  $\mu$ F of effective capacitance on the VIN input voltage pins. In some applications, additional bulk capacitance may also be required for the VIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS65266-1. Calculate the input ripple current using Equation 16.

$$I_{\text{inrms}} = I_{\text{out}} \times \sqrt{\frac{V_{\text{out}}}{V_{\text{inmin}}}} \times \frac{\left(V_{\text{inmin}} - V_{\text{out}}\right)}{V_{\text{inmin}}}$$
(16)

Copyright © 2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com.cn

(18)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. Calculate the input voltage ripple using Equation 17.

$$\Delta V_{\rm in} = \frac{I_{\rm out\,max} \times 0.25}{C_{\rm in} \times f_{\rm sw}} \tag{17}$$

#### 8.2.2.4 Loop Compensation

The TPS65266-1 incorporates a peak current mode control scheme. The error amplifier is a transconductance amplifier with a gain of 290  $\mu$ S. A typical type II compensation circuit adequately delivers a phase margin between 30° and 90°. C<sub>b</sub> adds a high-frequency pole to attenuate high-frequency noise when needed. To calculate the external compensation components, follow these steps.

- 1. Select switching frequency,  $f_{SW}$ , that is appropriate for application depending on L and C sizes, output ripple, EMI, and so forth. Switching frequency between 500 kHz to 1.5 MHz gives best trade-off between performance and cost. To optimize efficiency, lower switching frequency is desired.
- 2. Set up crossover frequency,  $f_c$ , which is typically between 1 / 5 and 1 / 20 of  $f_{SW}$ .
- 3. R<sub>C</sub> can be determined by:

$$\mathsf{R}_{\mathsf{C}} = \frac{2\pi \times f_{\mathsf{C}} \times \mathsf{V}_{\mathsf{O}} \times \mathsf{C}_{\mathsf{O}}}{\mathsf{G}_{\mathsf{m}-\mathsf{EA}} \times \mathsf{Vref} \times \mathsf{G}_{\mathsf{m}-\mathsf{PS}}}$$

where

- $G_{m\_EA}$  is the error amplifier gain (290 µS).
- G<sub>m\_PS</sub> is the power stage voltage to current conversion gain (10 A/V).
- 4. Calculate C<sub>c</sub> by placing a compensation zero at or before the dominant pole  $f_p = \frac{1}{C_O \times R_L \times 2\pi}$

$$C_{C} = \frac{R_{L} \times C_{O}}{R_{C}}$$
(19)

5. Optional C<sub>b</sub> can be used to cancel the zero from the ESR associated with C<sub>0</sub>.

$$C_{b} = \frac{R_{ESR} \times C_{O}}{R_{C}}$$
(20)

6. Type III compensation can be implemented with the addition of one capacitor, C<sub>1</sub>. This allows for slightly higher loop bandwidths and higher phase margins. If used, C<sub>1</sub> is calculated from Equation 21.

$$C_1 = \frac{1}{2\pi \times R_1 \times f_c}$$
<sup>(21)</sup>









### 8.2.3 Application Curves









TPS65266-1 ZHCSFL3-OCTOBER 2016





#### TPS65266-1 ZHCSFL3-OCTOBER 2016





#### 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 2.7 and 6 V. This input power supply should be well regulated. If the input supply is located more than a few inches from the TPS65266-1 converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 47  $\mu$ F is a typical choice.

#### 10 Layout

#### **10.1 Layout Guidelines**

The TPS65266-1 supports a 2-layer PCB layout, shown in Figure 51.

Layout is a critical portion of good power supply design. See Figure 51 for a PCB layout example. The top contains the main power traces for VIN, VOUT, and LX. The top layer also has connections for the remaining pins of the TPS65266-1 and a large top-side area filled with ground. The top-layer ground area should be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor, and directly under the TPS65266-1 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground.

For operation at full-rated load, the top-side ground area together with the bottom-side ground plane must provide an adequate heat dissipating area. Several signals paths conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies' performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Take care to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low-ESR ceramic capacitor with X5R or X7R dielectric.

Because the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components should be grounded to the analog ground path.

The FB and COMP pins are sensitive to noise so the resistors and capacitors should be located as close as possible to the IC and routed with minimal lengths of trace. Place the additional external components approximately as shown in Figure 51.

**TPS65266-1** ZHCSFL3 – OCTOBER 2016



www.ti.com.cn

#### 10.2 Layout Example





#### 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 相关器件

| 器件型号                   | 说明                                     | 备注                                                                                       |  |  |
|------------------------|----------------------------------------|------------------------------------------------------------------------------------------|--|--|
| TPS65261<br>TPS65261-1 | 4.5V 至 18V 三路降压,均配有输入电压电 源故障指示灯        | 三通道降压 3A/2A/2A 输出电流,通过 开漏 RESET 信号监视输入电源故障,支持自动电源排序                                      |  |  |
| TPS65262<br>TPS65262-1 | 4.5V 至 18V 三路降压,具有双路可调<br>LDO          | 三路降压 3A/1A/1A 输出电流,支持自动电源排序<br>双路 LDO:<br>TPS65262,200mA/100mA<br>TPS65262-1,350mA/150mA |  |  |
| TPS65263               | 4.5V 至 18V 三路降压,具有 I <sup>2</sup> C 接口 | 三路降压 3A/2A/2A 输出电流, I <sup>2</sup> C 控制的动态电压调节 (DVS)                                     |  |  |

#### 11.2 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册 后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| TPS65266-1RHBR        | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS          |
|                       |        |               | · · ·           |                       |      |               |                    |              | 65266-1      |
| TPS65266-1RHBR.A      | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS          |
|                       |        |               |                 |                       |      |               |                    |              | 65266-1      |
| TPS65266-1RHBR.B      | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | -    | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS          |
|                       |        |               | · · ·           |                       |      |               |                    |              | 65266-1      |
| TPS65266-1RHBT        | Active | Production    | VQFN (RHB)   32 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS          |
|                       |        |               | · · ·           |                       |      |               |                    |              | 65266-1      |
| TPS65266-1RHBT.A      | Active | Production    | VQFN (RHB)   32 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS          |
|                       |        |               |                 |                       |      |               |                    |              | 65266-1      |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **RHB 32**

5 x 5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RHB0032E**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RHB0032E**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RHB0032E**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司