**TPS65094** # TPS65094 适用于 Intel™ Apollo Lake 平台的 PMIC # 1 特性 - 5.6V 至 21V 的宽 V<sub>IN</sub> 范围 - 三个采用 D-CAP2™ 拓扑的 可变输出电压同步降压控制器 - 针对典型应用, BUCK1 (VNN) 为 5A、BUCK6 (VDDQ) 为 7A、使用外部 FET 的 BUCK2 (VCCGI) 为 21A - 适用于 BUCK1 和 BUCK2 的 I<sup>2</sup>C 动态电压调节 (DVS) 控制 (0.5V 至 1.45V, 步长为 10mV) - 对于 BUCK6 (VDDQ), 提供 OTP 可编程默认输 出电压 - 三个采用 DCS-Control 拓扑并支持 I<sup>2</sup>C DVS 功能的 可变输出电压同步降压转换器 - V<sub>IN</sub> 范围为 4.5V 至 5.5V - BUCK3 (VCCRAM) 的输出电流为 3A - 对于典型应用, BUCK4 (V1P8A) 和 BUCK5 (V1P24A) 的输出电流为 2A - 三个具有可调输出电压的 LDO 稳压器 - LDOA1:可通过 I<sup>2</sup>C 选择的电压范围为 1.35V 至 3.3V, 输出电流可高达 200mA - LDOA2 和 LDOA3:可通过 I<sup>2</sup>C 选择的电压范围 为 0.7V 至 1.5V,输出电流可高达 600mA - 适用于 DDR 存储器终端的 VTT LDO - 三个具有压摆率控制功能的负载开关 - 输出电流高达 400mA, 压降小于标称输入电压 的 1.5% - 输入电压为 1.8V 时, R<sub>DSON</sub> < 96m Ω</li> - I<sup>2</sup>C 接口(器件地址 0x5E)支持: - 标准模式 (100kHz) - 快速模式 (400kHz) - 快速模式+ (1MHz) #### 2 应用 - 2 节、3 节或 4 节锂离子电池供电产品(NVDC或 非 NVDC) - 壁式供电设计,特别是 12V 电源 - 平板电脑、超极本™和笔记本电脑 - 移动 PC 和移动互联网设备 # 3 说明 TPS65094 器件是一款单芯片解决方案,是专为新款 Intel™ 处理器而设计的电源管理集成芯片 (PMIC),这 些处理器面向平板电脑、超极本、笔记本电脑、工业 PC、使用 2、3 或 4 节串联锂离子电池包 (NVDC 或 非 NVDC 电源架构)供电的物联网 (IOT)应用以及壁 式供电应用。TPS65094 器件用于合并了低电压轨的基 本系统,旨在实现具有超小尺寸和超低成本的系统电源 解决方案。TPS65094 器件可提供基于 Intel 参考设计 的完整电源解决方案。上电序列逻辑控制六个高效降压 稳压器 (VR)、一个灌/拉 LDO (VTT)和一个负载开关, 以提供正确的电源轨、时序和保护,包括 DDR3 和 DDR4 存储器电源。两个稳压器(BUCK1 和 BUCK2)支持动态电压调节(DVS),可更大限度地提 高效率(包括支持联网待机功能)。高频 VR 采用小型 电感和电容来减小解决方案体积。I2C接口可通过嵌入 式控制器 (EC) 或片上系统 (SoC) 进行轻松控制。 PMIC 采用带散热焊盘的 8mm × 8mm 单行 VQFN 封 装,因此散热性能良好,电路板布线简单。 #### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |----------|-------------------|-----------------| | TPS65094 | VQFN (64) | 8.00mm × 8.00mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 # **Table of Contents** | 1 | 特性 | 1 | |---|--------------------------------------------------|-----| | 2 | 应用 | 1 | | | 说明 | | | | Device Options | | | | 4.1 OTP Comparison | | | 5 | Pin Configuration and Functions | 4 | | | Specifications | | | | 6.1 Absolute Maximum Ratings | 8 | | | 6.2 ESD Ratings | | | | 6.3 Recommended Operating Conditions | 8 | | | 6.4 Thermal Information | 9 | | | 6.5 Electrical Characteristics: Total Current | | | | Consumption | 9 | | | 6.6 Electrical Characteristics: Reference and | | | | Monitoring System | | | | 6.7 Electrical Characteristics: Buck Controllers | 10 | | | 6.8 Electrical Characteristics: Synchronous Buck | | | | Converters | | | | 6.9 Electrical Characteristics: LDOs | | | | 6.10 Electrical Characteristics: Load Switches | | | | 6.11 Digital Signals: I <sup>2</sup> C Interface | 22 | | | 6.12 Digital Input Signals (LDOLS_EN, SWA1_EN, | | | | THERMTRIPB, PMICEN, SLP_S3B, SLP_S4B, | | | | SLP_S0B) | 23 | | | 6.13 Digital Output Signals (IRQB, RSMRSTB, | -00 | | | PCH_PWROK, PROCHOT) | | | | 6.14 Timing Requirements | 23 | | 6.15 Switching Characteristics | 23 | |-----------------------------------------|----| | 6.16 Typical Characteristics | 25 | | 7 Detailed Description | 26 | | 7.1 Overview | 26 | | 7.2 Functional Block Diagram | 27 | | 7.3 Feature Description | 29 | | 7.4 Device Functional Modes | 44 | | 7.5 Programming | 45 | | 7.6 Register Maps | 49 | | 8 Application and Implementation | | | 8.1 Typical Application | | | 8.2 Specific Application for TPS650944 | | | 8.3 Dos and Don'ts | | | 8.4 Power Supply Recommendations | | | 8.5 Layout | | | 9 Device and Documentation Support | | | 9.1 Device Support | | | 9.2 Documentation Support | | | 9.3 接收文档更新通知 | | | 9.4 支持资源 | 80 | | 9.5 Trademarks | 80 | | 9.6 静电放电警告 | 80 | | 9.7 术语表 | 80 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 82 | | | | # **4 Device Options** # 4.1 OTP Comparison 表 4-1 summarizes the differences between the various TPS65094x family OTPs. # 表 4-1. Summary of TPS65094x OTP Differences | | TPS650940 | TPS650941 | TPS650942 | TPS650944 | TPS650945 | TPS650947 | | |-----------------------------------------|-----------|-----------|-----------|-----------|------------|------------|--| | DDR | LPDDR4 | LPDDR3 | DDR3L | LPDDR4 | LPDDR4 | DDR3L | | | BUCK6 Voltage | 1.1 V | 1.2 V | 1.35 V | 1.1 V | 1.1 V | 1.35 V | | | VTT Disabled | Yes | No | No | Yes | Yes | No | | | VTT I <sub>OCP</sub> (minimum) | 0.95 A | 0.95 A | 1.8 A | 1.8 A | 0.95 A | 1.8 A | | | SWB1_2 controlled by<br>SLP_S4B (V1P8U) | Yes | Yes | No | Yes | Yes | No | | | SWB1_2 controlled by SLP_S3B | No | No | Yes | No | No | Yes | | | Pin 14 Usage | LDOLS_EN | LDOLS_EN | LDOLS_EN | SWA1_EN | LDOLS_EN | LDOLS_EN | | | LDOA1 Always On | No | No | No | Yes | No | No | | | LDOA1 Default Voltage | 3.3 V | 3.3 V | 3.3 V | 1.8 V | 3.3 V | 3.3 V | | | LDOA2 Default Voltage | 1.2 V | 1.2 V | 1.2 V | 0.7 V | 1.2 V | 1.2 V | | | LDOA3 Default Voltage | 1.25 V | 1.25 V | 1.25 V | 0.7 V | 1.25 V | 1.25 V | | | PMICEN Low Forces Reset | Yes | Yes | Yes | No | Yes | Yes | | | DEVICEID Register | 8h | 29h | 1Ah | Ch | Dh | Fh | | | BUCK3-5 Mode | Auto | Auto | Auto | Auto | Forced PWM | Forced PWM | | #### 备注 Using OTP parts *TPS650945* & *TPS650947* with Forced PWM mode for Bucks 3-5 is strongly recommended to avoid abnormal frequency switching and minimize noise at light loads. Voltage undershoot or overshoot may be observed when operating with light load in Auto mode, and can lead to shutdown. # 5 Pin Configuration and Functions The thermal pad must be connected to the system power ground plane. RSK Package 64-Pin VQFN With Thermal Pad Top View 提交文档反馈 Copyright © 2025 Texas Instruments Incorporated ### 表 5-1. Pin Functions | NO. SMPS REGUL | NAME LATORS FBGND2 | I/O | SUPPLY, OP<br>VOLTAGE<br>LEVEL | DESCRIPTION | |----------------|----------------------|-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 1 | | | | | | | FBGND2 | | | | | | | 1 | | Remote negative feedback sense for BUCK2 controller. Connect to VCCGI VSS SENSE sent from the SoC to the PMIC. | | 2 | FBVOUT2 | 1 | | Remote positive feedback sense for BUCK2 controller. Connect to VCCGI VCC SENSE sent from the SoC to the PMIC. | | 3 | DRVH2 | 0 | VSYS + 5 V | High-side gate driver output for BUCK2 controller | | 4 | SW2 | I | | Switch node connection for BUCK2 controller | | 5 | воот2 | I | VSYS + 5 V | Bootstrap pin for BUCK2 controller. Connect a 100-nF ceramic capacitor between this pin and SW2 pin. | | 6 | PGNDSNS2 | I | | Power GND connection for BUCK2. Connect to ground terminal of external low-side FET. | | 7 | DRVL2 | 0 | 5 V | Low-side gate driver output for BUCK2 controller | | 8 [ | DRV5V_2_A1 | I | 5 V | 5-V supply to BUCK2 gate driver and LDOA1. Bypass to ground with a 2.2-μF (typical) ceramic capacitor. Shorted on board to LDO5P0 pin. | | 10 | LX3 | 0 | | Switch node connection for BUCK3 converter. Connect to a 0.47- $\mu$ H (typical) inductor with less than 50-m $\Omega$ DCR. | | 11 | PVIN3 | I | 5 V | Power input to BUCK3 converter. Bypass to ground with a 10-μF (typical) ceramic capacitor. | | 12 | FB3 | I | | Remote feedback sense for BUCK3 converter. Connect to positive terminal of output capacitor. | | 20 | LX5 | 0 | | Switch node connection for BUCK5 converter. Connect to a 0.47- $\mu$ H (typical) inductor with less than 50-m $\Omega$ DCR. | | 21 | PVIN5 | 1 | 5 V | Power input to BUCK5 converter. Bypass to ground with a 10-μF (typical) ceramic capacitor. | | 22 | FB5 | 1 | | Remote feedback sense for BUCK5 converter. Connect to positive terminal of output capacitor. | | 23 | FB4 | 1 | | Remote feedback sense for BUCK4 converter. Connect to positive terminal of output capacitor. | | 24 | PVIN4 | 1 | 5 V | Power input to BUCK4 converter. Bypass to ground with a 10-μF (typical) ceramic capacitor. | | 25 | LX4 | 0 | | Switch node connection for BUCK4 converter. Connect to a 0.47- $\mu$ H (typical) inductor with less than 50-m $\Omega$ DCR. | | 29 | FBVOUT1 | 1 | | Remote feedback sense for BUCK1 controller. Connect to VNN VCC SENSE sent from the SoC to the PMIC. | | 30 | ILIM1 | 1 | | Current limit set pin for BUCK1 controller. Fit a resistor from this pin to ground to set current limit of external low-side FET. | | 33 | DRVH1 | 0 | VSYS + 5 V | High-side gate driver output for BUCK1 controller | | 34 | SW1 | I | | Switch node connection for BUCK1 controller | | 35 | BOOT1 | I | VSYS + 5 V | Bootstrap pin for BUCK1 controller. Connect a 100-nF ceramic capacitor between this pin and SW1 pin. | | 36 | PGNDSNS1 | I | | Power GND connection for BUCK1. Connect to ground terminal of external low-side FET. | | 37 | DRVL1 | 0 | 5 V | Low-side gate driver output for BUCK1 controller | | 38 | DRV5V_1_6 | 1 | 5 V | 5-V supply to BUCK1 and BUCK6 gate drivers. Bypass to ground with a 2.2-μF (typical) ceramic capacitor. Shorted on board to LDO5P0 pin. | | 39 | DRVL6 | 0 | 5 V | Low-side gate driver output for BUCK6 controller | | 40 | PGNDSNS6 | I | | Power GND connection for BUCK6. Connect to ground terminal of external low-side FET. | | 41 | воот6 | 1 | VSYS + 5 V | Bootstrap pin for BUCK6 controller. Connect a 100-nF ceramic capacitor between this pin and SW6 pin. | # 表 5-1. Pin Functions (续) | PIN SUPPLY, OP | | | | The medical ( ) | | | |----------------|---------------|-----|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | I/O | VOLTAGE<br>LEVEL | DESCRIPTION | | | | 42 | SW6 | I | | Switch node connection for BUCK6 controller | | | | 43 | DRVH6 | 0 | VSYS + 5 V | High-side gate driver output for BUCK6 controller | | | | 44 | FBVOUT6 | I | | Remote feedback sense for BUCK6 controller. Connect to positive terminal of output capacitor. | | | | 45 | ILIM6 | I | | Current limit set pin for BUCK6 controller. Fit a resistor from this pin to ground to set current limit of external low-side FET. | | | | 64 | ILIM2 | I | | Current limit set pin for BUCK2 controller. Fit a resistor from this pin to ground to set current limit of external low-side FET. | | | | LDO and | LOAD SWITCHES | | | | | | | 9 | LDOA1 | 0 | 1.35 - 3.3 V | LDOA1 output. Bypass to ground with a 4.7-μF (typical) ceramic capacitor. Leave floating when not in use. | | | | 17 | SWB1 | 0 | 0.5 - 3.3 V<br>(1.8-V<br>Typical) | Output of load switch B1. Bypass to ground with a 0.1-µF (typical) ceramic capacitor. Short with SWB2. | | | | 18 | PVINSWB1_B2 | I | 0.5 - 3.3 V<br>(1.8-V<br>Typical) | Power supply to load switch B1 and B2. Bypass to ground with a 1-µF (typical) ceramic capacitor to improve transient performance. Connect to ground when not in use. | | | | 19 | SWB2 | 0 | 0.5 - 3.3 V<br>(1.8-V<br>Typical) | Output of load switch B2. Bypass to ground with a 0.1-µF (typical) ceramic capacitor. Short with SWB1. Leave floating when not in use. | | | | 31 | SWA1 | 0 | 0.5 - 3.3 V | Output of load switch A1. Bypass to ground with a 0.1-µF (typical) ceramic capacitor. Leave floating when not in use. | | | | 32 | PVINSWA1 | I | 0.5 - 3.3 V | Power supply to load switch A1. Bypass to ground with a 1-µF (typical) ceramic capacitor to improve transient performance. Connect to ground when not in use. | | | | 46 | PVINVTT | I | VDDQ | Power supply to VTT LDO. Bypass to ground with a 10-µF (minimum) ceramic capacitor. Connect to ground when not in use. | | | | 47 | VTT | 0 | VDDQ / 2 | Output of load VTT LDO. Bypass to ground with 2× 22-µF (minimum) ceramic capacitors. Leave floating when not in use. | | | | 48 | VTTFB | I | VDDQ / 2 | Remote feedback sense for VTT LDO. Connect to positive terminal of output capacitor. Short to GND when not in use. | | | | 49 | LDOA3 | 0 | 0.7 - 1.5 V | Output of LDOA3. Bypass to ground with a 4.7-µF (typical) ceramic capacitor. Leave floating when not in use. | | | | 50 | PVINLDOA2_A3 | I | 1.8 V | Power supply to LDOA2 and LDOA3. Bypass to ground with a 4.7-µF (typical) ceramic capacitor. Connect to ground when not in use. | | | | 51 | LDOA2 | 0 | 0.7 - 1.5 V | Output of LDOA2. Bypass to ground with a 4.7-µF (typical) ceramic capacitor. Leave floating when not in use. | | | | 54 | LDO3P3 | 0 | 3.3 V | Output of 3.3-V internal LDO. Bypass to ground with a 4.7-µF (typical) ceramic capacitor. | | | | 56 | LDO5P0 | 0 | 5 V | Output of 5-V internal LDO or an internal switch that connects this pin to V5ANA. Bypass to ground with a 4.7-µF (typical) ceramic capacitor. | | | | 57 | V5ANA | I | 5 V | External 5-V supply input to internal load switch that connects this pin to LDO5P0 pin. Bypass this pin with an optional ceramic capacitor to improve transient performance. | | | # 表 5-1. Pin Functions (续) | PIN | | SUPPLY, OP | -1.Fill fullctions (英) | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | I/O | VOLTAGE<br>LEVEL | DESCRIPTION | | CE | | | | | PMICEN | I | | PMIC cold-boot pin. At assertion rising edge of the signal of this pin power state transitions from G3 to S4/S5. Driving the pin to <i>L</i> shuts down all VRs. | | LDOLS_EN or<br>SWA1_EN | I | | Enable pin for LDOA2, LDOA3, and SWA1 when OTP is configured to LDOLS_EN. Enable pin for just SWA1 when OTP is configured to SWA1_EN. Resources turn on at assertion (H) and turn off at deassertion (L) of the pin. Optionally, when the pin is pulled low, the host can write to enable bits in Reg 0xA0 - Reg 0xA1 to control the rails. | | IRQB | 0 | | Open-drain output interrupt pin. Refer to 节 7.6.4, <i>IRQ: PMIC Interrupt Register</i> , for definitions. | | RSMRSTB | 0 | | Open-drain output Always-ON-rail Power Good. It reflects a valid state whenever VSYS is available. | | GPO | 0 | | Open-drain output controlled by an I <sup>2</sup> C register bit defined in †† 7.6.27, GPO_CTRL: GPO Control Register, by the user, which then can be used as an enable signal to an external VR. | | PCH_PWROK | 0 | | Open-drain output global Power Good. It reflects a valid state whenever VSYS is available. | | PROCHOT | 0 | | Optional open-drain output for indicating PMIC thermal event. Invert before connecting to SoC if used, otherwise leave floating. This pin is triggered when any of the PMIC die temperature sensors detects the T <sub>HOT</sub> temperature. | | CLK | I | | I <sup>2</sup> C clock | | DATA | I/O | | I <sup>2</sup> C data | | THERMTRIPB | I | | Thermal shutdown signal from SoC | | SLP_S0B | I | | Power state pin. PMIC goes into Connected Standby at falling edge and exits from Connected Standby at rising edge. | | SLP_S3B | I | | Power state pin. PMIC goes into S3 at falling edge and exits from S3, transitions into S0 at rising edge. | | SLP_S4B | I | | Power state pin. PMIC goes into S4 at falling edge and exits from S4, transitions into S3 at rising edge. | | NCE | | | | | VREF | 0 | 1.25 V | Band-gap reference output. Stabilize it by connecting a 100-nF (typical) ceramic capacitor between this pin and quiet ground. | | AGND | _ | | Analog ground. Do not connect to the thermal pad ground on top layer. Connect to ground of VREF capacitor. | | VSYS | I | | System voltage detection and input to internal LDOs (3.3 V and 5 V). Bypass to ground with a 1- $\mu$ F (typical) ceramic capacitor. | | L PAD | | | | | Thermal pad | _ | | Connect to PCB ground plane using multiple vias for good thermal and electrical performance. | | | NAME CE PMICEN LDOLS_EN or SWA1_EN IRQB RSMRSTB GPO PCH_PWROK PROCHOT CLK DATA THERMTRIPB SLP_S0B SLP_S3B SLP_S4B NCE VREF AGND VSYS L PAD | NAME | NAME | Product Folder Links: TPS65094 提交文档反馈 1 # 6 Specifications ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|------| | ANALOG | | | | | VSYS Input voltage from battery | - 0.3 | 28 | V | | PVIN3, PVIN4, PVIN5, LDO5P0, DRV5V_1_6, DRV5V_2_A1, DRVL1, DRVL2, DRVL6 | - 0.3 | 7 | V | | V5ANA | - 0.3 | 6 | V | | PGNDSNS1, PGNDSNS2, PGNDSNS6, AGND, FBGND2 | - 0.3 | 0.3 | V | | DRVH1, DRVH2, DRVH6, BOOT1, BOOT2, BOOT6 | - 0.3 | 34 | V | | SW1, SW2, SW6 | - 5 <sup>(2)</sup> | 28 | V | | LX3, LX4, LX5 | - 2 <sup>(3)</sup> | 8 | V | | BOOTx to SWx Differential voltage | - 0.3 | 5.5 | V | | VREF, LDO3P3, FBVOUT1, FBVOUT2, FBVOUT6, FB3, FB4, FB5, ILIM1, ILIM2, ILIM6, PVINVTT, VTT, VTTFB, PVINSWA1, SWA1, PVINSWB1_B2, SWB1, SWB2, LDOA1 | - 0.3 | 3.6 | V | | PVINLDOA2_A3, LDOA2, LDOA3 | - 0.3 | 3.3 | V | | DIGITAL IOS | | | | | DATA, CLK, PCH_PWROK, RSMRSTB, GPO | - 0.3 | 3.6 | V | | PMICEN, SLP_S4B, SLP_S3B, SLP_S0B, LDOLS_EN, SWA1_EN, THERMTRIPB, IRQB, PROCHOT | - 0.3 | 7 | V | | Storage temperature, T <sub>stg</sub> | - 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |-----|---------------|------------------------------------------------------------|-------|------| | \/_ | Electrostatic | Human Body Model (HBM), per ANSI/ESDA/JEDEC JS001(1) | ±1000 | V | | VE | SD discharge | Charged Device Model (CDM), per JESD22-C101 <sup>(2)</sup> | ±250 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------|-------|-----|------|------| | ANALOG | ' | | ' | | | VSYS | 5.6 | 13 | 21 | V | | VREF | - 0.3 | | 1.3 | V | | PVIN3, PVIN4, PVIN5, LDO5P0, V5ANA, DRV5V_1_6, DRV5V_2_A1 | - 0.3 | 5 | 5.5 | V | | PGNDSNS1, PGNDSNS2, PGNDSNS6, AGND, FBGND2 | - 0.3 | | 0.3 | V | | DRVH1, DRVH2, DRVH6, BOOT1, BOOT2, BOOT6 | - 0.3 | | 26.5 | V | | DRVL1, DRVL2, DRVL6 | - 0.3 | | 5.5 | V | | SW1, SW2, SW6 | - 1 | | 21 | V | | LX3, LX4, LX5 | - 1 | | 5.5 | V | | FBVOUT1, FBVOUT2, FBVOUT6, FB3, FB4, FB5 | - 0.3 | | 3.6 | V | | LDO3P3, ILIM1, ILIM2, ILIM6, LDOA1 | - 0.3 | | 3.3 | V | Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> Transient for less than 5 ns. <sup>(3)</sup> Transient for less than 20 ns. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions (续) over operating free-air temperature range (unless otherwise noted) | | MIN | NOM | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------------|-------|-----|----------|------| | PVINVTT | - 0.3 | | VDDQ | V | | VTT, VTTFB | - 0.3 | | VDDQ / 2 | V | | PVINSWA1, SWA1 | - 0.3 | 3.3 | 3.6 | V | | PVINSWB1_B2, PVINLDOA2_A3, SWB1, SWB2 | - 0.3 | | 1.8 | V | | LDOA2, LDOA3 | - 0.3 | | 1.5 | V | | DIGITAL IOs | | | | | | DATA, CLK, PMICEN, SLP_S4B, SLP_S3B, LDOLS_EN, SWA1_EN, SLP_S0B, THERMTRIPB, PROCHOT, IRQB, RSMRSTB, PCH_PWROK, GPO | - 0.3 | | 3.3 | V | | CHIP | | | | | | T <sub>A</sub> Operating ambient temperature | - 40 | 27 | 85 | °C | | T <sub>J</sub> Operating junction temperature | - 40 | 27 | 125 | °C | ### **6.4 Thermal Information** Copyright © 2025 Texas Instruments Incorporated | | | TPS65094x | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RSK (VQFN) | UNIT | | | | 64 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 25.8 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 11.3 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 4.4 | °C/W | | ψJT | Junction-to-top characterization parameter | 0.2 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 4.4 | °C/W | | R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 0.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. #### 6.5 Electrical Characteristics: Total Current Consumption over recommended free-air temperature range and over recommended input voltage range (typical values are at T<sub>A</sub> = 25°C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|------------------------------------------------------------|-----|-----|-----|------| | CD. | $V_{SYS}$ = 13 V, all functional output rails are disabled | | 65 | | μΑ | # 6.6 Electrical Characteristics: Reference and Monitoring System over recommended free-air temperature range and over recommended input voltage range (typical values are at T<sub>A</sub> = 25°C) (unless otherwise noted) | notou) | | | | | | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | | | | | Band-gap reference voltage | | | 1.25 | | V | | Accuracy | | - 0.5% | | 0.5% | | | Band-gap output capacitor | | 0.047 | 0.1 | 0.22 | μF | | VSYS UVLO threshold for LDO5 | V <sub>SYS</sub> falling | 5.24 | 5.4 | 5.56 | V | | VSYS UVLO threshold hysteresis for LDO5 | V <sub>SYS</sub> rising above<br>V <sub>SYS_UVLO_5V</sub> | | 200 | | mV | | VSYS UVLO threshold for LDO3P3 | V <sub>SYS</sub> falling | 3.45 | 3.6 | 3.75 | V | | | PARAMETER Band-gap reference voltage Accuracy Band-gap output capacitor VSYS UVLO threshold for LDO5 VSYS UVLO threshold hysteresis for LDO5 | PARAMETER TEST CONDITIONS Band-gap reference voltage Accuracy Band-gap output capacitor VSYS UVLO threshold for LDO5 VSYS UVLO threshold hysteresis for LDO5 VSYS UVLO threshold hysteresis for VSYS UVLO_5V | PARAMETER TEST CONDITIONS MIN Band-gap reference voltage Accuracy - 0.5% Band-gap output capacitor VSYS UVLO threshold for LDO5 VSYS falling VSYS UVLO threshold hysteresis for LDO5 VSYS_UVLO_5V VSYS_UVLO_5V | PARAMETER TEST CONDITIONS MIN TYP Band-gap reference voltage 1.25 Accuracy - 0.5% Band-gap output capacitor 0.047 0.1 VSYS UVLO threshold for LDO5 V <sub>SYS</sub> falling 5.24 5.4 VSYS UVLO threshold hysteresis for LDO5 V <sub>SYS</sub> rising above V <sub>SYS_UVLO_5V</sub> 200 | PARAMETER TEST CONDITIONS MIN TYP MAX Band-gap reference voltage 1.25 Accuracy - 0.5% 0.5% Band-gap output capacitor 0.047 0.1 0.22 VSYS UVLO threshold for LDO5 V <sub>SYS</sub> falling 5.24 5.4 5.56 VSYS UVLO threshold hysteresis for LDO5 V <sub>SYS</sub> rising above V <sub>SYS_UVLO_5V</sub> 200 200 | Product Folder Links: TPS65094 English Data Sheet: SWCS133 # 6.6 Electrical Characteristics: Reference and Monitoring System (续) over recommended free-air temperature range and over recommended input voltage range (typical values are at T<sub>A</sub> = 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-----|----------|------| | V <sub>SYS_UVLO_3V_HYS</sub> | VSYS UVLO threshold hysteresis for LDO3P3 | V <sub>SYS</sub> rising above<br>V <sub>SYS</sub> _uvLO_3V | | 150 | | mV | | T <sub>CRIT</sub> | Critical threshold of die temperature | T <sub>J</sub> rising | 130 | 145 | 160 | °C | | T <sub>CRIT_HYS</sub> | Hysteresis of T <sub>CRIT</sub> | T <sub>J</sub> falling | | 10 | | °C | | T <sub>HOT</sub> | Hot threshold of die temperature | T <sub>J</sub> rising | 110 | 115 | 120 | °C | | T <sub>HOT_HYS</sub> | Hysteresis of T <sub>HOT</sub> | T <sub>J</sub> falling | | 10 | | °C | | LDO5 | | | | | | | | V <sub>IN</sub> | Input voltage at V <sub>SYS</sub> pin | | | 13 | 21 | V | | V <sub>OUT</sub> | DC output voltage | I <sub>OUT</sub> = 10 mA | 4.9 | 5 | 5.1 | V | | I <sub>OUT</sub> | DC output current | | | 100 | 180 | mA | | I <sub>OCP</sub> | Overcurrent protection | Measured with output shorted to ground | 200 | | | mA | | V <sub>TH_PG</sub> | Power Good assertion threshold in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> rising | | 94% | | | | V <sub>TH_PG_HYS</sub> | Power Good deassertion hysteresis | V <sub>OUT</sub> rising or falling | | 4% | | | | IQ | Quiescent current | V <sub>IN</sub> = 13 V, I <sub>OUT</sub> = 0 A | | 20 | | μA | | C <sub>OUT</sub> | External output capacitance | | 2.7 | 4.7 | 10 | μF | | V5ANA-to-LDO5P0 | 0 LOAD SWITCH | | | | <b>"</b> | | | R <sub>DSON</sub> | On resistance | V <sub>IN</sub> = 5 V, measured from<br>V5ANA pin<br>to LDO5P0 pin at I <sub>OUT</sub> = 200 mA | | | 1 | Ω | | V <sub>TH_PG</sub> | Power Good threshold for external 5-V supply | V <sub>V5ANA</sub> rising | | 4.7 | | V | | V <sub>TH_HYS_PG</sub> | Power Good threshold hysteresis for external 5-V supply | V <sub>V5ANA</sub> falling | | 100 | | mV | | I <sub>LKG</sub> | Leakage current | Switch disabled,<br>V <sub>V5ANA</sub> = 5 V, V <sub>LDO5</sub> = 0 V | | | 10 | μΑ | | LDO3P3 | | | | | | | | V <sub>IN</sub> | Input voltage at V <sub>SYS</sub> pin | | | 13 | 21 | V | | | DC output voltage | I <sub>OUT</sub> = 10 mA | | 3.3 | | V | | V <sub>OUT</sub> | Accuracy | V <sub>IN</sub> = 13 V,<br>I <sub>OUT</sub> = 10 mA | - 3% | | 3% | | | I <sub>OUT</sub> | DC output current | | | | 40 | mA | | I <sub>OCP</sub> | Overcurrent protection | Measured with output shorted to ground | 70 | | | mA | | V <sub>TH_PG</sub> | Power Good assertion threshold in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> rising | | 92% | | | | V <sub>TH_PG_HYS</sub> | Power Good deassertion hysteresis | V <sub>OUT</sub> falling | | 3% | | | | IQ | Quiescent current | V <sub>IN</sub> = 13 V,<br>I <sub>OUT</sub> = 0 A | | 20 | | μΑ | | C <sub>OUT</sub> | External output capacitance | | 2.2 | 4.7 | 10 | μF | | | | | | | | | ### 6.7 Electrical Characteristics: Buck Controllers over recommended input voltage range, $T_A = -40$ °C to +85°C and $T_A = 25$ °C for typical values (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX UNIT | |-----------|-----------------|-----|-----|----------| | BUCK1 | | | | | over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|-------| | V <sub>IN</sub> | Power input voltage for external HSD FET | | 5.6 | 13 | 21 | V | | | | Step size | | 10 | | mV | | | | BUCK1_VID[6:0] = 0000000 | | 0 | | | | | | BUCK1_VID[6:0] = 0000001 | | 0.5 | | | | | | BUCK1_VID[6:0] = 0000010 | | 0.51 | | | | | DC output voltage | : | | : | | V | | | | BUCK1_VID[6:0] = 0110011 (default) | | 1.00 | | , v | | | | i: | | : | | | | V <sub>OUT</sub> | | BUCK1_VID[6:0] = 1110101 | | 1.66 | | | | | | BUCK1_VID[6:0] = 1110110 - 1111111 | | 1.67 | | | | | | $V_{OUT} \geqslant 1 \text{ V, } I_{OUT} = 100 \text{ mA to 5 A}$ | - 2% | | 2% | | | | DC output voltage | V <sub>OUT</sub> = 0.75 V, I <sub>OUT</sub> = 100 mA to 2.1 A | - 2.5% | | 2.5% | | | | accuracy | $V_{OUT} \le 0.6 \text{ V}, I_{OUT} = 10 \text{ mA}$ | - 3.5% | | 3.5% | | | | Total output voltage | $I_{OUT}$ = 10 mA, $V_{OUT} \le 0.785$ V, $V_{SYS}$ = 13 V | - 20 | | 40 | | | | accuracy (DC + ripple) in DCM | I <sub>OUT</sub> = 10 mA, V <sub>OUT</sub> ≤ 0.785 V, V <sub>SYS</sub> = 21 V | - 20 | | 55 | mV | | SR(V <sub>OUT</sub> ) | Output DVS slew rate | | 2.5 | 3.125 | | mV/μs | | I <sub>LIM_LSD</sub> | Low-side output valley<br>current limit accuracy<br>(programmed by external<br>resistor R <sub>LIM</sub> ) | See 节 7.3.3.4, <i>Current Limit</i> , for details. | - 15% | | 15% | | | V <sub>TH_ZC</sub> | Low-side current zero crossing detection threshold | | - 11 | | 11 | mV | | I <sub>LIMREF</sub> | Source current out of ILIM1 pin | T = 25°C | 45 | 50 | 55 | μA | | V <sub>LIM</sub> | Voltage at ILIM1 pin | $V_{LIM} = R_{LIM} \times I_{LIMREF}$ | 0.2 | | 2.25 | V | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | $V_{OUT} \geqslant 1 \text{ V, } I_{OUT} = 5 \text{ A}$ | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> / Δ I <sub>OUT</sub> | Load regulation | $V_{IN}$ = 13 V, $V_{OUT} \geqslant$ 1 V,<br>$I_{OUT}$ = 0 A to 5 A,<br>referenced to $V_{OUT}$ at $I_{OUT}$ = 5 A | 0% | | 1% | | | △Vout tr (1) | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 13 V, $V_{OUT}$ = 1.00 V, $I_{OUT}$ = 1.5 A to 5 A and 5 A to 1.5 A with 1 $\mu$ s of $t_r$ and $t_f$ | - 50 | | 50 | mV | | A VOUI_IR V | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 13 V, $V_{OUT}$ = 0.75 V, $I_{OUT}$ = 0.3 A to 1.5 A and 1.5 A to 0.3 A with 1 $\mu$ s of $t_r$ and $t_f$ | | | 30 | 1117 | | ., | Power Good deassertion | V <sub>OUT</sub> rising | | 108% | | | | $V_{TH\_PG}$ | threshold in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion<br>hysteresis entering back<br>into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3% | | | | C <sub>OUT</sub> | External output capacitance | Recommended amount to meet transient specification | 180 | 220 | | μF | | L <sub>SW</sub> | External output inductance | | 0.376 | 0.47 | 0.564 | μH | 提交文档反馈 11 over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | l | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------------------|---------------------------------------| | D | Driver DRVH resistance | Source, IDRVH = - 50 mA | | 3 | | 0 | | R <sub>DSON_DRVH</sub> | Dilver Ditvil lesistance | Sink, IDRVH = 50 mA | | 2 | | 52 | | D | Driver DRVL resistance | Source, IDRVL = - 50 mA | | 3 | | 0 | | R <sub>DSON_DRVL</sub> | Dilver DRVL resistance | Sink, IDRVL = 50 mA | | 0.4 | | 1 12 | | | | BUCK1_DIS[1:0] = 01 | | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | BUCK1_DIS[1:0] = 10 | | 200 | | Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω Ω | | | | BUCK1_DIS[1:0] = 11 | | 500 | | | | C <sub>BOOT</sub> | Bootstrap capacitance | | | 100 | | nF | | R <sub>ON_BOOT</sub> | Bootstrap switch ON resistance | | | | 20 | Ω | | BUCK2 | | | | | | | | V <sub>IN</sub> | Power input voltage for external HSD FET | | 5.6 | 13 | 21 | V | | | | Step size | | 10 | | mV | | | | BUCK2_VID[6:0] = 0000000 (default) | | 0 | | | | | | BUCK2_VID[6:0] = 0000001 | | 0.5 | | | | | DC output voltage | BUCK2_VID[6:0] = 0000010 | | 0.51 | | ,, | | | | : | | : | | V | | | | BUCK2_VID[6:0] = 1110101 | | 1.66 | | | | $V_{OUT}$ | | BUCK2_VID[6:0] = 1110110 - 1111111 | | 1.67 | | | | | | V <sub>OUT</sub> ≥ 1 V, I <sub>OUT</sub> = 100 mA to 21 A | - 2% | | 2% | | | | DC output voltage | V <sub>OUT</sub> = 0.75 V, I <sub>OUT</sub> = 100 mA to 6.3 A | - 2.5% | | 2.5% | | | | accuracy | V <sub>OUT</sub> ≤ 0.6 V, I <sub>OUT</sub> = 10 mA | - 3.5% | | 3.5% | | | | Total output voltage accuracy (DC + ripple) in DCM | I <sub>OUT</sub> = 10 mA, V <sub>OUT</sub> ≤ 0.765 V | - 20 | | 40 | mV | | SR(V <sub>OUT</sub> ) | Output DVS slew rate | | 2.5 | 3.125 | | mV/µs | | I <sub>LIM_LSD</sub> | Low-side output valley<br>current limit accuracy<br>(programmed by external<br>resistor R <sub>LIM</sub> ) | See 节 7.3.3.4, <i>Current Limit</i> , for details. | - 15% | | 15% | | | V <sub>TH_ZC</sub> | Low-side current zero crossing detection threshold | | - 11 | | 11 | mV | | I <sub>LIMREF</sub> | Source current out of ILIM2 pin | T = 25°C | 45 | 50 | 55 | μA | | V <sub>LIM</sub> | Voltage at ILIM2 pin | V <sub>LIM</sub> = R <sub>LIM</sub> × I <sub>LIMREF</sub> | 0.2 | | 2.25 | V | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | V <sub>OUT</sub> ≥ 1 V, I <sub>OUT</sub> = 21 A | - 0.5% | | 0.5% | | | $\Delta V_{OUT} / \Delta I_{OUT}$ | Load regulation | $V_{IN}$ = 13 V, 1 V $\leq$ V <sub>OUT</sub> $\leq$ 1.3 V, $I_{OUT}$ = 0 A to 21 A, referenced to V <sub>OUT</sub> at $I_{OUT}$ = 21 A | 0% | | 1% | | | A Vouz == (1) | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 13 V, $V_{OUT}$ = 1 V, $I_{OUT}$ = 1 A to 21 A and 21 A to 1 A with 1 $\mu$ s of $t_r$ and $t_f$ | - 160 | | 30 <sup>(2)</sup> | mV | | Δ V <sub>OUT_TR</sub> <sup>(1)</sup> | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 13 V, $V_{OUT}$ = 0.75 V, $I_{OUT}$ = 1 A to 3.3 A and 3.3 A to 1 A with 1 $\mu$ s of $t_r$ and $t_f$ | - 50 | | 50 <sup>(2)</sup> | IIIV | Product Folder Links: *TPS65094*English Data Sheet: SWCS133 over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------|------|-------|------| | ., | Power Good deassertion | V <sub>OUT</sub> rising | | 108% | | | | V <sub>TH_PG</sub> | threshold in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion<br>hysteresis entering back<br>into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3% | | | | -SW | External output inductance | | 0.176 | 0.22 | 0.264 | μH | | C <sub>OUT</sub> | External output capacitance | Recommended amount to meet transient specification | 440 | 550 | | μF | | | Driven DDV/I I manieteman | Source, IDRVH = - 50 mA | | 3 | | | | Rdson_drvh | Driver DRVH resistance | Sink, IDRVH = 50 mA | | 2 | | Ω | | | Data and DDV/I and data and | Source, IDRVL = - 50 mA | , | 3 | | | | R <sub>DSON_DRVL</sub> | Driver DRVL resistance | Sink, IDRVL = 50 mA | | 0.4 | | Ω | | | | BUCK2_DIS[1:0] = 01 | | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | BUCK2_DIS[1:0] = 10 | | 200 | | Ω | | | resistance | BUCK2_DIS[1:0] = 11 | , | 500 | | | | Своот | Bootstrap capacitance | | , | 100 | | nF | | R <sub>ON_BOOT</sub> | Bootstrap switch ON resistance | | | | 20 | Ω | | BUCK6 | | | | | | | | V <sub>IN</sub> | Power input voltage for external HSD FET | | 5.6 | 13 | 21 | V | | | | Step size | | 10 | | m۷ | | | | BUCK6_VID[6:0] = 0000000 | | 0 | | | | | | BUCK6_VID[6:0] = 0000001 | | 0.5 | | | | | | BUCK6_VID[6:0] = 0000010 | | 0.51 | | | | | | : | | : | | | | | | BUCK6_VID[6:0] = 0111101 (TPS650940 and TPS650944 default) | | 1.1 | | | | ., | DC output voltage | i i | , | : | | | | V <sub>OUT</sub> | | BUCK6_VID[6:0] = 1000111 (TPS650941 default) | , | 1.2 | | | | | | i: | | : | | | | | | BUCK6_VID[6:0] = 1010110 (TPS650942 default) | | 1.35 | | | | | | i: | | : | | | | | | BUCK6_VID[6:0] = 1110101 | | 1.66 | | | | | | BUCK6_VID[6:0] = 1110110 - 1111111 | | 1.67 | | | | | DC output voltage accuracy | $V_{OUT} \geqslant$ 1 V, $I_{OUT}$ = 100 mA to 7 A | - 2% | | 2% | | | LIM_LSD | Low-side output valley<br>current limit accuracy<br>(programmed by external<br>resistor R <sub>LIM</sub> ) | See 节 7.3.3.4, <i>Current Limit</i> , for details. | - 15% | | 15% | | | √ <sub>TH_ZC</sub> | Low-side current zero<br>crossing detection<br>threshold | | - 11 | | 11 | m۱ | | LIMREF | Source current out of ILIM6 pin | T = 25°C | 45 | 50 | 55 | μA | Product Folder Links: TPS65094 13 English Data Sheet: SWCS133 over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|------| | V <sub>LIM</sub> | Voltage at ILIM6 pin | V <sub>LIM</sub> = R <sub>LIM</sub> × I <sub>LIMREF</sub> | 0.2 | | 2.25 | V | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | $V_{OUT} \geqslant 1 \text{ V, } I_{OUT} = 7 \text{ A}$ | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> / Δ I <sub>OUT</sub> | Load regulation | $V_{IN}$ = 13 V, $V_{OUT} \geqslant$ 1 V, $I_{OUT}$ = 0 A to 7 A, referenced to $V_{OUT}$ at $I_{OUT}$ = 7 A | 0% | | 1% | | | $\Delta$ V <sub>OUT_TR</sub> | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 13 V,<br>VOUT = 1.35 V, $I_{OUT}$ = 2.1 A to 7 A and 7 A to 2.1<br>A with 1.96 $\mu$ s of $t_r$ and $t_f$ (2.5 A/ $\mu$ s) | - 5% | | 5% | | | | Power Good deassertion | V <sub>OUT</sub> rising | - | 108% | | | | $V_{TH\_PG}$ | threshold in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion hysteresis entering back into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3% | | | | L <sub>SW</sub> | External output inductance | | 0.376 | 0.47 | 0.564 | μΗ | | C <sub>OUT</sub> | External output capacitance | Recommended amount to meet transient specification | 150 | 220 | | μF | | В | Driver DRVH resistance | Source, IDRVH = - 50 mA | | 3 | | 0 | | R <sub>DSON_DRVH</sub> | Driver DRVH resistance | Sink, IDRVH = 50 mA | | 2 | | Ω | | D | Driver DRVL resistance | Source, IDRVL = - 50 mA | - | 3 | | Ω | | R <sub>DSON_DRVL</sub> | Driver DRVL resistance | Sink, IDRVL = 50 mA | | 0.4 | | 52 | | | | BUCK6_DIS[1:0] = 01 | | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | BUCK6_DIS[1:0] = 10 | | 200 | | Ω | | | | BUCK6_DIS[1:0] = 11 | | 500 | | | | C <sub>BOOT</sub> | Bootstrap capacitance | | | 100 | | nF | | R <sub>ON_BOOT</sub> | Bootstrap switch ON resistance | | | | 20 | Ω | <sup>(1)</sup> Frequency of transient load current ranges from 0 to 1 MHz with duty cycle of 50%. For cases where duty cycle and frequency are limited by t<sub>r</sub> and t<sub>f</sub>, the highest frequency is set by 1 / (t<sub>r</sub> + t<sub>f</sub>), where t<sub>r</sub> is rise time (0% to 100%) and t<sub>f</sub> is fall time (100% to 0%). ### 6.8 Electrical Characteristics: Synchronous Buck Converters over recommended input voltage range, $T_A = -40$ °C to +85°C and $T_A = 25$ °C for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------|------------------------------------------------------|--------|-------|------|------| | BUCK3 | | | ' | | | | | V <sub>IN</sub> | Power input voltage | | 4.5 | 5 | 5.5 | V | | | | Step size | | 25 | | mV | | | | BUCK3_VID[6:0] = 0000000 | | 0 | | | | | | BUCK3_VID[6:0] = 0000001 | | 0.65 | | | | | | BUCK3_VID[6:0] = 0000010 | | 0.675 | | | | | DC output voltage | : | | : | | V | | $V_{OUT}$ | | BUCK3_VID[6:0] = 0010001 (default) | | 1.05 | | V | | | | : | | : | | | | | | BUCK3_VID[6:0] = 1110101 | | 3.55 | | | | | | BUCK3_VID[6:0] = 1110110 - 1111111 | | 3.575 | | | | | DC output voltage | V <sub>OUT</sub> = 1.05 V, I <sub>OUT</sub> = 1.5 A | - 2% | , | 2% | | | | accuracy | V <sub>OUT</sub> = 1.05 V, I <sub>OUT</sub> = 100 mA | - 2.5% | , | 2.5% | | Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> Additional overshoot of up to 100 mV is allowed as long as it lasts less than 50 μs. # 6.8 Electrical Characteristics: Synchronous Buck Converters (续) over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------|----------|-------|---------------| | SR(V <sub>OUT</sub> ) | Output DVS slew rate | | 2.5 | 3.125 | | mV/μs | | Гоит | Continuous DC output current | | | | 3 | Α | | IND_LIM | HSD FET current limit | | 4.3 | | 7 | Α | | la | Quiescent current | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 1 V | | 35 | | μΑ | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | V <sub>OUT</sub> = 1.05 V, I <sub>OUT</sub> = 1.5 A | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> / Δ I <sub>OUT</sub> | Load regulation | $V_{IN}$ = 5 V, $V_{OUT}$ = 1.05 V, $I_{OUT}$ = 0 A to 3 A, referenced to $V_{OUT}$ at $I_{OUT}$ = 1.5 A | - 0.2% | | 2% | | | Δ V <sub>OUT_TR</sub> <sup>(1)</sup> | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 5 V, $V_{OUT}$ = 1.05 V, $I_{OUT}$ = 0.9 A to 3 A and 3 A to 0.9 A with slew rate of 2.5 A/ $\mu$ s | - 5% | | 7% | | | | Power Good | V <sub>OUT</sub> rising | | 108% | | | | $V_{TH\_PG}$ | deassertion threshold<br>in percentage of<br>target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good<br>reassertion hysteresis<br>entering back into<br>V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3% | | | | L <sub>SW</sub> | Output inductance | | 0.376 | 0.47 | 0.564 | μΗ | | C <sub>IN</sub> | Input bypass capacitance | | 2.5 | 10 | 12 | μF | | C <sub>OUT</sub> | Output filtering capacitance | | 61.6 | 88 | 110 | μF | | R <sub>DIS</sub> | Outrout auto disabone | BUCK3_DIS[1:0] = 01 | | 100 | | | | | Output auto-discharge resistance | BUCK3_DIS[1:0] = 10 | | 200 | | Ω | | | | BUCK3_DIS[1:0] = 11 | | 500 | | | | BUCK4 | | | | | | | | V <sub>IN</sub> | Power input voltage | | 4.5 | 5 | 5.5 | V | | | | Step size | | 25 | | mV | | | | BUCK4_VID[6:0] = 0000000 | | 0 | | | | | | BUCK4_VID[6:0] = 0000001 | | 0.65 | | | | | | BUCK4_VID[6:0] = 0000010 | | 0.675 | | | | | DC output voltage | <u>:</u> | | <u> </u> | | V | | $V_{OUT}$ | | BUCK4_VID[6:0] = 0101111 (default) | | 1.8 | | • | | | | : | | <u> </u> | | | | | | BUCK4_VID[6:0] = 1110101 | | 3.55 | | | | | | BUCK4_VID[6:0] = 1110110 - 1111111 | | 3.575 | | | | | DC output voltage | V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 1.5 A | - 2% | | 2% | μΗ<br>μF<br>Ω | | | accuracy | V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 100 mA | - 2.5% | | 2.5% | | | OUT | Continuous DC output current | | | | 3 | Α | | IND_LIM | HSD FET current limit | | 4.3 | | 7 | Α | | l <sub>Q</sub> | Quiescent current | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 1.8 V | | 35 | | μA | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 1.5 A | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> / Δ I <sub>OUT</sub> | Load regulation | $V_{IN}$ = 5 V, $V_{OUT}$ = 1.8 V, $I_{OUT}$ = 0 A to 1.5 A, referenced to $V_{OUT}$ at $I_{OUT}$ = 0.75 A | - 0.2% | | 0.65% | | 提交文档反馈 15 English Data Sheet: SWCS133 # 6.8 Electrical Characteristics: Synchronous Buck Converters (续) over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|------| | $\Delta V_{OUT\_TR}$ (1) | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 5 V, VOUT = 1.8 V, $I_{OUT}$ = 0.45 A to 1.5 A and 1.5 A to 0.45 A with slew rate of 2.5 A/ $\mu$ s | - 5% | | 5% | | | | Power Good | V <sub>OUT</sub> rising | | 108% | | | | $V_{TH\_PG}$ | deassertion threshold<br>in percentage of<br>target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good<br>reassertion hysteresis<br>entering back into<br>V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3% | | | | L <sub>SW</sub> | Output inductance | | 0.376 | 0.47 | 0.564 | μΗ | | C <sub>IN</sub> | Input bypass capacitance | | 2.5 | 10 | 12 | μF | | C <sub>OUT</sub> | Output filtering capacitance | | 46 | 66 | 110 | μF | | | Outrat and the | BUCK4_DIS[1:0] = 01 | | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | BUCK4_DIS[1:0] = 10 | | 200 | | Ω | | | | BUCK4_DIS[1:0] = 11 | | 500 | | | | BUCK5 | | | | | | | | $V_{IN}$ | Power input voltage | | 4.5 | 5 | 5.5 | V | | | | Step size | | 10 | | mV | | | | BUCK5_VID[6:0] = 0000000 | | 0 | | | | | | BUCK5_VID[6:0] = 0000001 | | 0.5 | | | | | DC output voltage | BUCK5_VID[6:0] = 0000010 | | 0.51 | | | | | | : | | : | | V | | V <sub>OUT</sub> | | BUCK5_VID[6:0] = 1001011 (default) | | 1.24 | | V | | | | i: | | : | | | | | | BUCK5_VID[6:0] = 1110101 | | 1.66 | | | | | | BUCK4_VID[6:0] = 1110110 - 1111111 | | 1.67 | | | | | DC output voltage | V <sub>OUT</sub> = 1.24 V, I <sub>OUT</sub> = 1.5 A | - 2% | | 2% | | | | accuracy | V <sub>OUT</sub> = 1.24 V, I <sub>OUT</sub> = 100 mA | - 2.5% | | 2.5% | | | I <sub>OUT</sub> | Continuous DC output current | | | | 3.2 | Α | | I <sub>IND_LIM</sub> | HSD FET current limit | | 4.3 | | 7 | Α | | IQ | Quiescent current | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 1.24 V | | 35 | | μA | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | V <sub>OUT</sub> = 1.24 V, I <sub>OUT</sub> = 1.5 A | - 0.5% | | 0.5% | | | ∆ V <sub>OUT</sub> / ∆ I <sub>OUT</sub> | Load regulation | $V_{IN}$ = 5 V, $V_{OUT}$ = 1.24 V, $I_{OUT}$ = 0 A to 1.5 A, referenced to $V_{OUT}$ at $I_{OUT}$ = 0.75 A | - 0.2% | | 1% | | | Δ V <sub>OUT_TR</sub> <sup>(1)</sup> | Load transient regulation | DC + AC at sense point, $V_{IN}$ = 5 V,<br>$V_{OUT}$ = 1.24 V, $I_{OUT}$ = 0.45 A to 1.5 A and 1.5 A to<br>0.45 A with slew rate of 2.5 A/µs | - 5% | | 5% | | | | Power Good | V <sub>OUT</sub> rising | | 108% | | | | $V_{TH\_PG}$ | deassertion threshold<br>in percentage of<br>target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | Product Folder Links: TPS65094 16 #交文 English Data Sheet: SWCS133 # 6.8 Electrical Characteristics: Synchronous Buck Converters (续) over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------|------------------------------------|-------|------|-------|------| | V <sub>TH_HYS_PG</sub> | Power Good<br>reassertion hysteresis<br>entering back into<br>V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3 | | | | L <sub>SW</sub> | Output inductance | | 0.376 | 0.47 | 0.564 | μΗ | | C <sub>IN</sub> | Input bypass capacitance | | 2.5 | 10 | 12 | μF | | C <sub>OUT</sub> | Output filtering capacitance | | 31 | 44 | 110 | μF | | | | BUCK5_DIS[1:0] = 01 | | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | BUCK5_DIS[1:0] = 10 | | 200 | | Ω | | | | BUCK5_DIS[1:0] = 11 | | 500 | | | #### 6.9 Electrical Characteristics: LDOs over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|--------|------|------|------| | LDOA1 | | | | | • | | | V <sub>IN</sub> | Input voltage | | 4.5 | 5 | 5.5 | V | | | | I <sub>OUT</sub> = 10 mA, LDOA1_SEL[3:0] = 0000 | | 1.35 | | | | | | LDOA1_SEL[3:0] = 0001 | | 1.5 | | | | | | LDOA1_SEL[3:0] = 0010 | | 1.6 | | | | | | LDOA1_SEL[3:0] = 0011 | | 1.7 | | | | | | LDOA1_SEL[3:0] = 0100 (TPS650944 default) | | 1.8 | | | | | | LDOA1_SEL[3:0] = 0101 | | 1.9 | | | | | | LDOA1_SEL[3:0] = 0110 | | 2 | | | | V <sub>OUT</sub> | DC output voltage | LDOA1_SEL[3:0] = 0111 | | 2.1 | | V | | *001 | 20 datput voltage | LDOA1_SEL[3:0] = 1000 | | 2.3 | | · | | | | LDOA1_SEL[3:0] = 1001 | | 2.4 | | | | | | LDOA1_SEL[3:0] = 1010 | | 2.5 | | | | | | LDOA1_SEL[3:0] = 1011 | | 2.7 | | | | | | LDOA1_SEL[3:0] = 1100 | | 2.85 | | | | | | LDOA1_SEL[3:0] = 1101 | | 3 | | | | | | LDOA1_SEL[3:0] = 1110 (TPS650940,<br>TPS650941, and TPS650942 default) | | 3.3 | | | | V <sub>OUT</sub> | Accuracy | I <sub>OUT</sub> = 0 to 200 mA | - 2% | | 2% | | | I <sub>OUT</sub> | DC output current | | | | 200 | mA | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | I <sub>OUT</sub> = 40 mA | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> /<br>Δ I <sub>OUT</sub> | Load regulation | I <sub>OUT</sub> = 10 mA to 200 mA | - 2% | | 2% | | | I <sub>OCP</sub> | Overcurrent protection | V <sub>IN</sub> = 5 V, Measured with output shorted to ground | 500 | | | mA | | | Power Good deassertion | V <sub>OUT</sub> rising | | 108% | | | | V <sub>TH_PG</sub> | threshold in percentage of target $V_{\text{OUT}}$ | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion hysteresis entering back into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 3% | | | over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------|------|------|------| | l <sub>Q</sub> | Quiescent current | I <sub>OUT</sub> = 0 A | | 23 | | μA | | ^ | External output capacitance | | 2.7 | 4.7 | 10 | μF | | C <sub>OUT</sub> | ESR | | | | 100 | mΩ | | | | LDOA1_DIS[1:0] = 01 | | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | LDOA1_DIS[1:0] = 10 | | 190 | | Ω | | | | LDOA1_DIS[1:0] = 11 | | 450 | | | | LDOA2 | | | | | | | | V <sub>IN</sub> | Power input voltage | | V <sub>OUT</sub> + V <sub>DROP</sub> (1) | 1.8 | 1.98 | V | | | | LDOA2_VID[3:0] = 0000 (TPS650944 default) | | 0.7 | | | | | | LDOA2_VID[3:0] = 0001 | | 0.75 | | | | | | LDOA2_VID[3:0] = 0010 | | 8.0 | | | | | | LDOA2_VID[3:0] = 0011 | | 0.85 | | | | | | LDOA2_VID[3:0] = 0100 | | 0.9 | | | | | | LDOA2_VID[3:0] = 0101 | | 0.95 | | | | | | LDOA2_VID[3:0] = 0110 | | 1 | | | | | DC output voltage in normal | LDOA2_VID[3:0] = 0111 | | 1.05 | | | | $V_{OUT}$ | operating mode | LDOA2_VID[3:0] = 1000 | | 1.1 | | V | | | | LDOA2_VID[3:0] = 1001 | | 1.15 | | | | | | LDOA2_VID[3:0] = 1010 (TPS650940,<br>TPS650941, and TPS650942 default) | | 1.2 | | | | | | LDOA2_VID[3:0] = 1011 | | 1.25 | | | | | | LDOA2_VID[3:0] = 1100 | | 1.3 | | | | | | LDOA2_VID[3:0] = 1101 | | 1.35 | | | | | | LDOA2_VID[3:0] = 1110 | | 1.4 | | | | | | LDOA2_VID[3:0] = 1111 | | 1.5 | | | | V <sub>OUT</sub> | DC output voltage accuracy | I <sub>OUT</sub> = 0 to 600 mA | - 2% | | 3% | | | I <sub>OUT</sub> | DC output current | | | | 600 | mA | | V <sub>DROP</sub> | Dropout voltage | $V_{OUT} = 0.99 \times V_{OUT\_NOM},$<br>$I_{OUT} = 600 \text{ mA}$ | | | 350 | mV | | $\Delta V_{OUT} / \Delta V_{IN}$ | Line regulation | I <sub>OUT</sub> = 300 mA | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> /<br>Δ I <sub>OUT</sub> | Load regulation | I <sub>OUT</sub> = 10 mA to 600 mA | - 2% | | 2% | | | I <sub>OCP</sub> | Overcurrent protection | Measured with output shorted to ground | 0.65 | 1.25 | | Α | | ., | Power Good assertion threshold | V <sub>OUT</sub> rising | | 108% | | | | $V_{TH\_PG}$ | in percentage of target $V_{\text{OUT}}$ | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good deassertion hysteresis | V <sub>OUT</sub> falling | | 3% | | | | IQ | Quiescent current | I <sub>OUT</sub> = 0 A | | 20 | | μΑ | | PSRR | Power supply rejection ratio | f = 1 kHz, $V_{IN}$ = 1.8 V, $V_{OUT}$ = 1.2 V, $I_{OUT}$ = 300 mA, $C_{OUT}$ = 2.2 μF to 4.7 μF | | 48 | | dB | | FUNN | rower suppry rejection ratio | $f$ = 10 kHz, $V_{IN}$ = 1.8 V, $V_{OUT}$ = 1.2 V, $I_{OUT}$ = 300 mA, $C_{OUT}$ = 2.2 μF to 4.7 μF | | 30 | | dB | over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------|------| | C | External output capacitance | | 2.2 | 4.7 | 10 | μF | | C <sub>OUT</sub> | ESR | | | | 100 | mΩ | | | | LDOA2_DIS[1:0] = 01 | | 80 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | LDOA2_DIS[1:0] = 10 | | 180 | | Ω | | | | LDOA2_DIS[1:0] = 11 | | 475 | | | | LDOA3 | | | | | | | | V <sub>IN</sub> | Power input voltage | | V <sub>OUT</sub> + V <sub>DROP</sub> (1) | 1.8 | 1.98 | V | | | | LDOA3_VID[3:0] = 0000 (TPS650944 default) | | 0.7 | | | | | | LDOA3_VID[3:0] = 0001 | | 0.75 | | | | | | LDOA3_VID[3:0] = 0010 | | 0.8 | | | | | | LDOA3_VID[3:0] = 0011 | | 0.85 | | | | | | LDOA3 VID[3:0] = 0100 | | 0.9 | | | | | | LDOA3_VID[3:0] = 0101 | | 0.95 | | | | | | LDOA3_VID[3:0] = 0110 | | 1 | | | | | | LDOA3 VID[3:0] = 0111 | | 1.05 | | | | V <sub>OUT</sub> | DC output voltage in normal | LDOA3_VID[3:0] = 1000 | | 1.1 | | V | | | operating mode | LDOA3_VID[3:0] = 1001 | | 1.15 | | | | | | LDOA3 VID[3:0] = 1010 | | 1.2 | | | | | | LDOA3_VID[3:0] = 1011 (TPS650940, TPS650941, and TPS650942 default) | | 1.25 | | | | | | LDOA3_VID[3:0] = 1100 | | 1.3 | | | | | | LDOA3_VID[3:0] = 1101 | | 1.35 | | | | | | LDOA3 VID[1:0] = 1110 | | 1.4 | | | | | | LDOA3_VID[1:0] = 1111 | | 1.5 | | | | V <sub>OUT</sub> | DC output voltage accuracy | I <sub>OUT</sub> = 0 to 600 mA | - 2% | 1.0 | 3% | | | I <sub>OUT</sub> | DC output current | 1001 0 to 000 11% | 270 | | 600 | mA | | | Overcurrent protection | Measured with output shorted to ground | 0.65 | 1.25 | 000 | A | | I <sub>OCP</sub> | · | V <sub>OUT</sub> = 0.99 × V <sub>OUT_NOM</sub> , | 0.00 | 1.20 | | | | V <sub>DROP</sub> | Dropout voltage | I <sub>OUT</sub> = 600 mA | | | 350 | mV | | Δ V <sub>OUT</sub> / Δ V <sub>IN</sub> | Line regulation | I <sub>OUT</sub> = 300 mA | - 0.5% | | 0.5% | | | Δ V <sub>OUT</sub> /<br>Δ I <sub>OUT</sub> | Load regulation | I <sub>OUT</sub> = 10 mA to 600 mA | - 2% | - | 2% | | | | Power Good assertion threshold | V <sub>OUT</sub> rising | | 108% | | | | $V_{TH\_PG}$ | in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good deassertion hysteresis | V <sub>OUT</sub> falling | | 3% | | | | IQ | Quiescent current | I <sub>OUT</sub> = 0 A | | 20 | | μA | | PSRR | Power supply rejection ratio | $f$ = 1 kHz, $V_{IN}$ = 1.8 V,<br>$V_{OUT}$ = 1.2 V,<br>$I_{OUT}$ = 300 mA,<br>$I_{OUT}$ = 2.2 μF to 4.7 μF | | 48 | | dB | | | | f = 10 kHz, $V_{IN}$ = 1.8 V,<br>$V_{OUT}$ = 1.2 V,<br>$I_{OUT}$ = 300 mA,<br>$C_{OUT}$ = 2.2 $\mu$ F to 4.7 $\mu$ F | | 30 | | | Product Folder Links: TPS65094 19 over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------|---------------------|-----|-----|-----|------| | C <sub>OUT</sub> | External output capacitance | | 2.2 | 4.7 | 10 | μF | | | ESR | | | | 100 | mΩ | | | | LDOA3_DIS[1:0] = 01 | | 80 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | LDOA3_DIS[1:0] = 10 | | 180 | | Ω | | | | LDOA3_DIS[1:0] = 11 | | 475 | | | $\label{eq:copyright @ 2025 Texas Instruments Incorporated}$ Product Folder Links: TPS65094 over recommended input voltage range, $T_A = -40^{\circ}\text{C}$ to +85°C and $T_A = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|------|------| | VTT LDO | | | | | | | | V <sub>IN</sub> | Power input voltage | | | VDDQ | 3.3 | V | | | DC output voltage | Measured at VTTFB pin | | V <sub>IN</sub> / 2 | | V | | V <sub>OUT</sub> | DC output voltage accuracy | Relative to $V_{IN}$ / 2, $I_{OUT}$ = 100 mA, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 10 | | 10 | mV | | | DC Output Current (RMS Value Over Operation) | $1.1~\text{V} \leqslant \text{V}_{\text{IN}} \leqslant 1.5~\text{V}$ | - 500 | 0 | 500 | mA | | I <sub>OUT</sub> | Pulsed Current (Duty Cycle<br>Limited to Remain Below DC | source(+) and sink( - ): LPDDR3 and LPDDR4 OTPs, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 500 | | 500 | mA | | | RMS Specification) | source(+) and sink( - ): DDR3L OTPs, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 1800 | | 1800 | ША | | Δ V <sub>OUT</sub> /<br>Δ Ι <sub>ΟUT</sub> | | Relative to V <sub>IN</sub> / 2, I <sub>OUT</sub> $\leq$ 10 mA, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 10 | | 10 | | | | Load regulation | Relative to V <sub>IN</sub> / 2, I <sub>OUT</sub> $\leq$ 500 mA, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 20 | | 20 | mV | | | Load regulation | Relative to V <sub>IN</sub> / 2, I <sub>OUT</sub> $\leq$ 1200 mA, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 30 | | 30 | IIIV | | | | Relative to V <sub>IN</sub> / 2, I <sub>OUT</sub> $\leq$ 1800 mA, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V | - 40 | | 40 | | | Δ V <sub>OUT_TR</sub> | Load transient regulation | DC + AC at sense point, 1.1 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V, (I <sub>OUT</sub> = 0 to 350 mA and 350 mA to 0) AND (0 to $-$ 350 mA and $-$ 350 mA to 0) with 1 $\mu$ s of rise and fall time C <sub>OUT</sub> = 40 $\mu$ F | - 5% | | 5% | | | 1 | Oversurrent protection | Measured with output shorted to ground: OTPs with VTT I <sub>LIM</sub> = 0.95 A | 0.95 | | | Α | | I <sub>OCP</sub> | Overcurrent protection | Measured with output shorted to ground: OTPs with VTT I <sub>LIM</sub> = 1.8 A | 1.8 | | | A | | | Power Good deassertion | V <sub>OUT</sub> rising | | 110% | | | | $V_{TH\_PG}$ | threshold in percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | | 95% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion hysteresis entering back into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | | 5% | | | | IQ | Total ground current | V <sub>IN</sub> = 1.2 V, I <sub>OUT</sub> = 0 A | | | 240 | μΑ | | $I_{LKG}$ | OFF leakage current | V <sub>IN</sub> = 1.2 V, disabled | | | 1 | μΑ | | C <sub>IN</sub> | External input capacitance | | 10 | | | μF | | C <sub>OUT</sub> | External output capacitance | | 35 | | | μF | <sup>(1)</sup> The minimum value must be equal to or greater than 1.62 V. # 6.10 Electrical Characteristics: Load Switches over operating free-air temperature range (unless otherwise noted) | Over oper | over operating nee-air temperature range (unless otherwise noted) | | | | | | | | |------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|--|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | SWA1 | | | | | | | | | | V <sub>IN</sub> | Input voltage range | | 0.5 | 1.8 | 3.3 | V | | | | I <sub>OUT</sub> | DC output current | | | | 300 | mA | | | Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated 提交文档反馈 21 # 6.10 Electrical Characteristics: Load Switches (续) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------|------|--------| | В | ON registance | $V_{IN}$ = 1.8 V, measured from PVINSWA1 pin to SWA1 pin at $I_{OUT}$ = $I_{OUT(MAX)}$ | 60 | 93 | m 0 | | R <sub>DSON</sub> | ON resistance | $V_{\text{IN}}$ = 3.3 V, measured from PVINSWA1 pin to SWA1 pin at $I_{\text{OUT}}$ = $I_{\text{OUT}(\text{MAX})}$ | 100 | 165 | mΩ | | \/ | Power Good deassertion threshold in | V <sub>OUT</sub> rising | 108% | | | | $V_{TH\_PG}$ | percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion hysteresis entering back into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | 2% | | | | I <sub>INRUSH</sub> | Inrush current upon turnon | V <sub>IN</sub> = 3.3 V, C <sub>OUT</sub> = 0.1 μF | | 10 | mA | | ı | Quiescent current | V <sub>IN</sub> = 3.3 V, I <sub>OUT</sub> = 0 A | 10.5 | | | | lQ | Quiescent current | V <sub>IN</sub> = 1.8 V, I <sub>OUT</sub> = 0 A | 9 | | μΑ | | ı | Lookaga current | Switch disabled, V <sub>IN</sub> = 1.8 V | 7 | 370 | nA | | I <sub>LKG</sub> | Leakage current | Switch disabled, V <sub>IN</sub> = 3.3 V | 10 | 900 | ПА | | C <sub>OUT</sub> | External output capacitance | | 0.1 | | μF | | | | SWA1_DIS[1:0] = 01 | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | SWA1_DIS[1:0] = 10 | 200 | | Ω | | | | SWA1_DIS[1:0] = 11 | 500 | | | | SWB1_2 | | | , | | | | V <sub>IN</sub> | Input voltage range | | 0.5 1.8 | 3.3 | V | | I <sub>OUT</sub> | DC current per output | | | 400 | mA | | P | ON resistance per output | V <sub>IN</sub> = 1.8 V, measured from PVINSWB1_B2<br>pin to SWB1 or SWB2 pin at I <sub>OUT</sub> =<br>I <sub>OUT(MAX)</sub> | 68 | 92 | mΩ | | $R_{DSON}$ | ON resistance per output | $V_{IN}$ = 3.3 V, measured from PVINSWB1_B2 pin to SWB1 or SWB2 pin at $I_{OUT}$ = $I_{OUT(MAX)}$ | 75 | 125 | 111 22 | | V | Power Good deassertion threshold in | V <sub>OUT</sub> rising | 108% | | | | $V_{TH\_PG}$ | percentage of target V <sub>OUT</sub> | V <sub>OUT</sub> falling | 92% | | | | V <sub>TH_HYS_PG</sub> | Power Good reassertion hysteresis entering back into V <sub>TH_PG</sub> | V <sub>OUT</sub> rising or falling | 2% | | | | I <sub>INRUSH</sub> | Inrush current upon turning on | V <sub>IN</sub> = 3.3 V, C <sub>OUT</sub> = 0.1 μF | | 10 | mA | | 1_ | Quiescent current | V <sub>IN</sub> = 3.3 V, I <sub>OUT</sub> = 0 A | 10.5 | | μA | | IQ | Quiescent current | V <sub>IN</sub> = 1.8 V, I <sub>OUT</sub> = 0 A | 9 | | μΛ | | luco | Leakage current | Switch disabled, V <sub>IN</sub> = 1.8 V | 7 | 460 | nA | | I <sub>LKG</sub> | Loanage outlett | Switch disabled, V <sub>IN</sub> = 3.3 V | 10 | 1150 | | | C <sub>OUT</sub> | External output capacitance | | 0.1 | | μF | | | | SWBx_DIS[1:0] = 01 | 100 | | | | R <sub>DIS</sub> | Output auto-discharge resistance | SWBx_DIS[1:0] = 10 | 200 | | Ω | | | | SWBx DIS[1:0] = 11 | 500 | | | # 6.11 Digital Signals: I<sup>2</sup>C Interface over recommended free-air temperature range and over recommended input voltage range (typical values are at $T_A = 25$ °C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|-----------------------------|------------------------------|-----|-----|-----|------| | Vc | DL Low-level output voltage | V <sub>PULL_UP</sub> = 1.8 V | | | 0.4 | V | | VII | High-level input voltage | | 1.2 | | | V | Product Folder Links: TPS65094 English Data Sheet: SWCS133 # 6.11 Digital Signals: I<sup>2</sup>C Interface (续) over recommended free-air temperature range and over recommended input voltage range (typical values are at $T_A = 25$ °C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|------------------------------|-----|------|-----|---------------------| | V <sub>IL</sub> | Low-level input voltage | | | | 0.4 | V | | I <sub>LKG</sub> | Leakage current | V <sub>PULL_UP</sub> = 1.8 V | | 0.01 | 0.3 | μΑ | | | | Standard mode | | | 8.5 | | | R <sub>PULL-UP</sub> | Pullup resistance | Fast mode | | | 2.5 | $\mathbf{k} \Omega$ | | | | Fast mode plus | | | 1 | | | C <sub>OUT</sub> | Total load capacitance per pin | | | | 50 | pF | # 6.12 Digital Input Signals (LDOLS\_EN, SWA1\_EN, THERMTRIPB, PMICEN, SLP\_S3B, SLP\_S4B, SLP\_S0B) over recommended free-air temperature range and over recommended input voltage range (typical values are at $T_A$ = 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------|-----------------|------|-----|-----|------| | V <sub>IH</sub> | High-level input voltage | | 0.85 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.4 | V | ## 6.13 Digital Output Signals (IRQB, RSMRSTB, PCH\_PWROK, PROCHOT) Over recommended free-air temperature range and over recommended input voltage range (typical values are at $T_A$ = 25°C) (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------|------------------------------|-----|-----|------|------| | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> < 2 mA | | | 0.4 | V | | I <sub>LKG</sub> | Leakage current | V <sub>PULL_UP</sub> = 1.8 V | | | 0.35 | μA | ### 6.14 Timing Requirements over recommended free-air temperature range and over recommended input voltage range (typical values are at $T_A = 25$ °C) (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------|----------------------------------|-----|---------|------| | I <sup>2</sup> C INTE | RFACE | , | | | | f <sub>CLK</sub> | Clock frequency (standard mode) | | 100 | | | | Clock frequency (fast mode) | | 400 | kHz | | | Clock frequency (fast mode plus) | | 1000 | | | | Rise time (standard mode) | | 1000 | | | t <sub>r</sub> | Rise time (fast mode) | | 300 | ns | | | Rise time (fast mode plus) | | 120 | | | | Rise time (standard mode) | | 300 | | | t <sub>f</sub> | Rise time (fast mode) | | 300 | ns | | | Rise time (fast mode plus) | | 120 | | ### 6.15 Switching Characteristics Copyright © 2025 Texas Instruments Incorporated over operating free-air temperature range and over recommended input voltage range (typical values are at $T_A = 25$ °C) (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|-----|-----|-----|------| | BUCK CONTROLLERS | | | | | | # 6.15 Switching Characteristics (续) over operating free-air temperature range and over recommended input voltage range (typical values are at $T_A = 25^{\circ}C$ ) (unless otherwise noted) | F | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------|------|------| | t <sub>PG</sub> | Total turnon time | Measured from enable going high to when output reaches 90% of target value. | 550 | 850 | μs | | T <sub>ON,MIN</sub> | Minimum ON time of DRVH | | 50 | | ns | | т | Driver dead-time | DRVH off to DRVL on | 15 | | no | | T <sub>DEAD</sub> | Driver dead-time | DRVL off to DRVH on | 30 | | ns | | f <sub>SW</sub> | Switching frequency | Continuous-conduction mode, $V_{\text{IN}} = 13 \text{ V, } V_{\text{OUT}} \geqslant 1 \text{ V}$ | 1000 | | kHz | | виск со | ONVERTERS | | | | | | t <sub>PG</sub> | Total turnon time | Measured from enable going high to when output reaches 90% of target value.<br>$V_{OUT}$ = 1 V, $C_{OUT}$ = 88 $\mu F$ | 250 | 1000 | μs | | | | Continuous-conduction mode, BUCK3 V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 1 A | 1.6 | | | | | | Continuous-conduction mode, BUCK3 V <sub>OUT</sub> = 1.05 V, I <sub>OUT</sub> = 1 A | 1.7 | | | | $f_{SW}$ | W Switching frequency | Continuous-conduction mode, BUCK4 V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 1 A | 2.5 | | MHz | | | Continuous-conduction mode, BUCK5 V <sub>OUT</sub> = 1.24 V, I <sub>OUT</sub> = 1 A | 2.4 | | | | | | | Continuous-conduction mode, BUCK5 V <sub>OUT</sub> = 1.35 V, I <sub>OUT</sub> = 1 A | 2.5 | | | | LDOAx | | | | | | | t <sub>STARTUP</sub> | Start-up time | Measured from enable going high to when output reaches 95% of final value, $V_{OUT}$ = 1.2 V, $C_{OUT}$ = 4.7 $\mu F$ | 180 | | μs | | VTT LDO | ) | | | | | | t <sub>STARTUP</sub> | Start-up time | Measured from enable going high to PG assertion, $V_{OUT}$ = 0.675 V, $C_{OUT}$ = 40 $\mu$ F | 22 | | μs | | SWA1 | | | | | | | | Turns on Aires | Measured from enable going high to reach 95% of final value, $V_{\text{IN}} = 3.3 \text{ V}, C_{\text{OUT}} = 0.1 \mu\text{F}$ | 0.85 | | | | t <sub>TURN-ON</sub> Turnon time | | Measured from enable going high to reach 95% of final value, $V_{\text{IN}}$ = 1.8 V, $C_{\text{OUT}}$ = 0.1 $\mu\text{F}$ | 0.63 | | - ms | | SWB1_2 | | | | | | | | Turnon time | Measured from enable going high to reach 95% of final value, $V_{\text{IN}} = 3.3 \text{ V}, C_{\text{OUT}} = 0.1 \mu\text{F}$ | 1.1 | | | | t <sub>TURN-ON</sub> | Turnon time | Measured from enable going high to reach 95% of final value, $V_{IN}$ = 1.8 V, $C_{OUT}$ = 0.1 $\mu F$ | 0.82 | | ms | $\label{eq:copyright @ 2025 Texas Instruments Incorporated}$ Product Folder Links: TPS65094 图 6-1. BUCK1 (VNN) Efficiency at $V_{OUT}$ = 1 V 图 6-2. BUCK2 (VCCGI) Efficiency at $V_{OUT}$ = 1 V 图 6-3. BUCK6 (VDDQ) Efficiency at $V_{OUT}$ = 1.2 V 图 6-4. BUCK3 (VCCRAM) Efficiency at $V_{OUT} = 1.05$ 图 6-5. BUCK4 (V1P8A) Efficiency at $V_{OUT}$ = 1.8 V 图 6-6. BUCK5 (V1P24A) Efficiency at $V_{OUT}$ = 1.24 V 25 # 7 Detailed Description #### 7.1 Overview The TPS65094x device provides all the necessary power supplies for the Intel Reference Designs. For an overview of the different OTP configurations, consult $\frac{1}{8}$ 4-1. The following VRs are integrated: three step-down controllers (BUCK1, BUCK2, and BUCK6), three step-down converters (BUCK3, BUCK4, and BUCK5), a sink and source LDO (VTT LDO), three low-voltage $V_{IN}$ LDOs (LDOA1 – LDOA3), and three load switches that are managed by power-up sequence logic to provide the proper power rails, sequencing, and protection. All VRs have a built-in discharge resistor, and the value can be changed by the DISCHCNT1 – DISCHCNT3 and LDOA1\_CTRL registers. When enabling a VR, the PMIC automatically disconnects the discharge resistor for that rail without any I<sup>2</sup>C command. $\frac{1}{8}$ 7-1 summarizes the key characteristics of the voltage rails. 表 7-1. Summary of Voltage Regulators | RAIL | TYPE | INPUT VOLTAGE<br>(V) | | OUT | TYPICAL APPLICATION | | | |-----------------------|------------------------|----------------------|--------|------|------------------------|-------|--------------------| | IVAIL | | MIN | MAX | MIN | TYP | MAX | CURRENT<br>(mA) | | BUCK1 (VNN) | Step-down controller | 4.5 | 21 | 0.5 | 1.05 | 1.67 | 5000 | | BUCK2 (VCCGI) | Step-down controller | 4.5 | 21 | 0.5 | 1 | 1.67 | 21000 | | BUCK3<br>(VCCRAM) | Step-down converter | 4.5 | 5.5 | 0.65 | 1.05 | 3.575 | 3000 | | BUCK4 (V1P8A) | Step-down converter | 4.5 | 5.5 | 0.65 | 1.8 | 3.575 | 1500 | | BUCK5 (V1P24A) | Step-down converter | 4.5 | 5.5 | 0.5 | 1.24 | 1.67 | 1900 | | BUCK6 (VDDQ) | Step-down controller | 4.5 | 21 | 0.5 | OTP dependent | 1.67 | 7000 | | LDOA1 | LDO | 4.5 | 5.5 | 1.35 | OTP dependent | 3.3 | 200 <sup>(1)</sup> | | LDOA2 | LDO | 1.62 | 1.98 | 0.7 | OTP dependent | 1.5 | 600 | | LDOA3 | LDO | 1.62 | 1.98 | 0.7 | OTP dependent | 1.5 | 600 | | SWA1 | Load switch | 0.5 | 3.3 | | | | 300 | | SWB1_2 <sup>(2)</sup> | Load switch | 0.5 | 3.3 | | | | 800 (combined) | | VTT | Sink and source<br>LDO | BUCK | output | | V <sub>BUCK6</sub> / 2 | | OTP dependent | <sup>(1)</sup> When powered from a 5-V supply through the DRV5V\_2\_A1 pin. Otherwise, maximum current is limited by maximum I<sub>OUT</sub> of LDO5. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS65094* <sup>(2)</sup> For LPDDR3 and LPDDR4 memory, SWB1\_2 is configured to V1P8U and controlled by SLP\_S4B. For DDR3L memory, SWB1\_2 is configured to either V3P3S or V1P8S and controlled by SLP\_S3B. # 7.2 Functional Block Diagram 图 7-1 shows a functional block diagram of the PMIC. 图 7-1. PMIC Functional Block Diagram 图 7-2. Apollo Lake Power Map 档反馈 Copyright © 2025 Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 Power Good (PGOOD) The TPS65094x device provides information on status of VRs through two Power Good signals or pins. 表 7-2 defines which signals are required to assert the PGOOD signals. | 表 7-2. Power Good Sui | mmarv | |-----------------------|-------| |-----------------------|-------| | | | QUALIFYING SIGNALS (LOGICAL AND) | | | | | | | | | | |---------------------------|-------------------------------|----------------------------------|-------------------------------|-------------|-------------|--------------------|-------------------------|--------------------------|---------------------|------------------------------|-------------------------| | POWER GOOD <sup>(1)</sup> | UVLO<br>(VSY<br>S ><br>5.6 V) | PMIC<br>EN | THERMTR<br>IPB <sup>(2)</sup> | SLP_<br>S4B | SLP_S3<br>B | BUCK1_<br>PG (VNN) | BUCK4_<br>PG<br>(V1P8A) | BUCK5_P<br>G<br>(V1P24A) | BUCK6_P<br>G (VDDQ) | BUCK3_<br>PG<br>(VCCRA<br>M) | BUCK2_<br>PG<br>(VCCGI) | | RSMRSTB | ✓ | ✓ | ✓ | | | ✓ | ✓ | ✓ | | | | | PCH_PWROK <sup>(2)</sup> | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | - (1) All Power Good signals must immediately deassert at the loss of any of the qualifying signals, or at the occurrence of a fault condition. - (2) THERMTRIPB is treated as deasserted until the first assertion of RSMRSTB. - (3) BUCK1\_PG is only a part of RSMRSTB Power Good tree until the first assertion of PCH\_PWROK after PMICEN transition (L → H). Also, it becomes part of the PCH\_PWROK Power Good tree only after the first assertion of PCH\_PWROK. #### 7.3.2 Register Reset Conditions All registers are reset if any of the following conditions are met: - VSYS pin voltage drops below 5.4 V - Falling edge of PMICEN for OTPs where LDOA1 is not "Always On" - Falling edge of THERMTRIPB while RSMRSTB = 1 - Power fault of any regulator where xx\_FLTMSK = 0 (see 节 7.6.28, PWR\_FAULT\_MASK1 Register, and 节 7.6.29, PWR FAULT\_MASK2 Register) - PMIC critical temperature shutdown - Software shutdown (writing 1 to the SDWN bit in the FORCESHUTDN register, see ▼ 7-35) Additionally, BUCK1 and BUCK2 VID registers are reset on the falling edge of SLP S0IXB and SLP S3B. #### 7.3.3 SMPS Voltage Regulators The buck controllers integrate gate drivers for external power stages with programmable current limit (set by an external resistor at ILIMx pin), which allows for optimal selection of external passive components based on the desired system load. The buck converters include integrated power stage and require a minimum number of pins for power input, inductor, and output voltage feedback input. Combined with high-frequency switching, all these features allow use of inductors in small form factor, thus reducing the total cost and size of the system. BUCK3 - BUCK6 have selectable auto- and forced-PWM mode through the BUCKx\_MODE bit in the BUCKxCTRL register. In default auto mode, the VR automatically switches between PWM and PFM depending on the output load to maximize efficiency. The host cannot select Forced PWM mode for other SMPS VRs as they stay in auto mode at all times. Product Folder Links: TPS65094 See $\pm$ 7-3 and $\pm$ 7-4 for the full voltage tables for all SMPS regulators. 提交文档反馈 29 表 7-3. 10-mV Step-Size V<sub>OUT</sub> Range (BUCK1, BUCK2, BUCK5, BUCK6) | | 7. 7 0. 10 mil Oto | p-Size Vout Kange | , (D00111, D00112 | , Doorto, Doorto, | | |----------|--------------------|-------------------|-------------------|-------------------|------------------| | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>out</sub> | VID Bits | V <sub>OUT</sub> | | 0000000 | 0 | 0101011 | 0.92 | 1010110 | 1.35 | | 0000001 | 0.50 | 0101100 | 0.93 | 1010111 | 1.36 | | 0000010 | 0.51 | 0101101 | 0.94 | 1011000 | 1.37 | | 0000011 | 0.52 | 0101110 | 0.95 | 1011001 | 1.38 | | 0000100 | 0.53 | 0101111 | 0.96 | 1011010 | 1.39 | | 0000101 | 0.54 | 0110000 | 0.97 | 1011011 | 1.40 | | 0000110 | 0.55 | 0110001 | 0.98 | 1011100 | 1.41 | | 0000111 | 0.56 | 0110010 | 0.99 | 1011101 | 1.42 | | 0001000 | 0.57 | 0110011 | 1.00 | 1011110 | 1.43 | | 0001001 | 0.58 | 0110100 | 1.01 | 1011111 | 1.44 | | 0001010 | 0.59 | 0110101 | 1.02 | 1100000 | 1.45 | | 0001011 | 0.60 | 0110110 | 1.03 | 1100001 | 1.46 | | 0001100 | 0.61 | 0110111 | 1.04 | 1100010 | 1.47 | | 0001101 | 0.62 | 0111000 | 1.05 | 1100011 | 1.48 | | 0001110 | 0.63 | 0111001 | 1.06 | 1100100 | 1.49 | | 0001111 | 0.64 | 0111010 | 1.07 | 1100101 | 1.50 | | 0010000 | 0.65 | 0111011 | 1.08 | 1100110 | 1.51 | | 0010001 | 0.66 | 0111100 | 1.09 | 1100111 | 1.52 | | 0010010 | 0.67 | 0111101 | 1.10 | 1101000 | 1.53 | | 0010011 | 0.68 | 0111110 | 1.11 | 1101001 | 1.54 | | 0010100 | 0.69 | 0111111 | 1.12 | 1101010 | 1.55 | | 0010101 | 0.70 | 1000000 | 1.13 | 1101011 | 1.56 | | 0010110 | 0.71 | 1000001 | 1.14 | 1101100 | 1.57 | | 0010111 | 0.72 | 1000010 | 1.15 | 1101101 | 1.58 | | 0011000 | 0.73 | 1000011 | 1.16 | 1101110 | 1.59 | | 0011001 | 0.74 | 1000100 | 1.17 | 1101111 | 1.60 | | 0011010 | 0.75 | 1000101 | 1.18 | 1110000 | 1.61 | | 0011011 | 0.76 | 1000110 | 1.19 | 1110001 | 1.62 | | 0011100 | 0.77 | 1000111 | 1.20 | 1110010 | 1.63 | | 0011101 | 0.78 | 1001000 | 1.21 | 1110011 | 1.64 | | 0011110 | 0.79 | 1001001 | 1.22 | 1110100 | 1.65 | | 0011111 | 0.80 | 1001010 | 1.23 | 1110101 | 1.66 | | 0100000 | 0.81 | 1001011 | 1.24 | 1110110 | 1.67 | | 0100001 | 0.82 | 1001100 | 1.25 | 1110111 | 1.67 | | 0100010 | 0.83 | 1001101 | 1.26 | 1111000 | 1.67 | | 0100011 | 0.84 | 1001110 | 1.27 | 1111001 | 1.67 | | 0100100 | 0.85 | 1001111 | 1.28 | 1111010 | 1.67 | | 0100101 | 0.86 | 1010000 | 1.29 | 1111011 | 1.67 | | 0100110 | 0.87 | 1010001 | 1.30 | 1111100 | 1.67 | | 0100111 | 0.88 | 1010010 | 1.31 | 1111101 | 1.67 | | 0101000 | 0.89 | 1010011 | 1.32 | 1111110 | 1.67 | | 0101001 | 0.90 | 1010100 | 1.33 | 1111111 | 1.67 | | 0101010 | 0.91 | 1010101 | 1.34 | | | 表 7-4. 25-mV Step-Size V<sub>OUT</sub> Range (BUCK3, BUCK4) | | | 5-mv Step-Size V <sub>C</sub> | | | ., | |----------|------------------|-------------------------------|------------------|----------|------------------| | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | | 0000000 | 0 | 0101011 | 1.700 | 1010110 | 2.775 | | 0000001 | 0.650 | 0101100 | 1.725 | 1010111 | 2.800 | | 0000010 | 0.675 | 0101101 | 1.750 | 1011000 | 2.825 | | 0000011 | 0.700 | 0101110 | 1.775 | 1011001 | 2.850 | | 0000100 | 0.725 | 0101111 | 1.800 | 1011010 | 2.875 | | 0000101 | 0.750 | 0110000 | 1.825 | 1011011 | 2.900 | | 0000110 | 0.775 | 0110001 | 1.850 | 1011100 | 2.925 | | 0000111 | 0.800 | 0110010 | 1.875 | 1011101 | 2.950 | | 0001000 | 0.825 | 0110011 | 1.900 | 1011110 | 2.975 | | 0001001 | 0.850 | 0110100 | 1.925 | 1011111 | 3.000 | | 0001010 | 0.875 | 0110101 | 1.950 | 1100000 | 3.025 | | 0001011 | 0.900 | 0110110 | 1.975 | 1100001 | 3.050 | | 0001100 | 0.925 | 0110111 | 2.000 | 1100010 | 3.075 | | 0001101 | 0.950 | 0111000 | 2.025 | 1100011 | 3.100 | | 0001110 | 0.975 | 0111001 | 2.050 | 1100100 | 3.125 | | 0001111 | 1.000 | 0111010 | 2.075 | 1100101 | 3.150 | | 0010000 | 1.025 | 0111011 | 2.100 | 1100110 | 3.175 | | 0010001 | 1.050 | 0111100 | 2.125 | 1100111 | 3.200 | | 0010010 | 1.075 | 0111101 | 2.150 | 1101000 | 3.225 | | 0010011 | 1.100 | 0111110 | 2.175 | 1101001 | 3.250 | | 0010100 | 1.125 | 0111111 | 2.200 | 1101010 | 3.275 | | 0010101 | 1.150 | 1000000 | 2.225 | 1101011 | 3.300 | | 0010110 | 1.175 | 1000001 | 2.250 | 1101100 | 3.325 | | 0010111 | 1.200 | 1000010 | 2.275 | 1101101 | 3.350 | | 0011000 | 1.225 | 1000011 | 2.300 | 1101110 | 3.375 | | 0011001 | 1.250 | 1000100 | 2.325 | 1101111 | 3.400 | | 0011010 | 1.275 | 1000101 | 2.350 | 1110000 | 3.425 | | 0011011 | 1.300 | 1000110 | 2.375 | 1110001 | 3.450 | | 0011100 | 1.325 | 1000111 | 2.400 | 1110010 | 3.475 | | 0011101 | 1.350 | 1001000 | 2.425 | 1110011 | 3.500 | | 0011110 | 1.375 | 1001001 | 2.450 | 1110100 | 3.525 | | 0011111 | 1.400 | 1001010 | 2.475 | 1110101 | 3.550 | | 0100000 | 1.425 | 1001011 | 2.500 | 1110110 | 3.575 | | 0100001 | 1.450 | 1001100 | 2.525 | 1110111 | 3.575 | | 0100010 | 1.475 | 1001101 | 2.550 | 1111000 | 3.575 | | 0100011 | 1.500 | 1001110 | 2.575 | 1111001 | 3.575 | | 0100100 | 1.525 | 1001111 | 2.600 | 1111010 | 3.575 | | 0100101 | 1.550 | 1010000 | 2.625 | 1111011 | 3.575 | | 0100110 | 1.575 | 1010001 | 2.650 | 1111100 | 3.575 | | 0100111 | 1.600 | 1010010 | 2.675 | 1111101 | 3.575 | | 0101000 | 1.625 | 1010011 | 2.700 | 1111110 | 3.575 | | 0101001 | 1.650 | 1010100 | 2.725 | 1111111 | 3.575 | | 0101010 | 1.675 | 1010100 | 2.750 | 1111111 | 0.010 | | 0101010 | 1.073 | 1010101 | 2.730 | | | #### 7.3.3.1 Controller Overview The controllers are fast-reacting, high-frequency, scalable output power controllers capable of driving two external N-MOSFETs. They use a D-CAP2 control scheme that optimizes transient responses at high load currents for such applications as CORE and DDR supplies. The output voltage is compared with internal reference voltage after divider resistors. The PWM comparator determines the timing to turn on the high-side MOSFET. The PWM comparator response maintains a very small PWM output ripple voltage. Because the device does not have a dedicated oscillator for control loop on board, switching cycle is controlled by the adaptive ON time circuit. The ON time is controlled to meet the target switching frequency by feed-forwarding the input and output voltage into the ON time one-shot timer. The D-CAP2 control scheme has an injected ripple from the SW node that is added to the reference voltage to simulate output ripple, which eliminates the need for ESR-induced output ripple from D-CAP<sup>™</sup> mode control. Thus, low-ESR output capacitors (such as low-cost ceramic MLCC capacitors) can be used with the controllers. Copyright © 2017, Texas Instruments Incorporated 图 7-3. Controller Block Diagram Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated #### 7.3.3.2 Converter Overview The PMIC synchronous step-down DC-DC converters include a unique hysteretic PWM control scheme which enables a high switching frequency converter, excellent transient and AC load regulation, as well as operation with cost-competitive external components. The controller topology supports forced PWM mode as well as power-save mode operation. Power-save mode operation, or PFM mode, reduces the quiescent current consumption and ensures high conversion efficiency at light loads by skipping switch pulses. In forced PWM mode, the device operates on a quasi-fixed frequency, avoids pulse skipping, and allows filtering of the switch noise by external filter components. The PMIC device offers fixed output voltage options featuring smallest solution size by using only three external components per converter. A significant advantage of PMIC compared to other hysteretic PWM controller topologies is the excellent capability of the AC load transient regulation. When the output voltage falls below the threshold of the error comparator, a switch pulse is initiated, and the high-side switch is turned on. The high-side switch remains turned on until a minimum ON-time of toNmin expires and the output voltage trips the threshold of the error comparator or the inductor current reaches the high-side switch current limit. When the high-side switch turns off, the low-side switch rectifier is turned on and the inductor current ramps down until the high-side switch turns on again or the inductor current reaches zero. In forced PWM mode operation, negative inductor current is allowed to enable continuous conduction mode even at no load condition. Copyright © 2016, Texas Instruments Incorporated 图 7-4. Converter Block Diagram #### 7.3.3.3 DVS BUCK1 - BUCK6 and LDOA1 - 3 support dynamic voltage scaling (DVS) for maximum system efficiency. The VR outputs can slew up and down in either 10-mV or 25-mV steps using the 7-bit voltage ID (VID) defined in 节 6.7, *Electrical Characteristics: Buck Controllers*, and 节 6.8, *Electrical Characteristics: Synchronous Buck Converters*. DVS slew rate is minimum 2.5 mV/µs. To meet the minimum slew rate, VID progresses to the next code at 3-µs (nom) interval per 10-mV step. When DVS is active, the VR is forced into PWM mode to ensure the output keeps track of VID code with minimal delay. Additionally, PGOOD is masked when DVS is in progress. 图 7-5 shows an example of slew down and up from one VID to another. 图 7-5. DVS Timing Diagram I As shown in [8] 7-6, if a BUCKx\_VID[6:0] is set to 7b000 0000, the output voltage slews down to 0.5 V first, and then drifts down to 0 V as the SMPS stops switching. Subsequently, if a BUCKx\_VID[6:0] is set to a value (neither 7b000 0000 nor 7b000 0001) when the output voltage is less than 0.5 V, the VR ramps up to 0.5 V first with soft-start kicking in, then it slews up to the target voltage in the aforementioned slew rate. #### 备注 A fixed 200 $\mu$ s of soft-start time is reserved for $V_{OUT}$ to reach 0.5 V. In this case, however, the SMPS is not forced into PWM mode because it otherwise could cause $V_{OUT}$ to droop momentarily if $V_{OUT}$ is drifting above 0.5 V for any reason. 图 7-6. DVS Timing Diagram II #### 7.3.3.4 Current Limit The buck controllers (BUCK1, BUCK2, and BUCK6) have inductor-valley current-limit architecture and the current limit is programmable by an external resistor at the ILIMx pin. 方程式 1 shows the calculation for a desired resistor value, depending on specific application conditions. $I_{LIMREF}$ is the current source out of the ILIMx pin that is typically 50 $\mu$ A, and $R_{DSON}$ is the maximum channel resistance of the low-side FET. The scaling factor is 1.3 to take into account all errors and temperature variations of $R_{DSON}$ , $I_{LIMREF}$ , and $R_{ILIM}$ . Finally, 8 is another scaling factor associated with $I_{LIMREF}$ . $$R_{ILIM} = \frac{R_{DSON} \times 8 \times 1.3 \times \left(I_{LIM} - \frac{I_{ripple(min)}}{2}\right)}{I_{LIMREF}}$$ (1) Product Folder Links: TPS65094 where - www.ti.com.cn - I<sub>I IM</sub> is the target current limit. An appropriate margin must be allowed when determining I<sub>I IM</sub> from maximum output DC load current. - I<sub>ripple(min)</sub> is the minimum peak-to-peak inductor ripple current for a given V<sub>OUT</sub>. $$I_{ripple(min)} = \frac{V_{OUT} (V_{IN(MIN)} - V_{OUT})}{L_{max} \times V_{IN(MIN)} \times f_{sw(max)}}$$ (2) #### where - L<sub>max</sub> is maximum inductance - f<sub>sw(max)</sub> is maximum switching frequency - V<sub>IN(MIN)</sub> minimum input voltage to the external power stage The buck converter limit inductor peak current cycle-by-cycle to I<sub>IND LIM</sub> is specified in † 6.8, *Electrical* Characteristics: Synchronous Buck Converters. #### 7.3.4 LDOs and Load Switches #### 7.3.4.1 VTT LDO Powered from the BUCK6 output (VDDQ), the VTT LDO tracks VDDQ and regulates to half of the VDDQ voltage for proper DDR termination. The LDO current limit is OTP dependent, and it is designed specifically to power DDR memory. The VTT LDO is enabled by assertion (L → H) of the SLP S0B pin and is disabled by deassertion $(H \rightarrow L)$ of the same pin. The LDO core is a transconductance amplifier with large gain, and it drives a current output stage that either sources or sinks current depending on the deviation of VTTFB pin voltage from the target regulation voltage. #### 7.3.4.2 LDOA1 - LDOA3 The TPS65094x device integrates three optional general-purpose LDOs. LDOA1 is powered from a 5-V supply through the DRV5V\_2\_A1 pin and it can be factory configured to be an Always-On rail as long as a valid power supply is available at VSYS. See 表 7-5 for LDOA1 output voltage options. LDOA2 and LDOA3 share a power input pin (PVINLDOA2 A3). The output regulation voltages are set by writing to LDOAx VID[3:0] bits (Reg 0x9A, 0x9B, and 0xAE). See 表 7-6 for LDOA2 and LDOA3 output voltage options. LDOA1 is controlled by LDOA1CTRL register. LDOA2 and LDOA3 can be controlled either by the LDOLS EN pin or by writing to the LDOA2 EN bit (Reg 0xA0) and the LDOA3 EN bit (Reg 0xA1) as long as LDOLS EN is low. | 表 7-5. | LDOA1 | Output | Voltage | <b>Options</b> | |--------|-------|--------|---------|----------------| | | | | | | | | | • | | | | | |------------------|--------------------|-----------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | | 1.35 | 0100 | 1.8 | 1000 | 2.3 | 1100 | 2.85 | | 1.5 | 0101 | 1.9 | 1001 | 2.4 | 1101 | 3.0 | | 1.6 | 0110 | 2.0 | 1010 | 2.5 | 1110 | 3.3 | | 1.7 | 0111 | 2.1 | 1011 | 2.7 | 1111 | Not Used | | | 1.35<br>1.5<br>1.6 | 1.35 0100<br>1.5 0101<br>1.6 0110 | 1.35 0100 1.8 1.5 0101 1.9 1.6 0110 2.0 | Vout VID Bits Vout VID Bits 1.35 0100 1.8 1000 1.5 0101 1.9 1001 1.6 0110 2.0 1010 | Vout VID Bits Vout VID Bits Vout 1.35 0100 1.8 1000 2.3 1.5 0101 1.9 1001 2.4 1.6 0110 2.0 1010 2.5 | Vout VID Bits Vout VID Bits Vout VID Bits 1.35 0100 1.8 1000 2.3 1100 1.5 0101 1.9 1001 2.4 1101 1.6 0110 2.0 1010 2.5 1110 | #### 表 7-6. LDOA2 and LDOA3 Output Voltage Options | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | VID Bits | V <sub>OUT</sub> | |----------|------------------|----------|------------------|----------|------------------|----------|------------------| | 0000 | 0.70 | 0100 | 0.90 | 1000 | 1.10 | 1100 | 1.30 | | 0001 | 0.75 | 0101 | 0.95 | 1001 | 1.15 | 1101 | 1.35 | | 0010 | 0.80 | 0110 | 1.00 | 1010 | 1.20 | 1110 | 1.40 | | 0011 | 0.85 | 0111 | 1.05 | 1011 | 1.25 | 1111 | 1.50 | #### 7.3.4.3 Load Switches Copyright © 2025 Texas Instruments Incorporated The PMIC features three general-purpose load switches. SWA1 has a power input pin (PVINSWA1), while SWB1 and SWB2 share a power input pin (PVINSWB1 B2). All switches have built-in slew rate control during start-up to limit the inrush current. 表 7-7 lists the control signals for enabling and disabling each LDO and load switch. 表 7-7. Summary of LDO and Load Switch Control | CONTROL SIGNAL | RAIL | |-----------------------------------|--------------------| | SLP_S4B or SLP_S3B <sup>(1)</sup> | SWB1_2 | | LDOLS_EN <sup>(2)</sup> | LDOA2, LDOA3, SWA1 | | SWA1_EN <sup>(3)</sup> | SWA1 | | SLP_S0B <sup>(4)</sup> | VTT LDO | - (1) For LPDDR3 and LPDDR4 memory, SWB1\_2 is configured to V1P8U and controlled by SLP\_S4B. For DDR3L memory, SWB1\_2 is configured to either V3P3S or V1P8S and controlled by SLP\_S3B. - (2) When LDOLS\_EN = 0, the user can write to enable bits in Reg 0xA0 - Reg 0xA1 to enable or disable the rails. Alternatively, all of them may be factory configured to be part of sequence along with other voltage rails. Pin name changed to SWA1\_EN when LDOA1 is factory programmed to always on. - (3) When SWA1\_EN = 0, the user can write to enable bits in Reg 0xA0 - Reg 0xA1 to enable or disable the rails. Alternatively, all of them may be factory configured to be part of sequence along with other voltage rails. Pin name changed to LDOLS\_EN when LDOA1 is not factory programmed to always on. - (4) BUCK6\_PG must be asserted as well. # 7.3.5 Power Sequencing and VR Control When a valid power source is available at VSYS (VSYS $\geq$ 5.6 V), internal analog blocks including LDO5 and LDO3P3 are enabled. For part numbers with LDOA1 set as an always on rail, the PMIC leaves reset and I<sup>2</sup>C communication is available as soon as LDO3P3 and LDO5 power goods are confirmed. For part numbers with LDOA1 set as a general-purpose LDO, the PMIC remains in reset until PMICEN is set high. Five input pins of the TPS65094x device are driven by a host or by external-controller (EC) defined power states that transition from one to another in sequence. 表 7-8 shows various system-level power states. Also, 表 7-9 summarizes a list of active rails in each power state. The sequencing for the transitions between these states is described in the following sections. If a rail is either disabled by $I^2C$ or OTP programming, then it is not enabled by the following sequences. For example, VTT LDO is not enabled for LPDDR4 OTPs. 表 7-8. Power State and Corresponding I/O Status | POWER | | | SIGNALS FROM PMIC | | | | | |-------|--------|------------------------|------------------------|------------------------|---------------|---------|-----------| | STATE | PMICEN | SLP_S4B <sup>(1)</sup> | SLP_S3B <sup>(1)</sup> | SLP_S0B <sup>(2)</sup> | THERMTRIPB(3) | RSMRSTB | PCH_PWROK | | G3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S4/S5 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | S3 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | S0iX | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | S0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | - (1) When PMIC is first enabled, SLP\_S4B and SLP\_S3B are to be treated as if they are low (actual state of signal ignored) until the deassertion of RSMRSTB (L → H). - (2) When PMIC is first enabled, SLP\_S0B are to be treated as if they are high (actual state of signal ignored) until the assertion of PCH\_PWROK (L → H). - (3) THERMTRIPB is to be treated as if it is high (actual state of signal ignored) until the deassertion of RSMRSTB (L → H). #### 表 7-9. Active Rails in Each Power State | POWER STATE | ACTIVE RAILS | |-------------|---------------------------------------------------------------| | S4/S5 | BUCK1 (VNN), BUCK4 (V1P8A), BUCK5 (V1P24A) | | S3 | Rails in S4/S5 + SWB1_2 (V1P8U) <sup>(1)</sup> , BUCK6 (VDDQ) | 表 7-9. Active Rails in Each Power State (续) | POWER STATE | ACTIVE RAILS | |-------------|--------------------------------------------------------------------------| | S0 | Rails in S3 + SWB1_2 <sup>(2)</sup> , VTT, BUCK2 (VCCGI), BUCK3 (VCCRAM) | | S0iX | Rails in S0 - BUCK1 (VNN), BUCK2 (VCCGI), BUCK3 (VCCRAM), VTT | Product Folder Links: TPS65094 37 English Data Sheet: SWCS133 <sup>(1)</sup> For LPDDR3 and LPDDR4 <sup>(2)</sup> For DDR3L #### 7.3.5.1 Cold Boot 图 7-7. Cold Boot Sequence As $V_{SYS}$ crosses above $V_{SYS\_UVLO\_5V}$ + $V_{SYS\_UVLO+5V\_HYS}$ , the cold-boot sequence is initiated by pulling the PMICEN pin high followed by driving the remaining control pins high in order. SLP\_S3B and SLP\_S4B may go high at the same time. SLP\_S0B is not defined until the first transition to S0 after RSMRSTB deassertion. SLP S0B is defined for all Sx power-state transitions after the first transition to S0. 38 提交文档反馈 Copyright © 2025 Texas Instruments Incorporated $\frac{1}{2}$ 7-10 lists definitions of the timing delays. These timing delays also apply to the subsequent sequences. To to T10 are factory programmable to 0 ms, 2 ms, 4 ms, 8 ms, 16 ms, 24 ms, 32 ms, or 64 ms. 表 7-10. Definition of Delays During Cold Boot Sequence | DELAY | DESCRIPTION | TYP VALUE | UNIT | |-------|--------------------------------------------------------------------------------------------------------|-----------|------| | T0 | PMICEN to BUCK1 (VNN) enable | 0 | ms | | T1 | PMICEN to BUCK4 (V1P8A) enable | 4 | ms | | T2 | BUCK4 PG to BUCK5 (V1P24A) enable | 0 | ms | | Т3 | BUCK5 PG to RSMRSTB deassertion | 10 | ms | | T4 | SLP_S4B deassertion to SWB1_2 (V1P8U) enable | 0 | ms | | T5 | SLP_S4B deassertion to BUCK6 (VDDQ) enable | 4 | ms | | Т6 | Logical AND of BUCK6 PG, SLP_S0B, SLP_S3B, and SLP_S4B to VTT enable | 0 | ms | | T7 | SLP_S0B deassertion to BUCK3 (VCCRAM) enable | 2 | ms | | Т8 | Logical AND of all PGs (except BUCK2) to PCH_PWROK assertion. User selectable from POK_DELAY register. | 100 | ms | 提交文档反馈 39 #### 7.3.5.2 Cold OFF (1) LPDDR3 and LPDDR4 (2) DDR3L 图 7-8. Cold OFF Sequence Cold OFF sequence is initiated by pulling the SLP\_S3B pin low in the S0 state, followed by SLP\_S4B, SLP\_S0B, and PMICEN. #### 7.3.5.3 Connected Standby Entry and Exit 图 7-9. Connected Standby Entry and Exit Sequence S0 to S0iX (Connected Standby) entry and exit occurs when SLP\_S0B is pulled low and high, respectively. In Connected Standby state, VTT LDO is turned off, but all PGOODs remain asserted. BUCK1 - BUCK3 are not disabled, but instead stop switching while BUCK4 - BUCK6 remain in regulation. SWB1\_2 also stays enabled. On entry, BUCK2 and BUCK3 decay to 0 V with their VID registers retaining the last programmed values to which the BUCKs ramp back up on exit. The host can write to BUCK2CTRL and BUCK3CTRL registers regardless of the state of the SLP\_S0B pin while SLP\_S3B and SLP\_S4B are high, which means that BUCK2 and BUCK3 can be changed to ramp to a different voltage upon exiting S0iX than they had when entering S0iX state. BUCK1 ramps back up to the default value (1.05 V). 表 7-11 summarizes status of each VR in Connected Standby state. 表 7-11. Summary of Rails on Connected Standby Entry and Exit | VR | S0 → S0IX | S0IX → S0 | |----------------|---------------|---------------| | BUCK1 (VNN) | 0 V | 1.05 V | | BUCK2 (VCCGI) | 0 V | 0 V | | BUCK3 (VCCRAM) | 0 V | 1.05 V | | BUCK4 (V1P8A) | VID value | VID value | | BUCK5 (V1P24A) | VID value | VID value | | BUCK6 (VDDQ) | OTP dependent | OTP dependent | | VTT LDO (VTT) | OFF | VDDQ / 2 | | SWB1_2 | ON | ON | Product Folder Links: TPS65094 41 #### 7.3.5.4 S0 to S3 Entry and Exit Assertion of SLP\_S3B (H → L) triggers S3 entry. Deassertion of SLP\_S3B causes S3 exit and S0 entry as depicted in 🗵 7-10. On S3 exit, BUCK1 - BUCK3 behave exactly the same way as they do on S0iX exit, which is explained in 节 7.3.5.3, Connected Standby Entry and Exit. SWB1\_2 (V1P8U)<sup>(1)</sup> - (1) LPDDR3 and LPDDR4 - (2) DDR3L 图 7-10. S3 Entry and Exit Sequence 提交文档反馈 #### 7.3.5.5 S0 to S4/5 Entry and Exit Assertion of the SLP\_S4B (H $\rightarrow$ L) after the S3 entry pushes the sequence further down to S4/5 where SWB1\_2 (for LPDDR3 or LPDDR4) and BUCK6 are disabled. Any rails not shown are essentially the same as the S0 to S3 entry and exit case described in $\boxed{8}$ 7-11. 图 7-11. S4/5 Entry and Exit Sequence #### 7.3.5.6 Emergency Shutdown When $V_{SYS}$ crosses below $V_{SYS\_UVLO\_5V}$ , all Power Good pins are deasserted; after 444 ns (nominal) of delay, all VRs shut down (see $\[mathbb{R}\]$ 7-12). Upon shutdown, all internal discharge resistors are set to 100 $\[mathbb{\Omega}$ to ensure timely decay of all VR outputs. VSYS crossing above $V_{SYS\_UVLO\_5V}$ + $V_{SYS\_UVLO\_5V\_HYS}$ and assertion of PMICEN is required to re-enable the VRs. Other conditions that cause emergency shutdown are the following: - The die temperature rising above the critical temperature threshold (T<sub>CRIT</sub>) - Falling edge of THERMTRIPB - Deassertion of Power Good of any rail or failure to reach power good within 10 ms of enable (configurable) 图 7-12. Emergency Shutdown Sequence #### 7.4 Device Functional Modes #### 7.4.1 Off Mode When power supply at the VSYS pin is less than $V_{SYS\_UVLO\_5V}$ (5.4-V nominal) + $V_{SYS\_UVLO\_5V\_HYS}$ (0.2-V nominal), the device is in off mode, where all output rails are disabled. If the supply voltage is greater than $V_{SYS\_UVLO\_3V}$ (3.6-V nominal) + $V_{SYS\_UVLO\_3V\_HYS}$ (0.15-V nominal) while it is still less than $V_{SYS\_UVLO\_5V}$ + $V_{SYS\_UVLO\_5V\_HYS}$ , then the internal band-gap reference (VREF pin) along with LDO3P3 are enabled and regulated at target values. #### 7.4.2 Standby Mode When power supply at the VSYS pin rises above V<sub>SYS\_UVLO\_5V</sub> + V<sub>SYS\_UVLO\_5V\_HYS</sub>, the device enters standby mode, where all internal reference and regulators (LDO3P3 and LDO5) are running, and I<sup>2</sup>C interface and PMICEN pin are ready to respond. All default registers defined in 节 7.6, *Register Maps*, have now been loaded from one-time programmable (OTP) memory. Quiescent current consumption in standby mode is specified in 节 6.5, *Electrical Characteristics: Total Current Consumption*. #### 7.4.3 Active Mode The device proceeds to active mode when any output rail is enabled either through an input pin as discussed in 节 7.3.5, *Power Sequencing and VR Control*, or by writing to the EN bits through I<sup>2</sup>C. Output regulation voltage can also be changed by writing to the VID bits defined in 节 7.6, *Register Maps*. Product Folder Links: TPS65094 #### 7.5 Programming #### 7.5.1 I<sup>2</sup>C Interface The I<sup>2</sup>C interface is a 2-wire serial interface developed by NXP<sup>™</sup> (formerly Philips Semiconductor) (see the I<sup>2</sup>C-Bus Specification and user manual, Rev 4, 13 February 2012). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open-drain I/O pins, DATA and CLK. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the start and stop of data transfer. A slave device receives and/or transmits data on the bus under control of the master device. The TPS65094x device works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps), fast mode (400 kbps), and high-speed mode (1 Mbps). The interface adds flexibility to the power supply solution, enabling programming of most functions to new values depending on the instantaneous application requirements. Register contents are loaded when $V_{SYS}$ higher than $V_{SYS\_UVLO\_5V}$ is applied to the TPS65094x device. The $I^2C$ interface is running from an internal oscillator that is automatically enabled when there is an access to the interface. The data transfer protocol for standard and fast modes are exactly the same, therefore, they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from F/S-mode, and it is referred to as H/S-mode. The TPS65094x device supports 7-bit addressing; however, 10-bit addressing and general call address are not supported. The default device address is 0x5E. #### 7.5.1.1 F/S-Mode Protocol The master initiates data transfer by generating a START condition. The START condition exists when a high-to-low transition occurs on the SDA line while SCL is high (see 7-13). All I<sup>2</sup>C-compatible devices recognize a START condition. The master then generates the SCL pulses and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see ☑ 7-14). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see ☑ 7-15), by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master identifies that the communication link with a slave has been established. The master generates further SCL cycles to either transmit data to the slave (R/W bit = 0) or receive data from the slave (R/W bit = 1). In either case, the receiver must acknowledge the data sent by the transmitter. An acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. Any 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a STOP condition by pulling the SDA line from low to high while the SCL line is high (see 7-13). This STOP condition releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C-compatible devices must recognize the STOP condition. Upon the receipt of a STOP condition, all devices detect that the bus is released, and they wait for a START condition followed by a matching address. Product Folder Links: TPS65094 English Data Sheet: SWCS133 图 7-13. START and STOP Conditions 图 7-14. Bit Transfer on the I<sup>2</sup>C Bus 图 7-15. Acknowledge on the I<sup>2</sup>C Bus 提交文档反馈 46 图 7-16. I<sup>2</sup>C Bus Protocol 图 7-18. I<sup>2</sup>C Interface READ from TPS65094x in F/S Mode (Only Repeated START is Supported) ## 7.6 Register Maps #### 7.6.1 Default value of RESERVED R/W bits must not be written to the opposite value. ## 7.6.2 VENDORID: PMIC Vendor ID Register (offset = 00h) [reset = 0010 0010] #### 图 7-19. VENDORID Register (offset = 00h) [reset = 0010 0010] | Bit | 7 | C | E | 4 | 2 | 2 | 1 | 0 | |-----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | DIL | <i>'</i> | 0 | 5 | 4 | 3 | 2 | | U | | Bit Name | VENDORID[7] | VENDORID[6] | VENDORID[5] | VENDORID[4] | VENDORID[3] | VENDORID[2] | VENDORID[1] | VENDORID[0] | | TPS65094x | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-12. VENDORID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|----------|--------------------------------| | 7 - 0 | VENDORID[7:0] | R | 00100010 | Vendor identification register | ### 7.6.3 DEVICEID: PMIC Device and Revision ID Register (offset = 01h) [reset = OTP Dependent] ### 图 7-20. DEVICEID Register (offset = 01h) [reset = OTP Dependent] | | | | • | • | , <b>-</b> | • | - | | |-----------|----------|----------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | REVID[1] | REVID[0] | OTP_<br>VERSION[1] | OTP_<br>VERSION[0] | PART_<br>NUMBER[3] | PART_<br>NUMBER[2] | PART_<br>NUMBER[1] | PART_<br>NUMBER[0] | | TPS650940 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | TPS650941 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | | TPS650942 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | TPS650944 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | TPS650945 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | TPS650947 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Access | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-13. DEVICEID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 - 6 | REVID[1:0] | R | OTP | Silicon revision ID | | 5 - 4 | OTP_VERSION[1:0] | R | ОТР | OTP variation ID 00: A 01: B 10: C 11: D | | 3 - 0 | PART_NUMBER[3:0] | R | ОТР | Device part number ID 1000: TPS650940 1001: TPS650941 1010: TPS650942 1011: TPS650943 1100: TPS650944 1101: TPS650945 1110: TPS650946 1111: TPS650947 0000: TPS650948 | Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated 提交文档反馈 49 ### 7.6.4 IRQ: PMIC Interrupt Register (offset = 02h) [reset = 0000 0000] ## 图 7-21. IRQ Register (offset = 02h) [reset = 0000 0000] | | | | | ` | , <b>-</b> | | | | |-----------|----------------|----------|----------|----------|------------|----------|----------|---------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | VENDOR_<br>IRQ | RESERVED | RESERVED | RESERVED | ONOFFSRC | RESERVED | RESERVED | DIETEMP | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W | R | R | R | R/W | R | R | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-14. IRQ Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VENDOR_IRQ | R/W | 0 | Vendor-specific interrupt, indicating fault event occurrence. Asserted when either one of following conditions occurs: A. Deassertion of Power Good of any VR B. Overcurrent detection from BUCK1, BUCK2, BUCK6, or VTT LDO C. Die temperature crosses over the hot temperature threshold (T <sub>HOT</sub> ) D. Die temperature crosses over the critical temperature threshold (T <sub>CRIT</sub> ) 1: Asserted. Host to write 1 to clear. | | 3 | ONOFFSRC | R/W | 0 | Asserted when PMIC shuts down. 0: Not asserted. 1: Asserted. Host to write 1 to clear. | | 0 | DIETEMP | R/W | 0 | Die Temp interrupt. Asserted when PMIC die temperature crosses above the hot temperature threshold (T <sub>HOT</sub> ). 0: Not asserted. 1: Asserted. Host to write 1 to clear. | ## 7.6.5 IRQ\_MASK: PMIC Interrupt Mask Register (offset = 03h) [reset = 1111 1111] #### 图 7-22. IRQ MASK Register (offset = 03h) [reset = 1111 1111] | | A Parameter register (enest con) [1999 Printing | | | | | | | | | | | | |-----------|-------------------------------------------------|----------|----------|----------|-----------|----------|----------|----------|--|--|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Bit Name | MVENDOR_IR<br>Q | RESERVED | RESERVED | RESERVED | MONOFFSRC | RESERVED | RESERVED | MDIETEMP | | | | | | TPS65094x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | Access | R/W | R | R | R | R/W | R | R | R/W | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-15. IRQ\_MASK Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-----------------------------------------------------------------| | 7 | MVENDOR_IRQ | R/W | 1 | Vendor-specific fault interrupt mask. 0: Not masked 1: Masked | | 3 | MONOFFSRC | R/W | 1 | PMIC shutdown event interrupt mask 0: Not masked 1: Masked | | 0 | MDIETEMP | R/W | 1 | Die temp interrupt mask. 0: Not masked 1: Masked | ${\it Copyright @ 2025 Texas Instruments Incorporated} \\ {\it Product Folder Links: $\it TPS65094$}$ ### 7.6.6 PMICSTAT: PMIC Status Register (offset = 04h) [reset = 0000 0000] ### 图 7-23. PMICSTAT Register (offset = 04h) [reset = 0000 0000] | | | • | • | ` | , <b>.</b> | | 4 | | |-----------|----------|----------|----------|----------|------------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED SDIETEMP | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-16. PMICSTAT Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------| | 0 | SDIETEMP | R | 0 | PMIC die temperature status. 0: PMIC die temperature is below T <sub>HOT</sub> . 1: PMIC die temperature is above T <sub>HOT</sub> . | ### 7.6.7 OFFONSRC: PMIC Power Transition Event Register (offset = 05h) [reset = 0000 0000] ### 图 7-24. OFFONSRC Register (offset = 05h) [reset = 0000 0000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|----------|----------|----------|---------|------|-----|----------| | Bit Name | RESERVED | RESERVED | RESERVED | RESERVED | COLDOFF | UVLO | OCP | CRITTEMP | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R | R | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-17. OFFONSRC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | COLDOFF | R/W | 0 | Set by PMIC cleared by host. Host writes 1 to this bit to clear it. 0 = Cleared 1 = PMIC was shut down by host through PMIC_EN pin. | | 2 | UVLO | R/W | 0 | Set by PMIC cleared by host. Host writes 1 to this bit to clear it. 0 = Cleared 1 = PMIC was shut down due to a UVLO event (VSYS less 5.4 V). The setting of this bit sets the ONOFFSRC bit in the PMIC_IRQ register. | | 1 | OCP | R/W | 0 | Set by PMIC cleared by host. Host writes 1 to this bit to clear it. 0 = Cleared 1 = PMIC shut down due to a power fault event. The setting of this bit sets the ONOFFSRC bit in the PMIC_IRQ register. | | 0 | CRITTEMP R/W 0 | | 0 | Set by PMIC cleared by host. Host writes 1 to this bit to clear it. 0 = Cleared 1 = PMIC shut down due to the rise of PMIC die temperature above critical temperature threshold (T <sub>CRIT</sub> ). The setting of this bit sets the ONOFFSRC bit in the PMIC_IRQ register. | Product Folder Links: TPS65094 ### 7.6.8 BUCK1CTRL: BUCK1 Control Register (offset = 20h) [reset = 0011 1000] ### 图 7-25. BUCK1CTRL Register (offset = 20h) [reset = 0011 1000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit Name | RESERVED | BUCK1_VID[6] | BUCK1_VID[5] | BUCK1_VID[4] | BUCK1_VID[3] | BUCK1_VID[2] | BUCK1_VID[1] | BUCK1_VID[0] | | TPS65094x | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-18. BUCK1CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-------|----------------|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 6 - 0 | BUCK1_VID[6:0] | R/W | 0111000<br>(1.05 V) | This field sets the BUCK1 regulator output regulation voltage in normal mode. Default = 1.05 V. Note that 0 V is a valid setting and all Power Goods stay high when VID is set to 0x00 and (or) SLP_S0B goes low. See 表 7-3 for full details. | | | ### 7.6.9 BUCK2CTRL: BUCK2 Control Register (offset = 21h) [reset = 0000 0000] ### 图 7-26. BUCK2CTRL Register (offset = 21h) [reset = 0000 0000] | • • | | | | , - | | • | | | |-----------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | BUCK2_VID[6] | BUCK2_VID[5] | BUCK2_VID[4] | BUCK2_VID[3] | BUCK2_VID[2] | BUCK2_VID[1] | BUCK2_VID[0] | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-19. BUCK2CTRL Register Field Descriptions | Bit | Field | Type | Reset | Description | |-------|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 - 0 | BUCK2_VID[6:0] | R/W | , | This field sets the BUCK2 regulator output regulation voltage in normal mode. Default = 0 V. Note that 0 V is a valid setting and all Power Goods must stay high when VID is set to 0x00 and (or) SLP_S0B goes low. See $\frac{1}{8}$ 7-3 for full details. | ### 7.6.10 BUCK3CTRL: BUCK3 Control Register (offset = 23h) [reset = 0001 0001] #### 图 7-27. BUCK3CTRL Register (offset = 23h) [reset = 0001 0001] | | | | | • | / = | | • | | |-----------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | BUCK3_VID[6] | BUCK3_VID[5] | BUCK3_VID[4] | BUCK3_VID[3] | BUCK3_VID[2] | BUCK3_VID[1] | BUCK3_VID[0] | | TPS65094x | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-20. BUCK3CTRL Register Field Descriptions | Bit | Field | Type | Reset | Description | |-------|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 - 0 | BUCK3_VID[6:0] | R/W | | This field sets the BUCK3 regulator output regulation voltage in normal mode. Default = 1.05 V. Note that 0 V is a valid setting and all Power Goods must stay high when VID is set to 0x00 and (or) SLP_S0B goes low. See $\frac{1}{8}$ 7-4 for full details. | Product Folder Links: TPS65094 English Data Sheet: SWCS133 ## 7.6.11 BUCK4CTRL: BUCK4 Control Register (offset = 25h) [reset = OTP Dependent] ### 图 7-28. BUCK4CTRL Register (offset = 25h) [reset = OTP Dependent] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------------------------------------|----------|----------|----------|----------|----------|----------|------------|----------| | Bit Name | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | BUCK4_MODE | RESERVED | | TPS650940,<br>TPS650941,<br>TPS65942, and<br>TPS650944 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | TPS650945,<br>and TPS650947 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-21. BUCK4CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | 1 | BUCK4_MODE | R/W | TPS650940<br>,<br>TPS650941<br>,<br>TPS65942,<br>and<br>TPS650944<br>: 0<br>TPS650945<br>, and<br>TPS650947<br>: 1 | This field sets the BUCK4 regulator operating mode. <b>0</b> = Automatic mode <b>1</b> = Forced PWM mode | ### 7.6.12 BUCK5CTRL: BUCK5 Control Register (offset = 26h) [reset = OTP Dependent] ### 图 7-29. BUCK5CTRL Register (offset = 26h) [reset = OTP Dependent] | | | | | | · • | | | | |--------------------------------------------------------|----------|----------|----------|----------|----------|----------|------------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | BUCK5_MODE | RESERVED | | TPS650940,<br>TPS650941,<br>TPS65942, and<br>TPS650944 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | TPS650945,<br>and TPS650947 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-22. BUCK5CTRL Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|------------|------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | 1 | BUCK5_MODE | R/W | TPS650940<br>,<br>TPS650941<br>,<br>TPS65942,<br>and<br>TPS650944<br>: 0<br>TPS650945<br>, and<br>TPS650947<br>: 1 | This field sets the BUCK5 regulator operating mode. <b>0</b> = Automatic mode <b>1</b> = Forced PWM mode | Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated 提交文档反馈 53 ## 7.6.13 BUCK6CTRL: BUCK6 Control Register (offset = 27h) [reset = 0011 1101] ## 图 7-30. BUCK6CTRL Register (offset = 27h) [reset = 0011 1101] | | | | | | , L | | | | |-----------|----------|----------|----------|----------|----------|----------|------------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | BUCK6_MODE | RESERVED | | TPS65094x | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-23. BUCK6CTRL Register Field Descriptions | Bit | Field | Туре | Reset Description | | |-----|------------|------|-------------------|----------------------------------------------------------------------------------------------------------| | 1 | BUCK6_MODE | R/W | 0 | This field sets the BUCK6 regulator operating mode. <b>0</b> = Automatic mode <b>1</b> = Forced PWM mode | ${\it Copyright @ 2025 Texas Instruments Incorporated}$ Product Folder Links: \$\$TPS65094\$ ## 7.6.14 DISCHCNT1: Discharge Control1 Register (offset = 40h) [reset = 0101 0101] All xx\_DIS[1:0] bits automatically set to 00 when the corresponding VR is enabled. Discharge resistance values listed here are approximate. ### 图 7-31. DISCHCNT1 Register (offset = 40h) [reset = 0101 0101] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit Name | BUCK4_DIS[1] | BUCK4_DIS[0] | BUCK3_DIS[1] | BUCK3_DIS[0] | BUCK2_DIS[1] | BUCK2_DIS[0] | BUCK1_DIS[1] | BUCK1_DIS[0] | | TPS65094x | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-24. DISCHCNT1 Register Field Descriptions | D:4 | Field | | | Becautation | |-------|----------------|------|-------|------------------------------------------------------------------------------------------------| | Bit | Field | Type | Reset | Description | | 7 - 6 | BUCK4_DIS[1:0] | R/W | 01 | BUCK4 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | | 5 - 4 | BUCK3_DIS[1:0] | R/W | 01 | BUCK3 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | | 3 - 2 | BUCK2_DIS[1:0] | R/W | 01 | BUCK2 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | | 1 - 0 | BUCK1_DIS[1:0] | R/W | 01 | BUCK1 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | ## 7.6.15 DISCHCNT2: Discharge Control2 Register (offset = 41h) [reset = 0101 0101] All xx\_DIS[1:0] bits automatically set to 00 when the corresponding VR is enabled. Discharge resistance values listed here are approximate. 图 7-32. DISCHCNT2 Register (offset = 41h) [reset = 0101 0101] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|--------------|--------------|-------------|-------------|--------------|--------------|--------------|--------------| | Bit Name | LDOA2_DIS[1] | LDOA2_DIS[0] | SWA1_DIS[1] | SWA1_DIS[0] | BUCK6_DIS[1] | BUCK6_DIS[0] | BUCK5_DIS[1] | BUCK5_DIS[0] | | TPS65094x | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-25. DISCHCNT2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------|------|-------|------------------------------------------------------------------------------------------------| | 7 - 6 | LDOA2_DIS[1:0] | R/W | 01 | LDOA2 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | | 5 - 4 | SWA1_DIS[1:0] | R/W | 01 | SWA1 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | | 3 - 2 | BUCK6_DIS[1:0] | R/W | 01 | BUCK6 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | | 1 - 0 | BUCK5_DIS[1:0] | R/W | 01 | BUCK5 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | #### 7.6.16 DISCHCNT3: Discharge Control3 Register (offset = 42h) [reset = 0000 0101] All xx\_DIS[1:0] bits automatically set to 00 when the corresponding VR is enabled. Discharge resistance values listed here are approximate. ### 图 7-33. DISCHCNT3 Register (offset = 42h) [reset = 0000 0101] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|----------|----------|----------|-------------|-------------|--------------|--------------| | Bit Name | RESERVED | RESERVED | RESERVED | RESERVED | SWB1_DIS[1] | SWB1_DIS[0] | LDOA3_DIS[1] | LDOA3_DIS[0] | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-26. DISCHCNT3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|-------|---------------------------------------------------------------------------------------------------| | 3 - 2 | SWB1_DIS[1:0] | R/W | 01 | SWB1 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | Product Folder Links: TPS65094 English Data Sheet: SWCS133 表 7-26. DISCHCNT3 Register Field Descriptions (续) | Bit | Field | Туре | Reset | Description | |-------|----------------|------|-------|----------------------------------------------------------------------------------------------------| | 1 - 0 | LDOA3_DIS[1:0] | R/W | 01 | LDOA3 discharge resistance 00: No discharge 01: 100 $\Omega$ 10: 200 $\Omega$ 11: 500 $\Omega$ | #### 7.6.17 POK DELAY: PCH PWROK Delay Register (offset = 43h) [reset = 0000 0111] Programmable Power Good delay for PCH\_PWROK pin, measured from the moment when all VRs reach the regulation range to Power Good assertion. 图 7-34. POK\_DELAY Register (Offset = 43h) [reset = 0000 0111] | | | | - 3 | | , , | | • | | |-----------|----------|----------|----------|----------|----------|-------------------|-------------------|-------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | PWROKDELAY<br>[2] | PWROKDELAY<br>[1] | PWROKDELAY<br>[0] | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | Access | R | R | R | R | R | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-27. POK\_DELAY Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 - 0 | PWROKDELAY[2:0] | R/W | 111 | Programmable delay measured from the moment all rails have reached regulation voltage to assertion of PCH_PWROK. All values have ±10% variation. 000 = 2.5 ms 001 = 5.0 ms 010 = 10 ms 011 = 15 ms 100 = 20 ms 101 = 50 ms 111 = 100 ms (default) | # 7.6.18 FORCESHUTDN: Force Emergency Shutdown Control Register (offset = 91h) [reset = 0000 0000] #### 图 7-35. FORCESHUTDN Register (offset = 91h) [reset = 0000 0000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|----------|----------|----------|----------|----------|----------|------| | Bit Name | RESERVED SDWN | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R | R | R | R | R | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-28. FORCESHUTDN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|------------------------------------------------------------------------------------------------------------------| | 0 | SDWN | R/W | 0 | Forces reset of the PMIC. The bit is self-clearing. <b>0</b> = No action <b>1</b> = PMIC is forced to shut down. | #### 7.6.19 BUCK4VID: BUCK4 VID Register (offset = 94h) [reset = 0010 1111] #### 图 7-36. BUCK4VID Register (offset = 94h) [reset = 0010 1111] | | | | | | , <b>.</b> | | 4 | | |-----------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | BUCK4_VID[6] | BUCK4_VID[5] | BUCK4_VID[4] | BUCK4_VID[3] | BUCK4_VID[2] | BUCK4_VID[1] | BUCK4_VID[0] | | TPS65094x | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | Product Folder Links: TPS65094 | 图 7-36. BUCK4VID Register (offset = 94h) [reset : | = 0010 11111 | (续) | |---------------------------------------------------|--------------|-----| | El 7 00: DOONT VID REGISTER (OFFICE OFFI) [1000] | 00101111 | (ペ) | | | <b>—</b> - | | | ( | , [ | , , , , , , , , , , , , , , , , , , , , | ·/ / | | | |--------|------------|-----|-----|-----|-----|-----------------------------------------|------|-----|--| | Access | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-29. BUCK4VID Register Field Descriptions | Bit | Field | Type | Reset | Description | |-------|----------------|------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 - 0 | BUCK4_VID[6:0] | R/W | 0101111<br>(1.80 V) | This field sets the BUCK4 regulator output regulation voltage in normal mode. Default = 1.80 V. Note that 0 V is a valid setting and all Power Goods must stay high when VID is set to 0x00. See 表 7-4 for full details. | ## 7.6.20 BUCK5VID: BUCK5 VID Register (offset = 96h) [reset = 0100 1011] #### 图 7-37. BUCK5VID Register (Offset = 96h) [reset = 0100 1011] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit Name | RESERVED | BUCK5_VID[6] | BUCK5_VID[5] | BUCK5_VID[4] | BUCK5_VID[3] | BUCK5_VID[2] | BUCK5_VID[1] | BUCK5_VID[0] | | TPS65094x | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-30. BUCK5VID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------|------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 - 0 | BUCK5_VID[6:0] | R/W | 1001011<br>(1.24 V) | This field sets the BUCK5 regulator output regulation voltage in normal mode. Default = 1.24 V. Note that 0 V is a valid setting and all Power Goods stay high when VID is set to 0x00. See $\frac{1}{8}$ 7-3 for full details. | ### 7.6.21 BUCK6VID: BUCK6 VID Register (offset = 98h) [reset = OTP Dependent] #### 图 7-38. BUCK6VID Register (Offset = 98h) [reset = OTP Dependent] | | | | | • | , <b>.</b> | | 4 | | |------------------------------------------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | BUCK6_VID[6] | BUCK6_VID[5] | BUCK6_VID[4] | BUCK6_VID[3] | BUCK6_VID[2] | BUCK6_VID[1] | BUCK6_VID[0] | | TPS650940,<br>TPS650944 and<br>TPS650945 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | TPS650941 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | TPS650942 and TPS650947 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-31. BUCK6VID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 - 0 | BUCK6_VID[6:0] | R/W | TPS650940, TPS650944, and TPS650945: 0111101 (1.1 V) TPS650941: 1000111 (1.20 V) TPS650942, and TPS650947: 1010110 (1.35 V) | This field sets the BUCK6 regulator output regulation voltage in normal mode. Default = OTP Dependent. Note that 0 V is a valid setting and all Power Goods stay high when VID is set to 0x00. See 表 7-3 for full details. | Product Folder Links: TPS65094 58 ## 7.6.22 LDOA2VID: LDOA2 VID Register (offset = 9Ah) [reset = OTP Dependent] LDOA2\_SLPVID is used when SLP\_S0B is low. Keep LDOA2\_SLPVID equal to LDOA2\_VID if sleep functionality is not desired. 图 7-39. LDOA2VID Register (offset = 9Ah) [reset = OTP Dependent] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------------------------------------|---------------------|---------------------|---------------------|---------------------|--------------|--------------|--------------|--------------| | Bit Name | LDOA2_<br>SLPVID[1] | LDOA2_<br>SLPVID[2] | LDOA2_<br>SLPVID[1] | LDOA2_<br>SLPVID[0] | LDOA2_VID[3] | LDOA2_VID[2] | LDOA2_VID[1] | LDOA2_VID[0] | | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945,<br>and TPS650947 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | TPS650944 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-32. LDOA2VID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------------|------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 7 - 4 | LDOA2_SLPVID[3:0] | R/W | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945, and<br>TPS650947: 1010<br>(1.2 V)<br>TPS650944: 0000<br>(0.7 V) | This field sets the LDOA2 regulator output regulation voltage in sleep mode. Default = OTP Dependent. See 表 7-6 for full details. | | 3 - 0 | LDOA2_VID[3:0] | R/W | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945, and<br>TPS650947: 1010<br>(1.2 V)<br>TPS650944: 0000<br>(0.7 V) | This field sets the LDOA2 regulator output regulation voltage in normal mode. Default = OTP Dependent. See 表 7-6 for full details. | #### 7.6.23 LDOA3VID: LDOA3 VID Register (offset = 9Bh) [reset = OTP Dependent] LDOA3\_SLPVID is used when SLP\_S0B is low. Keep LDOA3\_SLPVID equal to LDOA3\_VID if sleep functionality is not desired. 图 7-40. LDOA3VID Register (offset = 9Bh) [reset = OTP Dependent] | | | | 3 | ` | , | • | • | | |-----------------------------------------------------------------------|---------------------|---------------------|---------------------|---------------------|--------------|--------------|--------------|--------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | LDOA3_<br>SLPVID[3] | LDOA3_<br>SLPVID[2] | LDOA3_<br>SLPVID[1] | LDOA3_<br>SLPVID[0] | LDOA3_VID[3] | LDOA3_VID[2] | LDOA3_VID[1] | LDOA3_VID[0] | | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945,<br>and TPS650947 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | TPS650944 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W Product Folder Links: TPS65094 LEGEND: R/W = Read/Write; R = Read only; -n = value after reset 提交文档反馈 59 ## 表 7-33. LDOA3VID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------------|------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 7 - 4 | LDOA3_SLPVID[3:0] | R/W | TPS650940, TPS650941,<br>TPS650942, TPS650945,<br>and TPS650947: 1011 (1.25<br>V)<br>TPS650944: 0000 (0.7 V) | This field sets the LDOA3 regulator output regulation voltage in sleep mode. Default = OTP Dependent. See 表 7-6 for full details. | | 3 - 0 | LDOA3_VID[3:0] | R/W | TPS650940, TPS650941,<br>TPS650942, TPS650945,<br>and TPS650947: 1011 (1.25<br>V)<br>TPS650944: 0000 (0.7 V) | This field sets the LDOA3 regulator output regulation voltage in normal mode. Default = OTP Dependent. See 表 7-6 for full details. | ## 7.6.24 VR\_CTRL1: BUCK1-3 Control Register (offset = 9Ch) [reset = OTP Dependent] ## 图 7-41. VR\_CTRL1 Register (offset = 9Ch) [reset = OTP Dependent] | | | _ | - 3 | ` | , <b>-</b> | • | • | | |---------------------------------------------------------|----------|----------|------------|------------|------------|--------------------|--------------------|--------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | BUCK3_MODE | BUCK2_MODE | BUCK1_MODE | BUCK3_<br>DISABLEB | BUCK2_<br>DISABLEB | BUCK1_<br>DISABLEB | | TPS650940,<br>TPS650941,<br>TPS650942,<br>and TPS650944 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | TPS650945,<br>and TPS650947 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-34. VR\_CTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | BUCK3_MODE | R/W | TPS6509<br>40,<br>TPS6509<br>41,<br>TPS6509<br>42, and<br>TPS6509<br>44: 0<br>TPS6509<br>45, and<br>TPS6509<br>47: 1 | This field sets the BUCK3 regulator operating mode. <b>0</b> = Automatic mode <b>1</b> = Forced PWM mode | | 4 | BUCK2_MODE | R/W | 0 | This field sets the BUCK2 regulator operating mode. <b>0</b> = Automatic mode <b>1</b> = Forced PWM mode | | 3 | BUCK1_MODE | R/W | 0 | This field sets the BUCK1 regulator operating mode. <b>0</b> = Automatic mode <b>1</b> = Forced PWM mode | | 2 | BUCK3_DISABLEB | R/W | 1 | BUCK3 Active Low Disable bit. Writing 0 to this bit forces BUCK3 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over BUCK3_EN. 0: Disabled 1: BUCK3 operates normally. | | 1 | BUCK2_DISABLEB | R/W | 1 | BUCK2 Active Low Disable bit. Writing 0 to this bit forces BUCK2 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over BUCK2_EN. 0: Disabled 1: BUCK2 operates normally. | www.ti.com.cn ### 表 7-34. VR\_CTRL1 Register Field Descriptions (续) | Bit | Field | Type | Reset | Description | |-----|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | BUCK1_DISABLEB | R/W | 1 | BUCK1 Active Low DISABLE bit. Writing 0 to this bit forces BUCK1 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over BUCK1_EN. 0: Disabled 1: BUCK1 operates normally. | ## 7.6.25 VR\_CTRL2: VR Enable Register (offset = 9Eh) [reset = 0000 0000] ### 图 7-42. VR\_CTRL2 Register (offset = 9Eh) [reset = 0000 0000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|---------|----------|----------|----------|----------|----------|----------| | Bit Name | LDOA2_EN | SWA1_EN | BUCK6_EN | BUCK5_EN | BUCK4_EN | BUCK3_EN | BUCK2_EN | BUCK1_EN | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-35. VR\_CTRL2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LDOA2_EN | R/W | 0 | LDOA2 Enable bit. 0: Enabled if LDOLS_EN = 1 1: Enabled regardless of LDOLS_EN state | | 6 | SWA1_EN | R/W | 0 | SWA1 Enable bit. 0: Enabled if LDOLS_EN pin or SWA1_EN pin = 1 1: Enabled regardless of LDOLS_EN or SWA1_EN state | | 5 | BUCK6_EN | R/W | 0 | BUCK6 Enable bit. 0: BUCK6 operates normally. 1: Enabled regardless of power sequencing | | 4 | BUCK5_EN | R/W | 0 | BUCK5 Enable bit. 0: BUCK5 operates normally. 1: Enabled regardless of power sequencing | | 3 | BUCK4_EN | R/W | 0 | BUCK4 Enable bit. 0: BUCK4 operates normally. 1: Enabled regardless of power sequencing | | 2 | BUCK3_EN | R/W | 0 | BUCK3 Enable bit. BUCK3_DISABLEB has priority over BUCK3_EN. 0: BUCK3 operates normally. 1: Enabled regardless of power sequencing, unless BUCK3_DISABLEB = 0 | | 1 | BUCK2_EN | R/W | 0 | BUCK2 Enable bit. BUCK2_DISABLEB has priority over BUCK2_EN. 0: BUCK2 operates normally. 1: Enabled regardless of power sequencing, unless BUCK2_DISABLEB = 0 | | 0 | BUCK1_EN | R/W | 0 | BUCK1 Enable bit. BUCK1_DISABLEB has priority over BUCK1_EN. 0: BUCK1 operates normally. 1: Enabled regardless of power sequencing, unless BUCK1_DISABLEB = 0 | ## 7.6.26 VR\_CTRL3: VR Enable/Disable Register (offset = 9Fh) [reset = OTP Dependent] ### 图 7-43. VR\_CTRL3 Register (Offset = 9Fh) [reset = OTP Dependent] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------|----------|---------------------|-------------------|------------------|--------|----------|-----------|----------| | Bit Name | RESERVED | SWB1_2_<br>DISABLEB | SWA1_<br>DISABLEB | VTT_<br>DISABLEB | VTT_EN | RESERVED | SWB1_2_EN | LDOA3_EN | | TPS650940,<br>TPS650944,<br>and TPS650945 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | TPS650941,<br>TPS650942 and<br>TPS650947 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset 表 7-36. VR CTRL3 Register Field Descriptions | | 表 7-36. VR_CTRL3 Register Field Descriptions | | | | | | | | | | | | |-----|----------------------------------------------|------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | | | 6 | SWB1_2_DISABLEB | R/W | 1 | SWB1_2 Active Low Disable Bit. Writing 0 to this bit forces SWB1_2 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over SWB1_2_EN. 0: Disabled 1: SWB1_2 operates normally. | | | | | | | | | | 5 | SWA1_DISABLEB | R/W | 1 | SWA1 Active Low Disable Bit. Writing 0 to this bit forces SWA1 to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over SWA1_EN. 0: Disabled 1: SWA1 operates normally. | | | | | | | | | | 4 | VTT_DISABLEB | R/W | TPS650940,<br>TPS650944, and<br>TPS650945: 0<br>TPS650941,<br>TPS650942 and<br>TPS650947: 1 | VTT_LDO Active Low Disable Bit. Writing 0 to this bit forces VTT_LDO to turn off regardless of status of enable pins (PMICEN, SLP_Sx). Has priority over VTT_EN. 0: Disabled 1: VTT_LDO operates normally. | | | | | | | | | | 3 | VTT_EN | R/W | TPS650940,<br>TPS650944 and<br>TPS650945: 1<br>TPS650941,<br>TPS650942 and<br>TPS650947: 0 | VTT_LDO Enable bit. VTT_DISABLEB has priority over VTT_EN. 0: VTT_LDO operates normally. 1: Enabled regardless of power sequencing, unless VTT_DISABLEB = 0 | | | | | | | | | | 1 | SWB1_2_EN | R/W | 0 | SWB1_2_Enable bit. SWB1_2_DISABLEB has priority over SWB1_2_EN. 0: SWB1_2 operates normally. 1: Enabled regardless of power sequencing, unless SWB1_2_DISABLEB = 0 | | | | | | | | | | 0 | LDOA3_EN | R/W | 0 | LDOA3 Enable bit. 0: Enabled if LDOLS_EN = 1 1: Enabled regardless of LDOLS_EN state | | | | | | | | | ## 7.6.27 GPO\_CTRL: GPO Control Register (offset = A1h) [reset = 0010 0000] ### 图 7-44. GPO\_CTRL Register (offset = A1h) [reset = 0010 0000] | | | | | | , | | | | |-----------|----------|----------|---------|----------|----------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | GPO_LVL | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | | TPS65094x | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset Copyright © 2025 Texas Instruments Incorporated ## 表 7-37. GPO\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|-----------------------------------------------------------------------------------------------------| | 5 | GPO_LVL | R/W | | Open-drain GPO output level bit. 1: The pin is driven to logic low. 1: The pin is high impedance. | English Data Sheet: SWCS133 # 7.6.28 PWR\_FAULT\_MASK1: VR Power Fault Mask1 Register (offset = A2h) [reset = 1100 0000] ## 图 7-45. PWR\_FAULT\_MASK1 Register (offset = A2h) [reset = 1100 0000] | | | | | | | - | - | | |-----------|------------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | LDOA2_<br>FLTMSK | SWA1_<br>FLTMSK | BUCK6_<br>FLTMSK | BUCK5_<br>FLTMSK | BUCK4_<br>FLTMSK | BUCK3_<br>FLTMSK | BUCK2_<br>FLTMSK | BUCK1_<br>FLTMSK | | TPS65094x | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-38. PWR\_FAULT\_MASK1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------| | 7 | LDOA2_FLTMSK | R/W | 1 | LDOA2 Power Fault Mask. When masked, power fault from LDOA2 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 6 | SWA1_FLTMSK | R/W | 1 | SWA1 Power Fault Mask. When masked, power fault from SWA1 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 5 | BUCK6_FLTMSK | R/W | 0 | BUCK6 Power Fault Mask. When masked, power fault from BUCK6 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 4 | BUCK5_FLTMSK | R/W | 0 | BUCK5 Power Fault Mask. When masked, power fault from BUCK5 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 3 | BUCK4_FLTMSK | R/W | 0 | BUCK4 Power Fault Mask. When masked, power fault from BUCK4 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 2 | BUCK3_FLTMSK | R/W | 0 | BUCK3 Power Fault Mask. When masked, power fault from BUCK3 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 1 | BUCK2_FLTMSK | R/W | 0 | BUCK2 Power Fault Mask. When masked, power fault from BUCK2 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 0 | BUCK1_FLTMSK | R/W | 0 | BUCK1 Power Fault Mask. When masked, power fault from BUCK1 does not cause PMIC shutdown. 0: Not masked 1: Masked | Product Folder Links: TPS65094 English Data Sheet: SWCS133 ### 7.6.29 PWR\_FAULT\_MASK2: VR Power Fault Mask2 Register (offset = A3h) [reset = 0011 0111] ## 图 7-46. PWR\_FAULT\_MASK2 Register (offset = A3h) [reset = 0011 0111] | | | | | | | • | - | | |-----------|----------|----------|------------------|------------------|----------------|----------------------|----------------------|------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | V5ANA_<br>FLTMSK | LDOA1_<br>FLTMSK | VTT_<br>FLTMSK | SWB1_2_<br>FLTMSK[1] | SWB1_2_<br>FLTMSK[0] | LDOA3_<br>FLTMSK | | TPS65094x | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | Access | R | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-39. PWR\_FAULT\_MASK2 Register Field Descriptions | | | | _ | _INACKE Register Field Descriptions | |-------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Type | Reset | Description | | 5 | V5ANA_FLTMSK | R/W | 1 | V5ANA Power Fault Mask. When masked, power fault from V5ANA does not cause PMIC shutdown. 0: Not masked 1: Masked | | 4 | LDOA1_FLTMSK | R/W | 1 | LDOA1 Power Fault Mask. When masked, power fault from LDOA1 does not cause PMIC shutdown. 0: Not masked 1: Masked | | 3 | VTT_FLTMSK | R/W | 0 | VTT LDO Power Fault Mask. When masked, power fault from VTT LDO does not cause PMIC shutdown. 0: Not Masked 1: Masked | | 2 - 1 | SWB1_2_FLTMSK | R/W | 11 | SWB1_2 Power Fault Mask. When masked, power fault from SWB1_2 does not cause PMIC shutdown. 00: Not masked 11: Masked 01-10 = RESERVED | | 0 | LDOA3_FLTMSK | R/W | 1 | LDOA3 Power Fault Mask. When masked, power fault from LDOA3 does not cause PMIC shutdown. 0: Not masked 1: Masked | ### 7.6.30 DISCHCNT4: Discharge Control4 Register (offset = ADh) [reset = 0110 0001] ### 图 7-47. DISCHCNT4 Register (offset = ADh) [reset = 0110 0001] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|----------|----------|---------|----------|----------|----------|----------| | Bit Name | RESERVED | RESERVED | RESERVED | VTT_DIS | RESERVED | RESERVED | RESERVED | RESERVED | | TPS65094x | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset Copyright © 2025 Texas Instruments Incorporated ## 表 7-40. DISCHNT4 Register Field Descriptions | Bi | t | Field | Type | Reset | Description | |----|---|---------|------|-------|----------------------------------------------------------------------------------| | 4 | | VTT_DIS | R/W | | VTT_LDO discharge resistance<br>${f 0}$ = No discharge<br>${f 1}$ = 100 $\Omega$ | ## 7.6.31 LDOA1CTRL: LDOA1 Control Register (offset = AEh) [reset = OTP Dependent] ### 图 7-48. LDOA1CTRL Register (offset = AEh) [reset = OTP Dependent] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------------------------------------------------|--------------|--------------|-----------------------|--------------|--------------|--------------|--------------|----------| | Bit Name | LDOA1_DIS[1] | LDOA1_DIS[0] | LDOA1_SDWN<br>_CONFIG | LDOA1_VID[3] | LDOA1_VID[2] | LDOA1_VID[1] | LDOA1_VID[0] | LDOA1_EN | | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945 and<br>TPS650947 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | TPS650944 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-41. LDOA1CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------------|------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 - 6 | LDOA1_DIS[1:0] | R/W | 01 | LDOA1 discharge resistance<br><b>00</b> : No discharge<br><b>01</b> : 100 $\Omega$<br><b>10</b> : 200 $\Omega$<br><b>11</b> : 500 $\Omega$ | | 5 | LDOA1_SDWN_CONFIG | R/W | 1 | Control for Disabling LDOA1 during Emergency Shutdown 1: LDOA1 turns off during Emergency Shutdown. 1: LDOA1 does not turn off during Emergency Shutdown as long as LDOA1_EN = 1. | | 4 - 1 | LDOA1_VID[3:0] | R/W | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945<br>and<br>TPS650947:<br>1110 (3.3 V)<br>TPS650944:<br>0100 (1.8V) | This field sets the LDOA3 regulator output regulation voltage in normal mode. Default = OTP Dependent. See 表 7-5 for full details. | | 0 | LDOA1_EN | R/W | TPS650940,<br>TPS650941,<br>TPS650942,<br>TPS650945<br>and<br>TPS650947: 0<br>TPS650944: 1 | LDOA1 Enable Bit. 0: Disable 1: Enable | ### 7.6.32 PG\_STATUS1: Power Good Status1 Register (offset = B0h) [reset = 0000 0000] ### 图 7-49. PG\_STATUS1 Register (offset = B0h) [reset = 0000 0000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----------------|----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Bit Name | LDOA2_<br>PGOOD | RESERVED | BUCK6_<br>PGOOD | BUCK5_<br>PGOOD | BUCK4_<br>PGOOD | BUCK3_<br>PGOOD | BUCK2<br>_PGOOD | BUCK1_<br>PGOOD | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-42. PG STATUS1 Register Field Descriptions | | , c. i = i o = o i i togisto i tota = o o i pito ii | | | | | | | | |-----|-----------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7 | LDOA2_PGOOD | R | 0 | LDOA2 Power Good status. <b>0</b> : The output is not in target regulation range. <b>1</b> : The output is in target regulation range. | | | | | English Data Sheet: SWCS133 提交文档反馈 表 7-42. PG STATUS1 Register Field Descriptions (续) | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------| | 5 | BUCK6_PGOOD | R | 0 | BUCK6 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 4 | BUCK5_PGOOD | R | 0 | BUCK5 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 3 | BUCK4_PGOOD | R | 0 | BUCK4 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 2 | BUCK3_PGOOD | R | 0 | BUCK3 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 1 | BUCK2_PGOOD | R | 0 | BUCK2 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 0 | BUCK1_PGOOD | R | 0 | BUCK1 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | ## 7.6.33 PG\_STATUS2: Power Good Status2 Register (offset = B1h) [reset = 0000 0000] ## 图 7-50. PG\_STATUS2 Register (offset = B1h) [reset = 0000 0000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|----------|----------------|-----------------|---------------|----------|----------|-----------------| | Bit Name | RESERVED | RESERVED | LDO5_<br>PGOOD | LDOA1_<br>PGOOD | VTT_<br>PGOOD | RESERVED | RESERVED | LDOA3_<br>PGOOD | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-43. PG STATUS2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------| | 5 | LDO5_PGOOD | R | 0 | LDO5 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 4 | LDOA1_PGOOD | R | 0 | LDOA1 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 3 | VTT_PGOOD | R | 0 | VTT LDO Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | | 0 | LDOA3_PGOOD | R | 0 | LDOA3 Power Good status. 0: The output is not in target regulation range. 1: The output is in target regulation range. | ## 7.6.33.1 PWR\_FAULT\_STATUS1: Power Fault Status1 Register (offset = B2h) [reset = 0000 0000] ## 图 7-51. PWR FAULT STATUS1 Register (offset = B2h) [reset = 0000 0000] | | | <u>_</u> | <b>_</b> | | , | L | | | |-----------|------------------|----------|------------------|------------------|------------------|------------------|------------------|------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | LDOA2_<br>PWRFLT | RESERVED | BUCK6_<br>PWRFLT | BUCK5_<br>PWRFLT | BUCK4_<br>PWRFLT | BUCK3_<br>PWRFLT | BUCK2_<br>PWRFLT | BUCK1_<br>PWRFLT | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset Copyright © 2025 Texas Instruments Incorporated Product Folder Links: TPS65094 English Data Sheet: SWCS133 #### 表 7-44. PWR FAULT STATUS1 Register Field Descriptions | | T-44.1 WILLIAGEI_GTATOGT REGISTET TELL DESCRIPTIONS | | | | | | | | |-----|-----------------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7 | LDOA2_PWRFLT | R | 0 | This fields indicates that LDOA2 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | | 5 | BUCK6_PWRFLT | R | 0 | This fields indicates that BUCK6 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | | 4 | BUCK5_PWRFLT | R | 0 | This fields indicates that BUCK5 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | | 3 | BUCK4_PWRFLT | R | 0 | This fields indicates that BUCK4 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | | 2 | BUCK3_PWRFLT | R | 0 | This fields indicates that BUCK3 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | | 1 | BUCK2_PWRFLT | R | 0 | This fields indicates that BUCK2 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | | 0 | BUCK1_PWRFLT | R | 0 | This fields indicates that BUCK1 has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | | | | ## 7.6.33.2 PWR\_FAULT\_STATUS2: Power Fault Status2 Register (offset = B3h) [reset = 0000 0000] ## 图 7-52. PWR\_FAULT\_STATUS2 Register (offset = B3h) [reset = 0000 0000] | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------|----------|----------|------------------|----------------|----------|----------|------------------| | Bit Name | RESERVED | RESERVED | RESERVED | LDOA1_<br>PWRFLT | VTT_<br>PWRFLT | RESERVED | RESERVED | LDOA3_<br>PWRFLT | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-45. PWR\_FAULT\_STATUS2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------| | 4 | LDOA1_PWRFLT | R/W | 0 | This fields indicates that LDOA1 has lost regulation. 1: Power fault has occurred. The host to write 1 to clear. | | 3 | VTT_PWRFLT | R/W | 0 | This fields indicates that VTT LDO has lost regulation. 0: No Fault. 1: Power fault has occurred. The host to write 1 to clear. | | 0 | LDOA3_PWRFLT | R/W | 0 | This fields indicates that LDOA3 has lost regulation. 1: Power fault has occurred. The host to write 1 to clear. | Product Folder Links: TPS65094 ### 7.6.34 TEMPHOT: Temperature Hot Status Register (offset = B5h) [reset = 0000 0000] Asserted when an internal temperature sensor detects rise of die temperature above the HOT temperature threshold $(T_{HOT})$ . There are five temperature sensors across the die. #### 图 7-53. TEMPHOT Register (offset = B5h) [reset = 0000 0000] | | | | · · · · · · · · · · · · · · · · · · · | | | | | | |-----------|----------|----------|---------------------------------------|---------|---------|-------------------|------------------|----------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RESERVED | RESERVED | RESERVED | DIE_HOT | VTT_HOT | TOP-RIGHT<br>_HOT | TOP-LEFT<br>_HOT | BOTTOM-<br>RIGHT_HOT | | TPS65094x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Access | R | R | R | R/W | R/W | R/W | R/W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### 表 7-46. TEMPHOT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DIE_HOT | R/W | 0 | Temperature of rest of die has exceeded T <sub>HOT</sub> . 0: Not asserted. 1: Asserted. The host to write 1 to clear. | | 3 | VTT_HOT | R/W | 0 | Temperature of VTT LDO has exceeded T <sub>HOT</sub> . 0: Not asserted. 1: Asserted. The host to write 1 to clear. | | 2 | TOP-RIGHT_HOT | R/W | 0 | Temperature of die top-right has exceeded T <sub>HOT</sub> . Top-right corner of die from top view given pin 1 is in top-left corner. 0: Not asserted. 1: Asserted. The host to write 1 to clear. | | 1 | TOP-LEFT_HOT | R/W | 0 | Temperature of die top-left has exceeded T <sub>HOT</sub> . Top-left corner of die from top view given pin 1 is in top-left corner. 0: Not asserted. 1: Asserted. The host to write 1 to clear. | | 0 | BOTTOM-RIGHT_HOT | R/W | 0 | Temperature of die bottom-right has exceeded T <sub>HOT</sub> . Bottom-right corner of die from top view given pin 1 is in top-left corner. 0: Not asserted. 1: Asserted. The host to write 1 to clear. | Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated 提交文档反馈 ## 8 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Typical Application For a detailed description about application usage, refer to the *TPS65094x Design Guide* and to the *TPS65094x Schematic Checklist, Layout Checklist, and ILIM Calculator Tool*. The TPS65094x can be used in several different applications from computing, industrial interfacing, and much more. This section describes the general application information and provides a more detailed description on the TPS65094x device that powers the Intel Apollo Lake system. The functional block diagram for the device is shown in 88-1, which outlines the typical external components necessary for proper device functionality. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS65094* 图 8-1. Functional Block Diagram #### 8.1.1 Design Requirements The TPS65094x device requires decoupling capacitors on the supply pins. Follow the values for recommended capacitance on these supplies given in the *Specifications* section. The controllers, converter, LDOs, and some other features can be adjusted to meet specific application requirements. † 8.1.2, *Detailed Design Procedure*, describes how to design and adjust the external components to achieve desired performance. #### 8.1.2 Detailed Design Procedure #### 8.1.2.1 Controller Design Procedure Designing the controller can be divided into the following steps: - 1. Design the output filter. - 2. Select the FETs. - 3. Select the bootstrap capacitor. - 4. Select the input capacitors. - 5. Set the current limits. 🛚 8-2 shows a diagram of the controller. Controllers BUCK1, BUCK2, and BUCK6 require a 5-V supply and capacitors at their corresponding DRV5V\_x\_x pins. For most applications, the DRV5V\_x\_x input must come from the LDO5P0 pin to ensure uninterrupted supply voltage; a 2.2-μF, X5R, 20%, 10-V, or similar capacitor must be used for decoupling. Copyright © 2017, Texas Instruments Incorporated 图 8-2. Controller Diagram Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS65094* ### 8.1.2.1.1 Selecting the Output Capacitors TI recommends using ceramic capacitors with low ESR values to provide the lowest output voltage ripple. The output capacitor requires either an X7R or an X5R dielectric. Capacitors with Y5V or Z5U dielectrics display a wide variation in capacitance over temperature and become resistive at high frequencies. At light load currents, the controller operates in PFM mode, and the output voltage ripple is dependent on the output-capacitor value and the PFM peak inductor current. Higher output-capacitor values minimize the voltage ripple in PFM mode. To achieve specified regulation performance and low output voltage ripple, the DC-bias characteristic of ceramic capacitors must be considered. The effective capacitance of ceramic capacitors drops with increasing DC bias voltage. For the output capacitors of the BUCK controllers, TI recommends placing small ceramic capacitors between the inductor and load with many vias to the PGND plane. This solution typically provides the smallest and lowest cost solution available for DCAP2 controllers. To meet the transient specifications, the output capacitance must equal or exceed the minimum capacitance listed in the electrical characteristics table for BUCK1, BUCK2, and BUCK6 (assuming quality layout techniques are followed). See 节 6.7, *Electrical Characteristics: Buck Controllers*. ### 8.1.2.1.2 Selecting the Inductor An inductor must be placed between the external FETs and the output capacitors. Together, the inductor and output capacitors make the double-pole that contributes to stability. In addition, the inductor is responsible for the output ripple, efficiency, and transient performance. When the inductance increases, the ripple current decreases, which typically results in an increased efficiency. However, with an increase in inductance, the transient performance decreases. Finally, the inductor selected must be rated for appropriate saturation current, core losses, and DC resistance (DCR). 方程式 3 shows the calculation for the recommended inductance for the controller. $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{sw} \times I_{OUT(MAX)} \times K_{IND}}$$ (3) ### where - V<sub>OUT</sub> is the typical output voltage. - V<sub>IN</sub> is the typical input voltage. Copyright © 2025 Texas Instruments Incorporated - f<sub>SW</sub> is the typical switching frequency. - I<sub>OUT(MAX)</sub> is the maximum load current. - K<sub>IND</sub> is the ratio of I<sub>Lripple</sub> to the I<sub>OUT(MAX)</sub>. For this application, TI recommends that K<sub>IND</sub> is set to a value from 0.2 to 0.4. With the chosen inductance value and the peak current for the inductor in steady state operation, $I_{L(max)}$ can be calculated using 方程式 4. The rated saturation current of the inductor must be higher than the $I_{L(MAX)}$ current. $$I_{L(MAX)} = I_{OUT(MAX)} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times V_{IN} \times f_{sw} \times L}$$ (4) Following the previous equations, 表 8-1 lists the preferred inductor selected for the controllers.. ### 表 8-1. Recommended Inductors | MANUFACTURER | PART NUMBER | VALUE | SIZE | HEIGHT | |--------------|-------------|---------|-----------------|--------| | Cyntec | PIMB061H | 0.47 μH | 6.8 mm × 7.3 mm | 1.8 mm | | Cyntec | PIMB062D | 0.22 μH | 6.8 mm × 7.3 mm | 2.4 mm | ### 8.1.2.1.3 Selecting the FETs This controller is designed to drive two NMOS FETs. Typically, lower $R_{DSON}$ values are better for improving the overall efficiency of the controller. However, higher gate-charge thresholds result in lower efficiency, so the two must be balanced for optimal performance. As the $R_{DSON}$ for the low-side FET decreases, the minimum current limit increases; therefore, ensure selection of the appropriate values for the FETs, inductor, output capacitors, and current-limit resistor. Tl's CSD87331Q3D, CSD87381P, and CSD87588N devices are recommended for the controllers, depending on the required maximum current. ### 8.1.2.1.4 Bootstrap Capacitor To ensure the internal high-side gate drivers are supplied with a stable low-noise supply voltage, a capacitor must be connected between the SWx pins and the respective BOOTx pins. TI recommends placing ceramic capacitors with the value of $0.1~\mu F$ for the controllers. During testing, a $0.1-\mu F$ , size 0402, 10-V capacitor is used for the controllers. TI recommends reserving a small resistor in series with the bootstrap capacitor in case the turnon and turnoff of the FETs must be slowed to reduce voltage ringing on the switch node, which is a common practice for controller design. ### 8.1.2.1.5 Selecting the Input Capacitors Due to the nature of the switching controller with a pulsating input current, a low-ESR input capacitor is required for best input-voltage filtering and also for minimizing the interference with other circuits caused by high input-voltage spikes. For the controller, a typical 2.2-µF capacitor can be used for the DRV5V\_x\_x pin to handle the transients on the driver. For the FET input, 10 µF of input capacitance (after derating) is recommended for most applications. To achieve the low-ESR requirement, a ceramic capacitor is recommended. However, the voltage rating and DC-bias characteristic of ceramic capacitors must be considered. For better input-voltage filtering, the input capacitor can be increased without any limit. ### 8.1.2.1.5.1 Setting the Current Limit The current-limiting resistor value must be chosen based on 方程式 1. ### 备注 Use the correct value for the ceramic capacitor capacitance after derating to achieve the recommended input capacitance. TI recommends placing a ceramic capacitor as close as possible to the FET across the respective VSYS and PGND pins of the FETs. The preferred capacitors for the controllers are two Murata GRM21BR61E226ME44: 22 $\mu$ F, 0805, 25 V, $\pm$ 20%, or similar capacitors. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS65094* ### 8.1.2.2 Converter Design Procedure Designing the converter has only the following two steps: - 1. Design the output filter. - 2. Select the input capacitors. The converter must be supplied by a 5-V source. 図 8-3 shows a diagram of the converter. 图 8-3. Converter Diagram ### 8.1.2.2.1 Selecting the Inductor An inductor must be placed between the external FETs and the output capacitors. Together, the inductor and output capacitors form a double-pole in the control loop that contributes to stability. In addition, the inductor is responsible for the output ripple, efficiency, and transient performance. When the inductance increases, the ripple current decreases, which typically results in an increase in efficiency. However, with an increase in inductance, the transient performance decreases. Finally, the inductor selected must be rated for appropriate saturation current, core losses, and DCR. ### 备注 Internal parameters for the converters are optimized for a 0.47-µH inductor; however, it is possible to use other inductor values as long as they are chosen carefully and thoroughly tested. 方程式 5 shows the calculation for the recommended inductance for the converter. $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{sw} \times I_{OUT(MAX)} \times K_{IND}}$$ (5) ### where - V<sub>OUT</sub> is the typical output voltage. - V<sub>IN</sub> is the typical input voltage. - f<sub>SW</sub> is the typical switching frequency. - I<sub>OUT(MAX)</sub> is the maximum load current. - K<sub>IND</sub> is the ratio of I<sub>Lripple</sub> to the I<sub>OUT(MAX)</sub>. For this application, TI recommends that K<sub>IND</sub> is set to a value from 0.2 to 0.4. Copyright © 2025 Texas Instruments Incorporated 提交文档反馈 75 With the chosen inductance value and the peak current for the inductor in steady state operation, I<sub>I (MAX)</sub> can be calculated using 方程式 6. The rated saturation current of the inductor must be higher than the I<sub>L(MAX)</sub> current. $$I_{L(MAX)} = I_{OUT(MAX)} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times V_{IN} \times f_{sw} \times L}$$ (6) Following these equations, 表 8-2 lists the preferred inductor selected for the converters. ### 表 8-2. Recommended Inductors | MANUFAC | TURER | PART NUMBER | VALUE | SIZE | HEIGHT | |---------|-------|------------------|---------|-----------------|--------| | Cynt | ес | PIFE32251B-R47MS | 0.47 μH | 3.2 mm × 2.5 mm | 1.2 mm | ### 8.1.2.2.2 Selecting the Output Capacitors TI recommends using ceramic capacitors with low-ESR values are recommended to provide the lowest output voltage ripple. The output capacitor requires either an X7R or an X5R rating. Y5V and Z5U capacitors, aside from the wide variation in capacitance overtemperature, become resistive at high frequencies. At light load currents, the converter operates in PFM mode and the output voltage ripple is dependent on the output-capacitor value and the PFM peak inductor current. Higher output-capacitor values minimize the voltage ripple in PFM mode. To achieve specified regulation performance and low output voltage ripple, the DC-bias characteristic of ceramic capacitors must be considered. The effective capacitance of ceramic capacitors drops with increasing DC-bias voltage. For the output capacitors of the BUCK converters, TI recommends placing small ceramic capacitors between the inductor and load with many vias to the PGND plane. This solution typically provides the smallest and lowestcost solution available for DCAP2 controllers. To meet the transient specifications, the output capacitance must equal or exceed the minimum capacitance listed for BUCK3, BUCK4, and BUCK5 (assuming quality layout techniques are followed). ### 8.1.2.2.3 Selecting the Input Capacitors Due to the nature of the switching converter with a pulsating input current, a low-ESR input capacitor is required for best input-voltage filtering and for minimizing the interference with other circuits caused by high input-voltage spikes. For the PVINx pin, 2.5 µF of input capacitance (after derating) is required for most applications. A ceramic capacitor is recommended to achieve the low-ESR requirement. However, the voltage rating and DCbias characteristic of ceramic capacitors must be considered. For better input-voltage filtering, the input capacitor can be increased without any limit. 备注 Use the correct value for the ceramic capacitor capacitance after derating to achieve the recommended input capacitance. The preferred capacitor for the converters is one Samsung CL05A106MP5NUNC: 10 µF, 0402, 10 V, ±20%, or similar capacitor. ### 8.1.2.3 LDO Design Procedure The VTT LDO must handle the fast load transients from the DDR memory for termination. Therefore, TI recommends using ceramic capacitors to maintain a high amount of capacitance with low ESR on the VTT LDO outputs and inputs. The preferred output capacitors for the VTT LDO are the GRM188R60J226MEA0 from Murata (22 µF, 0603, 6.3 V, ±20%, or similar capacitors). The preferred input capacitor for the VTT LDO is the CL05A106MP5NUNC from Samsung (10 µF, 0402, 10 V, ±20%, or similar capacitor). The remaining LDOs must have input and output capacitors chosen based on the values in † 6.9, Electrical Characteristics: LDOs. Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated ### 8.1.3 Application Curves ### 8.2 Specific Application for TPS650944 For the TPS650944 device, if register reset is desired when the PMICEN pin is pulled low, an alternate reset condition can be used. There are two simple options. The first option is to write 1 to the SDWN bit in the FORCESHUTDN register (see 节 7.6.18, FORCESHUTDN: Force Emergency Shutdown Control Register) to force power rails to turn off and reset all registers. The second option is to use the falling edge detection of the THERMTRIPB pin to trigger the device reset. In this case, when the PMICEN pin is pulled low, the THERMTRIPB pin on PMIC must be pulled low simultaneously, which can be done in several ways. One approach is to connect a low-voltage Schottky diode between the PMICEN and THERMTRIPB pins. Because the THERMTRIPB SoC pin is push-pull configured, a second diode is needed to prevent shorting the SoC pin to GND. An example can be seen in 图 8-8. Both diodes must have a forward voltage below PMIC V<sub>II</sub> (0.4 V) at the appropriate current. Another approach is to route the THERMTRIPB signal from SoC through the EC and tie PMICEN and THERMTRIPB together at the PMIC. Not applicable if LDOA1 is not configured to "Always On" ### 图 8-8. PMICEN and THERMTRIPB Connection Option for LDOA1 "Always On" Spins For the TPS650944 device, if both the PVINSWA1 and PVINSWB1 B2 pins are tied to 2.5 V, LDOA2 and LDOA3 turns on if all VRs and load switches are enabled and have released their Power Good signals. To avoid LDOA2 and LDOA3 turning on unexpectedly, TI recommends using voltages other than 2.5 V on both SWA1 and SWB1 2. ### 8.3 Dos and Don'ts - Connect the LDO5V output to the DRV5V x x inputs for situations where an external 5-V supply is not initially available or is not available the entire time PMIC is on. If the external 5-V supply is always present, then DRV5V x x can be directly connected to remove the V5ANA-to-LDO5P0 load switch R<sub>DSON</sub>. - Ensure that none of the control pins are potentially floating. - Include 0- Ω resistors on the DRVH and BOOT pins of controllers on prototype boards, which allows for slowing the controllers if the system is unable to handle the noise generated by the large switching or if switching voltage is too large due to layout. - Do not connect the V5ANA power input to a different source other than PVINx. A mismatch here causes reference circuits to regulate incorrectly. - Do not supply the V5ANA power input before the VSYS. Reference biasing of the internal FETs may turn on the HS FET and pass the input to the output until VSYS is biased. ### 8.4 Power Supply Recommendations This device is designed to work with several different input voltages. The minimum voltage on the VSYS pin is 5.6 V for the device to start up; however, this is a low-power rail. The input to the FETs must be from 5.4 V to 21 V as long as the proper BOM choices are made. Input to the converters must be 5 V. For the device to output maximum power, the input power must be sufficient. For the controllers, VIN must be able to supply up to 5 A (typically), though less is acceptable with higher voltages or less usage. For the converters, PVINx must be able to supply 2 A (typically). Product Folder Links: TPS65094 Copyright © 2025 Texas Instruments Incorporated A best practice here is to determine power usage by the system and back-calculate the necessary power input based on expected efficiency values. ### 8.5 Layout ### 8.5.1 Layout Guidelines For a detailed description regarding layout recommendations, refer to the *TPS65094x Design Guide* and to the *TPS65094x Schematic Checklist, Layout Checklist, and ILIM Calculator Tool*. For all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator can have stability problems and EMI issues. Therefore, use wide and short traces for the main current path and for the power ground tracks. The input capacitors, output capacitors, and inductors must be placed as close as possible to the device. Use a common-ground node for power ground and use a different, isolated node for control ground to minimize the effects of ground noise. Connect these ground nodes close to the AGND pin by one or two vias. Use of the design guide is highly encouraged in addition to the following list of other basic requirements: - Do not allow the AGND, PGNDSNSx, or FBGND2 to connect to the thermal pad on the top layer. - To ensure proper sensing based on FET R<sub>DSON</sub>, PGNDSNSx must not connect to PGND until very close to the PGND pin of the FET. - All inductors, input/output capacitors, and FETs for the converters and controller must be on the same board layer as the device. - To achieve the best regulation performance, place feedback connection points near the output capacitors and minimize the control feedback loop as much as possible. - · Bootstrap capacitors must be placed close to the device. - The input and output capacitors of the internal reference regulators must be placed close to the device pins. - Route DRVHx and SWx as a differential pair. Ensure that there is a PGND path routed in parallel with DRVLx, which provides optimal driver loops. ### 8.5.2 Layout Example 图 8-9. EVM Layout Example With All Components on the Top Layer # 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 Development Support See the following for development support: TPS65094x Schematic Checklist, Layout Checklist, and ILIM Calculator Tool ### 9.2 Documentation Support ### 9.2.1 Related Documentation For related documentation see the following: - TPS65094x Design Guide - TPS65094x Evaluation Module ### 9.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 9.4 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。 ### 9.5 Trademarks D-CAP2<sup>™</sup> and D-CAP<sup>™</sup> are trademarks of TI. 超极本™ and Intel™ are trademarks of Intel Corporation. NXP<sup>™</sup> is a trademark of NXP Semiconductors. TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 9.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 ### 9.7 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ### 10 Revision History 注:以前版本的页码可能与当前版本的页码不同 # Changes from Revision E (October 2024) to Revision F (January 2025) # Changes from Revision D (May 2019) to Revision E (October 2024) **Page** 更新了整个文档中的表格、图和交叉参考的编号格式......1 www.ti.com.cn | | 更新了修订历史记录日期以反映过去的实际版本 | | |----------|---------------------------------------------------------------------------------------------------|----------------------| | | 根据最新技术和格式标准更新了首页内容 | | | • | Added note about Forced PWM Mode to Summary of TPS65094x OTP Differences table | 3 | | | | | | Cł | nanges from Revision C (February 2019) to Revision D (May 2019) | Page | | _ | Added "TPS650947" column to Summary of TPS65094x OTP Differences table | | | | Changed TPS650945 DEVICEID register to "Dh" and TPS650944 DEVICEID register to "Ch" in Summa | | | | TPS65094x OTP Differences table | | | • | Added TPS650947 settings to 节 7.6 | 49 | | Ck | nanges from Revision B (February 2017) to Revision C (February 2019) | Page | | | Added "BUCK3-5 Mode" row and "TPS650945" column to Summary of TPS65094x OTP Differences ta | | | • | Changed VSYS to PVIN in the efficiency graphs for BUCK3, BUCK4, and BUCK5 in the <i>Typical</i> | | | | Characteristics section | | | • | Shutdown section | - | | | Added TPS650945 settings to 节 7.6 | | | • | | | | | Descriptions table | 51 | | • | Changed second reference of TPS650940 to TPS650944 for the bit reset values in the LDOA2VID Reg | jister | | | Field Descriptions and LDOA3VID Register Field Descriptions tables | | | • | Changed the bit values of the LDOA3_SLPVID[0] and LDOA3_VID[0] bits in the LDOA3VID Register fig. | gure <mark>59</mark> | | _ | | | | | | _ | | Cł | nanges from Revision A (June 2016) to Revision B (February 2017) | Page | | • | 更改了"特性",以表明所述电流不是器件限制 | 1 | | • | Changes the value of Exc, Ext, Exc nom 1 value v to 2 value o v in the xibolate maximum | 0 | | _ | Ratings table | | | <u>.</u> | Changed the reset value of the LDOA2 VID register (LDOA2VID) to OTP dependent | 59<br>——— | | ر. | nanges from Revision * (August 2015) to Revision A (June 2016) | Page | | | | <u> </u> | | | 从 SWCS130B 版本开始将完整数据表发布为 SWCS133A 版本 | | | | 将器件状态更改为 PROD_DATA更改了 V <sub>IN</sub> 的建议最小值 | | | | 更改了"特性",以优化转换器的描述 | 1<br>1 | | • | 在"特性"中更改为高达 400mA 的负载开关输出电流 | | | • | Changed PROCHOTB to PROCHOT throughout the document | | | | Changed minimum absolute-maximum-rating value for SW1, SW2, and SW6 in 节 6.1 | | | | Deleted nominal value from PVINVTT in 节 6.3, Recommended Operating Conditions | | | | Deleted (nu = symbol for efficiency) | | | • | Changed BUCK1 DC output voltage step size to show full range and be consistent in 节 6.7 | | | • | Changed typo to match correct default of 1 V for △ V <sub>OUT_TR</sub> in 节 6.7 | | | • | Changed BUCK2 DC output voltage to show full range and be consistent in † 6.7 | 10 | | • | Changed set condition for BUCK6 for V <sub>OUT</sub> range in † 6.7 to match BUCK1 and BUCK2 | | | • | Updated formatting and added new OTP information for BUCK6 in # 6.7 | | | | | | | • | Updated formatting for BUCK3 DC output voltage in 节 6.8 | 14 | |---|-------------------------------------------------------------------------------------------------------------------|-----------------| | • | Changed DC output voltage formatting for BUCK4 in † 6.8 | 14 | | • | Changed maximum I <sub>OUT</sub> value for BUCK4 in 节 6.8 to match device capabilities | 14 | | • | Changed I <sub>OUT</sub> and △ V <sub>OUT</sub> / △ I <sub>OUT</sub> for VTT LDO in <sup>‡</sup> 6.9 for new OTPs | 17 | | • | Changed test conditions for VTT LDO overcurrent protection in † 6.9 | 17 | | • | Changed 节 6.10 to show SWB1_2 R <sub>DSON</sub> is specified per output | <mark>21</mark> | | • | Changed f <sub>SW</sub> values in 节 6.15 to provide more values | | | • | Changed current to 1.9 A to match SoC requirements in 表 7-1 | 26 | | • | Changed BUCK6, LDOA2, LDOA3 typical output voltage range to: OTP Dependent in 表 7-1 | 26 | | • | Changed table note to include additional DDR types in 表 7-1 | 26 | | • | Changed PMIC Functional Block Diagram to match specifications table | <mark>27</mark> | | • | Changed PROCHOTB to PROCHOT in the Apollo Lake Power Map | <mark>27</mark> | | • | Changed current ratings in Apollo Lake Power Map | | | • | Deleted SWBx PG from PG of PCH_PWROK in Power Good Summary | 29 | | • | Deleted SWBx PG from PG of PCH_PWROK in Power Good Summary | 29 | | • | Changed BUCK1 - 2 to all BUCKs and LDOAs in 节 7.3.3.3 | 34 | | • | Added 表 7-5 and 表 7-6 to 节 7.3.4.2 | | | • | Added more DDR values to the table note in 表 7-7 | | | • | Changed 节 7.3.5 to include LDOA1 and reset information | | | • | Changed 节 7.6 to include multiple DDRs | 36 | | • | Changed 图 7-7 and 图 7-8 to include alternate SWB1_2 Timing | 38 | | • | Changed SWB1_2 from: V3P3A to: V1P8U in 表 7-10 | | | • | Changed VDDQ voltage to OTP Dependent and SWBx to SWB1_2 in 表 7-11 | | | • | Updated 🛭 7-10 to include alternate SWB1_2 Timing | 42 | | • | Changed 节 7.3.5.5 to include alternate SWB1_2 Timing | 43 | | • | Changed 节 7.3.5.6 to include THERMTRIPB | | | • | Added the TPS65094x family OTP values to † 7.6 | 49 | | • | Replaced VID values with link to full VID table in 表 7-18 and 表 7-19 | 52 | | • | Updated naming of bits in the TEMPHOT register | 69 | | | | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 # **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------------| | TPS650940A0RSKR | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650940A0<br>PG1.0 | | TPS650940A0RSKR.A | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650940A0<br>PG1.0 | | TPS650940A0RSKT | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650940A0<br>PG1.0 | | TPS650940A0RSKT.A | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650940A0<br>PG1.0 | | TPS650941A0RSKR | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650941A0<br>PG1.0 | | TPS650941A0RSKR.A | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650941A0<br>PG1.0 | | TPS650941A0RSKT | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650941A0<br>PG1.0 | | TPS650941A0RSKT.A | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650941A0<br>PG1.0 | | TPS650942A0RSKR | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650942A0<br>PG1.0 | | TPS650942A0RSKR.A | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650942A0<br>PG1.0 | | TPS650942A0RSKT | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650942A0<br>PG1.0 | | TPS650942A0RSKT.A | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650942A0<br>PG1.0 | | TPS650944A0RSKR | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650944A0<br>PG1.0 | | TPS650944A0RSKR.A | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650944A0<br>PG1.0 | | TPS650944A0RSKT | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650944A0<br>PG1.0 | | TPS650944A0RSKT.A | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650944A0<br>PG1.0 | 23-May-2025 PG1.0 www.ti.com | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|--------------------| | | | | | | | (4) | (5) | | | | TPS650945A0RSKR | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650945A0<br>PG1.0 | | TPS650945A0RSKR.A | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650945A0<br>PG1.0 | | TPS650945A0RSKT | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650945A0<br>PG1.0 | | TPS650945A0RSKT.A | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650945A0<br>PG1.0 | | TPS650947A0RSKR | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650947A0<br>PG1.0 | | TPS650947A0RSKR.A | Active | Production | VQFN (RSK) 64 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650947A0<br>PG1.0 | | TPS650947A0RSKT | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650947A0<br>PG1.0 | | TPS650947A0RSKT.A | Active | Production | VQFN (RSK) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | T650947A0 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 6-Feb-2025 ### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS650940A0RSKR | VQFN | RSK | 64 | 2000 | 330.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650940A0RSKT | VQFN | RSK | 64 | 250 | 180.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650941A0RSKR | VQFN | RSK | 64 | 2000 | 330.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650941A0RSKT | VQFN | RSK | 64 | 250 | 180.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650942A0RSKR | VQFN | RSK | 64 | 2000 | 330.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650942A0RSKT | VQFN | RSK | 64 | 250 | 180.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650944A0RSKR | VQFN | RSK | 64 | 2000 | 330.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650944A0RSKT | VQFN | RSK | 64 | 250 | 180.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650945A0RSKR | VQFN | RSK | 64 | 2000 | 330.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650945A0RSKT | VQFN | RSK | 64 | 250 | 180.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650947A0RSKR | VQFN | RSK | 64 | 2000 | 330.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS650947A0RSKT | VQFN | RSK | 64 | 250 | 180.0 | 16.4 | 8.3 | 8.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 6-Feb-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS650940A0RSKR | VQFN | RSK | 64 | 2000 | 367.0 | 367.0 | 38.0 | | TPS650940A0RSKT | VQFN | RSK | 64 | 250 | 210.0 | 185.0 | 35.0 | | TPS650941A0RSKR | VQFN | RSK | 64 | 2000 | 367.0 | 367.0 | 38.0 | | TPS650941A0RSKT | VQFN | RSK | 64 | 250 | 210.0 | 185.0 | 35.0 | | TPS650942A0RSKR | VQFN | RSK | 64 | 2000 | 367.0 | 367.0 | 38.0 | | TPS650942A0RSKT | VQFN | RSK | 64 | 250 | 210.0 | 185.0 | 35.0 | | TPS650944A0RSKR | VQFN | RSK | 64 | 2000 | 367.0 | 367.0 | 38.0 | | TPS650944A0RSKT | VQFN | RSK | 64 | 250 | 210.0 | 185.0 | 35.0 | | TPS650945A0RSKR | VQFN | RSK | 64 | 2000 | 367.0 | 367.0 | 38.0 | | TPS650945A0RSKT | VQFN | RSK | 64 | 250 | 210.0 | 185.0 | 35.0 | | TPS650947A0RSKR | VQFN | RSK | 64 | 2000 | 367.0 | 367.0 | 38.0 | | TPS650947A0RSKT | VQFN | RSK | 64 | 250 | 210.0 | 185.0 | 35.0 | 8 x 8, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # RSK (S-PVQFN-N64) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. - This drawing is subject to change without notice. - QFN (Quad Flatpack No-Lead) Package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RSK (S-PVQFN-N64) PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # RSK (S-PVQFN-N64) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司