TPS62865, TPS62867 ZHCSNO7 - MARCH 2021 # TPS62865/TPS62867 采用 1.5mm × 2.5mm QFN 封装的 2.4V 至 5.5V 输入电压、4A 和 6A 同步降压转换器 # 1 特性 - 可实现快速瞬态响应的 DCS-Control 拓扑 - 11m Ω 和 10.5m Ω 内部功率 MOSFET - 1%的输出电压精度 - 4µA 工作静态电流 - 2.4V 至 5.5V 输入电压范围 - 0.6V 至 VIN 输出电压范围 - Voltage Selection Table 固定 (可通过外部电阻器 进行选择)和可调节输出电压版本 - 2.4MHz 开关频率 - 强制 PWM 或省电模式 - 输出电压放电 - 100% 占空比模式 - 断续短路保护 - 具有窗口比较器的电源正常指示器 - 热关断 - 解决方案尺寸可降至 30mm2 - 采用具有 0.5mm 间距的 1.5mm × 2.5mm QFN 封 - 使用 TPS62865 并借助 WEBENCH® Power Designer 创建定制设计方案 - 使用 TPS62867 并借助 WEBENCH® Power Designer 创建定制设计方案 #### 2 应用 - 为 FPGA、CPU、ASIC 或视频芯片组提供内核电 源 - 机器视觉摄像机 - IP 网络摄像头 - 固态硬盘 - 光学模块 - 多功能打印机 典型应用原理图 - 可调输出电压 # 3 说明 TPS62865 和 TPS62867 器件是高频同步降压转换 器,可提供高效、灵活和高功率密度解决方案。这些转 换器在中高负载条件下以 PWM 模式运行,并在轻负载 时自动进入省电模式运行,从而在整个负载电流范围内 保持高效率。这些器件还可强制进入 PWM 模式运行. 尽量减少输出电压纹波。凭借其 DCS-Control 架构, 这些器件可实现出色的负载瞬态性能并符合严格的输出 电压精度要求。此类器件可提供电源正常信号和内部软 启动电路。这些器件能够以 100% 模式运行。在故障 保护方面,这些器件加入了断续短路保护以及热关断功 能。 #### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |----------|-------------------|---------------------| | TPS62865 | QFN (9) | 1.5 × 2.5 × 1mm | | TPS62867 | Q114 (9) | 1.0 ^ 2.0 ^ 1111111 | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 典型应用原理图 - 固定输出电压 # **Table of Contents** | 1 特性 | 1 | 8.4 Device Functional Modes | 10 | |--------------------------------------|---|-----------------------------------------|------------------| | 2 应用 | | 9 Application and Implementation | 12 | | , <u>一</u><br>3 说明 | | 9.1 Application Information | 12 | | 4 Revision History | | 9.2 Typical Application | 12 | | 5 Device Options | | 10 Power Supply Recommendations | 19 | | 6 Pin Configuration and Functions | | 11 Layout | 20 | | 7 Specifications | | 11.1 Layout Guidelines | 20 | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | 20 | | 7.2 ESD Ratings | | 12 Device and Documentation Support | <mark>22</mark> | | 7.3 Recommended Operating Conditions | | 12.1 Device Support | <mark>22</mark> | | 7.4 Thermal Information | | 12.2 Documentation Support | 22 | | 7.5 Electrical Characteristics | | 12.3 支持资源 | <mark>2</mark> 2 | | 7.6 Typical Characteristics | | 12.4 Trademarks | <mark>22</mark> | | 8 Detailed Description | | 12.5 静电放电警告 | 22 | | 8.1 Overview | | 12.6 术语表 | | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 23 | | • | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | DATE | REVISION | NOTES | |------------|----------|-----------------| | March 2021 | * | Initial Release | # **5 Device Options** | PART NUMBER <sup>(1)</sup> | OUTPUT CURRENT | |----------------------------|----------------| | TPS62865 | 4 A | | TPS62867 | 6 A | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. # **6 Pin Configuration and Functions** 图 6-1. 9-Pin RQY QFN Package (Top View) 表 6-1. Pin Functions | PIN | | DESCRIPTION | | |-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | DESCRIPTION | | | AGND | 1 | Analog ground pin | | | FB | 9 | Feedback pin. For the fixed output voltage versions, the pin must be connected to the output directly. | | | VOS | 8 | Output voltage sense pin. This pin must be directly connected to the output capacitor. | | | PGND | 2 | Power ground pin | | | SW | 7 | Switch pin of the power stage | | | VIN | 3 | Power supply input voltage pin | | | EN | 4 | Device enable pin. To enable the device, this pin needs to be pulled high. Pulling this pin low disables the device. Do not leave floating. | | | VSET/MODE | 6 | Voltage Set pin In fixed output voltage applications, connect a resistor between this pin and GND to set the output voltage (see 表 8-2). After start-up, connect this pin to a high level to enable forced-PWM operation, or to a low level to enable power-save mode. In adjustable output voltage applications, connect this pin to a high level to enable forced-PWM operation, or to a low level to enable power-save mode operation. | | | PG | 5 | Power-good open-drain output pin. The pullup resistor can be connected to voltages up to 5.5 V. If unused, leave it floating. | | # 7 Specifications # 7.1 Absolute Maximum Ratings See (1) | | | MIN | MAX | UNIT | |------------------------|-----------------------------------------|-------|-----------------------|------| | | VIN, EN, VOS, FB, PG, VSET/MODE | - 0.3 | 6 | | | Voltage <sup>(2)</sup> | SW (DC) | - 0.3 | V <sub>IN</sub> + 0.3 | V | | | SW (AC, less than 10 ns) <sup>(3)</sup> | - 2.5 | 10 | | | I <sub>SINK_PG</sub> | Sink current at PG | | 1 | mA | | TJ | Junction temperature | - 40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to network ground terminal. - (3) While switching # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discriarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions Over operating junction temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|---------------------------------|------|-----------------|-------| | V <sub>IN</sub> | Supply Voltage Range | 2.4 | 5.5 | V | | V <sub>OUT</sub> | Output Voltage Range | 0.6 | V <sub>IN</sub> | V | | SR | Slew rate at VIN <sup>(1)</sup> | - 10 | | mV/μs | | | Output current, TPS62865 | | 4 | ^ | | Гоит | Output current, TPS62867 | | 6 | A | | T <sub>J</sub> | Junction temperature | - 40 | 125 | °C | (1) The falling slew rate of $V_{\text{IN}}$ must be limited if $V_{\text{IN}}$ goes below $V_{\text{UVLO}}$ . <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.4 Thermal Information | | | TPS | TPS6286x | | | |------------------------|----------------------------------------------|------------|--------------------|------|--| | | THERMAL METRIC(1) | JEDEC 51-7 | TPS62867EVM-121 | UNIT | | | | | 9 PINS | 9 PINS | _ | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 90.9 | 60.3 | °C/W | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 68.2 | n/a <sup>(2)</sup> | °C/W | | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 25.0 | n/a <sup>(2)</sup> | °C/W | | | Ψлт | Junction-to-top characterization parameter | 1.9 | 3.3 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 24.7 | 31.5 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Not applicable to an EVM # 7.5 Electrical Characteristics $T_1 = -40^{\circ}$ C to 125°C, and $V_{IN} = 2.4$ V to 5.5 V. Typical values are at $T_1 = 25^{\circ}$ C and $V_{IN} = 5$ V, unless otherwise noted. | | PARAMETER | Typical values are at $T_J = 25^{\circ}\text{C}$ and $V_{IN} = 5 \text{ V}$ , $t_{IN} = 5 \text{ V}$ | MIN | TYP | MAX | UNIT | |-----------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|------| | SUPPLY | , | | | | | | | I <sub>Q</sub> | Quiescent current | EN = High, no load, device not switching | | 4 | 10 | μA | | I <sub>Q_VOS</sub> | Operating quiescent current into VOS pin | EN = High, no load, device not switching, V <sub>VOS</sub> = 1.8 V | | 8 | | μA | | I <sub>SD</sub> | Shutdown current | EN = Low, $T_J = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | | 0.24 | 1 | μA | | <u> </u> | | V <sub>IN</sub> rising | 2.2 | 2.3 | 2.4 | | | $V_{UVLO}$ | Undervoltage lockout threshold | V <sub>IN</sub> falling | 2.1 | 2.2 | 2.3 | V | | | Thermal shutdown threshold | T <sub>J</sub> rising | | 150 | | °C | | $T_{JSD}$ | Thermal shutdown hysteresis | T <sub>J</sub> falling | | 20 | | °C | | LOGIC II | NTERFACE | | | | | | | V <sub>IH</sub> | High-level input threshold voltage at EN and VSET/MODE | | 0.84 | | | V | | V <sub>IL</sub> | Low-level input threshold voltage at EN and VSET/MODE | | | | 0.4 | V | | I <sub>EN,LKG</sub> | Input leakage current into EN pin | | | 0.01 | 0.1 | μA | | | IP, POWER GOOD | 1 | | | | • | | t <sub>Delay</sub> | Enable delay time | Time from EN high to device starts switching 249-k $\Omega$ resistor connected between VSET/MODE and GND | 420 | 700 | 1100 | μs | | t <sub>Ramp</sub> | Output voltage ramp time | Time from device starts switching to power good | 0.8 | 1 | 1.5 | ms | | ., | Power good lower threshold | V <sub>VOS</sub> referenced to V <sub>OUT</sub> nominal | 85% | 91% | 96% | | | $V_{PG}$ | Power good upper threshold | V <sub>VOS</sub> referenced to V <sub>OUT</sub> nominal | 103% | 111% | 120% | | | $V_{PG,OL}$ | Low-level output voltage | I <sub>sink</sub> = 1 mA, PG pin version | , | | 0.36 | V | | t <sub>PG,DLY</sub> Power good deglitch delay | | Rising and falling edges | | 34 | | μs | | OUTPUT | T | | | | | | | V <sub>OUT</sub> | Output voltage accuracy | Fixed voltage operation, FPWM, no load, T <sub>J</sub> = 0°C to 85°C | - 1% | | 1% | | | | | Fixed voltage operation, FPWM, no load | - 2% | | 2% | | | V <sub>FB</sub> | Feedback voltage | Adjustable voltage operation | 594 | 600 | 606 | mV | | I <sub>FB,LKG</sub> | Input leakage into FB pin | Adjustable voltage operation, V <sub>FB</sub> = 0.6 V | | 0.01 | 0.4 | μA | | I <sub>VOS,LKG</sub> | Input leakage current into VOS pin | Output discharge disabled, V <sub>VOS</sub> = 1.8 V | | 0.2 | 2.5 | μΑ | | R <sub>DIS</sub> | Output discharge resistor at VOS pin | | | 3.5 | | Ω | | | Load regulation | V <sub>OUT</sub> = 0.9 V, FPWM | | 0.04 | | %/A | | POWER | SWITCH | | | | | | | D | High-side FET on-resistance | | | 11 | | mΩ | | R <sub>DS(on)</sub> | Low-side FET on-resistance | | | 10.5 | | mΩ | | | High side FFT forms 1 1 1 1 | TPS62865 | 5 | 5.5 | 6 | Α | | | High-side FET forward current limit | TPS62867 | 7 | 7.7 | 8.5 | Α | | I <sub>LIM</sub> | Low oids CET famous description | TPS62865 | | 4.5 | | Α | | | Low-side FET forward current limit | TPS62867 | | 6.5 | | Α | | | Low-side FET negative current limit | TPS62865, TPS62867 | | - 3 | | Α | | f <sub>SW</sub> | PWM switching frequency | I <sub>OUT</sub> = 1 A, V <sub>OUT</sub> = 0.9 V | | 2.4 | | MHz | Submit Document Feedback # 7.6 Typical Characteristics # 8 Detailed Description #### 8.1 Overview The TPS62865 and TPS62867 synchronous step-down converters use the DCS-Control (Direct Control with Seamless transition into Power Save Mode) topology. This is an advanced regulation topology that combines the advantages of hysteretic and current-mode control schemes. The DCS-Control topology operates in PWM (pulse width modulation) mode for medium to heavy load conditions and in Power Save Mode at light load currents. In PWM mode, the converter operates with its 2.4-MHz nominal switching frequency, having a controlled frequency variation over the input voltage range. Since DCS-Control supports both operation modes (PWM and PFM) within a single building block, the transition from PWM mode to Power Save Mode is seamless and does not affect on the output voltage. The devices offer both excellent DC voltage and superior load transient regulation combined with very low output voltage ripple. # 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Power Save Mode As the load current decreases, the device enters Power Save Mode (PSM) operation. PSM occurs when the inductor current becomes discontinuous, which is when it reaches 0 A during a switching cycle. Power Save Mode is based on a fixed on-time architecture, as shown in 方程式 1. $$t_{\rm ON} = \frac{V_{\rm OUT}}{V_{\rm IN}} \times 416 \, \rm ns \tag{1}$$ In Power Save Mode, the output voltage rises slightly above the nominal output voltage. This effect is minimized by increasing the output capacitor or inductor value. When $V_{IN}$ decreases to typically 15% above $V_{OUT}$ , the TP6286x does enter Power Save Mode, regardless of the load current. The device maintains output regulation in PWM mode. #### 8.3.2 Forced PWM Mode Connecting the VSET/MODE pin to logic high after the start-up, the device switches at 2.4 MHz, even with a light load. This reduces the output voltage ripple and allows simple filtering of the switching frequency for noise-sensitive applications. Efficiency at light load is lower in Forced PWM mode (FPWM). #### 8.3.3 100% Duty Cycle Mode Operation There is no limitation for small duty cycles since even at very low duty cycles, the switching frequency is reduced as needed to always ensure a proper regulation. If the output voltage level comes close to the input voltage, the device enters 100% mode. While the high-side switch is constantly turned on, the low-side switch is switched off. The difference between $V_{IN}$ and $V_{OUT}$ is determined by the voltage drop across the high-side MOSFET and the DC resistance of the inductor. The minimum $V_{IN}$ that is needed to maintain a specific $V_{OUT}$ value is estimated as: $$V_{\text{IN,MIN}} = V_{\text{OUT}} + (R_{\text{DS(ON)}} + R_{\text{L}})I_{\text{OUT,MAX}}$$ (2) #### where - V<sub>IN MIN</sub> is the minimum input voltage to maintain an output voltage - I<sub>OUT,MAX</sub> is the maximum output current - $R_{DS(on)}$ is the high-side FET ON-resistance - · R<sub>L</sub> is the inductor ohmic resistance (DCR) #### 8.3.4 Soft Start After enabling the device, there is a 700- $\mu$ s (typical) enable delay ( $t_{delay}$ ) before the device starts switching. After the enable delay, an internal soft start-up circuitry ramps up the output voltage with a period of 1 ms ( $t_{Ramp}$ ). This avoids excessive inrush current and creates a smooth output voltage rise-slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance. The device is able to start into a pre-biased output capacitor. It starts with the applied bias voltage and ramps the output voltage to its nominal value. 图 8-1. Start-up Sequence #### 8.3.5 Switch Current Limit and HICCUP Short-Circuit Protection The switch current limit prevents the device from high inductor current and from drawing excessive current from the battery or input voltage rail. Excessive current might occur with a shorted or saturated inductor or a heavy load or shorted output circuit condition. If the inductor current reaches the threshold I<sub>LIM</sub>, cycle by cycle, the high- side MOSFET is turned off and the low-side MOSFET is turned on, while the inductor current ramps down to the low-side MOSFET current limit. When the high-side MOSFET current limit is triggered 32 times, the device stops switching. The device then automatically re-starts with an internal soft start-up after a typical delay time of 128 µs has passed. This is named HICCUP short-circuit protection. The device repeats this mode until the high load condition disappears. #### 8.3.6 Undervoltage Lockout To avoid mis-operation of the device at low input voltages, undervoltage lockout (UVLO) is implemented when the input voltage is lower than $V_{UVLO}$ . The device stops switching and the output voltage discharge is active when the device is in UVLO. When the input voltage recovers, the device automatically returns to operation with an internal soft start-up. #### 8.3.7 Thermal Shutdown When the junction temperature exceeds $T_{JSD}$ , the device goes into thermal shutdown, stops switching, and activates the output voltage discharge. When the device temperature falls below the threshold by the hysteresis, the device returns to normal operation automatically with an internal soft start-up. During thermal shutdown, the internal register values are kept. #### 8.4 Device Functional Modes #### 8.4.1 Enable and Disable (EN) The device is enabled by setting the EN pin to a logic high. In shutdown mode (EN = low), the internal power switches and the entire control circuitry are turned off. An internal switch smoothly discharges the output through the VOS pin in shutdown mode. Do not leave the EN pin floating. #### 8.4.2 Power Good (PG) The device has an open-drain power-good pin, which is specified to sink up to 1 mA. The power-good output requires a pullup resistor connecting to any voltage rail less than 5.5 V. The PG has a deglitch delay of 34 µs. The PG signal can be used for sequencing of multiple rails by connecting it to the EN pin of other converters. Leave the PG pin unconnected when not used. | | PG PIN | | |----------------------|-------------------------------------------------------------------------------|-----------| | Enable | $0.9 \times V_{OUT\_NOM} \leqslant V_{VOS} \leqslant 1.1 \times V_{OUT\_NOM}$ | Hi-Z | | Lilable | $V_{VOS}$ < 0.9 × $V_{OUT\_NOM}$ or $V_{VOS}$ > 1.1 × $V_{OUT\_NOM}$ | Low | | Shutdown | EN = low | Low | | Thermal shutdown | $T_{J} > T_{JSD}$ | Low | | UVLO | 1.8 V < V <sub>IN</sub> < V <sub>UVLO</sub> | Low | | Power supply removal | V <sub>IN</sub> < 1.8 V | Undefined | 表 8-1. PG Function Table ## 8.4.3 Voltage Setting and Mode Selection (VSET/MODE) During the enable delay ( $t_{Delay}$ ), the device configuration is set by an external resistor connected to the VSET/MODE pin through an internal R2D (resistor to digital) converter. $\frac{1}{2}$ 8-2 shows the options. The R2D converter has an internal current source that applies current through the external resistor and an internal ADC that reads back the resulting voltage level. Depending on the level, the output voltage is set. Once this R2D conversion is finished, the current source is turned off to avoid current flowing through the external resistor. Ensure that there is no additional current path or capacitance greater than 30 pF from this pin to GND during R2D conversion. Otherwise, a false value is set. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 表 8-2. Voltage Selection Table | RESISTOR (E96 SERIES, ±1% ACCURACY) AT VSET/MODE PIN | FIXED OR ADJUSTABLE OUTPUT VOLTAGE | |------------------------------------------------------|------------------------------------| | 249 kΩ or logic high | adjustable | | <b>205 k</b> Ω | 3.30 V | | 162 k Ω | 2.50 V | | 133 k Ω | 1.80 V | | 105 k Ω | 1.50 V | | 86.6 kΩ | reserved | | 68.1 kΩ | 1.35 V | | 56.2 kΩ | 1.20 V | | <b>44.2 k</b> Ω | 1.10 V | | 36.5 kΩ | 1.05 V | | 28.7 kΩ | 1.00 V | | 23.7 kΩ | 0.95 V | | 18.7 kΩ | 0.90 V | | 15.4 kΩ | 0.85 V | | 12.1 kΩ | 0.80 V | | 10 kΩ or logic low | adjustable | When the device is set as a fixed output voltage converter, then FB pin must be connected to the output directly. Refer to 图 8-2. 图 8-2. Fixed Start-up Output Voltage Application Circuit After the start-up period ( $t_{Startup}$ ), a different operation mode can be selected. When VSET/MODE is high, the device operates in forced PWM mode, otherwise the device operates in power save mode. # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 9.1 Application Information The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference. ## 9.2 Typical Application 图 9-1. Typical Application # 9.2.1 Design Requirements For this design example, use the parameters listed in 表 9-1 as the input parameters. | <u> </u> | | | | | | | |------------------------|----------------|--|--|--|--|--| | DESIGN PARAMETER | EXAMPLE VALUE | | | | | | | Input voltage | 2.4 V to 5.5 V | | | | | | | Output voltage | 0.9 V | | | | | | | Maximum output current | 6 A | | | | | | 表 9-1. Design Parameters 表 9-2 lists the components used for the example. #### 表 9-2. List of Components | REFERENCE | RENCE DESCRIPTION | | | | | |-----------|-----------------------------------------------------------------------------|-----------|--|--|--| | C1, C2 | 10 μF, ceramic capacitor, 10 V, X7R, size 0603,GRM188Z71A106KA73 | Murata | | | | | C3, C4 | C3, C4 22 µF, ceramic capacitor, 6.3 V, X7R, size 0805, GRM21BZ70J226ME44 | | | | | | L1 | $0.22~\mu\text{H}$ , power inductor, XAL4020-221ME (12 A, 5.81 m $\Omega$ ) | Coilcraft | | | | | R1 | Depending on the output voltage, chip resistor, 1/16 W, 1%, size 0402 | Std | | | | | R2 | 100 k $\Omega$ , chip resistor, 1/16 W, 1%, size 0402 | Std | | | | | R3 | 100 k Ω , chip resistor, 1/16 W, 1%, size 0402 | Std | | | | (1) See the *Third-party Products* disclaimer. #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62865 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62867 device with the WEBENCH® Power Designer. - Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 9.2.2.2 Setting The Output Voltage The output voltage is set by an external resistor divider according to 方程式 3: $$R1 = R2\left(\frac{V_{\text{OUT}}}{V_{\text{FB}}} - 1\right) = R2\left(\frac{V_{\text{OUT}}}{0.6 \text{ V}} - 1\right)$$ (3) R2 must not be higher than 200 k $\Omega$ to achieve high efficiency at light load while providing acceptable noise sensitivity. For the fixed output versions, connect the FB pin to the output. R1 and R2 are not needed. #### 9.2.2.3 Output Filter Design The inductor and the output capacitor together provide a low-pass filter. To simplify this process, $\frac{1}{8}$ 9-3 outlines possible inductor and capacitor value combinations for most applications. Checked cells represent combinations that are proven for stability by simulation and lab testing. Further combinations must be checked for each individual application. 表 9-3. Matrix of Output Capacitor and Inductor Combinations | NOMINAL L [µH] <sup>(2)</sup> | NOMINAL C <sub>OUT</sub> [μF] <sup>(3)</sup> | | | | | |-------------------------------|----------------------------------------------|--------------|--------|-----|--| | | 10 | 2 × 22 or 47 | 3 × 22 | 150 | | | 0.22 | | +(1) | + | + | | - (1) This LC combination is the standard value and recommended for most applications. - (2) Inductor tolerance and current derating is anticipated. The effective inductance can vary by 20% and 30%. - (3) Capacitance tolerance and bias voltage derating is anticipated. The effective capacitance can vary by 20% and -50%. #### 9.2.2.4 Inductor Selection The main parameter for the inductor selection is the inductor value, then the saturation current of the inductor. To calculate the maximum inductor current under static load conditions, 方程式 4 is given. $$I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2}$$ $$\Delta I_{L} = V_{OUT} \left( \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}} \right)$$ (4) where - I<sub>OUT,MAX</sub> is the maximum output current - △ I<sub>L</sub> is the inductor current ripple - f<sub>SW</sub> is the switching frequency - L is the inductor value It is recommended to choose a saturation current for the inductor that is approximately 20% to 30% higher than $I_{L,MAX}$ . In addition, DC resistance and size must also be taken into account when selecting an appropriate inductor. 表 9-4 lists recommended inductors. 表 9-4. List of Recommended Inductors | INDUCTANCE [µH] <sup>(1)</sup> | CURRENT RATING<br>[A] | DIMENSIONS<br>[L × W × H mm] | DC RESISTANCE<br>[m Ω] | PART NUMBER | |--------------------------------|-----------------------|------------------------------|------------------------|--------------------------| | 0.22 | 18.7 | 4 × 4 × 2 | 5.81 | Coilcraft, XAL4020-221ME | | 0.24 | 6.6 | 2 × 1.6 × 1.2 | 13 | Murata, DFE201612E-R24M | (1) See the Third-party Products disclaimer. #### 9.2.2.5 Capacitor Selection The input capacitor is the low-impedance energy source for the convertersm which helps to provide stable operation. A low-ESR multilayer ceramic capacitor is recommended for the best filtering and must be placed between VIN and GND as close as possible to those pins. For most applications, 8 μ F of effective <sup>1</sup> capacitance is sufficient, however, a larger value reduces input current ripple. The architecture of the device allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, TI recommends using X7R or X5R dielectrics. The recommended typical output capacitor value is 30 μF of effective <sup>1</sup> capacitance. This capacitance can vary over a wide range as outlined in the output filter selection table. Product Folder Links: TPS62865 TPS62867 Submit Document Feedback <sup>1</sup> The effective capacitance is the capacitance after tolerance, temperature, and DC bias effects have been considered. #### 9.2.3 Application Curves $V_{IN}$ = 5.0 V, $V_{OUT}$ = 0.9 V, $T_A$ = 25 °C, BOM = $\frac{1}{8}$ 9-2, unless otherwise noted. ## 9.2.3 Application Curves (continued) # 9.2.3 Application Curves (continued) # 9.2.3 Application Curves (continued) # 10 Power Supply Recommendations The device is designed to operate from an input voltage supply range from 2.4 V to 5.5 V. Ensure that the input power supply has a sufficient current rating for the application. ## 11 Layout # 11.1 Layout Guidelines A proper layout is critical for the operation of any switched mode power supply, especially at high switching frequencies. The PCB layout of the TPS62865 and TPS62867 devices requires careful attention to ensure best performance. A poor layout can lead to issues like bad line and load regulation, instability, increased EMI radiation, and noise sensitivity. Refer to the *Five Steps to a Great PCB Layout for a Step-Down Converter* technical brief for a detailed discussion of general best practices. The following are specific recommendations for the TPS62865 and TPS62867: - The input capacitor or capacitors must be placed as close as possible to the VIN and PGND pins of the device. This is the most critical component placement. Route the input capacitor or capacitors directly to the VIN and PGND pins, avoiding vias. - Place the output inductor close to the SW pins. Minimize the copper area at the switch node. - Place the output capacitor or capacitors ground close to the PGND pin and route it directly, avoiding vias. Minimize the length of the connection from the inductor to the output capacitor. Connect the VOS pin directly to the output capacitor. - Sensitive traces, such as the connections to the VOS, FB, and VSEL pins, must be connected with short traces and be routed away from any noise source, such as the SW pin. - Make the connections from the input voltage of the system and the connection to the load as wide as possible to minimize voltage drops. - · Have a solid ground plane between PGND and the input and output capacitor ground connections. - The sensitive signal ground connections for the feedback voltage divider must be connected to a separate signal ground trace. ## 11.2 Layout Example 图 11-1. Layout Example #### 11.2.1 Thermal Considerations After the layout recommendations for component placement and routing have been followed, the PCB design must focus on thermal performance. Thermal design is important and must be considered to remove the heat generated in the device during operation. The device junction temperature must stay below its maximum rated temperature of 125°C for correct operation. Use wide traces and planes, especially to the PGND, VIN, and VOUT pins, and use vias to internal planes to improve the power dissipation capability of the design. If the application allows it, use airflow in the system to further improve cooling. The *Thermal Information* table provides the thermal parameters of the device and its package based on the JEDEC standard 51-7. See the *Semiconductor and IC Package Thermal Metrics* application report for a detailed explanation of each parameter. In addition to the JEDEC standard, the thermal information table also contains the thermal parameters of the EVM. The EVM better reflects a real-world PCB design with thicker traces connecting to the device. # 12 Device and Documentation Support # 12.1 Device Support ## 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 # 12.1.2 Development Support #### 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62865 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62867 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # 12.2 Documentation Support #### 12.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs application report - Texas Instruments, Semiconductor and IC Package Thermal Metrics application report #### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 # 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. ® are registered trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 # 12.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TPS62865RQYR | Active | Production | VQFN-HR (RQY) 9 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 2EAH | | TPS62865RQYR.A | Active | Production | VQFN-HR (RQY) 9 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 2EAH | | TPS62867RQYR | Active | Production | VQFN-HR (RQY) 9 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 2DWH | | TPS62867RQYR.A | Active | Production | VQFN-HR (RQY) 9 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 2DWH | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. PLASTIC QUAD FLATPACK- NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司