TPS61240-Q1 ZHCSGE4B - DECEMBER 2010 - REVISED MARCH 2017 # TPS61240-Q1 3.5MHz 高效升压转换器 ## 1 特性 - 符合汽车应用 要求 - 具有符合 AEC-Q100 标准的下列结果: - 器件温度等级 - TPS61240IDRVRQ1: 3 级, -40°C 至 +85°C 环境工作温度 - TPS61240TDRVRQ1: 2 级, -40°C 至 +105°C 环境工作温度 - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C6 - 在标准工作环境下效率高于 90% - 直流输出电压总精度为5V±2% - 30μA 典型静态电流 - 业界领先的线路和负载瞬态 - 2.3V 至 5.5V 的宽输入电压范围 - 高达 450mA 的输出电流 - 自动 PFM/PWM 模式转换 - 低纹波省电模式,可提高轻载效率 - 内部软启动,启动时间典型值达 250µs - 3.5MHz 典型工作频率 - 停机期间负载断开 - 电流过载和热关断保护 - 仅需3个表面贴装外部组件(1个 MLCC 电感器和2个陶瓷电容器) - 解决方案总尺寸小于 13mm<sup>2</sup> - 采用 2mm × 2mm WSON 封装 #### 2 应用 - 高级驾驶员辅助系统 (ADAS) - 前置摄像头 - 环视系统 ECU - 雷达和 LIDAR - 汽车信息娱乐系统和仪表板 - 音响主机 - HMI 和显示 - 车身电子装置和照明 - 工厂自动化与控制 ## 3 说明 TPS61240-Q1 器件是一款高效同步升压直流/直流转换器,经过优化,可用于由三节碱性/镍镉/镍氢电池或单节锂离子/锂聚合物电池供电的产品。TPS61240-Q1 支持高达 450mA 的输出电流。TPS61240-Q1 的输入谷值电流限值为 500mA。 TPS61240-Q1 器件可在 2.3V 至 5.5V 的输入电压范围内提供 5V (典型值)固定输出电压,而且支持具有更大电压范围的电池。停机期间,负载与电池完全断开。TPS61240-Q1 升压转换器基于准恒定导通时间谷值电流模式控制方案。 关断时, TPS61240-Q1 在输出电压引脚处呈现高阻抗。因此,该器件适用于在 TPS61240-Q1 关断时需要由其他电源驱动 稳压输出总线的应用。 在轻负载期间,该器件将自动脉冲跳跃,以最低静态电流实现最高效率。在关断模式下,电流消耗减少至 1μA以下。 TPS61240-Q1 允许使用小型电感器和电容器,因此可实现较小的解决方案尺寸。TPS61240-Q1 采用 2mm × 2mm WSON 封装。 #### 器件信息(1) | 器件型号 | | 封装 | 封装尺寸 (标称值) | |------|-------------|----------|-----------------| | | TPS61240-Q1 | WSON (6) | 2.00mm × 2.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 ## 简化原理图 Copyright © 2016, Texas Instruments Incorporated | 1 | 特性1 | 8 Application and Implementation 12 | |---|--------------------------------------|-------------------------------------| | 2 | 应用 1 | 8.1 Application Information | | 3 | 说明1 | 8.2 Typical Applications 12 | | 4 | 修订历史记录 | 8.3 System Example 17 | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations 17 | | 6 | Specifications5 | 10 Layout 17 | | • | 6.1 Absolute Maximum Ratings 5 | 10.1 Layout Guidelines 17 | | | 6.2 ESD Ratings | 10.2 Layout Example 17 | | | 6.3 Recommended Operating Conditions | <b>11</b> 器件和文档支持 18 | | | 6.4 Thermal Information | 11.1 文档支持18 | | | 6.5 Electrical Characteristics | 11.2 接收文档更新通知18 | | | 6.6 Typical Characteristics | 11.3 社区资源 18 | | 7 | Detailed Description9 | 11.4 商标 18 | | - | 7.1 Overview | 11.5 静电放电警告18 | | | 7.2 Functional Block Diagram9 | 11.6 Glossary | | | 7.3 Feature Description | <b>12</b> 机械、封装和可订购信息18 | | | 7.4 Device Functional Modes 11 | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | C | hanges from Revision A (October 2016) to Revision B | Page | |---|-----------------------------------------------------------------------------------------------------------------------------|------| | • | 已添加 关于特性部分的 AEC-Q100 认证信息 | 1 | | • | Added operating ambient temperature for T version of device (TPS61240TDRVRQ1) in the Recommended Operating Conditions table | 5 | | • | Added shutdown current for T version of device (TPS61240TDRVRQ1) in the Electrical Characteristics table | 6 | | • | 已更改 静电放电注意事项声明 | 18 | 添加了应用部分、ESD 额定值表、特性 说明部分、器件功能模式、应用和实施部分、电源相关建议部分,布局部分、 ## Changes from Original (December 2010) to Revision A ## Page | | 器件和文档支持部分以及机械、封装和可订购信息部分 | | |---|---------------------------------------------------------------------------------------------------|---| | • | 已更改 通篇将 TPS6124x 更改为 TPS61240-Q1 | 1 | | • | 已更改 说明部分 | 1 | | • | 已删除 订购信息表 | | | • | Changed Pin Functions figure and table | 4 | | • | Deleted Dissipation Ratings table | 5 | | • | Added Inductance and Output capacitance values and table note to Recommended Operating Conditions | 5 | | • | Added Thermal Information table | | | • | Changed reference to Typical Applications section | 6 | | • | Changed V <sub>OUT</sub> test condition to 2.3 V to ≤ V <sub>IN</sub> ≤ V <sub>OUT</sub> | 6 | | • | Added equals before 2.3 V in Output current test condition | | | • | Removed I <sub>SW</sub> from all rows except Switch valley current limit | 6 | | • | Changed Operating quiescent current test condition by adding device not switching | 6 | | • | Added equals before 600 mVp-p in Line transient response test condition | 6 | | • | Moved figures 8 through 16 to Application Curves section | | | • | Updated titles of figures 2 through 7 for better clarity Figure 2 | 7 | | • | Deleted Parameter Measurement Information section | 9 | | • | Changed Updated Overview section for more clarity | 9 | |---|----------------------------------------------------------------------------------|----| | | Changed Figure 8 Inductor/Rectifier Currents in Current Limit Operation waveform | | | • | Added Under no load conditions to Soft Start section | 11 | | • | Deleted HDMI / USB-OTG Application title | 12 | | • | Updated Inductor Selection section | 13 | | | Deleted List of Inductors table and listed one example inductor in description | | | | Changed 2.7 µF to 2.3 µF in <i>Output Capacitor</i> section | | | | | | # **5 Pin Configuration and Functions** ## DRV Package 6-Pin WSON With Exposed Thermal Pad Top View ## **Pin Functions** | NO. NAME | | TVDE | DESCRIPTION | | |--------------------------------------------------------------------------------|------------------|------|----------------------------------------------------------------------------------------|--| | | | TYPE | | | | 1 | GND | GND | Power ground and IC ground | | | 2 | V <sub>OUT</sub> | 0 | t Supply pin. Connected to the load | | | 3 | FB | I | ack for regulation. | | | 4 | EN | I | Positive polarity. Low = IC shutdown. | | | 5 | L | I | Inductor connection to FETs | | | 6 | V <sub>IN</sub> | I | Supply from battery | | | <ul> <li>PAD</li> <li>For good thermal performance, this particular</li> </ul> | | _ | For good thermal performance, this pad must be soldered to the land pattern on the PCB | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | MIN | MAX | UNIT | |----------------------------------------------------------------|----------|------------|------| | Input voltage, V <sub>I</sub> (on V <sub>IN</sub> , L, and EN) | -0.3 | 7 | V | | Voltage on V <sub>OUT</sub> | -2 | 7 | V | | Voltage on FB | -2 | 14 | V | | Peak output current | Internal | ly limited | | | Operating junction temperature, T <sub>J</sub> | -40 | 125 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Flootroototic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |------------------|----------------------------------------------|-----------------|-----|---------|------| | | Supply voltage at V <sub>IN</sub> | | 2.3 | 5.5 | V | | L | Inductance | | 1 | 2.2 | μH | | C <sub>out</sub> | Output capacitance | | 1 | 20 | μF | | т | Operating ambient temperature <sup>(1)</sup> | TPS61240IDRVRQ1 | -40 | 85 | °C | | T <sub>A</sub> | | TPS61240TDRVRQ1 | -40 | 105 | °C | <sup>(1)</sup> In applications where high power dissipation, poor package thermal resistance, or both are present, the maximum ambient temperature may have to be derated. Maximum ambient temperature $(T_{A(max)})$ is dependent on the maximum operating junction temperature $(T_{J(max)})$ , the maximum power dissipation of the device in the application $(P_{D(max)})$ , and the junction-to-ambient thermal resistance of the device or package in the application $(R_{\theta JA})$ , as given by the following equation: $T_{A(max)} = T_{J(max)} - (R_{\theta JA} \times P_{D(max)})$ ## 6.4 Thermal Information | | | TPS61240-Q1 | | | |----------------------|----------------------------------------------|-------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | UNIT | | | | | 6 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 67.8 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 71.4 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 37.5 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 37.8 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 8.7 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>2)</sup> All voltage values are with respect to network ground terminal. ## 6.5 Electrical Characteristics Over full operating ambient temperature range with typical values at $T_A$ = 25°C. Specifications apply for condition $V_{IN}$ = EN = 3.6 V (unless otherwise noted). External components $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 4.7 $\mu$ F (0603), and L = 1 $\mu$ H (refer to *Typical Applications* section). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | DC/DC ST/ | AGE | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.3 | | 5.5 | V | | V <sub>OUT</sub> | Fixed output voltage range | $2.3 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{OUT}}, 0 \text{ mA} \le \text{I}_{\text{OUT}} \le 200 \text{ mA}$ | 4.9 | 5 | 5.1 | V | | V <sub>O_Ripple</sub> | Ripple voltage, PWM mode | I <sub>LOAD</sub> = 150 mA | | | 20 | mVpp | | | Output current | VIN = 2.3 V to 5.5 V | 200 | | | mA | | I <sub>SW</sub> | Switch valley current limit | $V_{OUT} = V_{GS} = 5 \text{ V}$ | 500 | 600 | | mA | | | Short circuit current | $V_{OUT} = V_{GS} = 5 \text{ V}$ | 200 | 350 | | mApk | | | High side MOSFET on-resistance <sup>(1)</sup> | V <sub>IN</sub> = V <sub>GS</sub> = 5 V, T <sub>A</sub> = 25°C <sup>(1)</sup> | | 290 | | mΩ | | | Low Side MOSFET on-resistance <sup>(1)</sup> | $V_{IN} = V_{GS} = 5 \text{ V}, T_A = 25^{\circ}\text{C}^{(1)}$ | | 250 | | mΩ | | | Operating quiescent current | I <sub>OUT</sub> = 0 mA, power save mode, device not switching | | 30 | 40 | μΑ | | | Shutdown current | TPS61240IDRVRQ1, EN = GND | | | 1.5 | ^ | | | Shataown carrent | TPS61240TDRVRQ1, EN = GND | | | 2.5 | μΑ | | | Reverse leakage current V <sub>OUT</sub> | EN = 0 V, V <sub>OUT</sub> = 5 V | | | 2.5 | μΑ | | | Leakage current from battery to V <sub>OUT</sub> | EN = GND | | | 2.5 | μΑ | | | Line transient response | $V_{IN}$ = 600 mVp-p AC square wave, 200 Hz, 12.5% DC at 50 mA or 200 mA load | | ±25 | ±50 | mVpk | | | I and transitions are assumed. | 0 mA to 50 mA, 50 mA to 0 mA, $V_{IN}$ = 3.6 V, $T_{Rise}$ = $T_{Fall}$ = 0.1 $\mu s$ | | 50 | | | | | Load transient response | 50 mA to 200 mA, 200 mA to 50 mA, $V_{IN}$ = 3.6 V, $T_{Rise}$ = $T_{Fall}$ = 0.1 $\mu s$ | | 150 | | mVpk | | I <sub>IN</sub> | Input bias current, EN | EN = GND or V <sub>IN</sub> | | 0.01 | 1.0 | μΑ | | V | Undervoltage lockout threshold | Falling | | 2.0 | 2.1 | V | | $V_{UVLO}$ | Ondervoltage lockout tilleshold | Rising | | 2.1 | 2.2 | V | | CONTROL | STAGE | | | | | | | $V_{IH}$ | High level input voltage, EN | $2.3 \text{ V} \le \text{V}_{IN} \le 5.5 \text{ V}$ | | | 1.0 | V | | $V_{IL}$ | Low level input voltage, EN | $2.3 \text{ V} \le \text{V}_{IN} \le 5.5 \text{ V}$ | 0.4 | | | V | | OVC | Input over veltage threshold | Falling | | 5.9 | | V | | OVC | Input over-voltage threshold | Rising | | 6 | | V | | t <sub>Start</sub> | Start-up time | Time from active EN to start switching, no-load until $V_{OUT}$ is stable 5 V | | | 300 | μS | | DC/DC ST/ | AGE | | | | | | | Freq | | See Figure 7 | | 3.5 | | MHz | | т | Thermal shutdown | Increasing junction temperature | | 140 | | °C | | T <sub>SD</sub> | Thermal shutdown hysteresis | Decreasing junction temperature | | 20 | | °C | <sup>(1)</sup> DRV package has an increased $R_{DSon}$ of about 40 $\mbox{m}\Omega$ due to bond wire resistance. ## 6.6 Typical Characteristics **Table 1. Table of Graphs** | | | Figure | |------------------------|----------------------------------------------------------------------------------------------------|----------| | Maximum output current | vs Input voltage | Figure 1 | | Γ#: alaman | vs Output current, V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = [2.3 V, 3 V, 3.6 V, 4.2 V] | Figure 2 | | Efficiency | vs Input voltage, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = [100 µA, 1 mA, 10 mA, 100 mA, 200 mA] | Figure 3 | | Input current | at No output load (PFM Mode) | Figure 4 | | Output voltage | vs Output current, V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = [2.3 V, 3 V, 3.6 V, 4.2 V] | Figure 5 | | | vs Input voltage | Figure 6 | | Frequency | vs Output load, V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = [3 V, 4 V, 5 V] | Figure 7 | 100 V<sub>I</sub> = 4.2 V 90 80 70 Efficiency - % 60 50 40 30 20 10 0.00001 0.0001 0.001 0.01 0.1 IO - Output Current - A Figure 1. Maximum Output Current vs Input Voltage Figure 2. Efficiency vs Output Current for Different V<sub>IN</sub> (V<sub>I</sub>) Figure 3. Efficiency vs Input Voltage for Different Output Current ( $I_0$ ) Figure 4. Input Current at No Output Load (PFM Mode) for Different T<sub>A</sub> Figure 5. Output Voltage vs Output Current for Different $V_{IN}$ ( $V_{I}$ ) Figure 6. Output Voltage vs Input Voltage for Different Output Current $(I_0)$ Figure 7. Frequency vs Output Load for Different $V_{\text{IN}}$ ## 7 Detailed Description #### 7.1 Overview The TPS61240-Q1 boost converter operates with typically a 3.5-MHz fixed-frequency pulse width modulation (PWM) at moderate to heavy load currents. At light load currents, the converter automatically enters Power Save Mode and then operates in pulse frequency modulation (PFM) mode. During PWM operation the converter uses a unique fast response quasi-constant on-time valley current mode controller scheme, which allows *best in class* line and load regulation allowing the use of small ceramic input and output capacitors and a small inductor. During shutdown, the load is completely disconnected from the battery. Based on the $V_{\text{IN}}/V_{\text{OUT}}$ ratio, a simple circuit predicts the required on-time. At the beginning of the switching cycle, the low-side N-MOS switch is turned-on and the inductor current ramps up to a peak current that is defined by the on-time and the inductance. In the second phase, once the peak current is reached, the current comparator trips and the on-timer is reset and this turns off N-MOS switch. Now rectifier switch (P-MOS) is turned on and the inductor current decays to an internally set valley current threshold. Finally, the switching cycle repeats by setting the on timer again and activating the low-side N-MOS switch. In general, a DC-to-DC step-up converter can only operate in *true* boost mode, that is, the output is *boosted* by a certain amount above the input voltage. The TPS61240-Q1 device operates differently as it can smoothly transition in and out of zero duty-cycle operation. Therefore, the output can be kept as close as possible to its regulation limits even though the converter is subject to an input voltage that tends to be excessive. ## 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 Current Limit Operation The current limit circuit employs a valley current sensing scheme. Current limit detection occurs during the off time through sensing of the voltage drop across the synchronous rectifier. During the current limit operation, the output voltage is reduced as the power stage of the device operates in a constant current mode. The maximum continuous output current (I<sub>OUT(CL)</sub>), before entering current limit operation, can be defined by Equation 1. $$I_{OUT(CL)} = (1 - D) \times (I_{VALLEY} + \frac{1}{2} \Delta I_L) \quad \text{with } \Delta I_L = \frac{V_{IN}}{L} \times \frac{D}{f} \text{ and } D \approx \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$ (1) Figure 8 illustrates the inductor and rectifier current waveforms during current limit operation. The output current, I<sub>OUT</sub>, is the average of the rectifier ripple current waveform. When the load current is increased such that the lower peak is above the current limit threshold, the off time is lengthened to allow the current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism). Figure 8. Inductor/Rectifier Currents in Current Limit Operation ### 7.3.2 Undervoltage Lockout The undervoltage lockout circuit prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the output stage of the converter once the falling $V_{IN}$ trips the undervoltage lockout threshold $V_{UVLO}$ . The undervoltage lockout threshold $V_{UVLO}$ for falling $V_{IN}$ is 2 V (typical). The device starts operation once the rising VIN trips undervoltage lockout threshold $V_{UVLO}$ again at 2.1 V (typical). ## 7.3.3 Input Overvoltage Protection In the event of an overvoltage condition on the input rail, the output voltage will also experience the overvoltage due to being in dropout condition. An input overvoltage protection feature has been implemented into the TPS61240-Q1, which has an input overvoltage threshold of 6 V. Once this level is triggered, the device will go into shutdown mode to protect itself. If the voltage drops to 5.9 V or below, the device will startup once more into normal operation. ## **Feature Description (continued)** #### **7.3.4** Enable Setting EN pin to high, enables the device. At first, the internal reference is activated and the internal analog circuits are settled. Afterwards, the soft start activates and the output voltage ramps up. The output voltages reach nominal values in typically 250 µs after the device has been enabled. The EN input can control power sequencing in a system with various DC/DC converters. The EN pin can be connected to the output of another converter, to drive the EN pin high and get a sequencing of supply rails. With EN = GND, the device enters shutdown mode. #### 7.3.5 Soft Start The TPS61240-Q1 has an internal soft start circuit that controls the ramp up of the output voltage. Under no load conditions, the output voltage reaches nominal values within $t_{Start}$ of typically 250 $\mu$ s after EN pin has been pulled to a high level. This limits the inrush current in the converter during start up and prevents possible input voltage drops when a battery or high impedance power source is used. During soft start, the switch current limit is reduced to 300 mA until the output voltage reaches $V_{IN}$ . Once the output voltage trips this threshold, the device operates with its nominal current limit $I_{LIMF}$ . #### 7.3.6 Load Disconnect Load disconnect electrically removes the output from the input of the power supply when the supply is disabled. This is especially important during shutdown. In shutdown of a boost converter, the load is still connected to the input through the inductor and catch diode. Since the input voltage is still connected to the output, a small current continues to flow, even when the supply is disabled. Even small leakage currents significantly reduce battery life during extended periods of off time. The benefit of this implemented feature for a system design is that the battery is not depleted during shutdown of the converter. No additional components must be added to the design to make sure that the battery is disconnected from the output of the converter. ## 7.3.7 Thermal Shutdown As soon as the junction temperature, $T_J$ , exceeds 140°C (typical) the device goes into thermal shutdown. In this mode, the High Side and Low Side MOSFETs are turned off. When the junction temperature falls below the thermal shutdown hysteresis, the device continues operation. #### 7.4 Device Functional Modes ### 7.4.1 Power-Save Mode The TPS61240-Q1 family of devices integrates a power save mode to improve efficiency at light load. In power save mode, the converter only operates when the output voltage trips below a set threshold voltage. It ramps up the output voltage with several pulses and goes into power save mode once the output voltage exceeds the set threshold voltage. The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS61240-Q1 boost regulator has fixed output voltage of 5 V typical with an input voltage range of 2.3 V to 5.5 V. TPS61240-Q1 allows the use of small inductors and capacitors to achieve a small solution size and supports output currents up to 450 mA. When shut down, the TPS61240-Q1 presents a high impedance at the $V_{OUT}$ pin and the load is disconnected completely from the battery. This allows for use in applications that require the regulated output bus to be driven by another supply while the TPS61240-Q1 is shut down. ## 8.2 Typical Applications Copyright © 2016, Texas Instruments Incorporated Figure 9. TPS61240-Q1 Fixed 5 V Output from $V_{IN} = 3 \text{ V to } 4.2 \text{ V}$ #### 8.2.1 Design Requirements Table 2 lists the design parameters for this application example. Table 2. TPS61240-Q1 5V Output Design Requirements | PARAMETERS | VALUE | | | | | |----------------|--------------|--|--|--|--| | Input voltage | 3 V to 4.2 V | | | | | | Output voltage | 5 V | | | | | | Output current | 200 mA | | | | | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Programming the Output Voltage The output voltage is set by an internal resistor divider. The FB pin is used to sense the output voltage. To configure the output properly, the FB pin has to be connected directly to the output. #### 8.2.2.2 Inductor Selection For correct operation of TPS61240-Q1 device, an inductor must be connected between pin $V_{IN}$ and pin L. A boost converter requires two main passive components for storing energy during the conversion. A boost inductor and a storage capacitor at the output are required. To select the boost inductor, it is recommended to keep the possible peak inductor current below the current limit threshold of the power switch in the chosen configuration. The highest peak current through the inductor and the switch depends on the output load, the input $(V_{IN})$ , and the output voltage $(V_{OUT})$ . Estimation of the maximum average inductor current can be done using Equation 2. $$I_{L\_MAX} \approx I_{OUT} \times \frac{V_{OUT}}{\eta \times V_{IN}}$$ where • $\eta$ is the efficiency of the switching regulator (2) For example, for an output current of 200 mA at 5 V V<sub>OUT</sub>, with efficiency of 85%, at least 392 mA of average current flows through the inductor at a minimum input voltage of 3 V. The second parameter for choosing the inductor is the desired current ripple in the inductor. Normally, it is advisable to work with a ripple of less than 20% of the average inductor current. A smaller ripple (or larger inductor value) reduces the magnetic hysteresis losses in the inductor, as well as output voltage ripple and EMI. But with larger inductor, regulation time during load transients rises. In addition, a larger inductor increases the total system size and cost. With these parameters, it is possible to calculate the value of the minimum inductance by using Equation 3. $$L_{MIN} \approx \frac{V_{IN} \times (V_{OUT} - V_{IN})}{\Delta I_{I} \times f \times V_{OUT}}$$ where - · f is the switching frequency - $\Delta I_1$ is the ripple current in the inductor (3) With $V_{IN}=4.2$ V, $V_{OUT}=5$ V, assuming inductor ripple current = 30% of minimum current limit of 0.5 A, the resulting inductor value = 1.28 $\mu$ H. In typical applications, a 1.0 $\mu$ H inductance is recommended. The device has been optimized to operate with inductance values between 1.0 $\mu$ H and 2.2 $\mu$ H. It is recommended that inductance values of at least 1.0 $\mu$ H is used, even if Equation 3 yields something lower. Care has to be taken that load transients and losses in the circuit can lead to higher currents as estimated in Equation 3. Also, the losses in the inductor caused by magnetic hysteresis losses and copper losses are a major parameter for total circuit efficiency. With the chosen inductance value, the peak current for the inductor in steady state operation can be calculated. Equation 4 shows how to calculate the peak current I. $$I_{L(peak)} = \frac{V_{IN} \times D}{2 \times f \times L} + \frac{I_{OUT}}{(1 - D) \times \eta} \quad \text{with } D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$ (4) This would be the critical value for the current rating for selecting the inductor. It also needs to be taken into account that load transients and error conditions may cause higher inductor currents. Inductor with part number, LQM21PN1R0MC0 is one example of an inductor that can be used with this device. Customers need to verify and validate whether it is suitable for their application. #### 8.2.2.3 Input Capacitor At least 2.2- $\mu$ F input capacitor is recommended to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. It is recommended to place a ceramic capacitor as close as possible to the VIN and GND pins #### 8.2.2.4 Output Capacitor For the output capacitor, it is recommended to use small ceramic capacitors placed as close as possible to the $V_{\text{OUT}}$ and GND pins of the IC. If, for any reason, the application requires the use of large capacitors which can not be placed close to the IC, using a smaller ceramic capacitor in parallel to the large one is recommended. This small capacitor should be placed as close as possible to the $V_{\text{OUT}}$ and GND pins of the IC. To get an estimate of the recommended minimum output capacitance, Equation 5 can be used. $$C_{min} = \frac{I_{OUT} \times (V_{OUT} - V_{IN})}{f \times \Delta V \times V_{OUT}}$$ where • ΔV is the maximum allowed ripple (5) With a chosen ripple voltage of 10 mV, a minimum effective capacitance of 2.3 $\mu F$ is needed. The total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using $\Delta V_{ESR} = I_{OUT} \times R_{ESR}$ A capacitor with a value equal to or higher than the calculated minimum should be used. This is required to maintain control loop stability. There are no additional requirements regarding minimum ESR. There is no upper limit for the output capacitance value. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients. Note that ceramic capacitors have a DC bias effect, which will have a strong influence on the final effective capacitance. Therefore the correct capacitor value has to be chosen carefully. Package size and voltage rating in combination with material are responsible for differences between the rated capacitor value and the effective capacitance. ## 8.2.2.5 Checking Loop Stability The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals: - Switching node, SW - Inductor current, I<sub>1</sub> - Output ripple voltage, V<sub>O(AC)</sub> These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination. As a next step in the evaluation of the regulation loop, the load transient response is tested. Time between the load transient and the turn on of the P-channel MOSFET, the output capacitor must supply all of the current required by the load. $V_O$ immediately shifts by an amount equal to $\Delta I_{(LOAD)} \times ESR$ , where ESR is the effective series resistance of $C_O$ . $\Delta I_{(LOAD)}$ begins to charge or discharge $C_O$ generating a feedback error signal used by the regulator to return $V_O$ to its steady-state value. The results are very easily interpreted when the device operates in PWM mode. During recovery time, $V_O$ can be monitored for settling time, overshoot or ringing to judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin. Because the damping factor of the circuitry is directly related to several resistive parameters (for example, MOSFET $r_{DS(on)}$ ) that are temperature dependant, the loop stability analysis has to be done over the input voltage range, load current range, and temperature range. ## 8.2.3 Application Curves **Table 3. Table of Application Curves** | | | Figure | |-----------|-----------------------------------------------------------------------------------------------|-----------| | | Output voltage ripple, PFM mode, I <sub>OUT</sub> = 10 mA | Figure 10 | | | Output voltage ripple, PWM mode, I <sub>OUT</sub> = 150 mA | Figure 11 | | | Load transient response, V <sub>IN</sub> , 3.6 V, 0 mA to 50 mA | Figure 12 | | Waveforms | Load transient response, V <sub>IN</sub> , 3.6 V, 50 mA to 200 mA | Figure 13 | | | Line transient response, V <sub>IN</sub> , 3.6 V to 4.2 V, I <sub>OUT</sub> = 50 mA | Figure 14 | | | Line transient response, $V_{IN}$ , 3.6 V to 4.2 V, $I_{OUT}$ = 200 mA | Figure 15 | | | Startup after enable, $V_{IN}$ , 3.6 V, $V_{OUT}$ = 5 V, Load = 5 k $\Omega$ | Figure 16 | | | Startup after enable, $V_{IN}$ , 3.6 V, $V_{OUT}$ = 5 V, Load = 16.5 k $\Omega$ | Figure 17 | | | Startup and shutdown, V <sub>IN</sub> , 3.6 V, V <sub>OUT</sub> = 5 V, Load = 16.5 k $\Omega$ | Figure 18 | ## 8.3 System Example Figure 19 is another example for using the TPS61240-Q1 with fixed 5 V and a Schottky diode for output overvoltage protection. Copyright © 2016, Texas Instruments Incorporated Figure 19. TPS61240-Q1 Fixed 5 V With Schottky Diode for Output Overvoltage Protection ## 9 Power Supply Recommendations The input supply should be in the range from 2.3 V to 5.5 V. The input supply can be a regulated supply voltage or a three-cell alkaline, NiCd or NiMH, or one-cell Li-lon or Li-Polymer battery. If the input supply is located more than a few inches from the device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic or tantalum capacitor with a value of 47 µF is a typical choice for the bulk capacitance. ## 10 Layout ## 10.1 Layout Guidelines As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. The following are some guidelines for good layout design. Figure 20 provides an example of layout design with the TPS61240-Q1 device. Follow the guidelines for a good layout. - Use wide and short traces for the main current path and for the power ground tracks. - The input and output capacitor, as well as the inductor, should be placed as close as possible to the IC. - Connect the exposed thermal pad to the GND plane and place multiple thermal vias below the thermal pad to enhance the thermal performance. ### 10.2 Layout Example Figure 20. PCB Layout Example ## 11 器件和文档支持 #### 11.1 文档支持 #### 11.1.1 相关文档 请参阅如下相关文档: - 《QFN/SON PCB 连接》 - 执行精确的 PFM 模式效率测量 ### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。请单击右上角的通知我 进行注册,即可收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。 #### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 ## 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 化云寸以前 **▲『☆◇ ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参见左侧的导航栏。 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|-----------------|---------------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Ball material Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS61240IDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | QVL | | TPS61240IDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | QVL | | TPS61240IDRVRQ1.B | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | QVL | | TPS61240TDRVRQ1 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | 14T | | TPS61240TDRVRQ1.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | 14T | | TPS61240TDRVRQ1.B | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | 14T | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 #### OTHER QUALIFIED VERSIONS OF TPS61240-Q1: ● Catalog : TPS61240 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 10-Nov-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS61240IDRVRQ1 | WSON | DRV | 6 | 3000 | 179.0 | 8.4 | 2.2 | 2.2 | 1.2 | 4.0 | 8.0 | Q2 | | TPS61240TDRVRQ1 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 10-Nov-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS61240IDRVRQ1 | WSON | DRV | 6 | 3000 | 213.0 | 191.0 | 35.0 | | TPS61240TDRVRQ1 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司