











TPS61021A

ZHCSFA0 - JUNE 2016

# TPS61021A 具有 0.5V 超低输入电压的 3A 升压转换器

# 特性

- 输入电压范围: 0.5V 至 4.4V
- 启动时的最小输入电压为 0.9V
- 可设置的输出电压范围: 1.8V 到 4.0V
- 效率高达 91% (V<sub>IN</sub> = 2.4V、V<sub>OUT</sub> = 3.3V 且 I<sub>OUT</sub> = 1.5A 时)
- 2.0MHz 开关频率
- $I_{OUT} > 1.5A$ , $V_{OUT} = 3.3V$ ( $V_{IN} > 1.8V$  时)
- 17µA 典型静态电流
- -40°C 至 125°C 温度范围内的基准电压精度为 ±2.5%
- 轻负载下的脉冲频率调制 (PFM) 工作模式
- 关断时输入与输出真正断开
- 输出过压保护
- 输出短路保护
- 热关断保护
- 2mm x 2mm 晶圆级小外形无引线 (WSON) 封装

# 2 应用

- 电池供电类物联网 (IoT) 设备
- 游戏控制
- 温控器
- 便携式医疗设备
- 超级电容备用系统

# 3 说明

TPS61021A 为由碱性电池、镍氢电池、锂锰电池或锂 离子电池供电的便携式或智能设备提供了一套电源解决 方案。TPS61021A 能够在电池放电至 1.8V 的低电压 时提供 3.3V 电压和 1.5A 电流输出。TPS61021A 支 持 0.5V 输入电压,从而延长了电池的运行时间。

TPS61021A 在重负载条件下以 2MHz 开关频率工作, 并目可在轻负载时进入省电模式,从而在整个负载电流 范围内保持高效率。该器件在轻负载条件下从 Vout 仅 消耗 17μA 静态电流。在关断期间,负载与输入完全断 开。此外, TPS61021A 还提供有 4.35V 输出过压保 护、输出短路保护和热关断保护。

TPS61021A 需要使用的外部组件数量较少, 因此拥有 非常小巧的解决方案尺寸。该器件支持在 2MHz 开关 频率下使用低值电感或输出电容。

TPS61021A 采用 2.0mm x 2.0mm WSON 封装。

# 器件信息(1)

| 器件型号      | 封装       | 封装尺寸 (标称值)      |
|-----------|----------|-----------------|
| TPS61021A | WSON (8) | 2.00mm x 2.00mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。



Copyright © 2016, Texas Instruments Incorporated





| 1<br>2<br>3<br>4<br>5<br>6 | 特性                                                                                                                                                     | 8 Application and Implementation | 12<br>17<br>18<br>18<br>18<br>19<br>19 |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------|
| •                          | 7.1 Overview       8         7.2 Functional Block Diagram       8         7.3 Feature Description       8         7.4 Device Functional Modes       10 |                                  | 19<br>19                               |

# 4 修订历史记录

| 日期      | 修订版本 | 注释    |  |
|---------|------|-------|--|
| 2016年6月 | *    | 首次发布。 |  |



www.ti.com.cn ZHCSFA0 – JUNE 2016

# **5 Pin Configuration and Functions**

# DSG Package 8-Pin WSON with Thermal Pad Top View



# **Pin Functions**

| PIN  |          | 1/0 | DESCRIPTION                                                                                                                       |  |  |
|------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NAME NO. |     |                                                                                                                                   |  |  |
| AGND | 1        | I   | Signal ground of the IC                                                                                                           |  |  |
| FB   | 2        | I   | Voltage feedback of adjustable output voltage                                                                                     |  |  |
| VOUT | 3,4      | PWR | Boost converter output                                                                                                            |  |  |
| EN   | 5        | 1   | Enable logic input. Logic high voltage enables the device. Logic low voltage disables the device and turns it into shutdown mode. |  |  |
| SW   | 6,7      | PWR | The switch pin of the converter. It is connected to the drains of the internal power MOSFETs.                                     |  |  |
| VIN  | 8        | I   | IC power supply input                                                                                                             |  |  |
| PGND | 9        | PWR | Power ground                                                                                                                      |  |  |

# TEXAS INSTRUMENTS

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                |               |                |     | MIN  | MAX | UNIT |
|------------------------------------------------|---------------|----------------|-----|------|-----|------|
|                                                | EN, FB        | DC             |     | -0.3 | 3.6 | V    |
| Voltage range at terminals (2)                 | VINL CW VOLIT | DC             |     | -0.3 | 4.6 | V    |
|                                                | VIN, SW, VOUT | 10% duty cycle |     | -0.3 | 4.8 | V    |
| Operating junction temperature, T <sub>J</sub> |               |                | -40 | 150  | °C  |      |
| Storage temperature, T <sub>stg</sub>          |               |                |     | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

# 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                          |     | MIN  | NOM | MAX | UNIT |
|------------------|------------------------------------|--------------------------|-----|------|-----|-----|------|
| V <sub>IN</sub>  | Input voltage range                |                          |     | 0.5  |     | 4.4 | V    |
| $V_{OUT}$        | Output voltage setting range       |                          |     | 1.8  |     | 4.0 | V    |
| L                | Effective inductance range         |                          | 0.2 | 0.47 | 1.3 | μH  |      |
| C <sub>IN</sub>  | Effective input capacitance range  |                          | 1.0 | 4.7  |     | μF  |      |
| 0                | C#Cating autout appairture and a   | I <sub>OUT</sub> ≤ 0.3 A |     | 3.0  | 10  | 200 | μF   |
| C <sub>OUT</sub> | Effective output capacitance range | I <sub>OUT</sub> > 0.3 A |     | 10   | 20  | 200 | μF   |
| $T_{J}$          | Operating junction temperature     |                          |     | -40  |     | 125 | °C   |

# 6.4 Thermal Information

|                      |                                              | TPS61021A  |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DSG (WSON) | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 71.1       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 95.2       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 41.6       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 3.1        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 42.0       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 13.0       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance.



ZHCSFA0 - JUNE 2016 www.ti.com.cn

# 6.5 Electrical Characteristics

 $T_J = -40$  °C to 125 °C,  $V_{IN} = 2.4$  V and  $V_{OUT} = 3.3$  V. Typical values are at  $T_J = 25$  °C (unless otherwise noted)

|                       | PARAMETER                                | TEST CONDITIONS                                                                                              | MIN       | TYP          | MAX                   | UNIT |  |
|-----------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------|--------------|-----------------------|------|--|
| POWER SI              | JPPLY                                    |                                                                                                              |           |              |                       |      |  |
| V <sub>IN</sub>       | Input voltage range                      |                                                                                                              | 0.5       |              | 4.4                   | V    |  |
| V                     | Linder voltege leeksyt throobeld         | V <sub>IN</sub> rising                                                                                       |           | 0.8          | 0.9                   | V    |  |
| $V_{IN\_UVLO}$        | Under-voltage lockout threshold          | V <sub>IN</sub> falling                                                                                      | 0.28      | 0.4          | 0.5                   | V    |  |
|                       | Quiescent current into VIN pin           | IC enabled, No load, No switching $V_{IN}$ = 1.8 V to 3.6 V, $V_{FB}$ = $V_{REF}$ + 0.1 V, $T_J$ up to 85°C  |           |              | 3.0                   | μΑ   |  |
| l <sub>Q</sub>        | Quiescent current into VOUT pin          | IC enabled, No load, No switching $V_{OUT}$ = 1.8 V to 4.0 V, $V_{FB}$ = $V_{REF}$ + 0.1 V, $T_J$ up to 85°C |           | 17           | 30                    | μΑ   |  |
| I <sub>SD</sub>       | Shutdown current into VIN and SW pin     | IC disabled, $V_{IN}$ = 1.8 V to 3.6 V, $T_{J}$ up to 85°C                                                   |           | 0.5          | 3.0                   | μΑ   |  |
| OUTPUT                |                                          |                                                                                                              |           |              |                       |      |  |
| V <sub>OUT</sub>      | Output voltage setting range             |                                                                                                              | 1.8       |              | 4.0                   | V    |  |
| V                     | Deference valtage at the ED nin          | PWM mode                                                                                                     | 775       | 795          | 815                   | mV   |  |
| $V_{REF}$             | Reference voltage at the FB pin          | PFM mode                                                                                                     |           | 801          |                       | mV   |  |
| V <sub>OVP</sub>      | Output over-voltage protection threshold | V <sub>OUT</sub> rising                                                                                      | 4.15      | 4.35         | 4.60                  | V    |  |
| V <sub>OVP_HYS</sub>  | Over-voltage protection hysteresis       |                                                                                                              |           | 0.1          |                       | V    |  |
| I <sub>FB_LKG</sub>   | Leakage current at FB pin                |                                                                                                              |           |              | 20                    | nA   |  |
| I <sub>SW_LKG</sub>   | Leakage current into SW pin              | IC disabled, T <sub>J</sub> up to 85°C                                                                       |           |              | 3.0                   | μA   |  |
| I <sub>VOUT_LKG</sub> | Leakage current into VOUT pin            | IC disabled, V <sub>OUT</sub> = 4.0 V, T <sub>J</sub> up to 85°C                                             |           | 1            | 2                     | μΑ   |  |
| POWER SV              | WITCH                                    |                                                                                                              |           |              |                       |      |  |
| D                     | High-side MOSFET on resistance           | V <sub>OUT</sub> = 3.3 V                                                                                     |           | 51           |                       | mΩ   |  |
| R <sub>DS(on)</sub>   | Low-side MOSFET on resistance            | V <sub>OUT</sub> = 3.3 V                                                                                     |           | 58           |                       | mΩ   |  |
| $f_{SW}$              | Switching frequency                      | $V_{IN}$ = 2.4 V, $V_{OUT}$ = 3.3 V, PWM mode                                                                |           | 2.0          |                       | MHZ  |  |
| t <sub>OFF_min</sub>  | Minimum off time                         |                                                                                                              |           | 80           | 120                   | ns   |  |
| I <sub>LIM_SW</sub>   | Valley current limit                     | V <sub>IN</sub> = 2.4 V, V <sub>OUT</sub> = 3.3 V                                                            | 3.0       | 4.3          |                       | Α    |  |
| LOGIC INT             | ERFACE                                   |                                                                                                              |           |              |                       |      |  |
| V                     | TNI agia high threat-al-                 | V <sub>IN</sub> > 1.2 V                                                                                      |           |              | 0.84                  | V    |  |
| $V_{EN\_H}$           | EN Logic high threshold                  | V <sub>IN</sub> ≤ 1.2 V                                                                                      |           |              | 0.7 x V <sub>IN</sub> | V    |  |
| V                     | CN Logic Low threehold                   | V <sub>IN</sub> > 1.2 V                                                                                      | 0.36      |              |                       | \/   |  |
| V <sub>EN_L</sub>     | EN Logic Low threshold                   | V <sub>IN</sub> ≤ 1.2 V                                                                                      | 0.3 x VIN | <del> </del> |                       | V    |  |
| PROTECTI              | ON                                       |                                                                                                              |           |              | 1                     |      |  |
| T <sub>SD</sub>       | Thermal shutdown threshold               | T <sub>J</sub> rising                                                                                        |           | 150          |                       | °C   |  |
| T <sub>SD_HYS</sub>   | Thermal shutdown hysteresis              | T <sub>J</sub> falling below T <sub>SD</sub>                                                                 |           | 20           |                       | °C   |  |

ZHCSFA0 – JUNE 2016 www.ti.com.cn

# TEXAS INSTRUMENTS

# 6.6 Typical Characteristics

 $V_{IN} = 2.4 \text{ V}, V_{OUT} = 3.3 \text{ V}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted}$ 







www.ti.com.cn

# Typical Characteristics (接下页)

 $V_{IN}$  = 2.4 V,  $V_{OUT}$  = 3.3 V,  $T_J$  = 25°C, unless otherwise noted



 $V_{IN}$  = 1.2 V,  $V_{OUT}$  = 1.8 V to 4.0 V, No switching



 $V_{IN}$  = 2.4 V,  $V_{OUT}$  = 3.3 V, No switching, T = -40°C to 85°C

# 图 7. Quiescent Current into VOUT vs Output Voltage





 $V_{IN}$  = 2.4 V, Into VIN and SW, T = -40°C to 85°C

图 9. Shutdown Current vs Temperature

ZHCSFA0 – JUNE 2016 www.ti.com.cn

# TEXAS INSTRUMENTS

# 7 Detailed Description

#### 7.1 Overview

The TPS61021A synchronous step-up converter is designed to operate from an input voltage supply range between 0.5 V and 4.4 V with 3-A valley switch current limit. The TPS61021A typically operates at a quasi-constant frequency pulse width modulation (PWM) at moderate to heavy load currents. The switching frequency is 2 MHz when the input voltage is above 1.5 V. The switching frequency reduces down to 1 MHz when the input voltage goes down from 1.5 V to 1 V. At light load currents, the TPS61021A converter operates in power-save mode with pulse frequency modulation (PFM). During PWM operation, the converter uses adaptive constant on-time valley current mode control scheme to achieve excellent line/load regulation and allows the use of a small inductor and ceramic capacitors. Internal loop compensation simplifies the design process while minimizing the number of external components.

# 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

# 7.3 Feature Description

# 7.3.1 Under-Voltage Lockout

The TPS61021A has a built-in under-voltage lockout (UVLO) circuit to ensure the device working properly. When the input voltage is above the UVLO rising threshold of 0.9 V, the TPS61021A can be enabled to boost the output voltage. After the TPS61021A starts up and the output voltage is above 1.6 V, the TPS61021A can work with the input voltage as low as 0.5 V.



www.ti.com.cn

# Feature Description (接下页)

#### 7.3.2 Enable and Soft Start

When the input voltage is above the under-voltage lockout (UVLO) rising threshold and the EN pin is pulled to logic high voltage, the TPS61021A is enabled and starts up. At the beginning, the switching frequency and current limit are internally controlled. The load capability is limited. After the output voltage is above 1.6 V, the peak current limit is determined by the output of an internal error amplifier which compares the feedback of the output voltage and the internal reference voltage. Because the output voltage is below the setting target, the peak current limit rises and thus the output voltage ramps quickly. The soft startup time varies with the different output capacitance and load condition. The typical startup time is around 200  $\mu$ s for a 44- $\mu$ F output capacitor with no load.

# 7.3.3 Switching Frequency

The TPS61021A switches at a quasi-constant 2-MHz frequency when the input voltage is above 1.5 V. When the input voltage declines from 1.5 V to 1 V, the switching frequency will be reduced gradually to 1-MHz to improve the efficiency and get higher boost ratio. When the input voltage is below 1 V, the switching frequency is fixed at a quasi-constant 1 MHz.

## 7.3.4 Current Limit Operation

The TPS61021A employs a valley current limit sensing scheme. Current limit detection occurs during the off-time by sensing of the voltage drop across the synchronous rectifier switch.

When the load current is increased such that the inductor current is above the current limit within the whole switching cycle time, the off-time is increased to allow the inductor current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism). When the current limit is reached, the output voltage decreases during further load increase.

The maximum continuous output current  $(I_{OUT(CL)})$ , before entering current limit (CL) operation, can be defined by 公式 1.

$$I_{OUT(CL)} = (1-D) \times \left(I_{LIM} + \frac{1}{2}\Delta I_{L(P-P)}\right)$$
(1)

Where:

D is the duty cycle

 $\Delta I_{L(P-P)}$  is the inductor ripple current

The duty cycle can be estimated by 公式 2.

$$D = 1 - \frac{V_{IN} \times \eta}{V_{OUT}}$$
 (2)

Where:

V<sub>OUT</sub> is the output voltage of the boost converter

V<sub>IN</sub> is the input voltage of the boost converter

η is the efficiency of the converter, use 90% for most applications

And the peak-to-peak inductor ripple current is calculated by 公式 3.

$$\Delta I_{L(P-P)} = \frac{V_{IN} \times D}{L \times f_{SW}}$$
(3)

Where:

L is the inductance value of the inductor

f<sub>SW</sub> is the switching frequency

D is the duty cycle

V<sub>IN</sub> is the input voltage of the boost converter

# TEXAS INSTRUMENTS

# Feature Description (接下页)

# 7.3.5 Pass-Through Operation

When the input voltage is higher than the setting output voltage, the output voltage is higher than the target regulation voltage. When the output voltage is 101% of the setting target voltage, the TPS61021A stops switching and turns on the high side PMOS FET. The device works in pass-through mode. The output voltage is the input voltage minus the voltage drop across the dc resistance (DCR) of the inductor and the on-resistance ( $R_{DS(on)}$ ) of the PMOS FET. When the output voltage drops below the 98% of the setting target voltage as the input voltage declines or the load current increases, the TPS61021A resumes switching again to regulate the output voltage.

## 7.3.6 Over-Voltage Protection

The TPS61021A has an output over-voltage protection (OVP) to protect the device in case that the external feedback resistor divider is wrongly populated. When the output voltage is above 4.35 V typically, the device stops switching. Once the output voltage falls 0.1 V below the OVP threshold, the device resumes operating again. To prevent the high overshoot voltage during OVP when the FB pin voltage is too much lower than the internal reference voltage, the TPS61021A limits the valley swtich current to approximate 100 mA when the FB pin voltage is below 0.2 V and the output voltage is above 2.9V.

# 7.3.7 Output Short-to-Ground Protection

The TPS61021A starts to limit the output current when the output voltage is below 1.6 V. The lower the output voltage reaches, the smaller the output current is. When the output voltage is below 1 V, the output current is limited to approximate 100 mA. Once the short circuit is released, the TPS61021A goes through the soft startup again to output the regulated voltage.

#### 7.3.8 Thermal Shutdown

The TPS61021A goes into thermal shutdown once the junction temperature exceeds 150°C. When the junction temperature drops below the thermal shutdown temperature threshold less the hysteresis, typically 130°C, the device starts operating again.

# 7.4 Device Functional Modes

The TPS61021A has two switching operation modes, PWM mode in moderate to heavy load conditions and power save mode with pulse frequency modulation (PFM) in light load conditions.

# 7.4.1 **PWM Mode**

The TPS61021A uses a quasi-constant 2.0-MHz frequency pulse width modulation (PWM) at moderate to heavy load current. Based on the input voltage to output voltage ratio, a circuit predicts the required on-time. At the beginning of the switching cycle, the NMOS switching FET, shown in the functional block diagram, is turned on. The input voltage is applied across the inductor and the inductor current ramps up. In this phase, the output capacitor is discharged by the load current. When the on-time expires, the main switch NMOS FET is turned off, and the rectifier PMOS FET is turned on. The inductor transfers its stored energy to replenish the output capacitor and supply the load. The inductor current declines because the output voltage is higher than the input voltage. When the inductor current hits a value which the error amplifier outputs, the next switching cycle starts again.

The TPS61021A has a built-in compensation circuit that can accommodate a wide range of input voltage, output voltage, inductor value and output capacitor value for stable operation.



www.ti.com.cn

Device Functional Modes (接下页)

# 7.4.2 Power Save Mode

The TPS61021A integrates a power save mode with pulse frequency modulation (PFM) to improve efficiency at light load. When the load current decreases, the inductor valley current set by the output of the error amplifier declines to regulate the output voltage. When the inductor valley current hits the low limit of approximate 100 mA, the output voltage will exceed the setting voltage as the load current decreases further. When the FB voltage hits the PFM reference voltage, the TPS61021A goes into the power save mode. In the power save mode, when the FB voltage rises and hits the PFM reference voltage, the device continuous switching for several cycles because of the delay time of the internal comparator. Then it stops switching. The load is supplied by the output capacitor and the output voltage declines. When the FB voltage falls below the PFM reference voltage, after the delay time of the comparator, the device starts switching again to ramp up the output voltage.



图 10. Output Voltage in PWM Mode and PFM Mode

ZHCSFA0 – JUNE 2016 www.ti.com.cn



# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS61021A is a synchronous boost converter designed to operate from an input voltage supply range between 0.5 V and 4.4 V with 3-A valley switch current limit. The TPS61021A typically operates at a quasi-constant 2-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents when the input voltage is above 1.5 V. The switching frequency changes to 1-MHz gradually with the input voltage changing from 1.5 V to 1 V to get better efficiency and high step-up ratio. At light load currents, the TPS61021A converter operates in power-save mode with pulse frequency modulation (PFM) to achieve high efficiency over the entire load current range.

## 8.2 Typical Application

The TPS61021A provides a power supply solution for portable or smart devices powered by batteries or supercapacitors. With 3-A switch current capability, the TPS61021A can output 3.3 V and 1.5 A from two alkaline batteries in series even if the battery voltage is down to 1.8 V.



Copyright © 2016. Texas Instruments Incorporated

图 11. 2-Cell Alkaline Battery to 3.3-V Boost Converter

# 8.2.1 Design Requirements

The design parameters are listed in 表 1.

表 1. Design Parameters

| PARAMETERS            | VALUES         |
|-----------------------|----------------|
| Input voltage         | 1.8 V to 3.2 V |
| Output voltage        | 3.3 V          |
| Output current        | 1.5 A          |
| Output voltage ripple | ±50 mV         |



ZHCSFA0-JUNE 2016 www.ti.com.cn

# 8.2.2 Detailed Design Procedure

## 8.2.2.1 Setting the Output Voltage

The output voltage is set by an external resistor divider (R1, R2 in \bigseparty 11). When the output voltage is regulated, the typical voltage at the FB pin is V<sub>RFF</sub>. Thus the resistor divider is determined by 公式 4.

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2 \tag{4}$$

Where:

V<sub>OUT</sub> is the regulated output voltage

V<sub>RFF</sub> is the internal reference voltage at the FB pin

For best accuracy, R2 should be kept smaller than 400 k $\Omega$  to ensure the current flowing through R2 is at least 100 times larger than the FB pin leakage current. Changing R2 towards a lower value increases the immunity against noise injection. Changing the R2 towards a higher value reduces the quiescent current for achieving highest efficiency at low load currents.

# 8.2.2.2 Inductor Selection

Because the selection of the inductor affects steady state operation, transient behavior, and loop stability, the inductor is the most important component in power regulator design. There are three important inductor specifications, inductor value, saturation current, and dc resistance (DCR).

The TPS61021A is designed to work with inductor values between 0.33 µH and 1.0 µH. Follow 公式 5 to 公式 7 to calculate the inductor's peak current for the application. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To have enough design margins, choose the inductor value with -30% tolerances, and low power-conversion efficiency for the calculation.

In a boost regulator, the inductor dc current can be calculated by 公式 5.

$$I_{L(DC)} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$
(5)

Where:

V<sub>OUT</sub> is the output voltage of the boost converter

I<sub>OUT</sub> is the output current of the boost converter

V<sub>IN</sub> is the input voltage of the boost converter

 $\eta$  is the power conversion efficiency, use 90% for most applications

The inductor ripple current is calculated by 公式 6.

$$\Delta I_{L(P-P)} = \frac{V_{IN} \times D}{L \times f_{SW}} \tag{6}$$

Where:

D is the duty cycle, which can be calculated by 公式 2

L is the inductance value of the inductor

f<sub>SW</sub> is the switching frequency

V<sub>IN</sub> is the input voltage of the boost converter

Therefore, the inductor peak current is calculated by 公式 7.

$$I_{L(P)} = I_{L(DC)} + \frac{\Delta I_{L(P-P)}}{2} \tag{7}$$

Normally, it is advisable to work with an inductor peak-to-peak current of less than 40% of the average inductor current for maximum output current. A smaller ripple from a larger valued inductor reduces the magnetic hysteresis losses in the inductor and EMI. But in the same way, load transient response time is increased. The inductor's saturation current must be higher than the calculated peak inductor current. 表 2 lists the recommended inductors for the TPS61021A.



# TEXAS INSTRUMENTS

#### 表 2. Recommended Inductors for the TPS61021A

| PART NUMBER     | L(µH) | DCR MAX (mΩ) | SATURATION CURRENT (A) | SIZE (LxWxH) | VENDOR <sup>(1)</sup> |
|-----------------|-------|--------------|------------------------|--------------|-----------------------|
| XFL4015-471ME   | 0.47  | 8.36         | 6.6                    | 4.0×4.0×1.5  | Coilcraft             |
| 744383360047    | 0.47  | 22           | 8.0                    | 3.0x3.0x2.0  | Wurth Elecktronik     |
| DFE252012P-R47M | 0.47  | 27           | 5.7                    | 2.5×2.0×1.2  | Toko                  |
| XFL4020-102ME   | 1.0   | 11.9         | 5.4                    | 4.0×4.0×2.1  | Coilcraft             |

<sup>(1)</sup> See Third-party Products disclaimer

## 8.2.2.3 Output Capacitor Selection

The output capacitor is mainly selected to meet the requirements for output ripple and loop stability. The ripple voltage is related to the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a ceramic capacitor with zero ESR, the minimum capacitance needed for a given ripple voltage can be calculated by 公式 8.

$$C_{OUT} = \frac{I_{OUT} \times D_{MAX}}{f_{SW} \times V_{RIPPLE}}$$
(8)

Where:

D<sub>MAX</sub> is the maximum switching duty cycle

V<sub>RIPPLE</sub> is the peak to peak output ripple voltage

I<sub>OUT</sub> is the maximum output current

f<sub>SW</sub> is the switching frequency

The ESR impact on the output ripple must be considered if tantalum or aluminum electrolytic capacitors are used. The output peak to peak ripple voltage caused by the ESR of the output capacitors can be calculated by  $\stackrel{\sim}{\perp}$  9.

$$V_{RIPPLE(ESR)} = I_{L(P)} \times R_{ESR}$$
(9)

Care must be taken when evaluating a ceramic capacitor's derating under dc bias voltage, aging, and ac signal. For example, the dc bias voltage can significantly reduce capacitance. A ceramic capacitor can lose more than 50% of its capacitance at its rated voltage. Therefore, always leave margin on the voltage rating to ensure adequate capacitance at the required output voltage. Increasing the output capacitor makes the output ripple voltage smaller in PWM mode.

It is recommended to use the X5R or X7R ceramic output capacitor in the range of 10  $\mu$ F to 200  $\mu$ F effective capacitance. For output current less than 300 mA, the effective output capacitance could be reduced to 3.0  $\mu$ F. The output capacitor affects the small signal control loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable.

# 8.2.2.4 Feedforward Capacitor Selection

A feedforward capacitor between the VOUT pin and FB pin induces a pair of zero and pole in the loop transfer function. Setting the proper zero frequency can increase the phase margin to improve the loop stability. The TPS61021A needs a feedforward capacitor (C3 in  $\boxtimes$  11) in most applications. It is recommended to set the zero frequency ( $f_{FFZ}$ ) to 50 kHz when the effective output capacitance is less than 40  $\mu$ F. For large output capacitance more than 40  $\mu$ F, it is recommended to set the zero frequency ( $f_{FFZ}$ ) to 5 kHz. The value of the feedforward capacitor can be calculated by  $\triangle \vec{x}$  10.

$$C3 = \frac{1}{2\pi \times f_{FFZ} \times R1} \tag{10}$$

Where:

R1 is the resistor between the VOUT pin and FB pin

f<sub>FFZ</sub> is the zero frequency created by the feedforward capacitor



www.ti.com.cn ZHCSFA0 – JUNE 2016

## 8.2.2.5 Input Capacitor Selection

Multilayer X5R or X7R ceramic capacitors are excellent choices for input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Input capacitors should be located as close as possible to the device. While a 10- $\mu$ F input capacitor is sufficient for most applications, larger values may be used to reduce input current ripple without limitations. Take care when using only ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part. Additional bulk capacitance (tantalum or aluminum electrolytic capacitor) should in this circumstance be placed between ceramic input capacitor and the power source to reduce ringing that can occur between the inductance of the power source leads and ceramic input capacitor.

ZHCSFA0 – JUNE 2016 www.ti.com.cn

# TEXAS INSTRUMENTS

## 8.2.3 Application Curves





www.ti.com.cn

9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 0.5 V to 4.4 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is a tantalum or aluminum electrolytic capacitor with a value of 100  $\mu$ F. The input power supply's output current needs to be rated according to the supply voltage, output voltage and output current of the TPS61021A.

ZHCSFA0 – JUNE 2016 www.ti.com.cn

# TEXAS INSTRUMENTS

# 10 Layout

# 10.1 Layout Guidelines

As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If the layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switch rise and fall time are very fast. To prevent radiation of high frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs not only to be close to the VIN pin, but also to the PGND pin in order to reduce input supply ripple.

The most critical current path for all boost converters is from the switching FET, through the rectifier FET, then the output capacitors, and back to ground of the switching FET. This high current path contains nanosecond rise and fall time and should be kept as short as possible. Therefore, the output capacitor needs not only to be close to the VOUT pin, but also to the PGND pin to reduce the overshoot at the SW pin and VOUT pin.

# 10.2 Layout Example



图 18. Layout Example

# 10.3 Thermal Considerations

The maximum IC junction temperature should be restricted to 125°C under normal operating conditions. Calculate the maximum allowable dissipation,  $P_{D(max)}$ , and keep the actual power dissipation less than or equal to  $P_{D(max)}$ . The maximum-power-dissipation limit is determined using  $\Delta \vec{x}$  11.

$$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}}$$
(11)

Where:

T<sub>A</sub> is the maximum ambient temperature for the application

R<sub>6.IA</sub> is the junction-to-ambient thermal resistance given in the Thermal Information table.

The TPS61021A comes in a thermally-enhanced WSON package. This package includes a thermal pad that improves the thermal capabilities of the package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and thermal pad connection. Using thick PCB copper and soldering the thermal pad to a large ground plate to enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability.



ZHCSFA0-JUNE 2016 www.ti.com.cn

# 11 器件和文档支持

# 11.1 器件支持

# 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

# 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。要获得这份数据表的浏览器版本,请查阅左侧的导航栏。



# TEXAS INSTRUMENTS

# 12.1 Package Option Addendum

# 12.1.1 Packaging Information

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)               | Lead/Ball Finish           | MSL Peak Temp (3)      | Op Temp (°C) | Device Marking <sup>(4)(5)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|----------------------------|----------------------------|------------------------|--------------|----------------------------------|
| TPS61021ADSGR    | ACTIVE     | WSON            | DSG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1<br>YEAR | -40 to 125   | 11G                              |
| TPS61021ADSGT    | ACTIVE     | WSON            | DSG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1<br>YEAR | -40 to 125   | 11G                              |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (5) Multiple Device markings will be inside parentheses. Only on Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com.cn

# 12.1.2 Tape and Reel Information



# TAPE DIMENSIONS KO P1 BO Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61021ADSGR | WSON            | DSG                | 8    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS61021ADSGT | WSON            | DSG                | 8    | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |







| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61021ADSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS61021ADSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



# NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司