









**TPS542A52** ZHCSM63C - SEPTEMBER 2020 - REVISED DECEMBER 2021

# 具有差分遥感功能的 TPS542A52 4V 至 18V 输入、15A 同步降压转换器

# 1 特性

- 集成的 9.1mΩ 和 2.6mΩ MOSFET 可支持高达 15A 的输出电流
- 0.5V 至 5.5V 输出电压范围
- 具有可选内部补偿的固定频率电压控制模式
- 7 种频率设置可选(400kHz 至 2.2MHz)
- 与外部时钟同步
- 全差分谣感
- 6个可选过流限值、4个软启动压摆率
- 单调启动至预偏置输出
- EN 引脚,支持可调节的输入 UVLO
- 电源正常状态指示器
- 17µA 典型关断静态电流消耗
- 可选 FCCM 或 PFM,可实现出色轻负载效率
- 工作结温范围: -40°C 至 +150°C
- 4mm×4.5mm VQFN 封装
- 使用 TPS542A52 并借助 WEBENCH® Power Designer 创建定制设计方案

# 2 应用

- 无线通信
- 模拟前端电源
- 测试和测量设备
- 医疗成像

# 3 说明

TPS542A52 是一款具有差分遥感功能的高效同步降 压转换器。该器件提供具有引脚搭接、可选内部补偿的 固定频率电压控制模式,可降低系统成本和复杂性。 PWM 可通过 SYNC 引脚与外部时钟保持同步。其他 关键特性包括 PFM(可提高轻负载效率)、低关断静 态电流消耗、可调 UVLO(通过 EN 引脚实现)以及单 调启动至预偏置状态。TPS542A52 是一款无铅器件. 完全符合 RoHS 标准,无需豁免。

## 器件信息

| 器件型号      | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |
|-----------|-------------------|-----------------|
| TPS542A52 | VQFN (33)         | 4.50mm × 4.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附





1Vout 条件下的典型效率

English Data Sheet: SNVSBU2



# **Table of Contents**

| 1 特性                                 | 1  | 8 Application and Implementation        | 21               |
|--------------------------------------|----|-----------------------------------------|------------------|
| 2 应用                                 |    | 8.1 Application Information             |                  |
| 3 说明                                 |    | 8.2 Typical Application                 |                  |
| 4 Revision History                   |    | 9 Power Supply Recommendations          |                  |
| 5 Pin Configuration and Functions    |    | 10 Layout                               |                  |
| 6 Specifications                     |    | 10.1 Layout Guidelines                  | <mark>27</mark>  |
| 6.1 Absolute Maximum Ratings         |    | 10.2 Layout Example                     | 28               |
| 6.2 ESD Ratings                      |    | 11 Device and Documentation Support     |                  |
| 6.3 Recommended Operating Conditions | 4  | 11.1 Device Support                     | 29               |
| 6.4 Thermal Information              | 5  | 11.2 接收文档更新通知                           | 29               |
| 6.5 Electrical Characteristics       | 5  | 11.3 支持资源                               | 29               |
| 6.6 Typical Characteristics          | 8  | 11.4 Trademarks                         | 29               |
| 7 Detailed Description               | 13 | 11.5 Electrostatic Discharge Caution    | <mark>2</mark> 9 |
| 7.1 Overview                         |    | 11.6 术语表                                | 29               |
| 7.2 Functional Block Diagram         | 13 | 12 Mechanical, Packaging, and Orderable |                  |
| 7.3 Feature Description              | 14 | Information                             | 30               |
| 7.4 Device Functional Modes          | 20 |                                         |                  |
|                                      |    |                                         |                  |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| С | hanges from Revision B (October 2021) to Revision C (December 2021)                                                                               | Page           |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | Added the pulse-width limitations on the enable pin                                                                                               | 14             |
| • | Added the resistance-tolerance value recommended to be placed on the V <sub>SFT</sub> resistor divider network.                                   | 14             |
| • | Added the maximum voltage ringing level value recommended                                                                                         | 15             |
| • | Added clarification on when Power Good is forced low                                                                                              | 18             |
| • | Added methods on how to prevent an over-current fault trigger at start-up                                                                         |                |
| С | hanges from Revision A (October 2020) to Revision B (October 2021)                                                                                | Page           |
| • | Changed "V <sub>VRSF</sub> " to "V <sub>RSP</sub> " for I <sub>Q</sub> – PFM Mode current test condition in the <i>Electrical Characteristics</i> | 5              |
| • | Changed R <sub>FSEL</sub> test condition values under Switching Frequency in the Electrical Characteristics                                       | <mark>5</mark> |
| • | Changed "K" to "k" under Switching Frequency in the Electrical Characteristics                                                                    | 5              |
| • | Changed R <sub>ILIM</sub> test condition values under Current Sense and Protection in the Electrical Characteristic                               | s5             |
| • | Changed R <sub>FSEL</sub> values in 表 7-1                                                                                                         | 15             |
| • | Changed R <sub>COMP</sub> values in 表 7-2                                                                                                         |                |
| • | Changed R <sub>SS/PFM</sub> values in 表 7-5                                                                                                       |                |
| • | Changed R <sub>II IM</sub> values in 表 7-7                                                                                                        |                |
| • | Updated all figures in † 8.2.1.4 to demonstrate new R <sub>FSEL</sub> , R <sub>COMP</sub> , R <sub>SS/PFM</sub> and R <sub>ILIM</sub> values      |                |



# **5 Pin Configuration and Functions**



图 5-1. RJM Package 33-Pin VQFN Top View

表 5-1. Pin Functions

|        | PIN          | I/O                                                                                       | DESCRIPTION                                                                                                                                                                      |  |  |
|--------|--------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME   | NO.          | 1/0                                                                                       | DESCRIPTION                                                                                                                                                                      |  |  |
| AGND   | 8, 25        | G                                                                                         | Ground of the internal analog and digital circuitry                                                                                                                              |  |  |
| AVIN   | 21           | Р                                                                                         | Power input to the controller. Tie this pin to PVIN. It is best to use an RC filter from PVIN such as $10\text{-}\Omega$ and $100\text{ nF}$ to $1\mu\text{F}$ .                 |  |  |
| воот   | 17           | Р                                                                                         | Gate drive voltage for high-side FET. Connect a bootstrap capacitor between this pin and SW.                                                                                     |  |  |
| COMP   | 24           | I                                                                                         | A resistor to ground sets the compensation network. This pin can be grounded to select the default compensation and reduce BOM count.                                            |  |  |
| EN     | 22           | I                                                                                         | Enable pin. Float to enable, enable/disable with an external signal, or adjust the input undervoltage lockout with a resistor divider.                                           |  |  |
| FSEL   | 23           | I                                                                                         | A resistor to ground sets the switching frequency of the converter. This pin can be grounded to select the default switching frequency to reduce BOM count.                      |  |  |
| ILIM   | 1            | I                                                                                         | A resistor to ground sets the overcurrent protection limit. This pin can be grounded to se default settings and reduce BOM count.                                                |  |  |
| PGD    | 11           | 0                                                                                         | Open-drain power good status                                                                                                                                                     |  |  |
| PGND   | 13-16, 29-33 | G                                                                                         | Power ground. These pins are internally connected to the return of the internal low-side FET.                                                                                    |  |  |
| PVIN   | 18-20        | Р                                                                                         | Power inputs to the power stage. Low impedance bypassing of these pins to PGND is critical. At least 10 nF to 100 nF capacitor from PVIN to PGND is required.                    |  |  |
| RSN    | 6            | I                                                                                         | Remote sense ground return                                                                                                                                                       |  |  |
| RSP    | 7            | I                                                                                         | Remote sense connection to V <sub>OUT</sub>                                                                                                                                      |  |  |
| NC     | 3            | N/A                                                                                       | No connect                                                                                                                                                                       |  |  |
| NC     | 4            | N/A                                                                                       | No connect                                                                                                                                                                       |  |  |
| SREF   | 10           | 0                                                                                         | 1.2-V nominal system reference                                                                                                                                                   |  |  |
| SS/PFM | 2            | I                                                                                         | A resistor to ground sets the soft-start slew rate and PFM mode. To reduce BOM count, this pin can be grounded to use the default soft-start rate and enable PFM mode.           |  |  |
| SYNC   | 5            | I                                                                                         | This pin is a clock input for synchronizing the oscillator.                                                                                                                      |  |  |
| SW     | 26-28        | O Switch node output of the converter. Connect this pin to the output inductor to ground. |                                                                                                                                                                                  |  |  |
| VREG   | 12           | I/O                                                                                       | Bypass pin for the internal power stage LDO. It is recommended to use a 4.7-µF ceramic capacitor.                                                                                |  |  |
| VSET   | 9            | I                                                                                         | Output voltage reference for the control loop. This must be the mid-point of a resistive divider from SREF to AGND. Set this voltage to be 1/5 of the desired V <sub>OUT</sub> . |  |  |



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|        |                                                | MIN  | MAX  | UNIT |
|--------|------------------------------------------------|------|------|------|
|        | PVIN, AVIN                                     | -0.3 | 20   |      |
|        | PVIN - SW                                      | -0.3 | 24   |      |
|        | BOOT                                           | -0.3 | 27.5 |      |
| Innut  | BOOT-SW                                        | -0.3 | 5.5  | V    |
| Input  | EN, SYNC                                       | -0.3 | 6    | V    |
|        | FS, COMP, ILIM, SS/PFM, SREF, VSET             | -0.3 | 1.98 |      |
|        | RSP                                            | -0.3 | 6    |      |
|        | PGD                                            | -0.3 | 6    |      |
|        | SW                                             | -0.3 | 22   |      |
| Output | SW transient (<10 ns)                          | -2   | 22   | V    |
|        | VREG                                           | -0.3 | 6    |      |
|        | Operating junction temperature, T <sub>J</sub> | -40  | 150  | °C   |
|        | Storage temperature, T <sub>stg</sub>          | -55  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|        |                         |                                                                                          | VALUE | UNIT |
|--------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|        | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±2500 | \/   |
| V(ESD) | Electrostatic discrarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

 $T_{.1}$  = -40°C to 150°C (unless otherwise noted)

|                                       |                      | MIN | NOM | MAX | UNIT |
|---------------------------------------|----------------------|-----|-----|-----|------|
| PVIN, AVIN                            | Input voltage        | 4   | 12  | 18  | V    |
| VOUT                                  | Output voltage       | 0.5 |     | 5.5 | V    |
| IOUT                                  | Output current       | 0   |     | 15  | А    |
| EN                                    |                      | 0   |     | 5.5 | V    |
| SYNC                                  |                      | 0   |     | 3.3 | V    |
| FS, COMP, ILIM, SS/<br>PFM,SREF, VSET |                      | 0   |     | 1.8 | V    |
| T <sub>J</sub>                        | Junction temperature | -40 |     | 150 | °C   |

Product Folder Links: TPS542A52



# **6.4 Thermal Information**

|                       |                                                       | TPS542A52  |      |
|-----------------------|-------------------------------------------------------|------------|------|
|                       | THERMAL METRIC(1)                                     | RJM (VQFN) | UNIT |
|                       |                                                       | 33 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance                | 54.9       | °C/W |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance EVM PCB Layout | 22.3       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance             | 23.3       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                  | 17.7       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter            | 2.7        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter          | 17.5       | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance          | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# **6.5 Electrical Characteristics**

 $T_{.1}$  = -40°C to 150°C (unless otherwise noted)

| UNIT | MAX  | TYP  | MIN  | TEST CONDITIONS                                                                       | PARAMETER (1)                                                                            |                        |
|------|------|------|------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------|
|      | -    |      |      |                                                                                       | LY (PVIN, AVIN PINS)                                                                     | NPUT SUPP              |
| V    | 18   | 12   | 4    |                                                                                       | PVIN and AVIN supply range                                                               | / <sub>IN</sub>        |
|      |      | 17   |      | EN < 0.4 V                                                                            | Shutdown current                                                                         |                        |
| μA   |      | 1800 |      | $V_{IN}$ = 12 V, $V_{OUT}$ = 1 V, EN > 1.2 V, no switching, $V_{RSP}$ > 5* $V_{VSET}$ | PFM Mode current                                                                         | Q                      |
|      |      |      |      |                                                                                       | UVLO (EN PIN)                                                                            | ENABLE and             |
| V    |      | 1.2  |      | Rising and falling                                                                    | Enable threshold: ON/OFF                                                                 | / <sub>EN</sub>        |
|      |      | -0.6 |      | Enable threshold – 50 mV                                                              | Frankla in most assument                                                                 |                        |
| μA   |      | -5   |      | Enable threshold + 50 mV                                                              | Enable input current                                                                     | EN                     |
|      |      |      |      |                                                                                       | PVIN PINS)                                                                               | JVLO (AVIN,            |
|      | 4    | 3.85 | 3.75 |                                                                                       | UVLO rising threshold                                                                    |                        |
| V    | 3.7  | 3.6  | 3.50 |                                                                                       | UVLO falling threshold                                                                   | AVIN, PVIN             |
|      |      | 0.25 |      |                                                                                       | Hysteresis                                                                               |                        |
|      |      |      |      | 1)                                                                                    | EGULATOR, POWER STAGE (VREG PIN                                                          | NTERNAL R              |
| V    | 4.96 | 4.7  | 4.3  | LDO output current = 0A                                                               | LDO output voltage                                                                       | $I_{ m VREG}$          |
| V    |      | 4.7  |      | LDO output current = 30mA                                                             | LDO output voltage                                                                       | / <sub>VREG</sub>      |
| mA   | 220  | 170  | 120  | V <sub>VREG</sub> = 4.7V                                                              | Output current limit                                                                     |                        |
| mA   |      | 30   |      | $f_{sw}$ = 2.2 MHz, output current = 15 A, $V_{VREG}$ = 4.7V                          | Nominal output current                                                                   |                        |
|      |      | 2.8  |      |                                                                                       | UVLO rising yhreshold                                                                    |                        |
| V    |      | 2.6  |      |                                                                                       | UVLO falling threshold                                                                   | / <sub>REG(UVLO)</sub> |
|      |      | 0.2  |      |                                                                                       | UVLO hysteresis                                                                          |                        |
|      |      |      |      |                                                                                       | EFERENCE VOLTAGE (SREF PIN)                                                              | CONTROL RI             |
| V    |      | 1.2  |      | Tolerance included in RSP/RSN accuracy                                                | SREF output voltage                                                                      | / <sub>SREF</sub>      |
| μA   | 200  |      |      | Resistance > 6 kΩ                                                                     | SREF current sourcing capability                                                         | SREF                   |
|      | 200  | 2.6  |      | Tolerance included in RSP/RSN accuracy                                                | UVLO falling threshold UVLO hysteresis  EFERENCE VOLTAGE (SREF PIN)  SREF output voltage | / <sub>SREF</sub>      |



 $T_1 = -40$ °C to 150°C (unless otherwise noted)

| $I_J = -40^{\circ}C$ to         | 150°C (unless otherwise noted)                                  |                                                                                                |       |      |      |      |
|---------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|------|------|------|
|                                 | PARAMETER (1)                                                   | TEST CONDITIONS                                                                                | MIN   | TYP  | MAX  | UNIT |
| OUTPUT VOI                      | LTAGE REGULATION ACCURACY                                       |                                                                                                |       |      |      |      |
|                                 | Output Voltage Accuracy; Vout = 1V                              | Total internal accuracy, measured at the RSP and RSN pins = 5*VSET, VSET = 0.2V, -40 to 150°C  | -15   |      | 15   | mV   |
|                                 | Output Voltage Accuracy; Vout =1V                               | Total internal accuracy, measured at the RSP and RSN pins = 5*VSET, VSET = 0.2V, -40 to 125°C  | -13   |      | 13   | mV   |
|                                 | Output Voltage Accuracy; Vout = 1V                              | Total internal accuracy, measured at the RSP and RSN pins = 5*VSET, VSET = 0.2V, 0 to 105°C    | -11.0 |      | 9.0  | mV   |
|                                 | Output Voltage Accuracy; Vout = 0.8V                            | Total internal accuracy, measured at the RSP and RSN pins = 5*VSET, VSET = 0.16V, -40 to 150°C | -15   |      | 15   | mV   |
|                                 | Output Voltage Accuracy; Vout = 1.2V                            | Total internal accuracy, measured at the RSP and RSN pins = 5*VSET, VSET = 0.24V, -40 to 150°C | -15   |      | 15   | mV   |
|                                 | Output Voltage Accuracy; Vout = 5.5V (1)                        | Total internal accuracy, measured at the RSP and RSN pins = 5*VSET, VSET = 1.1V, -40 to 150°C  | -30   |      | 30   | mV   |
| REMOTE SEI                      | NSE AMPLIFIER                                                   |                                                                                                |       |      |      |      |
|                                 | Unity gain bandwidth <sup>(1)</sup>                             |                                                                                                |       | 7    |      | MHz  |
|                                 | Open loop gain <sup>(1)</sup>                                   |                                                                                                |       | 83   |      | dB   |
|                                 | Slew rate <sup>(1)</sup>                                        |                                                                                                |       | 2.5  |      | V/us |
|                                 | Input common mode range (1)                                     |                                                                                                | -0.05 |      | 1.1  | V    |
| Vos                             | Input offset voltage (RSA and EA combined offset trim) (1)      |                                                                                                |       | 0.25 |      | mV   |
| SWITCHING                       | FREQUENCY                                                       |                                                                                                |       |      |      |      |
| FSW_1MHz                        | Switching frequency 1MHz                                        | $R_{FSEL}$ = 35.7 kΩ or Short                                                                  | 900   | 1000 | 1100 | kHz  |
| FSW_400kH<br>z                  | Switching frequency 400 kHz                                     | $R_{FSEL} = 7.5 \text{ k}\Omega$                                                               | -10   |      | 15   | %    |
| FSW_600kH<br>z                  | Switching frequency 600 kHz                                     | R <sub>FSEL</sub> = 18.2 kΩ                                                                    | -10   |      | 15   | %    |
| FSW_800kH<br>z                  | Switching frequency 800 kHz                                     | $R_{FSEL}$ = 26.1 k $\Omega$                                                                   | -10   |      | 15   | %    |
| FSW_1.2MH<br>z                  | Switching frequency 1.2 MHz                                     | $R_{FSEL}$ = 47.5 k $\Omega$                                                                   | -9    |      | 11   | %    |
| FSW_2MHz                        | Switching frequency 2 MHz                                       | $R_{FSEL} = 61.9 \text{ k}\Omega$                                                              | -10   |      | 15   | %    |
| FSW_2.2MH<br>z                  | Switching frequency 2.2 MHz                                     | $R_{FSEL}$ = 78.7 kΩ                                                                           | -10   |      | 15   | %    |
|                                 | Minimum On-Time                                                 |                                                                                                |       | 12   |      | ns   |
|                                 | Minimum Off-Time                                                |                                                                                                |       | 85   |      | ns   |
| SYNC                            |                                                                 |                                                                                                |       |      |      |      |
| V <sub>IH(SYNC)</sub>           | High-level input voltage                                        | EN = High                                                                                      | 1.35  |      |      | V    |
| V <sub>IL(SYNC)</sub>           | Low-level input voltage                                         |                                                                                                |       |      | 8.0  | V    |
|                                 | Sync input minimum pulse width                                  |                                                                                                |       |      | 50   | ns   |
| Δf <sub>SYNC</sub>              | SYNC pin frequency range from f <sub>SW</sub>                   |                                                                                                | -10%  |      | 15%  |      |
| V <sub>IH(SYNC)</sub> -<br>PROG | High-level input voltage to enter programming mode when EN = 0V | EN = Low                                                                                       | 1.35  |      |      | V    |
| POWER STA                       | GE                                                              |                                                                                                |       |      |      |      |
| R <sub>ds(on)1</sub>            | Main high-side MOSFET on-resistance                             | V <sub>VREG</sub> = 4.7 V, T <sub>J</sub> = 25°C                                               |       | 9.1  |      | mΩ   |
| R <sub>ds(on)2</sub>            | Main Low-side MOSFET on-resistance                              | V <sub>VREG</sub> = 4.7 V, T <sub>J</sub> = 25°C                                               |       | 2.6  |      | mΩ   |

 $T_1 = -40$ °C to 150°C (unless otherwise noted)

|                           | PARAMETER (1)                                              | TEST CONDITIONS                                 | MIN   | TYP  | MAX   | UNIT                    |
|---------------------------|------------------------------------------------------------|-------------------------------------------------|-------|------|-------|-------------------------|
| Tdt(L-H)                  | Dead-time between low-side off and high-side on transition | VREG = 4.7V, T <sub>J</sub> = 25°C              |       | 10   |       | ns                      |
| Tdt(H-L)                  | Dead-time between high-side off and low-side on transition | VREG = 4.7V, T <sub>J</sub> = 25°C              |       | 10   |       | ns                      |
| CURRENT S                 | ENSE AND PROTECTION                                        |                                                 |       |      |       |                         |
| IS1                       | OC limit HS FET                                            |                                                 |       | 20   |       | Α                       |
|                           | OC limit LS FET 6                                          | R <sub>ILIM</sub> = 61.9 kΩ                     | 17.60 | 20   | 22    |                         |
|                           | OC limit LS FET 5                                          | $R_{ILIM} = 47.5 \text{ k}\Omega$               | 14.78 | 16.5 | 18.48 |                         |
| 100                       | OC limit LS FET 4                                          | R <sub>ILIM</sub> = 35.7 kΩ                     | 11.56 | 13   | 15.62 | ٨                       |
| IS2                       | OC limit LS FET 3                                          | R <sub>ILIM</sub> = 26.1 kΩ                     | 9.26  | 10.5 | 13.56 | Α                       |
|                           | OC limit LS FET 2                                          | R <sub>ILIM</sub> = 18.2 kΩ                     | 6.96  | 8    | 11.60 |                         |
|                           | OC limit LS FET 1                                          | $R_{ILIM} = 7.5 \text{ k}\Omega$                | 4.66  | 5.5  | 9.60  |                         |
| IS2                       | Negative OC limit LS FET                                   |                                                 |       | -8.5 |       | Α                       |
| IS2                       | Zero-cross detection comparator trip point                 |                                                 |       | 135  |       | mA                      |
| SOFT-START                | COUNTER                                                    |                                                 |       |      |       |                         |
|                           | SS setting 1: 2.0MHz CLK                                   | V <sub>VSET</sub> = 0.1 V to 0.28 V             |       | 0.45 |       | - ms                    |
|                           | SS setting 2: 1.0MHz CLK                                   | V <sub>VSET</sub> = 0.1 V to 0.28 V             |       | 0.9  |       |                         |
| t <sub>SS</sub>           | SS setting 3: 0.5MHz CLK                                   | V <sub>VSET</sub> = 0.1 V to 0.28 V             |       | 1.8  |       |                         |
|                           | SS setting 4: 0.25MHz CLK                                  | V <sub>VSET</sub> = 0.1 V to 0.28 V             |       | 3.6  |       |                         |
| INTERNAL B                | SOOTSTRAP SWITCH                                           |                                                 |       |      |       |                         |
|                           | Forward voltage                                            | $V_{VREG(BOOT)}$ , $I_F = 10$ mA, $T_A = 25$ °C |       | 0.16 | 0.3   | V                       |
| OUTPUT VO                 | LTAGE OVERSHOOT REDUCTION                                  |                                                 |       |      |       |                         |
| POWER-ON                  | DELAY                                                      |                                                 |       |      |       |                         |
|                           | Power-on delay time                                        | From EN to SS; V <sub>IN</sub> > 4 V            |       | 500  |       | us                      |
| POWER GOO                 | OD and OV/UV WARNING                                       |                                                 |       |      |       |                         |
|                           | OV warning level                                           | RSP rising (fault)                              | 105   | 110  | 115   |                         |
|                           | OV warning level                                           | RSP falling (reset)                             | 100   | 105  | 109   | %                       |
| $V_{RSP}$                 | UV warning level                                           | RSP falling (fault)                             | 87    | 90   | 93.5  | 5*V <sub>VSE1</sub>     |
|                           | UV warning level                                           | RSP rising (reset)                              | 91    | 95   | 99    |                         |
|                           | PGD delay time                                             | Delay from SS finish to PGD high                |       | 500  |       | μs                      |
| R <sub>ds(on)PGDFET</sub> |                                                            | PGD FET On Resistance, I <sub>PGOOD</sub> =5mA  | 4.1   | 5.8  | 9.1   | Ω                       |
|                           | ERVOLTAGE PROTECTION (OVP)                                 |                                                 |       |      |       |                         |
|                           | OVP trip level                                             | RSP rising (fault), V <sub>VSET</sub> ≤ 1.04 V  | 110   | 115  | 120   | %                       |
| $V_{RSP}$                 | OVP reset level                                            | RSP falling                                     | 76    | 80   | 84    | 5*V <sub>VSE</sub>      |
|                           | OVP delay                                                  |                                                 |       | 100  |       | ns                      |
| OUPUT UND                 | ERVOLTAGE PROTECTION (UVP)                                 |                                                 |       |      |       |                         |
| V <sub>RSP</sub>          | UVP detect voltage                                         |                                                 | 76    | 80   | 84    | %<br>5*V <sub>SET</sub> |
|                           | UV delay                                                   |                                                 |       | 100  |       | ns                      |
| THERMAL S                 | HUTDOWN                                                    |                                                 |       |      |       |                         |
| T <sub>SDN</sub>          | Shutdown temperature <sup>(1)</sup>                        |                                                 | 155   | 165  |       | 0C                      |
|                           | Hysteresis <sup>(1)</sup>                                  |                                                 |       | 15   |       | 0C                      |
|                           | ' · · · · · · · · · · · · · · · · · ·                      |                                                 |       |      |       |                         |

<sup>(1)</sup> Specified by design. Not production tested.



## **6.6 Typical Characteristics**

Measured at 25°C unless otherwise specified



















# 7 Detailed Description

#### 7.1 Overview

The TPS542A52 is a high-efficiency, single-channel, synchronous buck converter with integrated n-channel MOSFETs. The device suits low-output voltage point-of-load applications with 15-A or lower current. The TPS542A52 has a maximum operating junction temperature of 150°C making it suitable for high-ambient temperature applications such as wireless infrastructure. The input voltage range is 4 V to 18 V, and the output voltage range is 0.5 V to 5.5 V. The device features a fixed-frequency, voltage-control mode with a switching frequency range of 400 kHz to 2.2 MHz allowing for efficiency and size optimization when selecting output filter components. The controller features selectable internal compensation that makes the device easy to use with low external component count. The internal compensation networks support a wide range of output inductance and capacitance, supporting all types of capacitors. The controller uses a digital PWM modulator that allows for very narrow on-times with low jitter, making it ideal for high-frequency and high-step down ratio applications. The switching frequency of the device can be synchronized to an external clock applied to the SYNC pin.

# 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Enable and Adjustable Undervoltage Lockout

The EN pin provides electrical on/off control of the device. Once the EN pin voltage exceeds the threshold voltage (typically 1.2 V), the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low power shutdown.

The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. The EN pin can also be externally driven high or low. When the pulse-width is less than 22  $\mu$ s, the EN pin will detect the pulse as a low and cause the device to enter hiccup-mode. If the pulse-width is greater than 22  $\mu$ s, then the EN pin will detect the pulse as low but will not enter hiccup-mode.

For adjustable input undervoltage lockout (UVLO), connect the EN pin to the middle point of an external resistor divider. Once the EN pin voltage exceeds the threshold, an additional 5 µA of hystersis current is added to facilitate UVLO hysteresis. 方程式 1 shows the calculation of resistor divider network.



 $RHS = \frac{V_{START} - V_{STOP}}{I_H}$   $RLS = \frac{RHS \cdot V_{EN}}{V_{STOP} - V_{EN} + RHS(I_P + I_H)}$   $V_{EN} = 1.2V; \ I_P = 0.6\mu A; \ I_H = 5\mu A$  (1)

## 7.3.2 Input and VREG Undervoltage Lockout Protection

The TPS542A52 provides fixed VIN and VREG UVLO thresholds and hysteresis. The typical VIN turnon threshold is 3.85 V and hystersis is 0.25 V. The typical VREG turnon threshold is 2.8 and hysteresis is 0.2 V. There is no power-up sequence. Once all of the UVLO requirements have been met and the EN pin voltage exceeds the enable threshold, the converter begins operation.

## 7.3.3 Voltage Reference and Setting the Output Voltage

The device has a 1.2-V reference that comes out on the SREF pin. To set the reference voltage of the converter, connect the VSET pin to the mid-point of a resistor divider between SREF and AGND. TI recommends that the total impedance of this divider network be > 6 k $\Omega$ . For best accuracy, the resistor's tolerance of 0.1% is recommended. Do not connect anything other than a resistor divider network to SREF.

There is an internal 5:1 resistor divider between the RSP and RSN feedback pins, so the VSET voltage must be set to 1/5 of the desired output voltage. VSET can be programmed to any value between 0.1 and 1.1 V.

## 7.3.4 Remote Sense Function

RSP and RSN pins are used for remote sensing purposes. Always connect RSP to the positive sensing point of the load, and always connect the RSN pin to the load return. There is an internal 5:1 divider in the device, so do

not connect an external feedback resistor divider. The converter loop gain measurement can tolerate 10  $\Omega$  to 50  $\Omega$  in series with RSP and output voltage.

#### 7.3.5 Switching Frequency

The internal oscillator of the device can be set to one of seven switching frequencies by a resistor to ground on the FSEL pin. The FSEL pin can be shorted to ground to reduce BOM component count. When shorted to ground, the default converter switching frequency is used.

表 7-1. Frequency Resistor Selection

| R <sub>FSEL</sub> (kΩ) | f <sub>SW</sub> (kHz) |  |  |  |
|------------------------|-----------------------|--|--|--|
| Short                  | 1000                  |  |  |  |
| 7.5                    | 400                   |  |  |  |
| 18.2                   | 600                   |  |  |  |
| 26.1                   | 800                   |  |  |  |
| 35.7                   | 1000                  |  |  |  |
| 47.5                   | 1200                  |  |  |  |
| 61.9                   | 2000                  |  |  |  |
| 78.7                   | 2200                  |  |  |  |
|                        |                       |  |  |  |

The oscillator can also be synchronized to an external clock on the SYNC pin. The external clock frequency must be within -10% and +15% of the programmed frequency of the converter. The SYNC pin has an internal pulldown so it can be left floating externally.

When the converter operates at 2 MHz or 2.2 MHz, it is recommended to set the OCP at 13 A or lower and without a snubber circuit. For operation with OCP at 16.5 A, a snubber circuit is required. The snubber circuit components can start with a 470-pF cap and 2- $\Omega$  resistor to help reduce voltage ringing levels. It is recommended for the ringing levels to be 2-V below the *Absolute Maximum Ratings* between SW and GND at room temperature. The component values will need to be tuned to achieve optimal results.

#### 7.3.6 Voltage Control Mode Internal Compensation

The TPS542A52 has 15 unique internal compensation settings to cover a wide range of output inductors and capacitors. For each switching frequency option, there are four compensation options that can be chosen using a single resistor to ground on the COMP pin.

表 7-2. Compensation Resistor Selection

| R <sub>COMP</sub> (kΩ)++ | COMPENSATION SETTING |
|--------------------------|----------------------|
| Short                    | COMP 2               |
| 7.5                      | COMP 1               |
| 18.2                     | COMP 2               |
| 26.1                     | COMP 3               |
| 35.7                     | COMP 4               |
| 47.5                     | COMP 1               |
| 61.9                     | COMP 2               |
| 78.7                     | COMP 3               |
| 102                      | COMP 4               |

Each compensation network consists of two zeros and one high frequency pole. 表 7-3 maps the compensation settings to the first zero frequency at different output voltage range, second zero frequency, and high frequency pole.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



## 表 7-3. Compensation Settings

| FREQUEN CY (kHz)         COMPENS ATION SETTING         ZERO 1 (kHz) for VOUT = 0.5 V-1.1 V         ZERO 1 (kHz) for VOUT = 1.2 V-1.5 V         ZERO 1 (kHz) for VOUT = 1.6 V-2.8 V         ZERO 1 (kHz) for VOUT = 2.9 V-4.0 V         ZERO 1 (kHz) for VOUT = 4.1 V-5.5 V | <b>ZERO 2</b> (kHz) 5.5 | POLE (kHz) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|
| COMP 1 2.2 2.1 1.8 1.6 1.2                                                                                                                                                                                                                                                 |                         |            |
|                                                                                                                                                                                                                                                                            |                         | 60         |
| 400 COMP 2 2.2 2.1 1.8 1.6 1.2                                                                                                                                                                                                                                             | 7.3                     | 80         |
| COMP 3 3.6 3.4 3.0 2.7 2.0                                                                                                                                                                                                                                                 | 14.5                    | 159        |
| COMP 4 7.2 7.0 6.1 5.4 4.1                                                                                                                                                                                                                                                 | 28.4                    | 312        |
| COMP 1 2.2 2.1 1.8 1.6 1.2                                                                                                                                                                                                                                                 | 5.5                     | 60         |
| 600 COMP 2 2.7 2.6 2.3 2.0 1.5                                                                                                                                                                                                                                             | 11.0                    | 121        |
| COMP 3 4.5 4.3 3.8 3.4 2.5                                                                                                                                                                                                                                                 | 18.1                    | 199        |
| COMP 4 10.5 10.1 8.8 7.9 5.9                                                                                                                                                                                                                                               | 45.2                    | 497        |
| COMP 1 2.2 2.1 1.8 1.6 1.2                                                                                                                                                                                                                                                 | 7.3                     | 80         |
| COMP 2 3.6 3.4 3.0 2.7 2.0                                                                                                                                                                                                                                                 | 14.5                    | 159        |
| 800 COMP 3 7.2 7.0 6.0 5.4 4.1                                                                                                                                                                                                                                             | 28.4                    | 312        |
| COMP 4 13.5 13 11.4 10.1 7.6                                                                                                                                                                                                                                               | 55.6                    | 612        |
| COMP 1 2.2 2.1 1.9 1.7 1.2                                                                                                                                                                                                                                                 | 9.0                     | 99         |
| COMP 2 4.5 4.3 3.8 3.4 2.5                                                                                                                                                                                                                                                 | 18.1                    | 199        |
| 1000 COMP 3 9.0 8.7 7.6 6.7 5.1                                                                                                                                                                                                                                            | 37.1                    | 408        |
| COMP 4 18.8 18.2 15.9 14.1 10.6                                                                                                                                                                                                                                            | 72.3                    | 796        |
| COMP 1 2.7 2.6 2.3 2.0 1.5                                                                                                                                                                                                                                                 | 11.0                    | 121        |
| 1200 COMP 2 4.5 4.3 3.8 3.4 2.5                                                                                                                                                                                                                                            | 18.1                    | 199        |
| COMP 3 10.5 10.1 8.8 7.9 5.9                                                                                                                                                                                                                                               | 45.2                    | 497        |
| COMP 4 23.5 22.7 19.9 17.7 13.3                                                                                                                                                                                                                                            | 90.4                    | 995        |
| COMP 1 4.5 4.3 3.8 3.4 2.5                                                                                                                                                                                                                                                 | 18.1                    | 199        |
| COMP 2 9 8.7 7.6 6.7 5.1                                                                                                                                                                                                                                                   | 37.1                    | 408        |
| 2000 COMP 3 18.8 18.2 15.9 14.1 10.6                                                                                                                                                                                                                                       | 72.3                    | 796        |
| COMP 4 37.7 36.4 31.8 28.3 21.2                                                                                                                                                                                                                                            | 144.7                   | 1592       |
| COMP 1 4.5 4.3 3.8 3.4 2.5                                                                                                                                                                                                                                                 | 18.1                    | 199        |
| 2200 COMP 2 9 8.7 7.6 6.7 5.1                                                                                                                                                                                                                                              | 37.1                    | 408        |
| COMP 3 18.8 18.2 15.9 14.1 10.6                                                                                                                                                                                                                                            | 72.3                    | 796        |
| COMP 4 37.7 36.4 31.8 28.3 21.2                                                                                                                                                                                                                                            | 144.7                   | 1592       |

表 7-4 shows the second zero frequency placement about two times based on a ratio  $(f_O/f_{SW})$  of the LC frequency  $(f_O)$  to the switching frequency and lists the values in 表 7-3. The second zero frequency does not change with the output voltage. The high frequency pole is about 10 times of the second zero frequency to attenuate the switching frequency noise and to have a safe gain margin.

The output filter LC frequency should be designed between the first and second zero frequencies. The ratio of the LC frequency to the switching frequency in  $\frac{1}{5}$  7-4 is a guide to select the LC frequency  $f_O$ . For example, the LC frequency for 1-MHz switching frequency is 10 kHz at 1% ratio. Given 1-V output voltage, COMP2 has the first zero at 4.5 kHz to compensate the LC filter double poles. For the same LC filter and switching frequencies of 3.3-V output voltage, COMP3 has the first zero at 6.7 kHz to compensate the LC filter double poles. The compensation setting needs to consider for the output capacitor derating, especially ceramic capacitor and inductor tolerance. It is recommended to verify the load transient and bode plot based upon the compensation selection.

| 表 7-4. Sed | cond Zero | Frequency |
|------------|-----------|-----------|
|------------|-----------|-----------|

| f <sub>O</sub> /f <sub>SW</sub> | COMPENSATION<br>SETTING | SECOND ZERO<br>FREQUENCY                    |
|---------------------------------|-------------------------|---------------------------------------------|
| 0.5%                            | COMP 1                  | ~2X of 0.5% f <sub>O</sub> /f <sub>SW</sub> |
| 1%                              | COMP 2                  | ~2X of 1% f <sub>O</sub> /f <sub>SW</sub>   |
| 2%                              | COMP 3                  | ~2X of 2% f <sub>O</sub> /f <sub>SW</sub>   |
| 4%                              | COMP 4                  | ~2X of 4% f <sub>O</sub> /f <sub>SW</sub>   |

# 7.3.7 Soft Start and Prebiased Output Start-up

The TPS542A52 uses a programmable soft-start rate to gradually ramp the output voltage reference to reduce inrush currents. The device prevents current from being discharged from the output during start-up when a pre-biased condition exists. No switching pulses occur until the internal soft-start reference exceeds the voltage on the error amplifier input voltage (RSP and RSN pins). The TPS542A52 supports the output voltage with pre-biased up to 100%.

The soft-start clock in 表 7-5 can be programmed on the SS/PFM pin along with enabling/disabling PFM and hiccup time. The soft-start timing in 表 7-6 can be programmed based upon the output voltage and soft-start clock. There are four choices of soft-start time to select at different soft-start clock. To prevent an OC fault trigger at start-up, it is recommended to increase the duration of start-time to reduce the inrush current from exceeding the peak current limit. For example of 1-V output voltage, the soft-start time equals to 1.8 ms at 0.5-MHz SS CLK and 0.45 ms at 2.0-MHz SS CLK.

表 7-5. Soft-Start CLK and PFM Resistor Selection and Hiccup Time

| R <sub>SS/PFM</sub> (kΩ)+<br>+ | PFM     | SS CLK<br>(MHz) | HICCUP<br>DURATION (ms) |
|--------------------------------|---------|-----------------|-------------------------|
| Short                          | Disable | 1.0             | 25.2                    |
| 7.5                            |         | 2.0             | 12.6                    |
| 18.2                           | Enable  | 1.0             | 25.2                    |
| 26.1                           | Enable  | 0.50            | 50.4                    |
| 35.7                           |         | 0.25            | 100.8                   |
| 47.5                           |         | 2.0             | 12.6                    |
| 61.9                           | Disable | 1.0             | 25.2                    |
| 78.7                           | Disable | 0.50            | 50.4                    |
| 102                            |         | 0.25            | 100.8                   |

表 7-6. Soft-Start Timing versus Output Voltage

| VSET (V) | VOUT (V) | LSB SIZE (mV) | SS TIMING (ms) AT<br>CLK: 2.0 MHz | SS TIMING (ms) AT CLK:<br>1.0 MHz | SS TIMING (ms) AT<br>CLK: 0.5 MHz | SS TIMING (ms) AT<br>CLK: 0.25 MHz |
|----------|----------|---------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------------------------|
| 0.1      | 0.5      | 0.112         | 0.45                              | 0.9                               | 1.8                               | 3.6                                |
| 0.2      | 1        | 0.223         | 0.45                              | 0.9                               | 1.8                               | 3.6                                |
| 0.28     | 1.4      | 0.313         | 0.45                              | 0.9                               | 1.8                               | 3.6                                |
| 0.3      | 1.5      | 0.167         | 0.9                               | 1.8                               | 3.6                               | 7.2                                |
| 0.4      | 2.0      | 0.223         | 0.9                               | 1.8                               | 3.6                               | 7.2                                |
| 0.5      | 2.5      | 0.279         | 0.9                               | 1.8                               | 3.6                               | 7.2                                |
| 0.56     | 2.8      | 0.313         | 0.9                               | 1.8                               | 3.6                               | 7.2                                |
| 0.6      | 3.0      | 0.167         | 1.8                               | 3.6                               | 7.2                               | 14.4                               |
| 0.7      | 3.5      | 0.195         | 1.8                               | 3.6                               | 7.2                               | 14.4                               |
| 0.8      | 4        | 0.223         | 1.8                               | 3.6                               | 7.2                               | 14.4                               |
| 0.9      | 4.5      | 0.251         | 1.8                               | 3.6                               | 7.2                               | 14.4                               |
| 1        | 5.0      | 0.279         | 1.8                               | 3.6                               | 7.2                               | 14.4                               |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

#### 7.3.8 Power Good

The power good pin is an open-drain output and needs to pull up to a voltage supply if a designer uses this feature. During normal converter operation, the device leaves this pin floating. Power good warnings occur if the output voltage is not within the OV or UV warning levels. Power Good (PGD) is forced low if OV or UV is exceeded, when the converter is in soft start, and when the converter is in shutdown or programming mode. The PGD pin is released to floating after the PGD delay time when all of the above conditions are met.

TI recommends connecting a pullup resistor to a voltage source that is 5.5 V or less, such as to the device VREG pin.

## 7.3.9 Overvoltage and Undervoltage Protection

An output overvoltage (OV) fault is triggered if the output voltage, sensed by RSP/RSN, is greater than the OVP trip level. When this condition is detected, the converter terminates the switching cycle and turns on the low-side FET to discharge the output voltage. The low-side FET remains on until the low-side FET current reaches the negative overcurrent limit. When the negative overcurrent limit is reached, the low set FET turns off for 2000 ns. After the 2000 ns delay, the low-side FET turns back on until the negative over-current limit is reached. This process repeats until the output voltage is discharged below the undervoltage fault threshold (typically 80% set  $V_{OUT}$ ). The converter then enters hiccup for seven cycles of soft-start CLK frequency due to the output voltage being below the UV threshold.

An output undervoltage fault is triggered if the output voltage, sensed by RSP/RSN, is less than UVP threshold. When this condition is detected, power conversion is disabled, and the converter enters hiccup for seven cycles of soft-start CLK frequency.

#### 7.3.10 Overcurrent Protection

The device senses overcurrent (OC) in both the high-side and low-side power MOSFETs using cycle by cycle detection. OC is detected in the low-side FET by sensing the voltage across the FET while it is on. After the low-side FET turns on, there is a blanking time of approximately 70 ns to allow noise to settle before the OC comparator begins sensing. If the peak current limit is hit, then an OC fault condition is detected which causes the device stops switching and enters hiccup for seven cycles of soft-start CLK frequency. The overcurrent limit is set through a single resistor to ground on the ILIM pin. The ILIM pin can be shorted to ground to reduce BOM component count. When shorted to ground the default current limit is used. Current limits shown in 表 7-7 can be programmed on the ILIM pin.

| R <sub>ILIM</sub> (kΩ) | TYPICAL LIMIT (A) |
|------------------------|-------------------|
| Short                  | 20                |
| 7.5                    | 5.5               |
| 18.2                   | 8                 |
| 26.1                   | 10.5              |
| 35.7                   | 13                |
| 47.5                   | 16.5              |
| 61.9                   | 20                |

表 7-7. Current Limit Resistor Selection

The device also senses negative overcurrent in the low-side FET by sensing the voltage across the FET while it is on. After the low-side FET turns on, there is a blanking time to allow noise to settle before the OC comparator begins sensing. Once a negative OC fault condition is detected the device stops switching and enters hiccup for seven cycles of soft-start CLK frequency. The negative overcurrent threshold is fixed to a single value.

Overcurrent is detected in the high-side FET by sensing the voltage across the FET while it is on. After the high-side FET turns on, there is a blanking time to allow noise to settle before the OC comparator begins sensing. Once an OC fault condition is detected, the device stops switching and enters hiccup for seven cycles of soft-start CLK frequency. At start-up, the inrush current has the potential of exceeding the peak current limit, thereby causing the device to enter hiccup. To prevent an OC fault trigger at start-up, it is recommended to increase the soft-start time or decrease the load at the output to reduce the inrush current from exceeding the

www.ti.com.cn

peak current limit. The high-side overcurrent threshold is fixed to a single value. For an application with on-time less than 70 ns, the high-side FET over-current is not guaranteed to enable. In this case, the low-side OC will dominate and protect the load while the output current ramps up gradually. With on-times less than 70 ns and a hard short at the load, the controller loop will extend the on-time to respond to the output voltage drooping, and as a result, both high-side and low-side OC protections will engage to protect the load.

## 7.3.11 High-Side FET Throttling

When the high-side FET turns on or off, the ringing voltage across the FET depends on the output current, loop inductance, and PCB parasitic inductance. To diminish the ringing voltage during turning on or off, the TPS542A52 reduces the gate driver strength when TPS542A52 detects PVIN higher than 14 V with 0.5-V hysteresis.

#### 7.3.12 Overtemperature Protection

When the device senses a temperature above the thermal shutdown limit (typically 165°C), power conversion is disabled. The converter remains disabled until the temperature cools down to the thermal recovery limit (typically 150°C). At this point the converter enters hiccup for seven cycles of soft-start CLK frequency.



#### 7.4 Device Functional Modes

## 7.4.1 Pulse-Frequency Modulation Eco-mode™ Light Load Operation

When the SS/PFM pin is terminated with a 35.7-k $\Omega$  or lower resistance, the TPS542A52 operates in pulse-frequency modulation (PFM) for light load conditions to maintain high efficiency.

As the output current decreases from heavy-load conditions, the inductor current also decreases until the valley of the inductor current reaches zero amps, which is the boundary between continuous-conduction mode (CCM) and discontinuous-conduction mode (DCM). The synchronous MOSFET turns off when this zero inductor current is detected. As the load current decreases further, the converter runs in DCM. In DCM operation, the on-time is maintained to a level approximately the same as during CCM and the converter off-time is modulated to maintain the proper output voltage. For the application of 5-V input voltage, it is not recommend to operate in PFM due to the accuracy of the zero comparator which will be reduced because of the low input voltage.

#### 7.4.2 Forced Continuous-Conduction Mode

When the SS/PFM pin is terminated with a 47.5-k $\Omega$  or higher resistance, the TPS542A52 operates in forced continuous conduction mode (FCCM) for all load currents. During FCCM, the switching frequency is set by an internal oscillator for which the frequency can either be selected by the FSEL pin or an external clock on the SYNC pin.

#### 7.4.3 Soft Start

The TPS542A52 operates in FCCM during soft start regardless of the setting selected by the SS/PFM pin. If PFM is enabled by the SS/PFM pin, the PFM operation begins after PGD is asserted. The delay between soft start finishing and PGD being asserted is typically 500 µs. During the start-up, the TPS542A52 has the low-side current limit at 16.5 A when the OCP configures 20 A. However, if the OCP configures below 16.5 A such as 13 A, then the current limit during soft start sets to be at 13 A. To prevent an OC fault trigger at start-up, it is recommended to increase the duration of soft-start time to reduce the inrush current from exceeding the peak current limit.

Product Folder Links: TPS542A52



# 8 Application and Implementation

#### Note

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 8.1 Application Information

The TPS542A52 is a high-efficiency, single-channel, synchronous buck converter with integrated n-channel MOSFETs. The device suits low-output voltage point-of-load applications with 15-A or lower current. The TPS542A52 has a maximum operating junction temperature of 150°C, which makes it suitable for high-ambient temperature applications such as wireless infrastructure. The input voltage range is 4 V to 18 V, and the output voltage range is 0.5 V to 5.5 V. The device features a fixed-frequency voltage-control mode with a switching frequency range of 400 kHz to 2.2 MHz, allowing for efficiency and size optimization when selecting output filter components. The controller features selectable internal compensation making the device easy to use with a low external-component count. The internal compensation networks are able to support a wide range of output inductance and capacitance, supporting all types of capacitors. The controller utilizes a digital PWM modulator that allows for very narrow on-times making it ideal for high-frequency and high-step down ratio applications. The switching frequency of the device can be synchronized to an external clock applied to the SYNC pin.

# 8.2 Typical Application

## 8.2.1 Full Analog Configuration

A resistor to ground on the FSEL, COMP, SS/PFM, and ILIM pins configure the device. Any of these pins can be grounded to use the default values and reduce component count.



图 8-1. Full Analog Configuration

## 8.2.1.1 Design Requirements

For this design example, use the input parameters shown in 表 8-1.

**TEST CONDITION PARAMETER** MIN MAX UNIT **TYP** V<sub>IN</sub>, Input Voltage 9 12 14 ٧ V<sub>IN(ripple)</sub>, Input Ripple Voltage 0.2 1 V V<sub>OUT</sub>, Output Voltage V<sub>PP</sub>, Ouput Ripple Voltage 15 mV V<sub>OVER</sub>, Transient Response  $I_{STEP} = 5 A at 1 A/\mu s$ 30 mV Overshoot V<sub>UNDER</sub>, Transient Response  $I_{STEP} = 5 A at 1 A/\mu s$ 30 mV Undershoot

表 8-1. Design Example Specifications

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

| 表 8 | 3-1. | Design | Examp | le S | pecifications | (continued) | ) |
|-----|------|--------|-------|------|---------------|-------------|---|
|     |      |        |       |      |               |             |   |

| PARAMETER                                 | TEST CONDITION | MIN | TYP | MAX | UNIT |
|-------------------------------------------|----------------|-----|-----|-----|------|
| I <sub>OUT</sub> , Output Current         |                |     | 10  |     | Α    |
| I <sub>OC</sub> , Over-Current Trip Point |                |     | 16  |     | Α    |
| F <sub>SW</sub> , Switching Frequency     |                |     | 1.2 |     | MHz  |
| t <sub>SS</sub> , Soft-start time         |                |     | 0.5 |     | ms   |

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS542A52 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2.2 Output Voltage Calculation

Vout = 
$$5 \times VSET$$
  

$$VSET = \frac{R_2}{R_1 + R_2} \times 1.2$$

$$Vout = 5 \times \frac{R_2}{R_1 + R_2} \times 1.2$$
(2)

#### 8.2.1.2.3 Switching Frequency Selection

There is a trade off between higher and lower switching frequencies. Higher switching frequencies can produce a smaller solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which decrease efficiency and impacts thermal performance. In this design, a moderate switching frequency of 1.2 MHz achieves both a small solution size and a high efficiency operation is selected. The TPS542A52 offers seven choices of switching frequency in  $\frac{1}{8}$  7-1. RFSET equals to 47.5 kΩ for 1.2-MHz switching frequency.

#### 8.2.1.2.4 Inductor Selection

The inductor value is a compromise between having a good load step transient response, output ripple voltage, and efficiency. A good practice is to select the inductor ripple current value between 15% to 50% of the maximum output current. The output capacitor absorbs the inductor-ripple current. Therefore, selecting a high inductor-ripple current impacts the selection of the output capacitor because the output capacitor must have a ripple-current rating equal to or greater than the inductor-ripple current. Using 35% target ripple current, the required inductor size can be calculated as shown in 方程式 3.

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times I_{OUT} \times 0.35} = \frac{1.0 \text{ V} \times (12 \text{ V} - 1.0 \text{ V})}{12 \text{ V} \times 1.2 \text{ MHz} \times 10 \text{ A} \times 0.35} = 218 \text{ nH}$$
(3)

A standard inductor value of 220 nH is selected.

#### 8.2.1.2.5 Input Capacitor Selection

$$ICIN(rms) = IOUT(max) \times \sqrt{\frac{VOUT}{VIN} \times \frac{(VIN - VOUT)}{VIN}} = 2.8 \text{ Amps}$$
(4)

The minimum input capacitance and ESR values for a given input voltage ripple specification,  $V_{IN(ripple)}$ , are shown in 方程式 5. The input ripple is composed of a capacitive portion,  $V_{IN(RIPPLE\_CAP)}$ , and a resistive portion,  $V_{IN(RIPPLE\_ESR)}$ .

$$\begin{split} &\text{CIN(min)} = \frac{\text{IOUT(max)} \times \left(1 - D\right) \times D}{\text{VIN(RIPPLE\_CAP)} \times \text{fsw}} = 6.4 \ \mu\text{F} \\ &\text{ESRcIN(max)} = \frac{\text{VIN(RIPPLE\_ESR)}}{\text{IOUT(max)} + \frac{\text{IRIPPLE}}{2}} = 8.5 \ \text{m}\Omega \\ &\text{where} \\ & \bullet \ D \ \text{is the duty cycle} \end{split}$$

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The input capacitor must also be selected with the DC bias taken into account. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. For this design, allow 0.1-V input ripple for  $V_{IN(RIPPLE\_CAP)}$ , and 0.1-V input ripple for  $V_{IN(RIPPLE\_ESR)}$ . Using the minimum input capacitance for this design is 6.4  $\mu$ F, and the maximum ESR is 8.5  $\mu$ C. In a real application, it is recommended to use a combination of small capacitors such as 0.1- $\mu$ F and larger value 10- $\mu$ F or 22- $\mu$ F ceramic capacitors in parallel for the power stage.

#### 8.2.1.2.6 Bootstrap Capacitor Selection

A ceramic capacitor with a value of 0.1  $\mu$ F must be connected between the BOOT and SW pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. Use a capacitor with a voltage rating of 25 V or higher.

#### 8.2.1.2.7 R-C Snubber and VIN Pin High-Frequency Bypass

Though it is possible to operate the TPS542A52 within absolute maximum ratings without voltage ringing reduction techniques, some designs can require external components to further reduce ringing levels. This example uses two approaches: a high frequency power stage bypass capacitor on the VIN pins, and an R-C snubber between the SW area and GND.

The high-frequency VIN bypass capacitor is a lossless ringing reduction technique which helps minimize the outboard parasitic inductances in the power stage, which store energy during the high-side MOSFET on-time,

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

and discharge once the high-side MOSFET is turned off. For this example two of  $0.1-\mu F$  to  $1-\mu F$ , 25-V, 0402-sized high-frequency capacitors are used. The placement of these capacitors is critical to its effectiveness.

Additionally, an optional R-C snubber circuit is added to this example. To balance efficiency and spike levels, a 220-pF capacitor and a  $2-\Omega$  resistor are chosen. In this example, a 0805-sized resistor is chosen, which is rated for 0.125 W, nearly twice the estimated power dissipation. It is recommended for the R-C snubber circuit to sustain the ringing levels 2-V below the *Absolute Maximum Ratings* at room temperature. See the *Seminar 900 Topic 2 - Snubber Circuits: Theory, Design and Application* application note for more information about snubber circuits.

#### 8.2.1.2.8 Output Capacitor Selection

There are three primary considerations for selecting the value of the output capacitor. The output capacitor affects three criteria:

- Stability
- Regulator response to a change in load current or load transient
- · Output voltage ripple

These three considerations are important when designing regulators that must operate where the electrical conditions are unpredictable. The output capacitance needs to be selected based on the most stringent of these three criteria.

#### 8.2.1.2.9 Response to a Load Transient

The output capacitance must supply the load with the required current when current is not immediately provided by the regulator. When the output capacitor supplies load current, the impedance of the capacitor greatly affects the magnitude of voltage deviation (such as undershoot and overshoot) during the transient.

Use 方程式 6 and 方程式 7 to calculate the minimum output capacitance to meet the undershoot and overshoot requirements. For this example,  $C_{OUT(min\_under)}$  is 136- $\mu$ F and 92- $\mu$ F for  $C_{OUT(min\_over)}$ . In a real application, the value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. It is recommended to check the capacitor datasheet and account for the capacitance derating.

$$C_{OUT(min\_under)} = \frac{L \times \Delta I_{LOAD(max)}^{2}}{2 \times \Delta V_{LOAD(INSERT)} \times (V_{IN} - V_{VOUT})} + \frac{\Delta I_{LOAD(max)} \times (1 - D) \times t_{SW}}{\Delta V_{LOAD(INSERT)}}$$
(6)

$$C_{OUT(min\_over)} = \frac{L_{OUT} \times (\Delta I_{LOAD(max)})^{2}}{2 \times \Delta V_{LOAD(release)} \times V_{OUT}}$$
(7)

#### where

- C<sub>OUT(min under)</sub> is the minimum output capacitance to meet the undershoot requirement
- C<sub>OUT(min over)</sub> is the minimum output capacitance to meet the overshoot requirement
- D is the duty cycle
- L is the output inductance value (0.22 μH)
- ΔI<sub>LOAD(max)</sub> is the maximum transient step (5 A)
- V<sub>OUT</sub> is the output voltage value (1 V)
- t<sub>SW</sub> is the switching period (0.833 μs)
- V<sub>IN</sub> is the minimum input voltage for the design (12 V)
- ΔV<sub>LOAD(insert)</sub> is the undershoot requirement (30 mV)
- ΔV<sub>LOAD(release)</sub> is the overshoot requirement (30 mV)

#### 8.2.1.2.10 Pin-Strap Setting

For overcurrent protection at 16.5 A, 47.5 k $\Omega$  is chosen from  $\frac{1}{8}$  7-7. For 0.5-ms soft start and FCCM operation, 47.5 k $\Omega$  is chosen from  $\frac{1}{8}$  7-5 and  $\frac{1}{8}$  7-6.

For converter stability and selecting the compensation network, 表 7-3 provides four compensation choices. First, the power stage double pole filter frequency needs to be known. For this example, the output capacitor

Submit Document Feedback

bank selects as  $4x100-\mu F$  ceramic capacitors in 0805 size to account the capacitor derating factors. Next, the LC filter frequency is calculated to 17 kHz. Finally, COMP3 becomes the best choice to select by using a 26.1-k $\Omega$  or 78.7-k $\Omega$  resistor on the COMP pin to GND.

## 8.2.1.3 Application Curves



## 8.2.1.4 Typical Application Circuits



图 8-5. Typical Application Circuit for 1.8-V Output at 1.0 MHz





图 8-6. Typical Application Circuit for 2.5-V Output at 0.8 MHz



图 8-7. Typical Application Circuit for 3.3-V Output at 0.8 MHz



图 8-8. Typical Application Circuit for 5-V Output at 0.6 MHz

# 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 4 V and 18 V. This input supply must be well regulated. Proper bypassing of input supplies (AVIN and PVIN) is critical for noise performance, as is the PCB layout and grounding scheme. See the recommendations in # 10.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 10 Layout

# 10.1 Layout Guidelines

- 1. The PVIN pins are the power inputs to the main half bridge and AVIN is the power input to the controller.
- 2. Connect AVIN and PVIN together on the PCB. It is important that these pins are at the same voltage potential because the controller feedforward block uses this voltage information in the modulator to increase transient performance. For AVIN, it is best to use RC filter from PVIN such as  $10 \Omega$  and 100 nF.
- 3. To minimize the power loop inductance for the half bridge, place the bypassing capacitors as close as possible to the PVIN pins on the converter. When using a multilayer PCB (more than two layers), the power loop inductance is minimized by having the return path to the input capacitor small and directly underneath the first layer as shown below. Loop inductance is reduced due to flux cancellation as the return current is directly underneath and flowing in the opposite direction.
- 4. Place the bias capacitor for VREG pin as close as possible to the pin as shown below.
- 5. The resistor divider network for SREF and VSET needs to placed as close as possible to the pins. Limit the high frequency noise source coupling onto these components.
- 6. RSP and RSN signals are best to route parallel to the load sense location. It is recommended to limit high frequency noise source coupling onto these traces.
- 7. PGND thermal vias: It is recommended to add vias under and outside the IC of PGND plane as shown below.
- 8. AGND thermal vias: It is recommended to add at least 2 vias under the IC of AGND plane as shown below.
- 9. AGND plane can be routed as separate island in an internal layer. AGND can connect as a net tied to PGND between the two thermal grounds under the IC as shown below.
- 10. Total PCB area can be routed in 17 mm by 14 mm as shown below. See the EVM userguide for more details.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 10.2 Layout Example



图 10-1. Example PCB Layout

# 11 Device and Documentation Support

# 11.1 Device Support

## 11.1.1 Development Support

#### 11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS542A52 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.4 Trademarks

Eco-mode<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.6 术语表

TI术语表

本术语表列出并解释了术语、首字母缩略词和定义。



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 7-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins     | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|--------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS542A52RJMR         | Active | Production    | VQFN-HR (RJM)   33 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 542A52           |
| TPS542A52RJMR.A       | Active | Production    | VQFN-HR (RJM)   33 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 542A52           |
| TPS542A52RJMR.B       | Active | Production    | VQFN-HR (RJM)   33 | 3000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 150   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE MATERIALS INFORMATION

www.ti.com 15-Nov-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS542A52RJMR | VQFN-<br>HR     | RJM                | 33 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.75       | 1.2        | 8.0        | 12.0      | Q3               |

www.ti.com 15-Nov-2021



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS542A52RJMR | VQFN-HR      | RJM             | 33   | 3000 | 367.0       | 367.0      | 38.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月