# 具有轻负载效率的 TPS54020 小型、10A、4.5V 至 17V 输入、SWIFT™ 同步降压 转换器 # 1 特性 - 40°C 至 +150°C 的工作结温范围 - 集成 $8m\Omega$ 和 $6m\Omega$ MOSFET - 热增强型 3.5mm × 3.5mm HotRod™ 封装 - 峰值电流模式控制 - {21}Eco-mode{22} 脉冲跳跃,可实现更高的效率 - 对两个 MOSFET 进行过流保护 - 可选过流保护方案 - 可选过流保护等级 - 分离电源轨: PVIN 上的电压为 1.6V 至 17V - 0.6V 电压基准, 精度为±1% - 200kHz 至 1.2MHz 开关频率 - 与外部时钟同步 - 启动至预偏置输出 - 过热和过压保护 - 可调软启动和电源排序 - 针对欠压及过压提供电源良好输出监控器 - SYNC OUT 功能提供输出时钟信号的 180° 相移 - 如欲获取 SWIFT™ 文档和 WEBENCH . 请访问 http://www.ti.com/swift - 使用 TPS54020 并借助 WEBENCH® Power Designer 创建定制设计 ### 2 应用 - 无线基础设施和有线通信设备 - 测试和测量 - 航天和国防 - DSP 和 FPGA 负载点工业应用 简化版应用电路原理图 # 3 说明 TPS54020 是一款 10A、4.5V 到 17V 输入 SWIFT 转 换器。该器件采用创新型 3.5mm × 3.5mm HotRod 封 装,能够优化高密度降压设计。TPS54020是一款功能 全面的转换器。 通过高侧和低侧 MOSFET 的创新集成和封装实现了高 效率。TPS54020 可在较高的负载条件下保持持续电流 模式 (CCM) 运行,并能够在跳过脉冲时切换到 Eco 模 式以提升轻载效率。 两个 MOSFET 上的电流限制提供器件和系统的保护。 高侧 MOSFET 内的逐周期电流限制在过载情况下提供 保护。低侧 MOSFET 零电流检测在轻负载运行时关闭 低侧 MOSFET。共有三种限流阈值可供选择,能够适 用于多种应用。也可选择一个断续或逐周期过流保护机 当芯片温度超过热关断触发点时,热关断保护禁用开 关,而在内置热滞后和关断断续时间后启用开关。 ### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |----------|-------------------|-----------------| | TPS54020 | VQFN (15) | 3.50mm x 3.50mm | 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 效率与负载电流间的关系 # **Table of Contents** | 1 特性 | 1 | 9 Application and Implementation | 23 | |--------------------------------------|---|---------------------------------------------------|--------| | 2 应用 | | 9.1 Application Information | 23 | | | | 9.2 Typical Application | 26 | | 4 Revision History | | 10 Power Supply Recommendations | 36 | | 5 Description (Continued) | | 11 Layout | 37 | | 6 Pin Configuration and Functions | | 11.1 Layout Guidelines | 37 | | 7 Specifications | | 11.2 Layout Examples | 38 | | 7.1 Absolute Maximum Ratings (1) | | 12 Device and Documentation Support | 40 | | 7.2 ESD Ratings | | 12.1 Device Support | 40 | | 7.3 Recommended Operating Conditions | | 12.2 Documentation Support | 40 | | 7.4 Thermal Information | | 12.3 Receiving Notification of Documentation Upda | ates40 | | 7.5 Electrical Characteristics | | 12.4 Support Resources | 40 | | 7.6 Typical Characteristics | | 12.5 Trademarks | 40 | | 8 Detailed Description | | 12.6 Electrostatic Discharge Caution | 40 | | 8.1 Overview | | 12.7 Glossary | 40 | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 41 | | 8.4 Device Functional Modes | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision E (March 2019) to Revision F (November 2020) | Page | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | • 更新了整个文档的表、图和交叉参考的编号格式。 | 1 | | • 更新了应用 | 1 | | Removed 1000 V/V MIN specification for error amplified dc gain | <u>6</u> | | Changed low-side switch sinking current limit units from "mA" to "A" | 6 | | • Increased MAX specification for low-side switch sinking current limit from -0.8 A to -1.15 A | 6 | | Changes from Revision D (December 2014) to Revision E (March 2019) | Page | | 添加了 WEBENCH 链接 | | | • Changed symbols in #7.4; changed R <sub>θ JA</sub> from 16.6°C/W to 25°C/W | 6 | | • Changed "I <sub>IN(EN)</sub> " to "I <sub>P</sub> " and added "V <sub>EN</sub> below threshold"; added "I <sub>H</sub> " and "V <sub>EN</sub> above threshold" | 6 | | Added 2 sentences to end of #8.3.12 | 17 | | Changed "proper operation of the device" to "startup of V <sub>OUT2</sub> after a fault" | 17 | | • Changed 方程式 5 and 方程式 8 | 17 | | Added paragraph to end of #8.3.13 | 17 | | Deleted "and the low-side MOSFET is turned ON" | 19 | | Changed last sentence of first paragraph in #8.3.14 | 19 | | Changes from Revision C (March 2013) to Revision D (November 2014) | Page | | • 添加了引脚配置和功能部分、处理额定值表、特性说明、器件功能模式、应用和实施、电源相关建 | | | 局、器件和文档支持以及机械、封装和可订购信息部分 | 1 | | Changes from Revision B (February 2013) to Revision C (March 2013) | Page | | Deleted Note 2 from the Thermal Information table | 5 | | Added VIN internal UVLO threshold and VIN internal UVLO hysteresis rows | 6 | | Changed OVERVIEW paragraph "The TPS54020 starts up" | 12 | | | _ | | | |-----|------|-----|----| | www | ti / | com | cn | | Changes from Revision A (September 2012) to Revision B (February 2013) | Page | |-------------------------------------------------------------------------------|------| | Changed the Input Voltage and Power Input Voltage Pins (VIN and PVIN) section | 14 | | Changed the DETAILED DESCRIPTION section | 20 | | Changed the DESIGN EXAMPLE section | 26 | | Changes from Revision * (July 2011) to Revision A (September 2012) | Page | | • 将器件从"产品预发布"更改为"量产" | 1 | # **5 Description (Continued)** The SS pin controls the output voltage start-up ramp and allows for selectable soft-start times. Power supply sequencing is also available by configuring the enable (EN) and the open-drain power-good (PWRGD) pins. Two TPS54020 devices may be synchronized 180° out-of-phase by using the SYNC\_OUT and CLK pins. # **6 Pin Configuration and Functions** 图 6-1. 15-Pin VQFN RUW Package (Top View) 表 6-1. Pin Functions | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | |--------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0(1) | DESCRIPTION | | воот | 6 | S | A bootstrap capacitor is required between BOOT and PH. If the voltage on this capacitor is below the minimum required by the high-side MOSFET (BOOT UVLO), the PH node is forced low so that the capacitor is refreshed. | | COMP | 12 | 0 | Error amplifier current output, and input to the output switch current comparator. Connect frequency compensation to this pin. | | EN | 15 | I | A divider network must be used to implement an undervoltage lockout function. To disable switching and reduce quiescent current, this pin must be pulled to ground. | | HICCUP | 2 | 0 | Overcurrent protection scheme select pin | | ILIM | 3 | 0 | Current limit threshold select pin | | PGND | 9 | G | Power Ground. Return for the low-side MOSFET | | PH | 8 | 0 | Switch node | | PVIN | 7 | _ | Power input. Supplies the power switches of the power converter | | PWRGD | 5 | 0 | Power-good fault pin. Asserts low if output voltage is out of regulation due to thermal shutdown, dropout, overvoltage, EN shutdown, or during soft start. | | RT/CLK | 10 | I/O | Automatically selects between RT mode and CLK mode. An external timing resistor adjusts the switching frequency of the device. In CLK mode, the device synchronizes to an external clock. | | RTN | 11 | G | Return for control circuitry | | SS | 14 | I/O | Soft-start pin. An external capacitor connected to this pin sets the internal voltage reference rise time. The voltage on this pin overrides the internal reference. It can be used for sequencing. | | SYNC_OU<br>T | 4 | 0 | Synchronization output provides a clock signal 180° out-of-phase with the power switch. | | VIN | 1 | I | Supplies the control circuitry of the power converter | | VSENSE | 13 | I | Inverting node of the transconductance (gm) error amplifier | (1) I = Input, O = Output, S = Supply, G = Ground Return # 7 Specifications # 7.1 Absolute Maximum Ratings (1) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------------|---------------------------------------------|-------|--------------------------------------------|------| | | VIN, PVIN | - 0.3 | 20 | | | | EN | - 0.3 | 6 | | | Input voltage | BOOT | - 0.3 | 27 | V | | | COMP, HICCUP, ILIM, SS/TR, SYNC_OUT, VSENSE | - 0.3 | 3 | | | | PWRGD, RT/CLK | - 0.3 | 6 | | | Output voltage | воот-рн | 0 | 7.5 | | | | PH | - 1 | 20 | V | | | PH (10-ns transient) | - 3 | 20 | | | | RT/CLK | - 100 | 100 | μA | | Source current | PH | | 20<br>6<br>27<br>3<br>6<br>7.5<br>20<br>20 | Α | | | PH | | | А | | Sink current | PVIN | | I | A | | | COMP | - 200 | 200 | μA | | | PWRGD | - 0.1 | 5 | mA | | Operating junction tem | perature, T <sub>J</sub> | - 40 | 150 | °C | | Storage temperature, | stg | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under #7.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------------------------------------|------|------|-----|------| | Operating junction temperature - T <sub>J</sub> | | - 40 | 150 | °C | | Control input voltage | VIN | 4.5 | 17 | V | | Power stage input voltage | PVIN | 1.6 | 17 | V | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.4 Thermal Information | | | TPS54020 | | |------------------------|----------------------------------------------|-------------------|------| | | THERMAL METRIC <sup>(2)</sup> | RUW (VQFN) | UNIT | | | | 15 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 25 <sup>(1)</sup> | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 28.8 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 19.0 | °C/W | | ψ ЈТ | Junction-to-top characterization parameter | 0.7 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 18.9 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.3 | °C/W | - (1) Applicable only to the EVM in free space with no airflow. - (2) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## 7.5 Electrical Characteristics $T_{J} = -40$ °C to +150°C, $V_{IN} = 4.5$ V to 17 V, $P_{VIN} = 4.5$ V to 17 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|------| | SUPPLY | VOLTAGE (VIN AND PVIN PINS) | | | | | | | | PVIN operating input voltage | | 1.6 | | 17 | V | | | VIN operating input voltage | | 4.5 | | 17 | V | | | VIN internal UVLO threshold | VIN Rising | | 4 | 4.5 | V | | | VIN internal UVLO hysteresis | | | 150 | | mV | | | VIN shutdown supply current | V <sub>EN</sub> = 0 V | | 2 | 10 | μΑ | | | VIN operating - nonswitching supply current | V <sub>VSENSE</sub> = 610 mV | | 600 | 1000 | μA | | ENABLE | AND UVLO (EN PIN) | | | | ' | | | \/ | Enable threshold | Rising | | 1.22 | 1.26 | V | | V <sub>EN</sub> | Enable threshold | Falling | 1.10 | 1.17 | | V | | l <sub>P</sub> | Input current V <sub>EN</sub> below threshold | V <sub>EN</sub> = 1.1 V | | - 1.15 | | μA | | I <sub>H</sub> | Added hysteresis current V <sub>EN</sub> above threshold | V <sub>EN</sub> = 1.3 V | | - 3.3 | | μΑ | | VOLTAG | E REFERENCE | | | | 1 | | | V <sub>REF</sub> | Voltage reference | $0~\text{A} \leqslant I_{\text{OUT}} \leqslant 10~\text{A},~-40^{\circ}\text{C} \leqslant T_{\text{A}} \leqslant 150^{\circ}\text{C}$ | 0.594 | 0.6 | 0.606 | V | | MOSFET | г | | | | | | | DD) (1.1 | | BOOT-PH = 3 V | | 9.5 | 18 | mΩ | | DRVH | High-side switch resistance | BOOT-PH = 6 V <sup>(1)</sup> | | 8 | 14 | mΩ | | DRVL | Low-side switch resistance <sup>(1)</sup> | V <sub>VIN</sub> = 12 V | | 6 | 11 | mΩ | | ERROR A | AMPLIFIER | | | | | | | | Error amplifier input bias current | V <sub>VIN</sub> = 12 V | | 50 | | nA | | 9м | Error amplifier transconductance | - 2 μA < I <sub>COMP</sub> < 2 μA, V <sub>COMP</sub> = 1 V | | 1300 | | μS | | | Error amplifier dc gain | V <sub>VSENSE</sub> = 0.6 V | | 3000 | | V/V | | | Error amplifier source/sink | V <sub>COMP</sub> = 1 V, 100 mV Overdrive | | ±100 | | μA | | | Start switching threshold | V <sub>COMP</sub> | | 0.27 | | V | | | | I <sub>ILIM</sub> = NC | | 20 | | | | 9м | COMP to I <sub>SWITCH</sub> transconductance | I <sub>ILIM</sub> = RTN | | 17 | | A/V | | | | 499 k Ω (1%) between ILIM and RTN | | 13 | | | WWW.ti.com.cn $T_J = -40$ °C to +150°C, $V_{IN} = 4.5$ V to 17 V, $P_{VIN} = 4.5$ V to 17 V (unless otherwise noted) **PARAMETER CONDITIONS** MIN **TYP** MAX UNIT **CURRENT LIMIT** $I_{ILIM} = NC$ 15.1 16.5 13.4 High-side switch current limit threshold Α $I_{ILIM} = RTN$ 11.2 12.75 14 10.2 High-side switch current limit threshold 499 k Ω (1%) between ILIM and RTN 8.3 9.4 Α $I_{ILIM} = NC$ 11 13 15 Low-side switch sourcing current limit Α I<sub>ILIM</sub> = RTN 9 10.5 12 Low-side switch sourcing current limit 499 k $\Omega$ (1%) between ILIM and RTN 6.5 8 9.5 Α - ve current denotes current sourced from PH Low-side switch sinking current limit Α - 0.2 - 1.15 Cycle-(HICCUP = RTN) Overcurrent protection scheme bycycle HICCUP OPEN 16384 Hiccup delay before re-start Cycles Hiccup wait time HICCUP OPEN 128 Cycles THERMAL SHUTDOWN Thermal shutdown 175 °C °C Thermal shutdown hysteresis 10 Thermal shutdown hiccup time 16384 Cycles TIMING RESISTOR AND EXTERNAL CLOCK (RT/CLK PIN) 230 $R_{RT/CLK} = 250 \text{ k} \Omega \text{ (1\%)}$ 185 205 525 Switching frequency 475 500 kHz $R_{RT/CLK} = 100 k\Omega (1\%)$ 990 1090 $R_{RT/CLK} = 50 k\Omega (1\%)$ Minimum CLK pulse width 20 ns RT/CLK high threshold 2 ٧ RT/CLK low threshold 8.0 ٧ RT/CLK falling edge to PH rising edge Measure at 500 kHz with RT resistor in series 66 ns delay PLL frequency range 200 1200 kHz SYNC\_OUT (SYNC\_OUT PIN) Phase with RT/CLK Degree 180 SYNC OUT low threshold 8.0 SYNC OUT high threshold V 2 PH (PH PIN) Minimum on-time Measured at 90% to 90% of VIN, $I_{PH}$ = 2 A 112 165 t<sub>ON(min)</sub> ns PH leakage current $V_{VIN} = 17 \text{ V}, V_{OUT} = 0.6 \text{ V}, T_A = 150^{\circ}\text{C}$ 300 μΑ I<sub>PH(LK)</sub> **BOOT-PH UVLO** SOFT START AND TRACKING (SS/TR PIN) ISS Soft-start charge current SS/TR to VSENSE matching BOOT (BOOT PIN) 2.1 2.3 22 2.1 3 2.5 45 V μΑ mV $V_{SS/TR} = 0.4 V$ $T_J = -40$ °C to +150°C, $V_{IN} = 4.5$ V to 17 V, $P_{VIN} = 4.5$ V to 17 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN TYP | MAX | UNIT | | | | |------------------------|--------------------------------------------|--------------------------------------------------------|---------|-----|-------------------|--|--|--| | POWER GOOD (PWRGD PIN) | | | | | | | | | | | | V <sub>VSENSE</sub> falling (Fault) | 91 | | | | | | | | VSENSE threshold | V <sub>VSENSE</sub> rising (Good) | 95 | | %V <sub>REF</sub> | | | | | | | V <sub>VSENSE</sub> rising (Fault) | 108 | | 70 V REF | | | | | | | V <sub>VSENSE</sub> falling (Good) | 104 | | | | | | | | Output high leakage | V <sub>VSENSE</sub> = VREF, V <sub>PWRGD</sub> = 5.5 V | 3 | 100 | nA | | | | | | Output low | I <sub>PWRGD</sub> = 2 mA | | 0.3 | V | | | | | | Minimum input voltage for valid output | V <sub>PWRGD</sub> < 0.5 V at 100 μA | 0.6 | 1 | V | | | | | | Minimum soft-start voltage for valid PWRGD | | | 1.4 | V | | | | Product Folder Links: TPS54020 (1) Measured at pins. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 7.6 Typical Characteristics 图 7-13. High-Side MOSFET Current Limit vs Junction Temperature, V<sub>IN</sub> = 12 V 图 7-14. Minimum On-Time vs Temperature 图 7-15. BOOT-PH UVLO vs Junction Temperature # 8 Detailed Description ### 8.1 Overview The TPS54020 is a 17-V, 10-A, synchronous step-down (buck) converter with two integrated N-channel MOSFETs. To improve performance during line and load transients, the TPS54020 implements a constant frequency, peak current mode control which also simplifies external frequency compensation. The wide switching frequency range between 200 kHz and 1200 kHz allows for efficiency and size optimization when selecting the output filter components. A resistor to ground on the RT/CLK pin adjusts the switching frequency. The TPS54020 also has an internal phase lock loop (PLL) controlled by the RT/CLK pin that can be used to synchronize the switching cycle to the falling edge of an external system clock. The TPS54020 starts up safely into pre-biased loads. The device implements an internal undervoltage lockout (UVLO) feature on the VIN pin with a nominal START voltage of 4 V and a nominal hysteresis of 150 mV. If the design requires more hysteresis due to an input source that droops with load or if different START and STOP thresholds are required, this functionality can be achieved by using the EN pin. The EN pin has a hysteretic internal pullup current source that can be used to adjust the input voltage UVLO with two external resistors. The total operating current for the TPS54020 is approximately 600 $\mu$ A when not switching and under no load. When the TPS54020 is disabled, the supply current is typically less than 2 $\mu$ A. The integrated MOSFETs allow for high-efficiency power supply designs with continuous output currents up to 10 A. The MOSFETs are sized to optimize efficiency for low to medium duty cycle applications The TPS54020 reduces the external component count by integrating the boot recharge circuit. A capacitor connected between the BOOT and PH pins supplies the bias voltage for the integrated high-side MOSFET. A UVLO circuit from BOOT to PH monitors the boot capacitor voltage. This monitoring ensures that the BOOT voltage is sufficient for proper high-side MOSFET gate drive current by allowing the device to pull the PH pin low to recharge the boot capacitor. The TPS54020 can operate at 100% duty cycle during transient conditions while the boot capacitor voltage is higher than the preset BOOT-PH UVLO threshold which is typically 2.1 V. The output voltage can be stepped down to as low as the 0.6-V voltage reference (V<sub>REF</sub>). The TPS54020 has a power good comparator (PWRGD) with hysteresis which monitors the output voltage through the VSENSE pin. The PWRGD pin is an open-drain MOSFET which is pulled low when the VSENSE pin voltage is less than 91% or greater than 108% of the reference voltage ( $V_{REF}$ ) and asserts high when the VSENSE pin voltage is 95% to 104% of $V_{REF}$ . The SS (soft start) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor or resistor divider should be coupled to the pin for soft start or critical power supply sequencing requirements. The device has three preset current limit thresholds to fit 10-A, 8-A, and 6-A applications. 表 8-1 shows ILIM pin setting selections. | ILIM to RTN IMPEDANCE ( $k\Omega$ ) | CURRENT LIMIT OPTION (A) | |-------------------------------------|--------------------------| | NC | 10 | | SHORT | 8 | | 499 | 6 | 表 8-1. Current Limit Thresholds The TPS54020 protects from output overvoltage, overload, and thermal fault conditions. The TPS54020 minimizes excessive output overvoltage transients by taking advantage of the overvoltage circuit power good comparator. When the overvoltage comparator activates, the high-side MOSFET turns off and the device prevents it from turning on until the VSENSE pin voltage is lower than 104% of $V_{REF}$ . The TPS54020 implements both high-side MOSFET overload protection and bi-directional, low-side MOSFET overload protection which helps control the inductor current and avoid current runaway. The device uses hiccup or cycle-by-cycle overcurrent protection features as listed in 表 8-2. | 表 8-2. | Overcurrent | Protection | |--------|-------------|------------| | | | | | HICCUP TO RTN IMPEDANCE | CURRENT LIMIT OPTION | |-------------------------|----------------------| | OPEN | 16384 Cycle Hiccup | | SHORT | Cycle-Cycle | The TPS54020 shuts down if the junction temperature is higher than the thermal shutdown trip point of 175°C. Once the junction temperature drops to 10°C (typical) below the thermal shutdown trip point, the internal thermal shutdown hiccup timer begins to count. The TPS54020 restarts under the control of the soft-start circuit automatically after the thermal shutdown hiccup time reaches (16384 cycles). The TPS54020 operates in CCM (continuous conduction mode) at load conditions where the inductor current is always positive (towards the load). To boost efficiency at lighter load conditions, the device enters pulse skipping mode and turns OFF the low-side MOSFET when inductor current tries to reverse. For applications that require two converters to be synchronized together, the SYNC\_OUT and RT/CLK pins can be used. The two converters can be configured to operate 180° out-of-phase by using the SYNC\_OUT signal from one of the devices and applying it to the RT/CLK pin of the other device. ### 8.2 Functional Block Diagram ## 8.3 Feature Description ### 8.3.1 Fixed Frequency PWM Control The device uses adjustable fixed-frequency, peak current mode control. External resistors on the VSENSE pin sense the output voltage. The device compares this sensed voltage to an internal 0.6-V voltage reference by a transconductance error amplifier. The resulting error signal is a current, and this current drives the COMP pin. An internal oscillator initiates the turn ON of the high-side power switch. The device converts the COMP pin voltage into a current reference which is compared to the high-side power switch current. When the power switch current reaches current reference generated by the COMP voltage level, the high-side power switch is turned OFF and the low-side power switch is turned ON until the next clock cycle. At lighter load conditions, the low-side MOSFET turns OFF when the inductor approaches zero, which results in pulse skipping mode. ### 8.3.2 Input Voltage and Power Input Voltage Pins (VIN and PVIN) The device allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN pin voltage supplies the internal control circuits of the device. The PVIN pin voltage provides the input voltage to the power stage of the device. If tied together, the input voltage for VIN and PVIN can range from 4.5 V to 17 V. If using the VIN separately from PVIN, the VIN pin must be between 4.5 V and 17 V, and the PVIN pin can range from as low as 1.6 V to 17 V. The device provides an internal UVLO function on the VIN pin, but in cases where more hysteresis or different thresholds are required, a voltage divider connected to the EN pin can be used. When using an external divider, it is recommended to design the minimum turn OFF threshold at 4.2 V or greater, and the minimum turn ON threshold at 4.4 V or greater. These minimum thresholds are required to avoid interference between the user-defined UVLO threshold levels and the device internal UVLO. ### 8.3.3 Voltage Reference (V<sub>REF</sub>) The voltage reference system produces a precise ±1% voltage reference over temperature by scaling the output of a temperature stable bandgap circuit. ### 8.3.4 Adjusting the Output Voltage The output voltage is set by the resistor divider network of R<sub>UPPER</sub> and R<sub>LOWER</sub>. It is recommended that the lower divider resistor, R<sub>LOWER</sub>, maintain a range between 1 k $\Omega$ and 3 k $\Omega$ . During light-load conditions, this resistor range provides enough load current to exceed the bias leakage current that can be sourced by the PH pin. To change the output voltage of a design, it is necessary to change the value of the resistor R<sub>UPPER</sub>. Changing the value of R<sub>UPPER</sub> can change the output voltage between 0.6 V and 5 V. The value of R<sub>UPPER</sub> for a specific output voltage can be calculated using $\mathcal{F}$ 2. $$R_{UPPER} = \frac{\left(V_{OUT} - V_{REF}\right) \times R_{LOWER}}{V_{REF}}$$ (1) The minimum output setpoint voltage cannot be less than the reference voltage of 0.6 V, but it can also be limited by the minimum ON time of the high-side MOSFET. The maximum output voltage can be limited by bootstrap voltage (BOOT-PH voltage). See more details located in #9.2.2.9.1 and #8.3.12. ### 8.3.5 Safe Start-up into Prebiased Outputs The device prevents the low-side MOSFET from discharging a pre-biased output. During pre-biased start-up, the low-side MOSFET does not turn on until the high-side MOSFET has started switching. The high-side MOSFET does not start switching until the soft-start voltage exceeds the voltage at the VSENSE pin. ### 8.3.6 Error Amplifier The transconductance error amplifier compares the VSENSE pin voltage to either the SS pin voltage or the internal 0.6-V voltage reference, whichever is lower. The transconductance of the error amplifier is 1300 $\,\mu$ A/V during normal operation. The frequency compensation network is connected between the COMP pin and ground. #### 8.3.7 Slope Compensation The device adds a compensating ramp to the switch current signal. This slope compensation prevents subharmonic oscillations when operating conditions demand greater than 50% duty cycle. The available peak inductor current remains constant over the full duty cycle range. ### 8.3.8 Enable and Adjusting Undervoltage Lockout The EN pin provides electrical on and off control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent state. The EN pin has an internal hysteretic current source, allowing the user to design the ON and OFF threshold voltages with a resistor divider at the EN pin. If an application requires controlling the EN pin, use open drain or open collector output logic to interface with the pin. The EN pin can be configured as shown in $\[ \] 8-1, \[ \] 8-2, \]$ and $\[ \] 8-3.$ It is recommended to set the UVLO hysteresis to be greater than 500 mV to avoid repeated chatter during start-up or shutdown. The EN pin has a small fixed pullup current $i_P$ which sets the current source value before the start-up sequence. The device includes the second current source $i_H$ when the threshold voltage has been exceeded. To achieve clean transitions between the OFF and ON states, TI recommendeds that the turn OFF threshold is no less than 4.2 V, and the turn ON threshold is no less than 4.4 V on the VIN pin. The UVLO thresholds can be calculated using 方程式 2 and 方程式 3. 图 8-1. Adjustable VIN Undervoltage Lockout 图 8-2. Adjustable PVIN Undervoltage Lockout, PVIN ≥ 4.5 V 图 8-3. Adjustable VIN and PVIN Undervoltage Lockout R3, the top UVLO divider resistor, is calculated using 方程式 2. $$R3 = \frac{V_{START} \times \left(\frac{V_{EN(falling)}}{V_{EN(rising)}}\right) - V_{STOP}}{I_{P} \times \left(1 - \frac{V_{EN(falling)}}{V_{EN(rising)}}\right) + I_{H}}$$ (2) R5, the bottom UVLO divider resistor, is calculated in 方程式 3. $$R5 = \frac{R3 \times V_{EN(falling)}}{V_{STOP} - V_{EN(falling)} + R3 \times (I_P + I_H)}$$ (3) In this example: - I<sub>H</sub> = 3.3 μA - I<sub>P</sub> = 1.15 μA - V<sub>ENRISING</sub> = 1.22 V - V<sub>ENFALLING</sub> = 1.17 V ### 8.3.9 Adjustable Switching Frequency and Synchronization (RT/CLK) The RT/CLK pin can be used to set the switching frequency of the device in two modes. In RT mode, a resistor (RT resistor) is connected between the RT/CLK pin and GND. The switching frequency of the device is adjustable from 200 kHz to 1200 kHz. In CLK mode, an external clock is connected directly to the RT/CLK pin. The device is synchronized to the external clock frequency with an internal PLL. The CLK mode overrides the RT mode. The device detects the proper mode automatically and switches from RT mode to CLK mode. See #8.4 for more information. ### 8.3.10 Soft-Start (SS) Sequence The device has two non-inverting inputs to the error amplifier. One input is the 0.6-V reference ( $V_{REF}$ ), and the other is the SS pin voltage. The device regulates to the lower of these two voltages. A capacitor on the SS pin to ground implements a soft-start time. The internal pullup current source of 2.3 $\,\mu$ A charges the external soft-start capacitor. The calculations for the soft-start time ( $t_{SS}$ , 10% to 90%) and soft-start capacitor ( $C_{SS}$ ) are shown in 方程式 4. The voltage reference ( $V_{RFF}$ ) is 0.6 V and the soft-start charge current ( $I_{SS}$ ) is 2.3 $\mu$ A. $$C_{SS} = \frac{I_{SS} \times I_{SS}}{V_{REF}}$$ (4) #### where - C<sub>SS</sub> is the soft-start capacitance in nF - I<sub>SS</sub> is the soft-start current in μA - · t<sub>SS</sub> is the soft-start time in ms - V<sub>REF</sub> of the voltage reference in V The device stops switching and enters low-current operation when either the input voltage UVLO is triggered, the EN pin is pulled below 1.2 V, or if a thermal shutdown event occurs. During the subsequent power up sequence, when the shutdown condition is removed, the device does not start switching until it has discharged the SS pin to ground ensuring proper soft-start behavior. ### 8.3.11 Power Good (PWRGD) The PWRGD pin is an open drain output. Once the VSENSE pin is between 95% and 104% of the internal voltage reference the PWRGD pin pull-down is deasserted and the pin floats. It is recommended to use a pullup resistor between the values of $10k\Omega$ and $100k\Omega$ to a voltage source that is 5.5V or less. The PWRGD is in a defined state once the VIN input voltage is greater than 1V but with reduced current sinking capability. The PWRGD achieves full current sinking capability once the VIN input voltage is above 4.5V. The PWRGD pin is pulled low when the VSENSE pin voltage is lower than 91% or greater than 108% of the nominal internal reference voltage. Also, the PWRGD is pulled low if the input UVLO or thermal shutdowns are asserted, or the EN pin is pulled low, or the SS pin voltage is below 1.4 V. ### 8.3.12 Bootstrap Voltage (BOOT) and Low Dropout Operation The device has an integrated bootstrap voltage regulator and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The boot capacitor is charged when the BOOT pin voltage is less than VIN and BOOT-PH voltage is below regulation. The value of this ceramic capacitor should be 0.1 $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics over temperature and voltage. To improve dropout, the device is designed to operate at 100% duty cycle as long as the BOOT-to-PH pin voltage is greater than the BOOT-PH UVLO threshold, which is typically 2.1 V. When the voltage between BOOT and PH drops below the BOOT-PH UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on, allowing the boot capacitor to be recharged. In applications with split input voltage rails, 100% duty cycle operation can be achieved as long as (VIN $^-$ PVIN) > 4 V. However, if the TPS54020 is configured for hiccup overcurrent protection, hiccup also occurs if the input voltage is insufficient to regulate the output voltage for longer than the hiccup wait time. If continuous operation at 100% duty cycle is needed, configure the TPS54020 for cycle-by-cycle current limit. ### 8.3.13 Sequencing (SS) Many of the common power supply sequencing methods can be implemented using the SS, EN, and PWRGD pins. The sequential method is illustrated in 8-4 using two TPS54020 devices. The power good of the first device is coupled to the EN pin of the second device which enables the second power supply once the primary supply reaches regulation. 图 8-5 shows the method of implementing ratio-metric sequencing by connecting the SS pins of the two devices together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time, the pullup current source must be doubled in 方程式 4. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback 图 8-5. Ratiometric Start-up Sequence Ratio-metric and simultaneous power supply sequencing can be implemented by connecting the resistor network of RS1 and RS2 shown in 图 8-6 to the output of the power supply to which to be tracked, or alternately another voltage reference source. Using 方程式 5 and 方程式 6, the tracking resistors can be calculated to initiate the $V_{OUT2}$ slightly before, after, or at the same time as $V_{OUT1}$ . 方程式 7 is the voltage difference between $V_{OUT1}$ and $V_{OUT2}$ . To design a ratio-metric start-up where the $V_{OUT2}$ voltage is slightly greater than the $V_{OUT1}$ voltage when $V_{OUT2}$ reaches regulation, use a negative number in 方程式 5 and 方程式 6 for $\Delta$ V. 方程式 7 results in a positive number for applications where $V_{OUT2}$ is slightly lower than $V_{OUT1}$ when $V_{OUT2}$ regulation is achieved. The $\Delta$ V variable is zero volts for simultaneous sequencing. To minimize the effect of the inherent SS to VSENSE offset ( $V_{SS(offset)}$ , 29 mV) in the soft-start circuit and the offset created by the pullup current source ( $I_{SS}$ , 2.3 $\mu$ A) and tracking resistors, $V_{SS(offset)}$ and $I_{SS}$ are included as variables in the equations. To ensure start-up of $V_{OUT2}$ after a fault, the calculated RS1 value from $\bar{\mathcal{D}}$ must be greater than the value calculated in $\bar{\mathcal{D}}$ $\bar{\mathcal{D}}$ and $$RS1 = \frac{V_{OUT2} + \Delta V}{V_{REF}} \times \frac{V_{SS(offset)}}{I_{SS}}$$ (5) $$RS2 = \frac{V_{REF} \times RS1}{V_{OUT2} + \Delta V - V_{REF}}$$ (6) $$\Delta V = V_{OUT1} - V_{OUT2} \tag{7}$$ $$RS1 = 19000 \times V_{OUT1}$$ $$(8)$$ There are two important considerations when using a resistor divider to the SS/TR pin for simultaneous start-up. First, as described in $\dagger$ 8.3.11, for the PWRGD output to be active, the SS/TR voltage must be above 1.4 V max. The external divider can prevent the SS/TR voltage from charging above the threshold. For the SS/TR pin to charge above the threshold, a switch can be needed to disconnect the resistor divider or modify the resistor divider ratio of the V<sub>OUT2</sub> converter after start-up is complete. The PWRGD pin of the V<sub>OUT1</sub> converter can be used for this. One solution is to add a resistor from SS/TR of the V<sub>OUT2</sub> converter to the PWRGD of the V<sub>OUT1</sub> converter. While the PWRGD of V<sub>OUT1</sub> pulls low, this resistor will be in parallel with RS2. When V<sub>OUT1</sub> is in regulation its PWRGD pin will float. If the PWRGD pin of V<sub>OUT1</sub> is connected to a pullup voltage, make sure to include this in calculations. A second option is to use the PWRGD pin to turn on or turn off the external switch to change the divide ratio. The second consideration is that a pre-bias on $V_{OUT1}$ can prevent $V_{OUT2}$ from turning on. When the TPS54020 is enabled, an internal 500- $\Omega$ switch at the SS/TR pin turns on to discharge the SS/TR voltage as described in $\ddagger$ 8.3.10. The SS/TR pin voltage must discharge below 26 mV before the TPS54020 starts up. If the upper resistor at the SS/TR pin is too small, the SS/TR pin does not discharge below the threshold, and $V_{OUT2}$ does not ramp up. The upper resistor in the SS/TR divider may need to be increased to allow the SS/TR pin to discharge below the threshold. 图 8-6. Ratiometric and Simultaneous Start-up Sequence ### 8.3.14 Output Overvoltage Protection (OVP) The device incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. For example, when the load current is abruptly reduced from a high value to a low value, the output voltage response can exceed the OVP trip threshold, especially if the capacitance on the output voltage bus is relatively low value. The OVP feature minimizes the overshoot by comparing the VSENSE pin voltage to the OVP threshold. If the VSENSE pin voltage is greater than the OVP threshold the high-side MOSFET is turned OFF. The OVP threshold is the same as the VSENSE rising (fault) threshold of 108%. When the VSENSE voltage drops lower than the VSENSE falling (good) threshold of 104%, the high-side MOSFET is allowed to turn on at the next clock cycle. During an OVP event, the low-side reverse current limit still applies, and the device does not allow current flow into the PH pin. #### 8.3.15 Overcurrent Protection The device is protected from overcurrent conditions with cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. ### 8.3.15.1 High-side MOSFET Overcurrent Protection The device implements current mode control which uses the COMP pin voltage to control the turnoff of the high-side MOSFET and the turnon of the low-side MOSFET on a cycle-by-cycle basis. Each cycle, the switch current and the current reference generated by the COMP pin voltage are compared. The high-side switch is turned off when the peak switch current intersects the current reference. High-side overcurrent protection is achieved by clamping the current reference. Copyright © 2021 Texas Instruments Incorporated #### 8.3.15.2 Low-side MOSFET Overcurrent Protection While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation, the low-side MOSFET sources current to the load. At the end of every clock cycle, the lowside MOSFET sourcing current is compared to the internally-set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side MOSFET current is less than the lowside MOSFET sourcing current limit at the start of a cycle. To boost efficiency in light load conditions, the control circuitry does not allow the low-side MOSFET to sink current from the load. When negative low-side MOSFET current is detected, the low-side MOSFET is turned OFF immediately for the rest of that clock cycle. In this scenario, both MOSFETs are off until the start of the next cycle. Additionally, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 128 switching cycles, the device shuts down and restarts only after the hiccup time of 16384 cycles has elapsed. The hiccup mode helps to reduce the device power dissipation under severe overcurrent conditions. #### 8.3.16 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds a nominal value of 175°C. Once the junction temperature drops below 165°C typically, the internal thermal hiccup timer begins to count. The device reinitiates the power up sequence after the built-in thermal shutdown hiccup time of 16384 cycles has elapsed. ### 8.4 Device Functional Modes ### 8.4.1 Single-Supply Operation The TPS54020 is designed to operate from either a single input voltage, or split control logic and power stage supplies. To operate the TPS54020 from a single supply voltage, connect the VIN pin to the power stage PVIN strip. ### 8.4.2 Split Rail Operation The TPS54020 is designed to be able to operate from separate VIN and PVIN voltages. Bias for the control logic is provided by VIN. Power conversion input is provided by PVIN. Note that the minimum recommended VIN voltage is 4.5 V, while the minimum PVIN voltage can be as low as 1.6 V, both have a maximum recommended operating voltage of 17 V. #### 8.4.3 Continuous Current Mode Operation (CCM) As a synchronous buck converter, the device normally works in CCM (continuous conduction mode) under load conditions where the inductor current is always positive. It is possible for the device to exhibit extended ON or OFF times (longer than 1 clock cycle) during large signal conditions such as a severe load up-transient (extended ON time) or current limit or OV (extended OFF time). ### 8.4.4 Eco-mode Light-Load Efficiency Operation The TPS54020 operates in pulse skip mode (see 8 8-9) at light-load currents to improve efficiency by reducing switching, gate drive, and circulating current losses. When the output voltage is in regulation and the peak switch current at the end of any switching cycle remains below the pulse skipping current threshold, the device enters pulse skip mode. This current threshold is the current level corresponding to a nominal COMP voltage of 270 mV. When in pulse skip mode, the device clamps the COMP pin voltage to 270 mV and inhibits the high-side MOSFET. Further decreases in load current cannot drive the COMP pin below this clamp voltage level. When the device is not switching while in pulse skip mode, the output voltage tends to decay. As the voltage control loop compensates for the falling output voltage, the COMP pin voltage begins to rise. At this time, the device enables the high-side MOSFET, and a switching pulse initiates on the next clock cycle. The COMP pin voltage sets the peak switch current. The output voltage re-charges to the regulation set point value, and then the demand for peak switch current will decrease. Eventually, the COMP pin voltage once again falls below the pulse skip mode threshold, at which time the device again enters pulse skip mode. Bias circuits in the BOOT regulator and high-side MOSFET gate drive both return bias current out from the PH pin. While this current is small and in the range of 150 $\mu$ A (nominal), during very light load conditions, it is possible that the output voltage rises above the desired output voltage setpoint due to this current. If the application design anticipates that system loads can fall below this current level, it is recommended to add a fixed resistor load to the design that dissipates this current. An easy implementation of this fixed load can be achieved with the feedback voltage divider resistors. The recommendation is to use a lower divider resistor value of 2.5 k $\Omega$ or lower in this case, and this lower divider resistor should be installed even when the output voltage setpoint is 0.6 V. ### 8.4.5 Adjustable Switching Frequency (RT Mode) To determine the $R_{RT}$ resistance for a given switching frequency, use 方程式 9, or the curve in 图 8-10. In an attempt to reduce the overall solution size, the temptation is to set the switching frequency as high as possible, but the designer should consider the minimum controllable on-time and the tradeoff between $f_{SW}$ and supply efficiency. $$f_{SW} = 42533.5 \times (R_{RT})^{-0.964356}$$ (9) where - R<sub>RT</sub> is in k Ω - f<sub>SW</sub> is in kHz 图 8-10. Timing Resistance vs Switching Frequency # 8.4.6 Synchronization (CLK Mode) An internal phase locked loop (PLL) has been implemented to allow synchronization at frequencies between 200 kHz and 1200 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% and 80%. The clock signal amplitude must transition lower than 0.8 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in 88-11. Before the external clock is present, the device functions in RT mode and the switching frequency is set by the RRT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the SYNC pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode to RT mode because the internal switching frequency decreases to 100 kHz first before returning to the switching frequency set by the RRT resistor. # RT/CLK Mode Select 图 8-11. Synchronization to External CLK and Rt Mode Interface Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information ### 9.1.1 Small Signal Model for Loop Response 图 9-1. Small Signal Model for Loop Response # 9.1.2 Simple Small Signal Model for Peak Current Mode Control 图 9-2 is a small signal model that can be used to understand how to design the frequency compensation network. This is a simplified model that does not include the effects of slope compensation. The device power stage, or Plant, can be approximated by a voltage controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in 方程式 10 and consists of a dc gain, one dominant pole and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in 图 9-1) is the power stage transconductance (gm<sub>ps</sub>) which is 20 A/V for the TPS54020 (when ILIM is open). The DC gain or amplification of the power stage, $A_{DC}$ , is the product of gm<sub>ps</sub> and the load resistance RL as shown in 方程式 11 with resistive loads. As the load current increases, the DC gain decreases. This variation with load may seem problematic at first glance, but fortunately the dominant pole moves with load current (see 方程式 12). The combined effect is highlighted by the dashed line in 图 9-3. As Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback the load current decreases, the gain increases and the pole frequency reduces, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation. 图 9-2. Simplified Small Signal Model for Peak Current Mode Control 图 9-3. Simplified Frequency Response for Peak Current Mode Control The simplified control-to-output transfer function is shown in 方程式 10. $$\frac{V_{OUT}}{V_{C}} = Adc \times \frac{1 + \left(\frac{s}{2\pi \times f_{Z}}\right)}{1 + \left(\frac{s}{2\pi \times f_{P}}\right)}$$ (10) The power stage DC gain is shown in 方程式 11. $$Adc = g_{M(PS)} \times R_{LOAD}$$ (11) The pole from load is show in 方程式 12. $$f_{P} = \frac{1}{C_{OUT} \times R_{LOAD} \times 2\pi}$$ (12) Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated To calculate the zero from the capacitor ESR use 方程式 13. $$f_Z = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}$$ (13) #### where - $g_{M(ea)}$ is the transconductance amplifier gain (1300 $\mu$ A/V) - g<sub>M(ps)</sub> is the power stage gain (20 A/V) - · R<sub>LOAD</sub> is the load resistance - C<sub>OUT</sub> is the output capacitance - R<sub>ESR</sub> is the equivalent series resistance of the output capacitor ### 9.1.3 Small Signal Model for Frequency Compensation The device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used Type II compensation circuits and a Type III frequency compensation circuit, as shown in § 9-4. In Type IIA, one additional high frequency pole, C10, is added to attenuate high frequency noise. In Type III, one additional capacitor, C7, is added to provide a phase boost at the crossover frequency. See *Designing Type III Compensation for Current Mode Step-Down Converters* (SLVA352) for a complete explanation of Type III compensation. The design guidelines described in # 9.1.4 are provided for advanced designers who prefer to compensate using the general method. The following equations apply only to designs in which ESR zero is above the bandwidth of the control loop. This is usually true with ceramic output capacitors. 图 9-4. Types of Frequency Compensation #### Note The comp-to-switch transconductance $g_{M(ps)}$ is dependent on the current limit level that is selected. If a different current limit option is selected, the compensation needs to be redesigned with the new $g_{M(ps)}$ . ### 9.1.4 Designing the Device Loop Compensation The general design guidelines for device loop compensation are shown in this section. ### 9.1.4.1 Step One: Determine the Crossover Frequency (f<sub>C</sub>) To begin, choose 1/10<sup>th</sup> of the switching frequency, f<sub>SW</sub> Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 9.1.4.2 Step Two: Determine a Value for R6 Resistor R6 is calculated in 方程式 14. $$R6 = \frac{2\pi \times C_{OUT} \times f_C \times V_{OUT}}{g_{M(ea)} \times V_{REF} \times g_{M(ps)}}$$ (14) where - $g_{M(ea)}$ is the transconductance amplifier gain (1300 $\mu$ A/V) - g<sub>M(ps)</sub> is the power stage gain (20 A/V) - V<sub>REF</sub> is the reference voltage (0.6 V) ### 9.1.4.3 Step Three: Calculate the Compensation Zero. Place a compensation zero at the dominant pole found in 方程式 12. The zero is achieved by the combination of R6 and C8, which is calculated in 方程式 15. $$C8 = \frac{C_{OUT} \times R_{LOAD}}{R6}$$ (15) ### 9.1.4.4 Step Four: Calculate the Compensation Noise Pole. C10 is optional. It can be used to cancel the zero from the ESR (equivalent series resistance) of the output capacitor ( $C_{OUT}$ ). $$C10 = \frac{R_{ESR} \times C_{OUT}}{R6}$$ (16) ### 9.1.4.5 Step Five: Calculate the Compensation Phase Boost Zero. Type III compensation can be implemented with the addition of one capacitor, C7. This addition allows for slightly higher loop bandwidths and higher phase margins. If used, C7 is calculated from 方程式 17 $$C7 = \frac{1}{2\pi \times R4 \times f_C} \tag{17}$$ #### 9.1.5 Fast Transient Considerations In applications where fast transient responses are very important, Type III frequency compensation can be used instead of the traditional Type II frequency compensation. For more information about Type II and Type III frequency compensation circuits, see *Designing Type III Compensation for Current Mode Step-Down Converters* (SLVA352). ### 9.2 Typical Application The application schematic shown in $\[mathbb{R}\]$ 9-5 meets the requirements shown in $\[mathbb{R}\]$ 9-1. This circuit is available as the TPS54020EVM-082 evaluation module. The design procedure is given in this section. For more information about Type II and Type III frequency compensation circuits, see *Designing Type III Compensation for Current Mode Step-Down Converters* (SLVA352). 图 9-5. Typical Application Circuit ### 9.2.1 Design Requirements A few parameters must be known in order to start the design process. These parameters are typically determined at the system level. For this example, we start with the known parameters shown in 表 9-1. CONDITIONS **PARAMETER** MIN UNIT **TYP** MAX 1.8 ٧ $V_{OUT}$ Output voltage 10 Output current Α $I_{OUT}$ $\Delta\,V_{OUT} \leqslant 5$ Transient response 5-A load step Α 8 12 17 ٧ $V_{IN}$ Input voltage Output voltage ripple 10 V<sub>OUT(ripple)</sub> $mV_{(P-P)}$ Start input voltage Rising input voltage 7.5 ٧ ٧ Stop Input Voltage Falling input voltage 7.1 500 Switching Frequency kHz $f_{SW}$ 表 9-1. Design Example Characteristics ### 9.2.2 Detailed Design Procedure ### 9.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS54020 device with the WEBENCH® Power Designer. 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. This example details the design of a high frequency switching regulator design using ceramic output capacitors. ### 9.2.2.2 Operating Frequency The first step is to decide on a switching frequency for the regulator. There is a tradeoff between higher and lower switching frequencies. Higher switching frequencies can produce smaller a solution size using lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the higher switching frequency causes extra switching losses, which reduce the efficiency of the converter and thermal performance. In this design, a moderate switching frequency of 500 kHz is selected to achieve both a small solution size and a high efficiency operation. #### 9.2.2.3 Output Inductor Selection To calculate the value of the output inductor, use 方程式 18. $K_{IND}$ is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, $K_{IND}$ is normally from 0.1 to 0.3 for the majority of applications. $$L_{OUT} = \frac{V_{IN(max)} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}$$ (18) $$I_{RIPPLE} = \frac{\left(V_{IN(max)} - V_{OUT}\right)}{L1} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}$$ (19) $$I_{L(rms)} = \sqrt{\left(I_{OUT}\right)^{2} + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L1 \times f_{SW}}\right)^{2}}$$ (20) $$I_{L(peak)} = I_{OUT} + \left(\frac{I_{RIPPLE}}{2}\right)$$ (21) For this design, the rms inductor current is calculated to be 10.04 A and the peak inductor current is 11.6 A. The chosen inductor is 1.0 $\,^{\mu}$ H, with a saturation current rating of 13 A. The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. ### 9.2.2.4 Output Capacitor Selection There are three primary considerations for selecting the value of the output capacitor. The output capacitor affects three criteria: - how the regulator responds to a change in load current or load transient - · the output voltage ripple - · the amount of capacitance on the output voltage bus The last of these three considerations is important when designing regulators that must operate where the electrical conditions are unpredictable. The output capacitance needs to be selected based on the most stringent of these three criteria. ### 9.2.2.4.1 Response to a Load Transient The desired response to a load transient is the first criteria. The output capacitor needs to supply the load with the required current when not immediately provided by the regulator. When the output capacitor supplies load current, the impedance of the capacitor greatly affects the magnitude of voltage deviation during the transient. In order to meet the requirements for control loop stability, this peak current mode regulator requires the addition of compensation components in the design of the error amplifier. While these compensation components provide for a stable control loop, they often also reduce the speed with which the regulator can respond to load transients. The delay in the regulator response to load changes can be two or more clock cycles before the control loop reacts to the change. During that time, the difference between the old and the new load current must be supplied (or absorbed) by the output capacitance. The output capacitor impedance must be designed to be able to supply or absorb the delta current while maintaining the output voltage within acceptable limits. 5 Red 22 calculates the minimum capacitance necessary to limit the voltage deviation based on a delay of two switching cycles. $$C_{OUT} > \frac{2 \times \Delta I_{OUT}}{f_{SW} \times \Delta V_{OUT}}$$ (22) where - $\Delta I_{OUT}$ is the change in output current - f<sub>SW</sub> is the switching frequency - $\Delta V_{OUT}$ is the allowable change in the output voltage For this example, the transient load response is specified as a 5% change in $V_{OUT}$ for a load step of 5 A. For this example, $\triangle$ $I_{OUT}$ = 5 A and $\triangle$ $V_{OUT}$ = 0.05 × 1.8 = 0.09 V. Using these numbers gives a minimum capacitance of 222 $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. # 9.2.2.4.2 Output Voltage Ripple The output voltage ripple is the second criteria. 方程式 23 calculates the minimum output capacitance required to meet the output voltage ripple specification. $$C_{OUT} > \frac{1}{8 \times f_{SW}} \times \frac{I_{RIPPLE}}{V_{OUT(ripple)}}$$ (23) Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### where - f<sub>SW</sub> is the switching frequency - V<sub>RIPPLE</sub> is the maximum allowable output voltage ripple - I<sub>RIPPLE</sub> is the inductor ripple current. In this case, the maximum output voltage ripple is 10 mV. Under this requirement, the minimum output capacitance for ripple (as calculated in 方程式 24) yields 80.5 μF. 方程式 24 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. 方程式 24 indicates the ESR should be less than 3 m $\Omega$ , and this is the requirement when the impedance of the output capacitance is dominated by ESR, such as with an electrolytic capacitor. However, because the output voltage ripple is a combination of capacitive ripple and resistive ripple, the ESR must be much lower than this result when the capacitance is purely ceramic. This is because the lower capacitance values obtained with ceramic capacitors will result in a larger capacitive ripple component of the total ripple. $$R_{ESR} = \frac{V_{OUT(ripple)}}{I_{RIPPLE}}$$ (24) Additional capacitance de-ratings for aging, temperature, and DC bias should be factored in, which increases the minimum required capacitance value. For this design example, three 100- μ F, 6.3-V, X5R, ceramic capacitors with 2 m Ω each of ESR were selected. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS (root mean square) value of the maximum ripple current. 方程式 25 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, 方程式 25 yields 929 mA. $$I_{C(rms)} = \frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{\sqrt{12 \times V_{IN(max)}} \times L1 \times f_{SW}}$$ (25) #### 9.2.2.4.3 Bus Capacitance The amount of bus capacitance is the third criteria. This requirement is optional. However, extra output bus capacitance should be considered in systems where the electrical environment is unpredictable, or not fully defined, or can be subject to severe events such as hot plug events or even electrostatic discharge (ESD) events. During a hot plug event, when a discharged load capacitor is plugged into the output of the regulator, the instantaneous current demand required to charge this load capacitance will be far too rapid to be supplied by the control loop. Often the peak charging current can be multiple times higher than the current limit of the regulator. Additional output capacitance will help maintain the bus voltage within acceptable limits. For hot plug events, the amount of required bus capacitance can be calculated if the load capacitance is known, based on the concept of conservation of charge. An ESD event, or even non-direct lightning surges at the primary circuit level can cause glitches at this converter system level. A glitch of sufficient amplitude to falsely trip OVP or UVLO can cause several clock cycles of disturbance. In such cases, it is beneficial to design in more bus capacitance than is required by the simpler load transient and ripple requirements. The amount of extra bus capacitance can be calculated based on maintaining the output voltage within acceptable limits during the disturbance. This capacitance can be as much as required to fully support the load for the duration of the interrupted converter operation. ### 9.2.2.5 Input Capacitor Selection The TPS54020 requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 4.7 µF of effective capacitance on the PVIN input voltage pins and another 4.7 µF on the VIN input voltage pin. In some applications, additional bulk capacitance can also be required for the PV<sub>IN</sub> input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple to the device during full load. The input ripple current can be calculated using 方程式 26. $$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}} \times \frac{\left(V_{IN(min)} - V_{OUT}\right)}{V_{IN(min)}}}$$ (26) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. For this example, two 22- $\mu$ F, 25-V ceramic capacitors and one 68- $\mu$ F, 25-V electrolytic capacitor in parallel have been selected for the PV<sub>IN</sub> voltage rail. For the V<sub>IN</sub> voltage rail, one 4.7- $\mu$ F, 25-V ceramic capacitor was selected. The V<sub>IN</sub> and PV<sub>IN</sub> inputs are normally tied together so the TPS54020 can operate from a single supply. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using $\mathcal{T}$ $\mathcal{T}$ Using the design example values, $\mathcal{T}$ $\mathcal{T}$ 10 A, $\mathcal{T}$ 10 A, $\mathcal{T}$ 10 A, $\mathcal{T}$ 10 A, $\mathcal{T}$ 10 A, $\mathcal{T}$ 11 B, $\mathcal{T}$ 27. Using the design example values, $\mathcal{T}$ 10 A, $\mathcal{T}$ 11 A, $\mathcal{T}$ 12 B, $\mathcal{T}$ 27. Using the design example value in this calculation. The input capacitor ripple voltage is calculated in $\mathcal{T}$ 27. $$\Delta V_{IN} = \frac{I_{OUT(max)} \times 0.25}{C_{IN} \times f_{SW}}$$ (27) ### 9.2.2.6 Soft-Start Capacitor Selection $$C_{SS} = \frac{I_{SS} \times I_{SS}}{V_{REF}}$$ (28) #### where - C<sub>SS</sub> is the soft-start capacitance in nF - I<sub>SS</sub> is the soft-start current in μA - · t<sub>SS</sub> is the soft-start time in ms - V<sub>REF</sub> of the voltage reference in V Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 9.2.2.7 Bootstrap Capacitor Selection A ceramic capacitor with a value of 0.1 µF must be connected between the BOOT and PH pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have voltage rating of 10 V or higher. ### 9.2.2.8 Undervoltage Lockout Set Point It is recommended that an external divider be connected to the EN pin for clean transitions from OFF to ON and ON to OFF. The undervoltage lockout (UVLO) can be designed using the external voltage divider network of R6 and R11. R6 is connected between the VIN and EN pin of the TPS54020 and R11 is connected between EN and GND. The UVLO has two thresholds: one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 7.5 V (UVLO start or enable). After the regulator starts switching, it should continue to do so until the input voltage falls below 7.1 V (UVLO stop or disable). 方程式 2 and 方程式 3 can be used to calculate the values for the upper and lower resistor values. For the UVLO voltages specified, the nearest standard resistor value for R6 is 69.8 k $\Omega$ and for R11 is 13.3 k $\Omega$ . ## 9.2.2.9 Output Voltage Feedback Resistor Selection The resistor divider network R7 and R10 is used to set the output voltage. For the example design, R10 was set to 2.55 k $\Omega$ . This yields a value of 5.11 k $\Omega$ for R7. These relatively low values are used so as to provide some minimum DC load current that is higher than the PH pin bias leakage current. #### 9.2.2.9.1 Minimum Output Voltage Due to internal design limitations of the TPS54020, there is a minimum output voltage limit for any given input voltage. The output voltage can never be lower than the internal voltage reference of 0.6 V. However, the output voltage can also be limited to values greater than 0.6 V by the minimum controllable on time. The minimum output voltage in this case is given by 方程式 29 $$V_{OUT(min)} = t_{ON(min)} \times f_{SW(max)} \times \left(V_{IN(max)} + I_{OUT(min)} \times \left(R_{DS2(min)} - R_{DS1(min)}\right)\right) - I_{OUT(min)} \left(R_{LOAD} - R_{DS2(min)}\right)$$ #### where - V<sub>OUT(min)</sub> is the minimum achievable output voltage - t<sub>ON(min)</sub> is the minimum controllable on-time (135 nsec max) - f<sub>SW(max)</sub> is the maximum switching frequency including tolerance - V<sub>IN(max)</sub> is the maximum input voltage - I<sub>OUT(min)</sub> is the minimum load current - $R_{DS1(min)}$ is the minimum high-side MOSFET on resistance (36 m $\Omega$ to 32 m $\Omega$ typical) - R<sub>DS2(min)</sub> is the minimum low-side MOSFET on resistance (19 mΩ typical) - R<sub>LOAD</sub> is the series resistance of output inductor #### 9.2.2.10 Compensation Component Selection There are several industry techniques used to compensate DC/DC regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS54020. Because the slope compensation is ignored, the actual cross over frequency is usually lower than the cross over frequency used in the calculations. Use the PSPICE model for a more accurate design. First, the modulator pole, $f_{P(mod)}$ , and the esr zero, $f_{Z(mod)}$ , must be calculated using 方程式 30 and 方程式 31. For the output capacitance, use a derated value of 225 $\,\mu$ F. As a quick estimate, an f<sub>C</sub> value between three and five times the double pole frequency of the output filter is chosen. In this case, an $f_C$ of 35 kHz was selected. $f_{P(mod)}$ is 3.93 kHz and $f_{Z(mod)}$ is 10.6 MHz. $$f_{P(mod)} = \frac{I_{OUT}}{2 \times \pi \times V_{OUT} \times C_{OUT}}$$ (30) $$f_{Z(mod)} = \frac{1}{2 \times \pi \times R_{ESR} \times C_{OUT}}$$ (31) $$A_{Vdc} = 20 \times log \left( g_{M(ea)} \times 2.38 \, M \times g_{M(ps)} \times \left( \frac{V_{OUT}}{I_{OUT}} \right) \right) = 80.94 \, dB$$ (32) This implies that at 350 Hz, the compensation pole capacitor C12 should reduce the gain by (80.94-40) = 40.94 dB, or result in a gain of -40.94 dB. (See 方程式 33) $$20 \times \log \left(\frac{Z_{C}}{2.38 \text{M}}\right) = -40.94 \, \text{dB} \tag{33}$$ $$Z_{C} = 2.38 \text{Meg} \times 10^{\left(\frac{-40.94}{20}\right)} = 21.367 \text{k}\Omega \left(\text{at}350 \text{Hz}\right)$$ (34) $$C = \frac{1}{2\pi \times f_{SW} \times Z_C} = \frac{1}{2\pi \times 350 \times 21.367} = 21.28 \,\text{nF}$$ (35) where f<sub>SW</sub> is in kHz The closest standard value is 22 nF. From 方程式 30, the required compensation zero resulting from R13 should be placed at f<sub>P(mod)</sub> of 3.93 kHz. $$f_{Z(comp)} = \frac{1}{2\pi \times R13 \times C12}$$ (36) R13 = $$\frac{1}{2\pi \times f_{Z(comp)} \times C12} = \frac{1}{2\pi \times 3.93 \times 22} = 1.84$$ (37) where - $f_{Z(comp)}$ is in kHz - C12 is in nF - R13 is in kΩ This value was adjusted after actual Bode measurements to 3.01 k $\Omega$ . An additional high frequency pole can be used if necessary by adding a capacitor in parallel with the series combination of R13 and C12. The pole frequency can be placed at the ESR zero frequency of the output capacitor as given by 方程式 13. Use 方程式 38 to calculate the required capacitor value for C10. $$C10 = \frac{R_{ESR} \times C_{OUT}}{R13} = \frac{666 \ \mu\Omega \times 225 \ \mu\text{F}}{3.01 \ \text{k}\Omega} = 49 \ \text{pF} \tag{38}$$ This value was adjusted upwards to 22 0pF to reduce jitter. ## 9.2.3 Application Curves Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 10 Power Supply Recommendations The TPS54020 operates from a controller bias voltage supply between 4.5 V and 17 V, and a power stage input voltage between 1.6 V and 17 V. The TPS54020 is designed to support either split-rail or single-supply operation, and may be operated from separate PVIN and VIN voltages. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in #11 and #6. # 11 Layout # 11.1 Layout Guidelines Layout is a critical portion of good power supply design. See 🖺 11-1 for a PCB layout example. The top layer contains the main power traces for PVIN, VIN, VOUT, and VPHASE. Also on the top layer are connections for several analog pins of the TPS54020 and a large area filled with PGND. The two internal layers are the same and contain mostly power planes, including PGND, VOUT, PVIN, and VPHASE. The bottom layer contains the remainder of the analog circuit connections, plus power planes similar to the internal layers. The top-side power and ground planes are connected to the bottom and internal power and ground planes with multiple vias placed around the board including several vias directly under the TPS54020 device to provide a thermal path from the top-side power planes to the other layer power planes. There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supply performance. To help eliminate these noise problems, the PVIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric. Make sure to connect this capacitor to the quiet analog ground trace rather than the power ground trace of the PVIn bypass capacitor. Because the PH connection is the switching node, the output inductor should be located close to the PH pin, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground should use the same power ground trace as the PVIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components should be grounded to the analog ground path as shown. The RT/CLK pin is sensitive to noise so the RT resistor should be located as close as possible to the IC and routed with minimal trace lengths. The additional external components can be placed approximately as shown. It may be possible to obtain acceptable performance with alternate PCB layouts, however this layout has been shown to produce good results and is meant as a guideline. Land pattern and stencil information is provided in the data sheet addendum. The dimension and outline information is for the standard RUW package. # 11.2 Layout Examples 图 11-1. TPS54020EVM-082 Top Side Copper 图 11-2. TPS54020EVM-082 Top Side Component Placement 图 11-3. TPS54020EVM-082 Bottom Side Component Placement # 12 Device and Documentation Support ## 12.1 Device Support ### 12.1.1 Development Support #### 12.1.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS54020 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### **12.2 Documentation Support** ## 12.2.1 Related Documentation Designing Type III Compensation for Current Mode Step-Down Converters (SLVA352) # 12.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.5 Trademarks HotRod<sup>™</sup>, SWIFT<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 12.7 Glossary **TI Glossary** This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback 17-Jun-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|--------------------|-----------------------|-------------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS54020RUWR | Active | Production | VQFN-HR (RUW) 15 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWR.A | Active | Production | VQFN-HR (RUW) 15 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWR.B | Active | Production | VQFN-HR (RUW) 15 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWT | Active | Production | VQFN-HR (RUW) 15 | 250 SMALL T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWT.A | Active | Production | VQFN-HR (RUW) 15 | 250 SMALL T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWT.B | Active | Production | VQFN-HR (RUW) 15 | 250 SMALL T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWTG4 | Active | Production | VQFN-HR (RUW) 15 | 250 SMALL T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWTG4.A | Active | Production | VQFN-HR (RUW) 15 | 250 SMALL T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | | TPS54020RUWTG4.B | Active | Production | VQFN-HR (RUW) 15 | 250 SMALL T&R | ROHS Exempt | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | 54020 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Jun-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO PI BO BO Cavity AO | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS54020RUWR | VQFN-<br>HR | RUW | 15 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TPS54020RUWT | VQFN-<br>HR | RUW | 15 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TPS54020RUWTG4 | VQFN-<br>HR | RUW | 15 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 23-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS54020RUWR | VQFN-HR | RUW | 15 | 3000 | 353.0 | 353.0 | 32.0 | | TPS54020RUWT | VQFN-HR | RUW | 15 | 250 | 213.0 | 191.0 | 35.0 | | TPS54020RUWTG4 | VQFN-HR | RUW | 15 | 250 | 213.0 | 191.0 | 35.0 | # RUW (S-PVQFN-N15) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Ç. Quad Flatpack, No—leads (QFN) package configuration. - ⚠ See the Product Data Sheet for details regarding the exposed power buss dimensions. - E. RoHS exempt flip chip application. Internal solder joints may contain Pb. - F. Exposed terminals are Pb-free # RUW (S-PVQFN-N15) ## PLASTIC QUAD FLATPACK NO-LEAD ## THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4209411-2/E 09/12 NOTE: All linear dimensions are in millimeters # RUW (R-PVQFN-N15) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - E. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司