











**TPS53313** 

ZHCSFM8A - DECEMBER 2011 - REVISED OCTOBER 2016

# TPS53313 集成开关的高效 6A 降压稳压器

## 1 特性

- 4.5V 至 16V 转换电压范围
- 可调节输出电压范围: 0.6V 至 0.7 × V<sub>IN</sub>
- 6A 持续输出电流
- 支持所有多层陶瓷电容 (MLCC) 输出电容
- 可选跳跃模式或强制连续导通模式 (CCM)
- 可选软启动时间(1ms、3ms 或 6ms)
- 可选 4A-5A、6A 或 9A 峰值电流限值
- 优化了轻负载与重负载条件下的效率
- 电压模式控制
- 可编程开关频率范围: 250kHz 至 1.5MHz
- 同步至外部时钟
- 针对过零检测和过流保护提供 R<sub>DS(on)</sub> 感测
- 软停止输出在禁用期间放电
- 在断续模式下提供过流、过压和欠压保护
- 过热保护
- 开漏电源正常指示
- 内部自举开关
- 4mm x 4mm 24 引脚超薄四方扁平无引线 (VQFN) 封装

### 2 应用

- 电压为 5V 的 负载点 (POL) 应用
- 12V 降压电压轨

### 3 说明

TPS53313 提供集成两个 N 沟道金属氧化物半导体场效应晶体管 (MOSFET) 的 5V 或 12V 同步降压转换器。由于低R<sub>DS(接通)</sub>和TI私有的 SmoothPWM™跳跃模式操作可优化轻载条件下的效率,同时不影响输出电压纹波。

TPS53313 具有 可编程开关频率(250kHz 至 1.5MHz),可选择跳跃模式或强制 CCM 模式操作。该器件提供预偏置启动、软停止、集成自举开关、电源正常功能和 EN/输入电压锁定 (UVLO) 保护。该器件支持 4.5V 至 16V 范围内的输入电压,无需额外使用偏置电压。可调节输出电压范围: 0.6V 至 0.7 × V<sub>IN</sub>。

TPS53313 采用 4mm × 4mm 24 VQFN 封装(绿色环保,符合 RoHS 标准并且无铅),额定运行温度范围为 -40°C 至 85°C。

#### 器件信息(1)

| 器件型号     | 封装        | 封装尺寸 (标称值)      |
|----------|-----------|-----------------|
| TPS53313 | VQFN (24) | 4.00mm x 4.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

### 典型应用电路



A



| $\neg$ | $\rightarrow$ |
|--------|---------------|
| -      | ملب           |
| _      |               |

| 1 | 特性1                                  | 7.4 Device Functional Modes      | 12              |
|---|--------------------------------------|----------------------------------|-----------------|
| 2 | 应用 1                                 | 8 Application and Implementation | 14              |
| 3 | 说明 1                                 | 8.1 Application Information      | 14              |
| 4 | 修订历史记录 2                             | 8.2 Typical Application          | 14              |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations   | 20              |
| 6 | Specifications5                      | 10 Layout                        | 20              |
| • | 6.1 Absolute Maximum Ratings 5       | 10.1 Layout Guidelines           | 20              |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example              | 20              |
|   | 6.3 Recommended Operating Conditions | 11 器件和文档支持                       | 21              |
|   | 6.4 Thermal Information              | 11.1 接收文档更新通知                    | 21              |
|   | 6.5 Electrical Characteristics       | 11.2 社区资源                        |                 |
|   | 6.6 Typical Characteristics 8        | 11.3 商标                          | 21              |
| 7 | Detailed Description 10              | 11.4 静电放电警告                      | 21              |
|   | 7.1 Overview                         | 11.5 Glossary                    | 21              |
|   | 7.2 Functional Block Diagram 10      | 12 机械、封装和可订购信息                   | <mark>21</mark> |
|   | 7.3 Feature Description              |                                  |                 |
|   | ·                                    |                                  |                 |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

## Changes from Original (December 2011) to Revision A

Page

| • | 己添加 ESD 额定值表, | 特性 描述部分, | 器件功能模式, | 应用和实施部分, | 电源相关建议部分, | 布局部分, | 器件和文 |
|---|---------------|----------|---------|----------|-----------|-------|------|
|   | 档支持部分以及机械、封   | 対装和可订购信息 | 帮分      |          |           |       |      |
|   | 已删除 订购信息表,请参  | <b>参</b> | ή POΔ   |          |           |       |      |



# 5 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN                                 | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                             |  |  |  |
|-----|-------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NO. NAME                            |                     | DESCRIPTION                                                                                             |  |  |  |
| 1   | EN                                  | I                   | Enable pin                                                                                              |  |  |  |
| 2   | PG                                  | 0                   | Power good output flag. Open drain output. Pull up to an external rail through a resistor.              |  |  |  |
| 3   | VIN                                 | Р                   | Gate driver supply and power conversion voltage                                                         |  |  |  |
| 4   | VIN                                 | Р                   | ate driver supply and power conversion voltage                                                          |  |  |  |
| 5   | VIN                                 | Р                   | Gate driver supply and power conversion voltage                                                         |  |  |  |
| 6   | VIN                                 | Р                   | Gate driver supply and power conversion voltage                                                         |  |  |  |
| 7   | PGND P Device power ground terminal |                     | Device power ground terminal                                                                            |  |  |  |
| 8   | PGND                                | Р                   | Device power ground terminal                                                                            |  |  |  |
| 9   | PGND                                | Р                   | Device power ground terminal                                                                            |  |  |  |
| 10  | PGND                                | Р                   | Device power ground terminal                                                                            |  |  |  |
| 11  | PGND                                | Р                   | Device power ground terminal                                                                            |  |  |  |
| 12  | PGND                                | Р                   | Device power ground terminal                                                                            |  |  |  |
| 13  | SW                                  | 0                   | Output inductor connection to integrated power devices                                                  |  |  |  |
| 14  | SW                                  | 0                   | Output inductor connection to integrated power devices                                                  |  |  |  |
| 15  | SW                                  | 0                   | Output inductor connection to integrated power devices                                                  |  |  |  |
| 16  | SW                                  | 0                   | Output inductor connection to integrated power devices                                                  |  |  |  |
| 17  | VBST                                | Р                   | Supply input for high-side MOSFET (bootstrap terminal). Connect capacitor from this pin to SW terminal. |  |  |  |
| 18  | BP7                                 | Р                   | Bias for internal circuitry and driver                                                                  |  |  |  |
| 19  | BP3                                 | Р                   | Input bias supply for analog functions                                                                  |  |  |  |
| 20  | AGND                                | G                   | Device analog ground terminal                                                                           |  |  |  |
| 21  | RT/SYNC                             | I/O                 | Synchronized to external clock. Program the switching frequency by connecting with a resistor to GND.   |  |  |  |

(1) B = Bidirectional, G = Ground, I = Input, O = Output, P = Supply



# Pin Functions (continued)

|       | PIN     | TYPF <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|---------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.   | NAME    | TYPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 22    | MODE/SS | I                   | Mode configuration pin. Connect with a resistor to GND sets different modes and soft-start time, parallel a capacitor (or no capacitor) with the resistor changes the current limit threshold. Shorting MODE/SS pin to supply inhibits the device; shorting MODE/SS pin to AGND is equivalent to 10-k $\Omega$ resistor setting is not recommended (see $\frac{1}{8}$ 1 and $\frac{1}{8}$ 2 for resistor and capacitor settings). |
| 23    | COMP    | 0                   | Error amplifier compensation terminal. Type III compensation method is generally recommended for stability.                                                                                                                                                                                                                                                                                                                       |
| 24 FB |         | I                   | Voltage feedback pin. Use for OVP, UVP, and power good determination                                                                                                                                                                                                                                                                                                                                                              |



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)(3)

|                                       | -                  |                       | MIN         | MAX                    | UNIT |  |
|---------------------------------------|--------------------|-----------------------|-------------|------------------------|------|--|
|                                       | VIN                | VIN                   |             | 20                     |      |  |
|                                       | VBST               | VBST                  |             | 27                     |      |  |
|                                       | VBST to SW         |                       | -0.3        | 7                      |      |  |
| lanut valta an                        | CM (hidinastianal) | DC                    | -2          | 20                     | V    |  |
| Input voltage                         | SW (bidirectional) | transient < 20 ns     | -3          | 20                     | V    |  |
|                                       | EN                 | V <sub>VIN</sub> ≥ 17 | -0.3        | 17                     |      |  |
|                                       | EN                 | V <sub>VIN</sub> < 17 | -0.3        | V <sub>VIN</sub> + 0.1 |      |  |
|                                       | FB, MODE/SS        | FB, MODE/SS           |             | 3.6                    |      |  |
|                                       | COMP, RT/SYNC, BP3 | COMP, RT/SYNC, BP3    |             | 3.6                    |      |  |
| Output voltage                        | BP7                | BP7                   |             | 7                      | V    |  |
|                                       | PGD                | PGD                   |             | 17                     |      |  |
| Ground pin (GND)                      |                    |                       | -0.3        | 0.3                    | V    |  |
| Output current                        |                    |                       |             | 6                      | Α    |  |
| Operating temperature, T <sub>J</sub> |                    |                       | -40         | 150                    | °C   |  |
| Storage temperature, T <sub>stg</sub> |                    |                       | <b>–</b> 55 | 150                    | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| \ /                | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)(2)

|                                    |                                                                                                       |                    | MIN  | MAX                    | UNIT |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------|------|------------------------|------|--|
|                                    | VIN (main supply)                                                                                     |                    | 4.5  | 16                     |      |  |
| Input voltage Output voltage       | VBST                                                                                                  |                    | -0.1 | 22                     |      |  |
|                                    | VBST to SW                                                                                            | VBST to SW         |      | 6.5                    |      |  |
|                                    | CM (hidiractional)                                                                                    | dc                 | -1   | 18                     | V    |  |
|                                    | Sw (bidirectional)                                                                                    | transient < 20 ns  | -2   | 18                     |      |  |
|                                    | EN                                                                                                    | EN                 |      | V <sub>VIN</sub> + 0.1 |      |  |
|                                    | FB, MODE/SS                                                                                           | FB, MODE/SS        |      | 3.5                    |      |  |
|                                    | COMP, RT/SYNC, BP3                                                                                    | COMP, RT/SYNC, BP3 |      | 3.5                    |      |  |
| Output voltage                     | BP7                                                                                                   | BP7                |      | 6.5                    | V    |  |
|                                    | PGD                                                                                                   | PGD                |      | 14                     |      |  |
| Ground pin (GND)                   |                                                                                                       |                    | -0.1 | 0.1                    | V    |  |
| T <sub>A</sub> Ambient temperatur  | VBST VBST to SW  SW (bidirectional)  EN FB, MODE/SS COMP, RT/SYNC, BP3 BP7 PGD  bin (GND) temperature |                    | -40  | 85                     | °C   |  |
| T <sub>J</sub> Junction temperatur | re                                                                                                    |                    | -40  | 125                    | °C   |  |

<sup>(1)</sup> Voltage values are with respect to the corresponding LL terminal.

<sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.

<sup>(3)</sup> Voltage values are with respect to the corresponding LL terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.



#### 6.4 Thermal Information

|                        |                                              | nal resistance 44.1 °C/W rmal resistance 35 °C/W |      |
|------------------------|----------------------------------------------|--------------------------------------------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RGE (VQFN)                                       | UNIT |
|                        |                                              | 24 PINS                                          |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 44.1                                             | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 35                                               | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 19                                               | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.5                                              | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 18.8                                             | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 8.9                                              | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over operating free-air temperature range,  $V_{VIN}$  = 12 V, PGND = GND (unless otherwise noted)

|                                  | PARAMETER                            | TEST CONDITIONS                                                                                  | MIN | TYP  | MAX          | UNIT |  |
|----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------|-----|------|--------------|------|--|
| INPUT SUP                        | PLY                                  |                                                                                                  |     |      |              |      |  |
| V <sub>VIN</sub>                 | VIN supply voltage                   | Nominal input voltage range                                                                      | 4.5 |      | 16           | V    |  |
| V <sub>POR</sub>                 | VIN POR threshold                    | Ramp up, EN = HIGH                                                                               | 4   | 4.23 | 4.4          | V    |  |
| V <sub>POR(hys)</sub>            | VIN POR hysteresis                   |                                                                                                  |     | 200  |              | mV   |  |
| I <sub>STBY</sub>                | Standby current                      | EN = LOW, V <sub>IN</sub> = 12 V                                                                 |     | 58   |              | μΑ   |  |
| R <sub>BOOT</sub>                | Bootstrap on-resistance              |                                                                                                  |     | 10   |              | Ω    |  |
| REFERENC                         | E                                    | ·                                                                                                |     |      | <del>'</del> |      |  |
| $V_{VREF}$                       | Internal precision reference voltage |                                                                                                  |     | 0.6  |              | V    |  |
| TOL <sub>VREF</sub>              | VREF tolerance                       |                                                                                                  | -1% |      | 1%           |      |  |
| ERROR AM                         | PLIFIER                              |                                                                                                  |     |      | ,            |      |  |
| UGBW <sup>(1)</sup>              | Unity gain bandwidth                 |                                                                                                  | 14  |      |              | MHz  |  |
| A <sub>OL</sub> <sup>(1)</sup>   | Open loop gain                       |                                                                                                  | 80  |      |              | dB   |  |
| I <sub>FBINT</sub>               | FB input leakage current             | Sourced from FB pin                                                                              |     | 50   |              | nA   |  |
| EA(max)                          | Output sinking and sourcing current  |                                                                                                  |     | 5    |              | mA   |  |
| SR <sup>(1)</sup>                | Slew rate                            |                                                                                                  |     | 5    |              | V/µs |  |
| ENABLE                           |                                      |                                                                                                  |     |      |              |      |  |
| R <sub>ENPD</sub> <sup>(1)</sup> | Enable pulldown resistor             |                                                                                                  |     | 800  |              | kΩ   |  |
| V <sub>ENH</sub>                 | EN logic high                        | V <sub>VIN</sub> = 4.5 V                                                                         | 1.8 |      |              | V    |  |
| V <sub>ENHYS</sub>               | EN hysteresis                        | V <sub>VIN</sub> = 4.5 V                                                                         |     |      | 0.6          | V    |  |
|                                  |                                      | V <sub>EN</sub> = 0 V                                                                            |     |      | 1            |      |  |
| I <sub>EN</sub>                  | EN pin current                       | V <sub>EN</sub> = 3.3 V                                                                          |     | 3.3  | 5            | μΑ   |  |
|                                  |                                      | V <sub>EN</sub> = 14 V                                                                           |     | 17.8 | 27.5         |      |  |
| SOFT-STAR                        | T                                    |                                                                                                  |     |      |              |      |  |
| t <sub>SS_1</sub>                | Delay after EN asserts               | EN = High                                                                                        |     | 0.65 |              | ms   |  |
|                                  |                                      | $0 \text{ V} \le \text{V}_{SS} \le 0.6 \text{ V}$ , 39-kΩ or no resistor to MODE/SS pin          |     | 1    |              |      |  |
| t <sub>SS_2</sub>                | Soft start ramp_up time              | 0 V $\leq$ V <sub>SS</sub> $\leq$ 0.6 V, 20-k $\Omega$ or 160-k $\Omega$ resistor to MODE/SS pin |     | 3    |              | ms   |  |
|                                  |                                      | 0 V $\leq$ V <sub>SS</sub> $\leq$ 0.6 V, 10-kΩ or 82-kΩ resistor to MODE/SS pin                  |     | 6    |              |      |  |
| PGDENDLY                         | PGD startup delay time               | $V_{SS} = 0.6 \text{ V to PGD (SSOK) going high,}$<br>$t_{SS} = 1 \text{ ms}$                    |     | 0.2  |              | ms   |  |

<sup>(1)</sup> Ensured by design. Not production tested.



# Electrical Characteristics (接下页)

over operating free-air temperature range,  $V_{VIN}$  = 12 V, PGND = GND (unless otherwise noted)

|                          | PARAMETER                                                | TEST CONDITIONS                                                                                        | MIN  | TYP                 | MAX  | UNIT       |
|--------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|---------------------|------|------------|
| RAMP                     |                                                          |                                                                                                        |      |                     |      |            |
|                          | Ramp amplitude                                           | 4.5 V ≤ V <sub>VIN</sub> ≤ 14.4 V                                                                      |      | V <sub>VIN</sub> /9 |      | V          |
|                          | Kamp ampillude                                           | 14.4 V ≤ V <sub>VIN</sub> ≤ 16 V                                                                       |      | 1.6                 |      |            |
| PWM                      |                                                          |                                                                                                        |      |                     |      |            |
| t <sub>MIN(off)</sub>    | Minimum OFF time                                         | f <sub>SW</sub> = 1 MHz                                                                                |      | 150                 |      | ns         |
| t <sub>MIN(on)</sub>     | Minimum ON time                                          | No load                                                                                                |      |                     | 90   | ns         |
| D <sub>MAX</sub>         | Maximum duty cycle                                       | f <sub>SW</sub> = 1 MHz                                                                                |      | 80%                 |      |            |
| SWITCHING F              | REQUENCY                                                 |                                                                                                        |      |                     | · ·  |            |
| f <sub>SW</sub>          | Switching frequency tolerance                            | $f_{SW} = 1 \text{ MHz}, R_T = 45.3 \text{ k}\Omega$                                                   | -10% |                     | 10%  |            |
| SOFT DISCH               | ARGE                                                     |                                                                                                        |      |                     |      |            |
| R <sub>SFTDIS</sub>      | Soft-discharge transistor resistance                     | EN = Low, V <sub>IN</sub> = 4.5 V, V <sub>OUT</sub> = 0.6 V                                            |      | 120                 |      | Ω          |
| OVERCURRE                | NT AND ZERO CROSSING                                     |                                                                                                        |      |                     | ,    |            |
|                          |                                                          | When I <sub>OUT</sub> exceeds this threshold for 4 consecutive cycles, 2.2-nF capacitor to MODE/SS pin |      | 4.5                 |      | Α          |
| I <sub>OCPL</sub>        | Overcurrent limit on high-side FET (peak)                | When I <sub>OUT</sub> exceeds this threshold for 4 consecutive cycles, no capacitor to MODE/SS pin     |      | 6                   |      | Α          |
|                          |                                                          | When I <sub>OUT</sub> exceeds this threshold for 4 consecutive cycles, 10-nF capacitor to MODE/SS pin  |      | 9                   |      |            |
|                          |                                                          | Immediately shut down when sensed current reach this value, 2.2-nF capacitor to MODE/SS pin            |      | 4.5                 |      | Α          |
| I <sub>OCPH</sub>        | One time overcurrent shut-off on the low-side FET (peak) | Immediately shut down when sensed current reach this value, no capacitor to MODE/SS pin                |      | 6                   |      | Α          |
|                          | (100)                                                    | Immediately shut down when sensed current reach this value, 10-nF capacitor to MODE/SS pin             |      | 9                   |      |            |
| $V_{ZXOFF}$              | Zero crossing comparator internal offset                 | SW – PGND, SKIP mode                                                                                   |      | -3                  |      | mV         |
| POWER GOO                | D                                                        |                                                                                                        |      |                     |      |            |
| $V_{PGDL}$               | Power good low threshold                                 | Measured at the FB pin w/r/t VREF                                                                      | 80%  | 83%                 | 86%  |            |
| V <sub>PGDH</sub>        | Power good high threshold                                | Measured at the FB pin w/r/t VREF                                                                      | 114% | 117%                | 120% | · <u> </u> |
| V <sub>PG(hys)</sub>     | Power good hysteresis                                    |                                                                                                        |      | 2                   |      |            |
| V <sub>IN(min_pg)</sub>  | Minimum Vin voltage for valid PG at startup.             | Measured at $V_{\text{IN}}$ with 1-mA (or 2-mA) sink current on PG pin at startup                      |      |                     | 1    | V          |
| V <sub>PG(pd)</sub>      | Power good pull-down voltage                             | Pull down voltage with 4-mA sink current                                                               |      | 0.2                 | 0.4  | V          |
| I <sub>PG(leak)</sub>    | Power good leakage current                               | Hi-Z leakage current, apply 3.3-V in off state                                                         |      | 12                  | 16.2 | μΑ         |
| . ,                      | RVOLTAGE AND UNDERVOLTAG                                 | E PROTECTION                                                                                           |      |                     |      |            |
| T <sub>OVPDLY</sub>      | Overvoltage protection delay time                        | Time from FB out of +17% of VREF to OVP fault                                                          |      | 2                   |      | μs         |
| T <sub>UVPDLY</sub>      | Undervoltage protection delay time                       | Time from FB out of -17% of VREF to UVP fault                                                          |      | 10                  |      | μs         |
| THERMAL SH               | IUTDOWN                                                  |                                                                                                        |      |                     |      |            |
| THSD <sup>(1)</sup>      | Thermal shutdown                                         | Shutdown controller, attempt soft-stop                                                                 | 130  | 140                 | 150  | °C         |
| THSD <sub>HYST</sub> (1) | Thermal shutdown hysteresis                              | Controller restarts after temperature drops                                                            |      | 40                  |      | °C         |



### 6.6 Typical Characteristics





## Typical Characteristics (接下页)





### 7 Detailed Description

#### 7.1 Overview

The TPS53313 is a high-efficiency switching regulator with two integrated N-channel MOSFETs and is capable of delivering up to 6 A of load current. The TPS53316 provides output voltage from 0.6 V up to 0.7  $\times$  V<sub>IN</sub> from 4.5-V to 16-V wide input voltage range. The output voltage accuracy is better than  $\pm 1\%$  over load, line, and temperature.

This device can operate in either forced continuous conduction mode (FCCM) or skip mode with selectable softstart time to fit various application needs. Skip mode operation provides reduced power loss and increases the efficiency at light load. The unique, patented PWM modulator enables smooth light load to heavy load transition while maintaining fast load transient.

## 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 7.3 Feature Description

### 7.3.1 Soft-Start Operation

The soft-start operation reduces the inrush current during the start-up time. A slow rising reference is generated by the soft-start circuitry and sent to the input of the error amplifier. When the soft-start ramp voltage is less than 600 mV, the error amplifier uses this ramp voltage as the reference. When the ramp voltage reaches 600 mV, a fixed 600-mV reference voltage is used for the error amplifier. The soft-start time has selectable values of 1 ms, 3 ms, and 6 ms.



### Feature Description (接下页)

#### 7.3.2 Power Good

The TPS53313 monitors the output voltage through the FB pin. If the FB voltage is within 117% and 83% of the reference voltage, the power good signal remains high. If the FB voltage is outside of this range, the PG pin pin is pulled low by the internal open drain output.

During start up, the power good signal has a 200-µs delay after the FB voltage falls into the power good range limit when the soft-start time is set to 1 ms. There is also 10-µs delay during shut down.

#### 7.3.3 UVLO Function

The TPS53313 provides UVLO protection for input voltage, VIN. If the input voltage is lower than UVLO threshold voltage minus the hysteresis, the device shut off. When the voltage rises above the threshold voltage, the device restarts. The typical UVLO rising threshold is 4.23 V. Hysteresis of 200 mV for input voltage is provided to prevent glitch.

#### 7.3.4 Overcurrent (OC) Protection

The TPS53313 provides peak current protection and continuously monitors the current flowing through high-side and low-side MOSFETs. If the current through the high-side FET exceeds the current limit threshold, the high-side FET turns off and the low-side FET turns on. An overcurrent (OC) counter starts to increment every switching cycle to count the occurrence of the overcurrent events. The converter shuts down immediately when the OC counter reaches 4. The OC counter resets if the detected current is less than 6 A (with 6-A OC setting) after an OC event.

Another set of overcurrent circuitry monitors the current through low-side FET. If the current through the low-side FET exceeds 6 A (with 6-A OC setting), the overcurrent protection is engaged and turns off both high-side and low-side FETs immediately.

Therefore, the device is fully protected against overcurrent during both on-time and off-time. Also, the OC threshold is selectable and can be set to 4.5 A, 6 A, or 9 A by connecting different capacitor in parallel with MODE/SS pin. After OC events, the device stops switching and enters hiccup mode. A re-start is attempted after a hiccup waiting time. If the fault condition is not cleared, hiccup mode operation may continue indefinitely

#### 7.3.5 Overvoltage and Undervoltage Protection

The TPS53313 monitors the voltage divided feedback voltage to detect the overvoltage and undervoltage conditions. When the feedback voltage is greater than 117% of the reference, overvoltage protection is triggered, the high-side MOSFET turns off and the low-side MOSFET turns on. Then the output voltage drops and the FB voltage reaches the undervoltage threshold. At that point the low-side MOSFET turns off and the device goes into tri-state logic.

When the feedback voltage is lower than 83% of the reference voltage, the undervoltage protection counter starts. If the feedback voltage remains lower than the undervoltage threshold voltage after 10  $\mu$ s, the device turns off both the high-side and low-side MOSFETs and then goes into tri-state logic.

After the undervoltage events, the device stops switching and enters hiccup mode. A restart is attempted after a hiccup waiting time. If the fault condition is not cleared, hiccup mode operation may continue indefinitely.

#### 7.3.6 Overtemperature Protection

The TPS53313 continuously monitors the die temperature. If the die temperature exceeds the threshold value (140°C typical), the device shuts off. When the device is cooled to 40°C below the overtemperature threshold, it restarts and returns to normal operation.

#### 7.3.7 Output Discharge

When the EN pin is low, the TPS53313 discharges the output capacitors through an internal MOSFET switch between SW and GND while the high-side and low-side MOSFETs are maintained in the OFF state. The typical discharge switch on resistance is 120  $\Omega$ . This function is disabled when  $V_{VIN}$  is less than 1 V.



### Feature Description (接下页)

#### 7.3.8 Switching Frequency Setting and Synchronization

The clock frequency is programmed by the value of the resistor connected from the RT/SYNC pin to GND. The switching frequency is programmable between 250 kHz and 1.5 MHz.

Also, TPS53313 is able to synchronize to external clock. The synchronization is fulfilled by connecting the RT/SYNC pin to external clock source. If no external pulse is received from RT/SYNC pin, the device continues to operate the internal clock.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation Mode

The TPS53313 has 6 operation modes determined by the MODE/SS pin connection as listed in 表 1. The current limit thresholds and associated capacitance selections are shown in 表 2.

| •                         |                |                                         |
|---------------------------|----------------|-----------------------------------------|
| MODE/SS PIN<br>CONNECTION | OPERATION MODE | t <sub>SS</sub> SOFT-START<br>TIME (ms) |
| 10 kΩ to GND              | FCCM           | 6                                       |
| 20 kΩ to GND              | FCCM           | 3                                       |
| 39 kΩ to GND              | FCCM           | 1                                       |
| 82 kΩ to GND              | Skip mode      | 6                                       |
| 160 kΩ to GND             | Skip mode      | 3                                       |
| Floating                  | Skip mode      | 1                                       |

表 1. Operation Mode Selection

表 2. Capacitor Selection

| MODE/SS PIN SETTING (nF) | CURRENT LIMIT THRESHOLD (A) |  |  |  |
|--------------------------|-----------------------------|--|--|--|
| No capacitor             | 6                           |  |  |  |
| 2.2                      | 4.5                         |  |  |  |
| 10                       | 9                           |  |  |  |

In forced continuous conduction mode (FCCM), the high-side FET is ON during the on-time and low-side FET is ON during the off-time. The switching is synchronized to the internal clock thus the switching frequency is fixed.

In this mode, the switching frequency remains constant over the entire load range which is suitable for applications that need tight control of switching frequency.

In skip mode, the high-side FET is on during the on-time and low-side FET is on during the off-time until the inductor current reaches zero. An internal zero-crossing comparator detects the zero crossing of inductor current from positive to negative. When the inductor current reaches zero, the comparator sends a signal to the logic control and turns off the low-side FET. The on-pulse in skip mode is designed to be 25% higher than CCM to provide hysteresis to avoid chattering between CCM and skip mode.

Also, the overcurrent protection threshold can be set to 4.5 A, 6 A or 9 A by changing the capacitor that is in parallel with MODE/SS pin. Specifically, a 6-A current limit threshold is set without an external capacitor, the 4.5 A current limit threshold is set with a 2.2-nF capacitor, and the 9-A current limit threshold is set when a 10-nF capacitor is in parallel with MODE/SS pin.

### 7.4.2 Light Load Operation

In skip mode, when the load current is less than half of inductor ripple current, the inductor current reaches zero by the end of OFF-Time. The light load control scheme then turns off the low-side MOSFET when inductor current reaches zero. Since there is no negative inductor current, the energy delivered to the load per switching cycle is increased compared to the normal PWM mode operation. The controller then reduces the switching frequency to maintain the output voltage regulation. The switching loss is reduced and thus efficiency is improved.



In skip mode, when the load current decreases, the switching frequency also decreases continuously in discontinuous conduction mode (DCM). When the load current is 0 A, the minimum switching frequency is reached. It is also required that the difference between  $V_{VBST}$  and  $V_{SW}$  to be higher than 3.3 V to ensure the supply for high-side gate driver.



图 12. TPS53313 Operation Modes in Light and Heavy Load Conditions

#### 7.4.3 Forced Continuous Conduction Mode

When choosing FCCM, the TPS53313 is operating in continuous conduction mode in both light and heavy load condition. In this mode, the switching frequency remains constant over the entire load range which is suitable for applications need tight control of switching frequency at a cost of lower efficiency at light load.



## 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS53313 device is a high-efficiency synchronous-buck converter. The device suits low output voltage point-of-load applications with 6-A or lower output current in computing and similar digital consumer applications.

### 8.2 Typical Application

This design example describes a voltage-mode, 6-A synchronous buck converter with integrated MOSFETs. The device provides a fixed 1.2-V output at up to 6-A from a 12-V input bus.



图 13. Typical Application Schematic



### Typical Application (接下页)

#### 8.2.1 Design Requirements

| 表 3 | . Design | Example | Converter | <b>Specifications</b> |
|-----|----------|---------|-----------|-----------------------|
|     |          |         |           |                       |

|                     | PARAMETER           | TEST CONDITION         | MIN  | TYP                    | MAX  | UNIT |
|---------------------|---------------------|------------------------|------|------------------------|------|------|
| V <sub>IN</sub>     | Input voltage       |                        | 10.8 | 12                     | 13.2 | V    |
| V <sub>OUT</sub>    | Output voltage      |                        |      | 1.2                    |      | V    |
| V <sub>RIPPLE</sub> | Output ripple       | I <sub>OUT</sub> = 6 A |      | 1% of V <sub>OUT</sub> |      | V    |
| I <sub>OUT</sub>    | Output current      |                        |      |                        | 6    | Α    |
| f <sub>SW</sub>     | Switching frequency |                        |      | 600                    |      | kHz  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Inductor Selection

The inductance value should be determined to give the ripple current of approximately 20% to 40% of maximum output current. The inductor ripple current is determined by 公式 1.

$$I_{L(ripple)} = \frac{1}{L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(1)

The inductor also requires a low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation.

#### 8.2.2.2 Output Capacitor Selection

The output capacitor selection is determined by output ripple and transient requirement. When operating in CCM, the output ripple has three components:

$$V_{RIPPLE} = V_{RIPPLE(C)} + V_{RIPPLE(ESR)} + V_{RIPPLE(ESL)}$$
(2)

$$V_{RIPPLE(C)} = \frac{I_{L(ripple)}}{8 \times C_{OUT} \times f_{SW}}$$
(3)

$$V_{RIPPLE(ESR)} = I_{L(ripple)} \times ESR$$
(4)

$$V_{RIPPLE(ESL)} = \frac{V_{IN} \times ESL}{L}$$
(5)

When ceramic output capacitor is chosen, the ESL component is usually negligible. In the case when multiple output capacitors are used, the total ESR and ESL should be the equivalent of the all output capacitors in parallel.

When operating in DCM, the output ripple is dominated by the component determined by capacitance. It also varies with load current and can be expressed as shown in 公式 6.

$$V_{\text{RIPPLE}(\text{DCM})} = \frac{\left(\alpha \times I_{\text{L(ripple)}} - I_{\text{OUT}}\right)^2}{2 \times f_{\text{SW}} \times C_{\text{OUT}} \times I_{\text{L(ripple)}}}$$

where

α is the DCM on-time coefficient and can be expressed as shown in 公式 7.

$$\alpha = \frac{t_{ON(DCM)}}{t_{ON(CCM)}} \tag{7}$$





图 14. DCM Output Voltage Ripple

### 8.2.2.3 Input Capacitor Selection

The selection of input capacitor should be determined by the ripple current requirement. The ripple current generated by the converter needs to be absorbed by the input capacitors as well as the input source. The RMS ripple current from the converter can be expressed as shown in 公式 8.

$$I_{IN(ripple)} = I_{OUT} \times \sqrt{D \times (1 - D)}$$

where

$$D = \frac{V_{OUT}}{V_{IN}} \tag{9}$$

To minimize the ripple current drawn from the input source, sufficient input decoupling capacitors should be placed close to the device. The ceramic capacitor is recommended due to its low ESR and low ESL. The input voltage ripple can be calculated as below when the total input capacitance is determined by 公式 10.

$$V_{\text{IN(ripple)}} = \frac{I_{\text{OUT}} \times D}{f_{\text{SW}} \times C_{\text{IN}}}$$
(10)

#### 8.2.2.4 Output Voltage Setting Resistors Selection

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in 公式 11. R1 is connected between VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended value for R1 is from 1k to 5k. Determine R2 using 公式 11.

$$R2 = \frac{0.6}{V_{OUT} - 0.6} \times R1 \tag{11}$$

#### 8.2.2.5 Compensation Design

The TPS53313 employs voltage mode control. To effectively compensate the power stage and ensure fast transient response, Type III compensation is typically used.

$$G_{CO} = 4 \times \frac{1 + s \times C_{OUT} \times ESR}{1 + s \times \left(\frac{L}{DCR + R_{LOAD}} + C_{OUT} \times (ESR + DCR)\right) + s^2 \times L \times C_{OUT}}$$
(12)

The output LC filter introduces a double pole which can be calculated as shown in 公式 13.



$$f_{DP} = \frac{1}{2 \times \pi \times \sqrt{L \times C_{OUT}}}$$
(13)

The ESR zero of can be calculated as shown in 公式 14.

$$f_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$
(14)

图 15 and 图 16 shows the configuration of Type III compensation and typical pole and zero locations. 公式 15 through 公式 17 describe the compensator transfer function and poles and zeros of the Type III network.

$$G_{EA} = \frac{\left(1 + s \times C1 \times (R1 + R3)\right)\left(1 + s \times R4 \times C2\right)}{\left(s \times R1 \times (C2 + C3)\right) \times \left(1 + s \times C1 \times R3\right) \times \left(1 + s \times R4 \frac{C2 \times C3}{C2 + C3}\right)} \tag{15}$$

$$f_{Z1} = \frac{1}{2 \times \pi \times R4 \times C2} \tag{16}$$

$$f_{Z2} = \frac{1}{2 \times \pi \times (R1 + R3) \times C1} \cong \frac{1}{2 \times \pi \times R1 \times C1}$$
(17)





#### 图 15. Type III Compensation Network Schematic

图 16. Type III Compensation Network Waveform

$$f_{P1} = 0$$
 (18)

$$f_{P2} = \frac{1}{2 \times \pi \times R3 \times C1} \tag{19}$$

$$f_{P3} = \frac{1}{2 \times \pi \times R4 \times \left(\frac{C2 \times C3}{C2 + C3}\right)} \cong \frac{1}{2 \times \pi \times R4 \times C3}$$
(20)

The two zeros can be placed near the double pole frequency to cancel the response from the double pole. One pole can be used to cancel ESR zero, and the other non-zero pole can be placed at half switching frequency to attenuate the high frequency noise and switching ripple. Suitable values can be selected to achieve a compromise between high phase margin and fast response. A phase margin higher than 45° is required for stable operation.

For DCM operation, a capacitor with a value between 100 pF and 220 pF is recommended for C3 when the output capacitance is between 22  $\mu$ F and 220  $\mu$ F.

### TEXAS INSTRUMENTS

#### 8.2.3 Application Curves









## 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range from 4.5 V to 16 V. This input supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme (see recommendations in *Layout*).

## 10 Layout

### 10.1 Layout Guidelines

Good layout is essential for stable power supply operation. Follow these guidelines for an efficient PCB layout:

- Separate the power ground and analog ground planes. Connect them together at one location.
- Use 6 vias to connect the thermal pad to power ground.
- Place VIN, BP7 and BP3 decoupling capacitors as close to the device as possible.
- Use wide traces for VIN, PGND and SW. These nodes carry high-current and also serve as heat sinks.
- Place feedback and compensation components as close to the device as possible.
- Keep analog signals (FB, COMP) away from noisy signals (SW, VBST).

### 10.2 Layout Example



图 26. TPS53313 Layout Example



#### 11 器件和文档支持

#### 11.1 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的*提醒我* (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

SmoothPWM, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TPS53313RGER          | Active     | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>53313     |
| TPS53313RGER.A        | Active     | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>53313     |
| TPS53313RGET          | Active     | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>53313     |
| TPS53313RGET.A        | Active     | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TPS<br>53313     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS53313RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS53313RGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 20-Apr-2023



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53313RGER | VQFN         | RGE             | 24   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS53313RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月