**TPS40190** ZHCSJV7D -JULY 2005-REVISED JUNE 2019 # TPS40190 4.5V 至 15V 输入、电压模式、同步降压控制器 # 1 特性 - 输入工作电压范围: 4.5V 至 15V - 基准为 0.591V ±1% - 电压模式控制 - 适用于内部管理、驱动器电源和轻外部负载的内部 5V 稳压器 - 可选短路保护阈值 - 预偏置输出安全保护 - 300kHz 固定开关频率 - 内部软启动 - 小型 3mm x 3mm、10 引脚 SON 封装 - 适用于 N 沟道 MOSFET 的自举驱动器 - 自适应反跨导功能 - 内部自举二极管 - 用于降低开关损耗的 1.2A 驱动器 # 2 应用 - 电缆调制解调器 CPE - 数字机顶盒 - 显卡/音频卡 - 入门级和中端服务器 ## 3 说明 TPS40190 是一款成本更低的同步降压控制器,额定工作电压范围为 4.5V 至 15V,并且可实现固定频率电压模式电源。该控制器使用自适应反跨导方案来预防高侧和整流器 MOSFET 同时打开,从而防止两个MOSFET 中出现击穿电流。 该控制器还提供三个短路保护阈值数值,用户可从中择一。可通过从 COMP 连接到 GND 的单个外部电阻器对保护等级进行设置。在启动期间,可检测连接到 COMP 的阻抗,并将信息解码,以便在三个阈值中选择一个。如果控制器检测到输出短路,则会关闭两个 MOSFET,并在达到超时时间后尝试重启。这能在持续故障情况下实现有限的功率耗散。 TPS40190 可提供强大的驱动器以最大限度减小功率级中的开关损耗,降低 MOSFET 中积累的热量,并允许使用更大的 MOSFET 而不会影响开关时间。 #### 器件信息(1) | | BB 11 1H 10 | | |----------|-------------|-----------------| | 器件型号 | 封装 | 封装尺寸 (标称值) | | TPS40190 | VSON (10) | 3.00mm × 3.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 # 简化应用示意图 | | | 目录 | | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>5<br>6 | 特性 | 8<br>2 8<br>4 9 | 7.1 Overview | | 7 | 6.2 Dissipation Ratings 4 6.3 Recommended Operating Conditions 4 6.4 Electrical Characteristics 5 6.5 Typical Characteristics 7 Detailed Description 11 | 1<br>5<br>7 | 9.3 社区资源 20 9.4 商标 20 9.5 静电放电警告 20 9.6 Glossary 20 10 机械、封装和可订购信息 20 | **4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Revision C (July 2012) to Revision D | Page | |----------------------------------------------------------------------|------| | 仅有编辑更改,无技术性修订 | | | Deleted Ordering Information table | 3 | | Changes from Revision B (August 2007) to Revision C | Page | | Added a new paragraph to the end of the Enable Functionality section | 14 | # 5 Pin Configuration and Functions DRC Package 10-Pin VSON Top View DRC PACKAGE (TOP VIEW) #### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |-----|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0 | DESCRIPTION | | 1 | ENABLE | I | Logic level input that starts or stops the controller from an external user command. A high level turns the controller on. This pin has a high-impedance internal pull-up integrated into the device. Because this pin is high impedance, a 10-nF capacitor to ground or an external pull-up resistor (100 k $\Omega$ ) to VDD is recommended to avoid noise coupling to this pin. | | 2 | FB | 1 | Inverting input to the error amplifier | | 3 | COMP | 0 | Output of the error amplifier. Connecting a resistance from COMP to GND sets the output short circuit detection threshold. See applications information for details. | | 4 | VDD | 1 | Power input to the controller | | 5 | GND | _ | Common connection for the controller | | 6 | BP5 | 0 | Output bypass for the internal regulator. Connect 4.7-µF capacitor from this pin to GND. Low power, low noise loads may be connected here if desired. The sum of the external load and the gate drive requirements must not exceed 40 mA. The regulator is turned off when the ENABLE pin is pulled low. | | 7 | LDRV | 0 | Output to the rectifier FET gate | | 8 | BOOT | ı | Power supply for the flying high-side driver | | 9 | SW | I | Sense line for the adaptive anti cross conduction circuitry. Serves as common connection for the flying high side FET driver | | 10 | HDRV | 0 | Bootstrapped output for driving the gate of the high side N channel FET. | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | | |---------------------------------------|---------------------------------------------------------|------|------|------|--| | | VDD | -0.3 | 16.5 | | | | | SW | -5 | 22 | | | | Input voltage range | BOOT-SW, HDRV-SW (differential from BOOT or HDRV to SW) | -0.3 | 6 | V | | | | COMP | -0.3 | 3 | | | | | FB, BP5, LDRV, ENABLE | -0.3 | 6 | | | | Operating junction temperature, | T <sub>J</sub> | -40 | 125 | °C | | | Storage temperature, T <sub>stg</sub> | | -55 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 Dissipation Ratings | PACKAGE | R <sub>θJA</sub> High-K Board <sup>(1)</sup><br>(°C/W) | R <sub>0JC</sub> <sup>(2)</sup><br>(°C/W) | |---------|--------------------------------------------------------|-------------------------------------------| | DRC | 47.9 | 14.1 | <sup>1)</sup> The JEDEC High-K (2s2p) board design used to derive this data was a 3-inch x 3-inch (7.5-cm x 7.5-cm), multilayer board with one-ounce internal power and ground planes and two-ounce copper traces on top and bottom of the board. # 6.3 Recommended Operating Conditions | | | MIN | NOM MAX | UNIT | |----------|--------------------------------|-----|---------|------| | $V_{DD}$ | Input voltage | 4.5 | 15 | V | | $T_A$ | Operating free-air temperature | -40 | 85 | °C | <sup>(2)</sup> The junction-to-case impedance is measured from the die to the thermal pad on the device package. ### 6.4 Electrical Characteristics $T_A = -40$ °C to 85°C, $V_{VDD} = 12 V_{dc}$ , $T_A = T_J$ , and all parameters at zero power dissipation (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------|-----------------------------------------------------------------------------|-----|------|------|-------| | ., | - u . u | 0°C ≤ T <sub>J</sub> ≤ 85°C | 585 | 591 | 597 | ., | | $V_{FB}$ | Feedback voltage range | -40°C ≤ T <sub>J</sub> ≤ 85°C | 582 | 591 | 597 | mV | | INPUT SU | IPPLY | | | | | | | $V_{VDD}$ | Input voltage range | | 4.5 | | 15.0 | V | | | One work and a summer of | V <sub>ENABLE</sub> = 2.5 V, Outputs switching | | | 2.5 | mA | | $I_{VDD}$ | Operating current | V <sub>ENABLE</sub> = 0.6 V | | | 20 | μА | | ON BOAR | RD REGULATOR | · | | | | | | $V_{5VBP}$ | Output voltage | $V_{VDD} > 6 \text{ V}, I_{5VBP} \le 10 \text{ mA}$ | 5.1 | 5.3 | 5.5 | V | | $V_{DO}$ | Regulator dropout voltage | $V_{VDD} - V_{BP5}$ , $V_{VDD} = 5 \text{ V}$ , $I_{BP5} \le 25 \text{ mA}$ | | 270 | 400 | mV | | I <sub>SC</sub> | Regulator current limit threshold | | 40 | | | mA | | I <sub>BP5</sub> | Average current <sup>(1)</sup> | | | | 40 | | | OSCILLA. | TOR | · | | | | | | f <sub>SW</sub> | Switching frequency | | 240 | 300 | 360 | kHz | | $V_{RMP}$ | Ramp amplitude <sup>(2)</sup> | | | 0.75 | | V | | V <sub>VALLEY</sub> | Valley voltage <sup>(2)</sup> | | | 0.5 | | V | | PWM | | | | | | | | D <sub>MAX</sub> | Maximum duty cycle <sup>(2)</sup> | | 85% | | | | | t <sub>ON(min)</sub> | Minimum controlled pulse <sup>(2)</sup> | | | | 130 | ns | | 4 | Outrout drives does divises | HDRV off to LDRV on | | 50 | | | | t <sub>DEAD</sub> | Output driver dead time | LDRV off to HDRV on | | 25 | | ns | | SOFT-ST | ART | | | | | | | t <sub>SS</sub> | Soft-start time | | 3.0 | 4.7 | 7.0 | ms | | t <sub>SSDLY</sub> | Soft-start delay time <sup>(3)</sup> | | | 6 | | ms | | t <sub>REG</sub> | Time to regulation | | | 10.5 | | ms | | ERROR A | MPLIFIER | | | | | | | GBWP | Gain bandwidth product <sup>(2)</sup> | | 5 | | | MHz | | $A_{OL}$ | DC gain <sup>(2)</sup> | | 60 | | | dB | | $I_{IB}$ | Input bias current (current out of FB pin) | | 100 | | 0 | nΑ | | I <sub>EAOP</sub> | Output source current | $V_{FB} = 0 V$ | 1 | | | mA | | $I_{EAOM}$ | Output sink current | $V_{FB} = 2 V$ | 1 | | | mA | | SHORT C | IRCUIT PROTECTION | | | | | | | t <sub>PSS(min)</sub> | Minimum pulse during short circuit <sup>(2)</sup> | | | | 250 | ns | | t <sub>BLNK</sub> | Blanking time <sup>(2)</sup> | | 100 | 140 | 180 | ns | | t <sub>OFF</sub> | Off-time between restart attempts | | 25 | 95 | | ms | | | | R <sub>COMP(GND)</sub> = OPEN, T <sub>J</sub> = 25°C | 256 | 320 | 384 | <br>I | | $V_{ILIM}$ | Short circuit comparator threshold voltage | $R_{COMP(GND)} = 4 \text{ k}\Omega, T_J = 25^{\circ}\text{C}$ | 128 | 160 | 192 | mV | | | | $R_{COMP(GND)} = 12 \text{ k}\Omega, T_J = 25^{\circ}\text{C}$ | 368 | 460 | 552 | Ì | <sup>(1) 40</sup> mA is the current available for MOSFET gate drive, the device itself and any external loads. The sum of these must not exceed 40 mA. <sup>(2)</sup> Specified by design. Not production tested. <sup>(3)</sup> The delay time is the time delay from application of power to the device or from assertion of ENABLE until the output begins to rise. # **Electrical Characteristics (continued)** $T_A = -40$ °C to 85°C, $V_{VDD} = 12 \ V_{dc}$ , $T_A = T_J$ , and all parameters at zero power dissipation (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------|-----------------------------------------------------|-----|------|-----|------| | OUTPUT D | RIVERS | | | | | | | R <sub>HDHI</sub> | High-side driver pull-up resistance | $V_{BOOT}$ - $V_{SW}$ = 4.5 V, $I_{HDRV}$ = -100 mA | | 3 | 6 | Ω | | R <sub>HDLO</sub> | High-side driver pull-down resistance | $V_{BOOT}$ - $V_{SW}$ = 4.5 V, $I_{HDRV}$ = 100 mA | | 1.5 | 3 | Ω | | R <sub>LDHI</sub> | Low-side driver pull-up resistance | $I_{LDRV} = -100 \text{ mA}$ | | 2.5 | 5 | Ω | | R <sub>LDLO</sub> | Low-side driver pull-down resistance | I <sub>LDRV</sub> = 100 mA | | 0.8 | 1.5 | Ω | | t <sub>HRISE</sub> | High-side driver rise time (2) | C <sub>LOAD</sub> = 1 nF | | 15 | 35 | ns | | t <sub>HFALL</sub> | High-side driver fall time <sup>(2)</sup> | C <sub>LOAD</sub> = 1 nF | | 10 | 25 | ns | | t <sub>LRISE</sub> | Low-side driver rise time (2) | C <sub>LOAD</sub> = 1 nF | | 15 | 35 | ns | | t <sub>LFALL</sub> | Low-side driver fall time <sup>(2)</sup> | C <sub>LOAD</sub> = 1 nF | | 10 | 25 | ns | | UNDERVO | LTAGE LOCKOUT (UVLO) | | | | | | | $V_{UVLO}$ | Turn-on voltage | | 4.1 | 4.25 | 4.4 | V | | UVLO <sub>HYST</sub> | Hysteresis | | 270 | 320 | 370 | mV | | SHUTDOW | N | • | • | | | | | V <sub>IH</sub> | High-level input voltage | ENABLE | | | 2.8 | V | | V <sub>IL</sub> | Low-level input votlage | ENABLE | 0.6 | | | V | | BOOT DIO | DE | | | | | | | V <sub>DFWD</sub> | Bootstrap diode forward voltage | I <sub>BOOT</sub> = 5 mA | 0.6 | 0.8 | 1.2 | V | # 6.5 Typical Characteristics # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** Figure 7. Enable Threshold On vs Temperature Figure 8. Enable Threshold On vs Input Voltage Figure 9. Enable Threshold Off vs Temperature Figure 10. Enable Threshold Off vs Input Voltage Figure 11. Soft Start Timing vs Temperature Figure 12. Total Startup Time vs Temperature # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** # 7 Detailed Description #### 7.1 Overview The TPS40190 is a cost optimized controller providing all the necessary features to construct a high-performance DC-DC converter while keeping costs to a minimum. Support for pre-biased outputs eliminates concerns about damaging sensitive loads during start-up. Strong gate drivers for the high side and rectifier N-channel MOSFETs decrease switching losses for increased efficiency. Adaptive gate drive timing minimizes body diode conduction in the rectifier MOSFET, also increasing efficiency. Selectable short circuit protection thresholds and hiccup recovery from a short-circuit increase design flexibility and minimize power dissipation in the event of a prolonged output fault. A dedicated enable pin (ENABLE) allows the converter to be placed in a very low quiescent current shutdown mode. Internally fixed switching frequency and soft-start time reduce external component count, simplifying design and layout, as well as reducing footprint and cost. The 3-mm $\times$ 3-mm package size also contributes to a reduced overall converter footprint. ### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Internally Fixed Parameters The TPS40190 has a fixed internal switching frequency of 300 kHz. Soft-start time is fixed at 4.7 ms typical and the UVLO level is set between 4.1 V and 4.4 V. ## **Feature Description (continued)** #### 7.3.2 Output Short Circuit Protection The short circuit detection in the TPS40190 is done by sensing the voltage drop across the high side FET when it is on. If the voltage drop across this FET exceeds the selected threshold in any given switching cycle, a counter counts up one count and the FET is turned off early. If the voltage drop across that FET does not exceed this threshold, the counter is decremented for that cycle and the FET is allowed to remain on for the normal pulse width commanded by the internal pulse width modulator. If the counter fills up (a count of 7) a fault condition is declared and the drivers turn both FETs off. After a timeout of approximately 95 ms, the controller attempts to restart. If a short circuit is still present at the output, the current ramps quickly up to the short-circuit threshold and another fault condition is declared. The device then waits 95 ms to attempt to restart again. Typical waveforms during a short circuit event are shown in Figure 21 and Figure 22. Figure 21. Output Short Circuit Detected (Nominal Threshold 25 A) Figure 22. Output Fault Hiccup Restart Timing The TPS40190 provides three selectable short circuit protection thresholds: 160 mV, 320 mV and 460 mV. The particular threshold is selected by connecting a resistor from COMP to GND. Table 1 gives the short circuit thresholds for corresponding resistors from COMP to GND. Note that since the TPS40190 measures the resistance from COMP to GND during a 2-ms window, the compensation network from COMP to FB should have a time constant significantly less than 1 ms or there can be issues detecting the resistance and setting the correct short circuit threshold. This network should have no DC path from COMP to FB. The short circuit detection threshold in the TPS40190 has some temperature compensation built in to help offset the high-side FET rise in resistance as its temperature rises. A typical FET has a resistance temperature coefficient of about 4500 ppm/°C. The temperature coefficient of the short circuit threshold is approximately 4200 ppm/°C. Figure 23 shows how the short circuit threshold increases with temperature to help compensate for the FET resistance increase. The relative FET resistance change is based on an estimate of a linear 4500 ppm/°C temperature coefficient. The effectiveness of this compensation depends on how tight the thermal coupling between the TPS40190 and the high-side FET is. Better thermal coupling between the TPS40190 and the high-side FET gives better compensation effectiveness. # **Feature Description (continued)** Figure 23. Relative Short Circuit Threshold Change vs Temperature **Table 1. Short Circuit Threshold Voltage Selection** | SHORT CIRCUIT PROTECTION RESISTANCE, $R_{COMP}$ (k $\Omega$ ) | NOMINAL CURRENT LIMIT<br>VOLTAGE, V <sub>ILIM</sub> (mV) | |---------------------------------------------------------------|----------------------------------------------------------| | 10.8 to 13.2 | 460 | | OPEN | 320 | | 3.6 to 4.4 | 160 | The range of short circuit current thresholds that can be expected is given by Equation 1 and Equation 2. $$I_{SCP(max)} = \frac{V_{ILIM(max)}}{R_{DS(onMIN)}}$$ $$I_{SCP(min)} = \frac{V_{ILIM(min)}}{R_{DS(onMAX)}}$$ (1) #### where - I<sub>SCP</sub> is the short circuit current - V<sub>ILIM</sub> is the short circuit threshold - R<sub>DS(on)</sub> is the channel resistance of the high-side MOSFET (2) ### 7.3.3 Enable Functionality The TPS40190 has a dedicated ENABLE pin. This simplifies user level interface design since no multiplexed functions exist. Another benefit is a true low power shutdown mode of operation. In this state, the BP5 regulator is turned off. When the ENABLE pin is pulled to GND, the TPS40190 consumes a typical 20- $\mu$ A of current. A functionally equivalent circuit to the enable circuitry on the TPS40190 is shown in Figure 24. Figure 24. TPS40190 ENABLE Pin Internal Circuitry If the ENABLE pin is left floating, the chip starts automatically. The pin must be pulled to less than 600 mV to ensure that the TPS40190 is in shutdown mode. Note that the ENABLE pin is relatively high impedance. In some situations, there could be enough noise nearby to cause the ENABLE pin to swing below the 600 mV threshold and give erroneous shutdown commands to the rest of the device. There are two solutions to this problem should it arise. - 1. Place a capacitor from ENABLE to GND. A side effect of this is to delay the start of the converter while the capacitor charges past the enable threshold - 2. Place a resistor from VDD to ENABLE. This causes more current to flow in the shutdown mode, but does not delay converter startup. If a resistor is used, the total current into the ENABLE pin should be limited to no more than $500 \, \mu A$ . The ENABLE pin is self-clamping. The clamp voltage can be as low as 1 V with a 1-k $\Omega$ ground impedance. Due to this self-clamping feature, the pull-up impedance on the ENABLE pin should be selected to limit the sink current to less than 500 $\mu$ A. Driving the ENABLE pin with a low-impedance source voltage can result in damage to the device. Because of the self-clamping feature, it requires care when connecting multiple ENABLE pins together. For enabling multiple TPS4019x devices (TPS40190, TPS40192, TPS40193, TPS40195, TPS40197), see the Application Report SLVA509. Typical waveforms for startup and shutdown using the ENABLE pin are shown in Figure 25 and Figure 26. V<sub>ENABLE</sub> (10 V/ div) V<sub>LDRV</sub> (10 V/ div) V<sub>SW</sub> (10 V/ div) V<sub>OUT</sub> (500 mV/ div) T – Time – 20 μs / div Figure 25. Startup Using ENABLE Pin Figure 26. Shutdown Using ENABLE Pin ## 7.3.4 5-V Regulator The TPS40190 has an on board 5-V regulator that allows the part to operate from a single voltage feed. No separate 5-V feed to the part is required. This regulator needs to have $4.7-\mu F$ of capacitance on the BP5 pin for stability. A ceramic capacitor is suggested for this purpose. This regulator can also be used to supply power to nearby circuitry, eliminating the need for a separate LDO in some cases. If this pin is used for external loads, keep in mind that this is the power supply for the internals of the TPS40190. While efforts have been made to reduce sensitivity, any noise induced on this line has an adverse effect on the overall performance of the internal circuitry and shows up as increased pulse jitter, or skewed reference voltage. This regulator is turned off when the ENABLE pin is pulled low. The amount of power available from this pin varies with the size of the power MOSFETs that the drivers must operate. Larger MOSFETs require more gate drive current and reduces the amount of power available on this pin for other tasks. The total amount of current required by the gate drive and the external circuitry should not exceed 40 mA. The current required to drive the FET gates can be found from Equation 3. $$I_{G} = f_{SW} \times \left(Q_{G \text{ (high)}} + Q_{G \text{ (low)}}\right)$$ ### Where - I<sub>G</sub> is the required gate drive current - f<sub>SW</sub> is the switching frequency (300 kHz) - Q<sub>G(high)</sub> is the gate charge requirement for the high-side FET at 5 V V<sub>GS</sub> - $Q_{G(low)}$ is the gate charge requirement for the low-side FET at 5 V $V_{GS}$ #### 7.3.5 Startup Sequence and Timing The TPS40190 startup sequence is as follows. After input power is applied, the 5-V onboard regulator comes up. Once this regulator comes up, the TPS40190 goes through a period where it samples the impedance at the COMP pin and decides the short circuit protection threshold voltage. This is accomplished by placing 400 mV on the COMP pin for approximately 2 ms. During this time, the current is measured and compared against internal thresholds to select the short circuit protection threshold. After this, the COMP pin is brought low for 4 ms. This ensures that the feedback loop is preconditioned at startup and no sudden output rise occurs at the output of the converter when the converter is allowed to start switching. After these initial 6 milliseconds, the internal soft-start circuitry is engaged and the converter is allowed to start. See Figure 27. (3) #### 7.3.6 Prebias Outputs Some applications require that the converter not sink current during start-up if a pre-existing voltage is higher than the output. Because synchronous buck converters inherently sink current some method of overcoming this characteristic must be employed. Applications that require this operation are typically power rails for a multi supply processor or ASIC. The method used in this controller, is to not allow the low side or rectifier FET to turn on until there the output voltage commanded by the start up ramp is higher than the pre-existing output voltage. This is detected by monitoring the internal pulse width modulator (PWM) for its first output pulse. Because this controller uses a closed loop startup, the first output pulse from the PWM does not occur until the output voltage is commanded to be higher than the pre-existing voltage. This effectively limits the controller to sourcing current only during the startup sequence. If the pre-existing voltage is higher than the intended regulation point for the output of the converter, the converter starts and sinks current when the soft-start time has completed. A typical pre-biased start-up is shown in Figure 28. Figure 27. TPS40190 Start-up Timing Figure 28. Prebiased Start-up Timing # 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Typical Applications Figure 29. 12-V to 5-V at 10 A # **Typical Applications (continued)** Figure 30. 12-V to 1.2-V at 20 A # **Typical Applications (continued)** Figure 31. PMP1285, 12-V to 1.5-V, at 3.7 A # 9 器件和文档支持 #### 9.1 文档支持 #### 9.1.1 相关文档 请参阅如下相关文档: • TI 应用报告, 《启用多个 TPS4019x 器件》, SLVA509 ## 9.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.3 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ### 9.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 9.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 # 9.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 10 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TPS40190DRCR | Active | Production | VSON (DRC) 10 | 3000 LARGE T&R | Yes | NIPDAU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | 0190 | | TPS40190DRCR.A | Active | Production | VSON (DRC) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 0190 | | TPS40190DRCR.B | Active | Production | VSON (DRC) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 0190 | | TPS40190DRCRG4 | Active | Production | VSON (DRC) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 0190 | | TPS40190DRCT | Active | Production | VSON (DRC) 10 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 0190 | | TPS40190DRCT.A | Active | Production | VSON (DRC) 10 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 0190 | | TPS40190DRCT.B | Active | Production | VSON (DRC) 10 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 0190 | | TPS40190DRCTG4 | Active | Production | VSON (DRC) 10 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 0190 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 25-Sep-2024 # TAPE AND REEL INFORMATION | | • | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS40190DRCR | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.0 | 8.0 | 12.0 | Q2 | | TPS40190DRCR | VSON | DRC | 10 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS40190DRCT | VSON | DRC | 10 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 25-Sep-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS40190DRCR | VSON | DRC | 10 | 3000 | 367.0 | 367.0 | 38.0 | | TPS40190DRCR | VSON | DRC | 10 | 3000 | 346.0 | 346.0 | 33.0 | | TPS40190DRCT | VSON | DRC | 10 | 250 | 182.0 | 182.0 | 20.0 | 3 x 3, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司