









**TPS3431** 

ZHCSIJ7A - JULY 2018 - REVISED OCTOBER 2021

# 具有使能功能的 TPS3431 标准可编程监视器计时器

# 1 特性

- 出厂编程的精密看门狗计时器:
  - 可在 25°C 条件下实现 ±2.5% ( 典型值 ) 的看门 狗超时 (WDT) 精度
- 看门狗禁用功能
- 用户可编程看门狗超时
- 输入电压范围: V<sub>DD</sub> = 1.8V 至 6.5V
- 低静态电流: I<sub>DD</sub> = 10µA(典型值)
- 低电平有效的开漏输出
- 使能输入 (EN) 和使能输出 (ENOUT)
- 采用小型 3mm × 3mm 8 引脚 VSON 封装
- 工作结温范围:
  - 40°C 至 +125°C

# 2 应用

- 蜂窝式模块资产跟踪器
- 能量存储电源转换系统 (PCS)
- 电表
- 运动检测器(PIR、uWave等)
- IP 网络摄像头
- 外科手术设备

## 3 说明

TPS3431 是一款具有使能功能的标准可编程看门狗计 时器,适用于各种应用。看门狗超时可在 - 40°C 至 +125°C 温度范围内实现 15% 的高计时精度,在 25°C 下实现 2.5% 的典型计时精度,并且可通过外部电容器 或工厂编程的默认延迟设置进行编程。在开发过程中, 可以通过 Enable 引脚或 SET 逻辑引脚将看门狗禁 用,从而避免出现不必要的看门狗超时。

TPS3431 采用小型 3.00mm × 3.00mm 8 引脚 VSON 封装。

### 器件信息(1)

| 器件型号    | 封装       | 封装尺寸(标称值)       |
|---------|----------|-----------------|
| TPS3431 | VSON (8) | 3.00mm × 3.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



Copyright © 2018, Texas Instruments Incorporated

- 也可以将 EN 保持浮动并将其从内部上拉至 VDD
- 也可以将 ENOUT 保持浮动或将其连接至 WDO

## 标准看门狗计时器电路



标准化看门狗超时 (t<sub>WD</sub>) 精度 ( SET1 = 1 , CWD = NC)



# **Table of Contents**

| 1 特性                                 | 1 | 8 Application and Implementation        | 13               |
|--------------------------------------|---|-----------------------------------------|------------------|
| ,                                    |   | 8.1 Application Information             |                  |
| - <i>二, 1</i><br>3 说明                |   | 8.2 Typical Application                 |                  |
| 4 Revision History                   |   | 8.3 Programmable Application            | 17               |
| 5 Pin Configuration and Functions    |   | 9 Power Supply Recommendations          | 20               |
| 6 Specifications                     |   | 10 Layout                               | <mark>2</mark> 1 |
| 6.1 Absolute Maximum Ratings         |   | 10.1 Layout Guidelines                  | 21               |
| 6.2 ESD Ratings                      |   | 10.2 Layout Example                     | 21               |
| 6.3 Recommended Operating Conditions |   | 11 Device and Documentation Support     | <mark>22</mark>  |
| 6.4 Thermal Information              |   | 11.1 Device Support                     | <mark>22</mark>  |
| 6.5 Electrical Characteristics       |   | 11.2 Documentation Support              |                  |
| 6.6 Timing Requirements              |   | 11.3 接收文档更新通知                           | 22               |
| 6.7 Timing Diagrams                  |   | 11.4 支持资源                               |                  |
| 6.8 Typical Characteristics          |   | 11.5 Trademarks                         |                  |
| 7 Detailed Description               |   | 11.6 Electrostatic Discharge Caution    |                  |
| 7.1 Overview                         |   | 11.7 术语表                                |                  |
| 7.2 Functional Block Diagram         |   | 12 Mechanical, Packaging, and Orderable |                  |
| 7.3 Feature Description              |   | Information                             | 22               |
| 7.4 Device Functional Modes          |   |                                         |                  |
|                                      |   |                                         |                  |

# **4 Revision History**

| Cn | anges from Revision * (July 2018) to Revision A (June 2021)                                                  | Page     |
|----|--------------------------------------------------------------------------------------------------------------|----------|
| •  | 删除了"可在工作温度范围内实现 ±15% 的看门狗超时和看门狗复位延迟精度"                                                                       | 1        |
| •  | 使用网络链接更新了"应用"部分                                                                                              | 1        |
| •  | 删除了"-40°C至+125°C温度范围内实现15%的计时精度,"                                                                            | 1        |
| •  | Updated ESD Ratings                                                                                          | 4        |
|    | Updated I <sub>CWD</sub> min and max spec                                                                    |          |
| •  | Updated V <sub>CWD</sub> min and max spec                                                                    | 5        |
| •  | Added a footnote to for t <sub>INIT</sub>                                                                    | 6        |
| •  | Updated t <sub>WDU</sub> min and max boundry values from 0.85 and 1.15 to 0.905 and 1.095 respectively       | 13       |
| •  | Updated t <sub>WDU</sub> min and max values for all capacitors                                               | 13       |
| •  | Updated the equations 3 and 4 with t <sub>WD</sub> min and max boundry values from 0.85 and 1.15 to 0.905 ar | nd 1.095 |
|    | respectively                                                                                                 | 17       |
|    |                                                                                                              |          |

# **5 Pin Configuration and Functions**



- A. EN can also be left floating and is internally pulled-up to VDD
- B. ENOUT can also be left floating or tied to WDO

图 5-1. DRB Package: TPS3431 3-mm × 3-mm VSON-8 Top View

表 5-1. Pin Functions

| PI          | IN  | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VDD         | 1   | I   | Supply voltage pin. For noisy systems, connecting a 0.1- µ F bypass capacitor is recommended.                                                                                                                                                                                                                                                                                                                                                       |
| CWD         | 2   | 1   | Programmable watchdog timeout input. The watchdog timeout is set by connecting a capacitor between this pin and ground. Connecting via a 10-k Ω resistor to V <sub>DD</sub> or leaving unconnected further enables the selection of the preset watchdog timeouts; see the <i>CWD Functionality</i> section.  TheTPS3431 determines the watchdog timeout using 方程式 1                                                                                 |
| EN 3 I      |     | I   | Enable input pin. This pin is internally pulled up to V <sub>DD</sub> and must be logic high or left floating. When EN goes logic low, ENOUT goes logic low and WDI is ignored and WDO remains logic high. When EN goes logic high, ENOUT goes high (asserts) after the watchdog reset delay time (t <sub>RST</sub> ). This pin can also be driven with an external push-button, transistor, or microcontroller.                                    |
| GND         | 4   | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SET1        | 5   | I   | Logic input. Grounding the SET1 pin disables the watchdog timer. SET1 and CWD select the watchdog timeouts; see the SET1 section.                                                                                                                                                                                                                                                                                                                   |
| WDI         | 6   | I   | Watchdog input. A falling edge must occur at WDI before the timeout (t <sub>WD</sub> ) expires. When the watchdog is not in use, the SET1 pin can be used to disable the watchdog. WDI is ignored when WDO is low (asserted) and when the watchdog is disabled. If the watchdog is disabled, WDI cannot be left unconnected and must be driven to either VDD or GND.                                                                                |
| WDO 7 O     |     | 0   | Watchdog open-drain active-low output. Connect $\overline{\text{WDO}}$ with a 1-k $\Omega$ to 100-k $\Omega$ resistor to the correct pull-up voltage rail (V <sub>PU</sub> ). WDO goes low (asserts) when a watchdog timeout occurs. When a watchdog timeout occurs, WDO goes low (asserts) for the watchdog reset delay time (t <sub>RST</sub> ). When EN goes low, WDO is in a high-impedance state and will be pulled to logic high.             |
| ENOUT       | 8   | 0   | Enable open-drain active-high output. Connect ENOUT with a $1-k\Omega$ to $100-k\Omega$ resistor to the correct pull-up voltage rail (V <sub>PU</sub> ). When EN goes logic high, ENOUT goes high impedance and pulls logic high (asserts) due to the external pull-up resistor after the watchdog reset delay time (t <sub>RST</sub> ). When EN is forced logic low, ENOUT goes low after 200 ns and remains logic low as long as EN is logic low. |
| Thermal pac | i   | _   | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND.                                                                                                                                                                                                                                                                                                                                               |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                    |                                                               | MIN       | MAX                      | UNIT |
|------------------------------------|---------------------------------------------------------------|-----------|--------------------------|------|
| Supply voltage range               | VDD                                                           | - 0.3     | 7                        | V    |
| Output voltage range               | ENOUT, WDO                                                    | - 0.3     | 7                        | V    |
| Valtaga ranga                      | SET1, WDI, EN                                                 | - 0.3     | 7                        | V    |
| Voltage ranges                     | CWD                                                           | - 0.3     | VDD + 0.3 <sup>(3)</sup> | V    |
| Output pin current                 | ENOUT, WDO                                                    |           | ±20                      | mA   |
| Input current (all pins)           | ·                                                             |           | ±20                      | mA   |
| Continuous total power dissipation |                                                               | See # 6.4 | See # 6.4                |      |
|                                    | Operating junction, T <sub>J</sub> <sup>(2)</sup>             | - 40      | 150                      |      |
| Temperature                        | Operating free-air temperature, T <sub>A</sub> <sup>(2)</sup> | - 40      | 150                      | °C   |
|                                    | Storage, T <sub>stg</sub>                                     | - 65      | 150                      |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                | MIN                | NOM | MAX     | UNIT       |
|-------------------|--------------------------------|--------------------|-----|---------|------------|
| VDD               | Supply pin voltage             | 1.8                |     | 6.5     | V          |
| V <sub>SET1</sub> | SET1 pin voltage               | 0                  |     | 6.5     | V          |
| C <sub>CWD</sub>  | Watchdog timing capacitor      | 0.1 <sup>(1)</sup> |     | 1000(1) | nF         |
| CWD               | Pullup resistor to VDD         | 9                  | 10  | 11      | <b>k</b> Ω |
| R <sub>PU</sub>   | Pullup resistor, ENOUT and WDO | 1                  | 10  | 100     | <b>k</b> Ω |
| I <sub>EN</sub>   | EN pin current                 |                    |     | 10      | mA         |
| I <sub>WDO</sub>  | Watchdog output current        |                    |     | 10      | mA         |
| TJ                | Junction Temperature           | - 40               |     | 125     | °C         |

Using a C<sub>CWD</sub> capacitor of 0.1 nF or 1000 nF gives a t<sub>WDU(typ)</sub> of 62.74 ms or 77.45 seconds, respectively.

Product Folder Links: TPS3431

<sup>(2)</sup>  $T_{\perp} = T_{A}$  as a result of the low dissipated power in this device.

<sup>(3)</sup> The absolute maximum rating is V<sub>DD</sub> + 0.3 V or 7.0 V, whichever is smaller.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

## **6.4 Thermal Information**

|                        |                                              | TPS3431    |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRB (VSON) | UNIT |
|                        |                                              | 8 PINS     |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 50.7       |      |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 51.6       |      |
| R <sub> θ JB</sub>     | Junction-to-board thermal resistance         | 25.8       | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 1.3        | C/VV |
| ψ ЈВ                   | Junction-to-board characterization parameter | 25.8       |      |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.1        |      |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

at 1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V over the operating temperature range of  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  +125 $^{\circ}$ C (unless otherwise noted); the open-drain pullup resistors are 10 k  $_{\Omega}$ ; typical values are at T<sub>J</sub> = 25 $^{\circ}$ C

|                         | PARAMETER                           | TEST CONDITIONS                       | MIN                   | TYP  | MAX                   | UNIT |
|-------------------------|-------------------------------------|---------------------------------------|-----------------------|------|-----------------------|------|
| GENERAL                 | CHARACTERISTICS                     |                                       |                       |      | '                     |      |
| V <sub>DD</sub> (2) (3) | Supply voltage                      |                                       | 1.8                   |      | 6.5                   | V    |
| I <sub>DD</sub>         | Supply current                      |                                       |                       | 10   | 19                    | μA   |
| V <sub>POR</sub> (1)    | Power-on reset voltage              | V <sub>OL(MAX)</sub> = 0.25 V         |                       |      | 0.8                   | V    |
| WINDOW W                | VATCHDOG FUNCTION                   |                                       |                       |      |                       |      |
| I <sub>EN</sub>         | EN pin internal pullup current      | V <sub>EN</sub> = 0V                  | 500                   | 620  | 700                   | nA   |
| I <sub>CWD</sub>        | CWD pin charge current              | CWD = 0.5 V                           | 347                   | 375  | 403                   | nA   |
| V <sub>CWD</sub>        | CWD pin threshold voltage           |                                       | 1.196                 | 1.21 | 1.224                 | V    |
| V <sub>OL</sub>         | ENOUT, WDO output low               | VDD = 5 V, I <sub>SINK</sub> = 3 mA   |                       |      | 0.4                   | V    |
| I <sub>D</sub>          | ENOUT, WDO output leakage current   | VDD = 1.8 V, V <sub>WDO</sub> = 6.5 V |                       |      | 1                     | μΑ   |
| V <sub>IL</sub>         | Low-level input voltage (EN, SET1)  |                                       |                       |      | 0.25                  | V    |
| V <sub>IH</sub>         | High-level input voltage (EN, SET1) |                                       | 0.8                   |      |                       | V    |
| V <sub>IL(WDI)</sub>    | Low-level input voltage (WDI)       |                                       |                       |      | 0.3 × V <sub>DD</sub> | V    |
| V <sub>IH(WDI)</sub>    | High-level input voltage (WDI)      |                                       | 0.8 × V <sub>DD</sub> |      |                       | V    |

- (2)
- When  $V_{DD}$  falls below  $V_{POR}$ , WDI and ENOUT is undefined. When  $V_{DD}$  falls below VDD<sub>MIN</sub>, WDI is ignored and ENOUT is driven low During power-on,  $V_{DD}$  must be a minimum 1.8 V for at least 300  $\mu$ s before WDI is active and ENOUT is high impedance.

Copyright © 2021 Texas Instruments Incorporated



# **6.6 Timing Requirements**

|                       |                              |                                                       | MIN  | TYP      | MAX      | UNIT |
|-----------------------|------------------------------|-------------------------------------------------------|------|----------|----------|------|
| GENERAL               |                              |                                                       |      |          |          |      |
| t <sub>INIT</sub>     | CWD pin evaluation period    | d <sup>(1)</sup>                                      |      | 381      |          | μs   |
|                       | EN, SET1 pin setup time      |                                                       |      | 1        |          | μs   |
|                       | Startup delay <sup>(2)</sup> |                                                       |      | 300      |          | μs   |
| DELAY FU              | NCTION                       |                                                       |      |          | '        |      |
| t <sub>EN_ENOUT</sub> | EN to ENOUT delay            |                                                       |      | 200      |          | ns   |
| t <sub>RST</sub>      | Watchdog reset delay         |                                                       | 170  | 200      | 230      | ms   |
| WINDOW V              | VATCHDOG FUNCTION            |                                                       |      |          |          |      |
|                       |                              | CWD = NC, SET1 = 1                                    | 1360 | 1600     | 1840     | ms   |
|                       | \\/_t_h_h_n = time = =t      | CWD = 10 k $\Omega$ to VDD, SET1 = 1                  | 170  | 200      | 230      | ms   |
| $t_{WD}$              | Watchdog timeout             | CWD = NC, SET1 = 0                                    |      | Watchdog | disabled |      |
|                       |                              | CWD = 10 k $\Omega$ to VDD, SET1 = 0                  |      | Watchdog | disabled |      |
| t <sub>WD-setup</sub> | Setup time required for de   | vice to respond to changes on WDI after being enabled |      | 150      |          | μs   |
|                       | Minimum WDI pulse durat      | DI pulse duration 50                                  |      |          | ns       |      |
| t <sub>WD-del</sub>   | WDI to WDO delay             |                                                       |      | 50       |          | ns   |

<sup>(1)</sup> Refer to † 8.1.1.2.

Product Folder Links: TPS3431

<sup>(2)</sup> During power-on, VDD must be a minimum 1.8 V for at least 300 µs before WDI is active and ENOUT is high impedance.

# **6.7 Timing Diagrams**



图 6-1. Timing Diagram

### A. See 🛭 6-2 for WDI timing requirements.



图 6-2. Watchdog Timing Diagram



# **6.8 Typical Characteristics**

all typical characteristics curves are taken at 25°C with 1.8 V ≤ VDD ≤ 6.5 V (unless other wise noted)



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 7 Detailed Description

### 7.1 Overview

The TPS3431 is a standard programmable watchdog timer with enable/disable feature. This device includes a precision watchdog timer that achieves 15% timing accuracy over the specified temperature range of -40°C to +125°C.

#### 7.2 Functional Block Diagram



# 7.3 Feature Description

## 7.3.1 Enable Input (EN) and Enable Output (ENOUT)

The Enable (EN) input allows a processor or other logic circuits to initiate a single cycle watchdog reset by momentarily bringing Enable low, or a permanent disable by keeping Enable low. After EN goes to a logic high and  $V_{DD}$  is above  $V_{DD \ (min)}$ , ENOUT and  $\overline{WDO}$  go logic high after the watchdog reset delay time ( $t_{RST}$ ). If EN is not controlled externally, then EN can either be connected to  $V_{DD}$  or left floating because the EN pin is internally pulled up to VDD. When EN is forced logic low, ENOUT goes low after a propagation delay of 200 ns and  $\overline{WDO}$  goes high impedance and pulls to logic high due to the external pull-up resistor. Because  $\overline{WDO}$  and ENOUT are both open-drain outputs, these outputs can be tied together to create an OR logic function so that if either output pulls down to logic low, the other will also pull down logic low.

# 7.3.2 Watchdog Mode

This section provides information for the watchdog mode of operation.

#### 7.3.2.1 CWD

The CWD pin provides the user the functionality of both high-precision, factory-programmed watchdog timing options and user-programmable watchdog timing. The TPS3431 features three options for setting the watchdog timer: connecting a capacitor to the CWD pin, connecting a pull-up resistor to VDD, and leaving the CWD pin unconnected. The configuration of the CWD pin is evaluated by the device every time  $V_{DD}$  rises above  $V_{DD \, (min)}$ . The pin evaluation is controlled by an internal state machine that determines which option is connected to the CWD pin. The sequence of events typically takes 381  $\mu$ s ( $t_{INIT}$ ) to determine if the CWD pin is left unconnected, pulled-up through a resistor, or connected to a capacitor. If the CWD pin is being pulled up to VDD, a 10-k  $\Omega$  resistor is required.

## 7.3.2.2 Watchdog Input WDI

WDI is the watchdog timer input that controls the  $\overline{WDO}$  output. The WDI input is triggered by the falling edge of the input signal. To ensure proper functionality of the watchdog timer, always issue the WDI pulse before  $t_{WD(min)}$ . If the pulse is issued in this region, then  $\overline{WDO}$  remains unasserted. Otherwise, the device asserts  $\overline{WDO}$ , putting the  $\overline{WDO}$  pin into a low-impedance state therefore  $\overline{WDO}$  will be logic low.

The watchdog input (WDI) is a digital pin. To ensure there is no increase in  $I_{DD}$ , drive the WDI pin to either VDD or GND at all times. Putting the pin to an intermediate voltage can cause an increase in supply current ( $I_{DD}$ ) because of the architecture of the digital logic gates. When EN is logic low, the watchdog is disabled and all signals input to WDI are ignored. When EN is logic high, the device resumes normal operation and no longer ignores the signal on WDI. If the watchdog is disabled, drive the WDI pin to either VDD or GND.  $\boxed{8}$  7-1 shows the valid region for a WDI pulse to be issued to prevent  $\boxed{WDO}$  from being triggered and pulled low.



图 7-1. Watchdog Timing Diagram

## 7.3.2.3 Watchdog Output WDO

The TPS3431 features an active-low open-drain watchdog output that asserts when a pulse on WDI fails to arrive within the watchdog timeout. When EN is logic high, the  $\overline{\text{WDO}}$  signal maintains normal operation. When the EN pin is logic low, the  $\overline{\text{WDO}}$  pin goes to a high-impedance state and pulls logic high due to the external pull-up resistor. Because  $\overline{\text{WDO}}$  and ENOUT are both open-drain outputs, these outputs can be tied together to create an OR logic function so that if either output pulls down to logic low, the other will also pull down logic low.

#### 7.3.2.4 SET1

The SET1 pin can enable and disable the watchdog timer and should be used when disabling the watchdog timer for longer than one watchdog reset cycle. If SET1 is set to GND, the watchdog timer is disabled and WDI is ignored. If the watchdog timer is disabled, drive the WDI pin to either GND or VDD to ensure that there is no increase in I<sub>DD</sub>. When SET1 is logic high, the watchdog operates normally. The SET1 pin can be changed dynamically; however, if the watchdog is going from disabled to enabled there is a 150 μs setup time where the watchdog does not respond to changes on WDI, as shown in  $\[mathbb{g}\]$  7-2. Note: disabling using SET1 pin causes a delay defined by the fixed 150-us setup time when enabling again.



图 7-2. Enabling and Disabling the Watchdog

#### 7.4 Device Functional Modes

表 7-1 summarizes the functional modes of the TPS3431.

| A 1 i Bovice i unotional modes              |      |       |                                           |      |  |  |
|---------------------------------------------|------|-------|-------------------------------------------|------|--|--|
| $V_{DD}$                                    | EN   | ENOUT | WDI                                       | WDO  |  |  |
| V <sub>DD</sub> < V <sub>POR</sub>          |      |       |                                           |      |  |  |
| $V_{POR} \leqslant V_{DD} < V_{DD(min)}$    |      | Low   | Ignored                                   | High |  |  |
| V <sub>DD</sub> > V <sub>DD (min)</sub> (1) | High | High  | t <sub>PULSE</sub> < t <sub>WD(min)</sub> | High |  |  |
| $V_{DD} > V_{DD \text{ (min)}}^{(1)}$       | High | High  | t <sub>PULSE</sub> > t <sub>WD(min)</sub> | Low  |  |  |
| $V_{DD} > V_{DD (min)}$ (1)                 | Low  | Low   | Ignored                                   | High |  |  |

表 7-1. Device Functional Modes

- (1)  $V_{DD}$  must be above  $V_{DD \text{ (min)}}$  for longer than 300  $\mu$ s.
- (2) Where t<sub>pulse</sub> is the time between the falling edges on WDI.

# 7.4.1 $V_{DD}$ is Below $V_{POR}$ ( $V_{DD} < V_{POR}$ )

When  $V_{DD}$  is less than  $V_{POR}$ ,  $\overline{WDO}$  is undefined and can be either high or low. The state of  $\overline{WDO}$  largely depends on the load that the  $\overline{WDO}$  pin is experiencing.

Copyright © 2021 Texas Instruments Incorporated



# 7.4.2 Above Power-On-Reset, But Less Than $V_{DD(min)}$ ( $V_{POR} \leq V_{DD} < V_{DD(min)}$ )

When the voltage on  $V_{DD}$  is less than  $V_{DD(min)}$ , and greater than or equal to  $V_{POR}$ , the  $\overline{WDO}$  signal is asserted (logic low). When EN is logic low, the watchdog output  $\overline{WDO}$  is in a high-impedance state and logic low regardless of the WDI signal that is input to the device.

# 7.4.3 Normal Operation ( $V_{DD} \ge V_{DD(min)}$ )

When  $V_{DD}$  is greater than or equal to  $V_{DD(min)}$  and EN is logic high, the  $\overline{WDO}$  signal is determined by WDI. When WDI is within the watchdog timeout, the internal MOSFET turns off and  $\overline{WDO}$  is pulled high through external pull-up resistor. When WDI is not within the watchdog timeout, the internal MOSFET turns on and  $\overline{WDO}$  is pulled to logic low. When EN is logic low, ENOUT goes to logic low and  $\overline{WDO}$  goes to a high-impedance state and pulls to logic high due to the external pull-up resistor.

Product Folder Links: TPS3431

# 8 Application and Implementation

#### Note

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 8.1 Application Information

The following sections describe in detail proper device implementation, depending on the final application requirements.

#### 8.1.1 CWD Functionality

The TPS3431 features three options for setting the watchdog timeout: connecting a capacitor to the CWD pin, connecting a pull-up resistor to VDD, and leaving the CWD pin unconnected.  $\boxtimes$  8-1 shows a schematic drawing of all three options. If this pin is connected to VDD through a 10-k $\Omega$  pullup resistor or left unconnected (high impedance), then the factory-programmed watchdog timeouts are enabled; see the # 8.1.1.1 section. Otherwise, the watchdog timeout can be adjusted by placing a capacitor from the CWD pin to ground.



图 8-1. CWD Charging Circuit

#### 8.1.1.1 Factory-Programmed Timing Options

If using the factory-programmed timing options (listed in  $\frac{1}{8}$  8-1), the CWD pin must either be unconnected or pulled up to VDD through a 10-k  $\Omega$  pull-up resistor. Using these options enables high-precision, 15% accurate watchdog timing.

|                                | & 6-1. Factory Programmed Watchdog Timing |       |                    |                   |      |  |
|--------------------------------|-------------------------------------------|-------|--------------------|-------------------|------|--|
| INPUT STANDARD WATCHDOG TIMEOU |                                           |       | IDOG TIMEOUT WDT ( | t <sub>WD</sub> ) | UNIT |  |
| CMD                            | SET1                                      | MIN   | TYP                | MAX               | UNIT |  |
| NC                             | 0                                         | Watch | Watchdog disabled  |                   |      |  |
| NC                             | 1                                         | 1360  | 1600               | 1840              | ms   |  |
| 10 kΩ to VDD                   | 0                                         | Watch | Watchdog disabled  |                   |      |  |
| 10 kΩ to VDD                   | 1                                         | 170   | 200                | 230               | ms   |  |

表 8-1. Factory Programmed Watchdog Timing

#### 8.1.1.2 CWD Adjustable Capacitor Watchdog Timeout

Adjustable capacitor timing is achievable by connecting a capacitor to the CWD pin. If a capacitor is connected to CWD, then a 375-nA, constant-current source charges  $C_{CWD}$  until  $V_{CWD}$  = 1.21 V.  $\frac{1}{8}$  8-2 shows how to

Copyright © 2021 Texas Instruments Incorporated



calculate  $t_{WD}$  using 方程式 1 and the SET1 pin. The TPS3431 determines the watchdog timeout with the formulas given in 方程式 1, where  $C_{CWD}$  is in nanofarads and  $t_{WD}$  is in milliseconds.

$$t_{WD}(ms) = 77.4 \times C_{CWD}(nF) + 55 (ms)$$
 (1)

The TPS3431 is designed and tested using  $C_{CWD}$  capacitors between 100 pF and 1  $\mu$ F. Note that 方程式 1 is for ideal capacitors and capacitor tolerances vary the actual device timing. For the most accurate timing, use ceramic capacitors with COG dielectric material. If a  $C_{CWD}$  capacitor is used, 方程式 1 can be used to set  $t_{WD}$  for the watchdog timeout. 表 8-3 shows the minimum and maximum calculated  $t_{WD}$  values using an ideal capacitor.

表 8-2. Programmable CWD Timing

| INF              | INPUT WATCHDOG TIMEOUT WDT (t <sub>WD</sub> ) <sup>(1)</sup> |                         |                       |                         |    |  |  |  |
|------------------|--------------------------------------------------------------|-------------------------|-----------------------|-------------------------|----|--|--|--|
| CWD              | SET1                                                         | MIN                     | MIN TYP MAX           |                         |    |  |  |  |
| C <sub>CWD</sub> | 0                                                            | Wat                     | Watchdog disabled     |                         |    |  |  |  |
| C <sub>CWD</sub> | 1                                                            | t <sub>WD</sub> × 0.905 | t <sub>WD</sub> 方程式 1 | t <sub>WD</sub> × 1.095 | ms |  |  |  |

(1) Calculated from 方程式 1 using an ideal capacitor.

表 8-3. t<sub>WD</sub> Values for Common Ideal Capacitor Values

| C                | WATCH              | UNIT  |                    |      |
|------------------|--------------------|-------|--------------------|------|
| C <sub>CWD</sub> | MIN <sup>(1)</sup> | TYP   | MAX <sup>(1)</sup> | ONII |
| 100 pF           | 56.77              | 62.74 | 68.7               | ms   |
| 1 nF             | 119.82             | 132.4 | 144.98             | ms   |
| 10 nF            | 750                | 829   | 908                | ms   |
| 100 nF           | 7054               | 7795  | 8536               | ms   |
| 1 μF             | 70096              | 77455 | 84814              | ms   |

(1) The minimum and maximum values are calculated using an ideal capacitor.

### 8.2 Typical Application



Copyright © 2018, Texas Instruments Incorporated

- A. EN can also be left floating and is internally pulled-up to VDD
- B. ENOUT can also be left floating or tied to WDO

图 8-2. Monitoring a Microcontroller with Standard Watchdog Timer

#### 8.2.1 Design 1 Requirements

| PARAMETER                          | DESIGN REQUIREMENT                            | DESIGN RESULT                                                             |
|------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|
| Output logic voltage               | 3.3V Open-Drain                               | 3.3V Open-Drain                                                           |
| Watchdog Timeout                   | Leave CWD disconnected: 1.6 seconds (typical) | $t_{WD(min)}$ = 1360 ms, $t_{WD(TYP)}$ = 1600 ms, $t_{WD(max)}$ = 1840 ms |
| Maximum device current consumption | 35 μΑ                                         | 33 μA when WDO is asserted                                                |

#### 8.2.2 Detailed Design 1 Procedure

### 8.2.2.1 Calculating WDO Pullup Resistor Design 1

The TPS3431 uses an open-drain configuration for the  $\overline{WDO}$  circuit, as shown in  $\underline{\boxtimes}$  8-3. When the internal MOSFET is off, the external pull-up resistor pulls the drain of the transistor to VDD and when the MOSFET is turned on, the MOSFET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that  $V_{OL}$  is below the maximum value.

To choose the proper pull-up resistor, there are three key specifications to keep in mind: the pull-up voltage  $(V_{PU})$ , the recommended maximum  $\overline{WDO}$  pin current  $(I_{\overline{WDO}})$ , and  $V_{OL}$ .

The maximum  $V_{OL}$  is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with  $I_{WDO}$  kept below 10 mA. For this example, with a  $V_{PU}$  of 3.3 V, a resistor must be chosen to keep  $I_{WDO}$  below 35  $\mu$ A because this value is the maximum consumption current allowed. To ensure this specification is met, a pull-up resistor value of 100 k $\Omega$  was selected, which sinks a maximum of 33  $\mu$ A when  $\overline{WDO}$  is asserted.



图 8-3. WDO Open-Drain Configuration

#### 8.2.2.2 Setting the Watchdog Design 1

As illustrated in 8-1 there are three options for setting the watchdog timer. The design specifications in this application allow for a factory-programmed timing option by leaving CWD floating. To ensure proper functionality, a falling edge must be issued before  $t_{WD(min)}$  with is set for 1.36 seconds when CWD is not connected. 8-8 illustrates that a WDI signal with a period of 1 second keeps  $\overline{WDO}$  from asserting.

 $\boxtimes$  8-4 shows  $\overline{\text{WDO}}$  asserting when the WDI signal has a period longer than  $t_{\text{WD(max)}}$  which is 1.84 seconds when CWD is not connected.  $\boxtimes$  8-5 shows a watchdog fault caused by missing WDI pulse followed by correct timing WDI pulses to deactivate  $\overline{\text{WDO}}$ .

### 8.2.3 Application Curves Design 1

Unless otherwise stated, application curves were taken at  $T_A = 25$ °C.





图 8-5. WDO Fault Caused by missing WDI Pulses Followed by Correct Timing WDI Pulses

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 8.3 Programmable Application



Copyright © 2018, Texas Instruments Incorporated

图 8-6. Monitoring the Supply Voltage and Watchdog Supervision of a Microcontroller

#### 8.3.1 Design 2 Requirements

| PARAMETER                                  | DESIGN REQUIREMENT                                                                 | DESIGN RESULT                                                                                  |
|--------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Watchdog disable for initialization period | Watchdog must remain disabled for 5 seconds until logic enables the watchdog timer | 5.02 seconds (typ)                                                                             |
| Programmable disable feature               | Microcontroller controls SET1 on TPS3431 via a GPIO                                | The Microcontroller can disable TPS3431 via SET1 and thus disable the watchdog for any reason. |
| Output logic voltage                       | 1.8-V Open-Drain                                                                   | 1.8V Open-Drain                                                                                |
| Monitored rail (TPS3890)                   | 1.8 V with a 5% threshold and 1% accuracy                                          | Worst-case V <sub>ITN</sub> = 1.714 V - 4.7%                                                   |
| Watchdog timeout (TPS3431)                 | 265 ms typical                                                                     | $t_{WD(min)}$ = 213 ms, $t_{WD(TYP)}$ = 264 ms, $t_{WD(max)}$ = 319 ms                         |
| Maximum device current consumption         | 50 μΑ                                                                              | 37 μA when WDO is asserted                                                                     |

#### 8.3.2 Detailed Design 2 Procedure

#### 8.3.2.1 Calculating WDO Pullup Resistor Design 2

The TPS3431 uses an open-drain configuration for the  $\overline{WDO}$  circuit. When the internal MOSFET is off, the external pull-up resistor pulls the drain of the transistor to VDD and when the MOSFET is turned on, the MOSFET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that  $V_{OL}$  is below the maximum value. To choose the proper pull-up resistor, there are three key specifications to keep in mind: the pull-up voltage  $(V_{PU})$ , the recommended maximum  $\overline{WDO}$  pin current  $(I_{\overline{WDO}})$ , and  $V_{OL}$ . The maximum  $V_{OL}$  is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with  $I_{\overline{WDO}}$  kept below 10 mA. For this example, with a  $V_{PU}$  of 1.8 V, a resistor must be chosen to keep  $I_{\overline{WDO}}$  below 50  $\mu$  A because this value is the maximum consumption current allowed. To ensure this specification is met, a pull-up resistor value of 100 k $\Omega$  was selected, which sinks a maximum of 18  $\mu$  A when  $\overline{WDO}$  is asserted.

## 8.3.2.2 Setting the Watchdog Design 2

As illustrated in 图 8-1 there are three options for setting the watchdog timer. The design specifications in this application require the programmable timing option (external capacitor connected to CWD). When a capacitor is connected to the CWD pin, the watchdog timer is governed by 方程式 1. This equation estimation is only valid for ideal capacitors and any temperature or voltage derating must be accounted for separately.

$$C_{CWD}$$
 (nF) =  $(t_{WD}(ms) - 55) / 77.4 = (265 - 55) / 77.4 = 2.71 nF (2)$ 

The nearest standard capacitor value is 2.7 nF. Selecting 2.7 nF for the  $C_{CWD}$  capacitor gives the following minimum and maximum timing parameters:

Copyright © 2021 Texas Instruments Incorporated



$$t_{WD(MIN)} = 0.905 \times t_{WD(TYP)} = 0.905 \times (77.4 \times 2.7 + 55) = 238.902 \text{ ms}$$
 (3)

$$t_{WD(MAX)} = 1.095 \times t_{WD(TYP)} = 1.095 \times (77.4 \times 2.7 + 55) = 289.058 \text{ ms}$$
 (4)

Capacitor tolerance also influences  $t_{WD(MIN)}$  and  $t_{WD(MAX)}$ . Select a ceramic COG dielectric capacitor for high accuracy. For 2.7 nF, COG capacitors are readily available with 5% tolerances. This selection results in a 5% decrease in  $t_{WD(MIN)}$  and a 5% increase in  $t_{WD(MAX)}$ , giving 213.16 ms and 318.75 ms, respectively. To ensure proper functionality, a falling edge must be issued before  $t_{WD(min)}$ . 8 8-8 illustrates that a WDI signal with a period of 260 ms keeps  $\overline{WDO}$  from asserting.

## 8.3.2.3 Watchdog Disabled During Initialization Period Design 2

The watchdog is often needed to be disabled during startup to allow for an initialization period. When the initialization period is over, the watchdog timer is turned back on to allow the microcontroller to be monitored by the TPS3431. To achieve this setup, EN on TPS3431 is controlled by TPS3890 supervisor. In this application, the TPS3890 was chosen to monitor VDD as well, which means that the RESET on the TPS3890 stays low until VDD rises above VITN. When VDD comes up, the delay time can be adjusted through the CT capacitor on the TPS3890. With this approach, the RESET delay can be adjusted from a minimum of 25  $\mu$ s to a maximum of 30 seconds. For this design, a typical delay of 5 seconds is needed before the watchdog timer is enabled. The CT capacitor calculation (see the TPS3890 data sheet) yields an ideal capacitance of 4.67  $\mu$ F, giving a closest standard ceramic capacitor value of 4.7  $\mu$ F. When connecting a 4.7  $\mu$ F capacitor from CT to GND, the typical delay time is 5 seconds. 8-7 shows that when the watchdog is disabled, the WDO output remains high. However when SET1 goes high and there is no WDI signal, WDO begins to assert. See the TPS3890 datasheet for detailed information on the TPS3890. The ENOUT pin on the TPS3431 reflects the status of the EN pin and can be connected to the microcontroller for monitoring or can be left floating if not being used. When the TPS3431 is disabled, ENOUT is logic low and WDO is logic high so the user can also tie ENOUT to WDO to force WDO to logic low when TPS3431 is disabled.

#### 8.3.2.4 Programmable Disable Feature Design 2

The watchdog is often needed to be disabled during operation to prevent false watchdog faults. When the watchdog is disabled, all pulses or lack of pulses on WDI are ignored and \( \overline{WDO} \) is high impedance as shown in \( \overline{\text{8-9}}\). When the watchdog is re-enabled, the watchdog timer is turned back on after a watchdog start-up delay of 150 \( \mu\) s to allow the microcontroller to be monitored by the TPS3431. To achieve this setup, SET1 on TPS3431 is controlled by a GPIO on the microcontroller and must be logic high to enable to watchdog. To disable the watchdog, the microcontroller sets the GPIO connected to SET1 to logic low. To re-enable the watchdog, the microcontroller sets the GPIO connected to SET1 back to logic high. This configuration is useful when another device or signal is already using the EN pin on TPS3431, and a programmable disable feature with minimal delay upon enable is still required. When the watchdog is disabled using SET1 instead of EN, ENOUT remains unaffected which is useful when needing to disable the watchdog but not causing another device connected to ENOUT to be disabled.

#### 8.3.3 Application Curves Design 2

Unless otherwise stated, application curves were taken at  $T_A = 25$ °C.



Product Folder Links: TPS3431



图 8-9. Watchdog Disabled With Missing WDI Pulse

WDO is high-impedance and remains logic high due to pull-up resistor

When watchdog is disabled, WDI is ignored



# 9 Power Supply Recommendations

This device is designed to operate from an input supply with a voltage range between 1.8 V and 6.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1-µF capacitor between the VDD pin and the GND pin.

Product Folder Links: TPS3431

# 10 Layout

# 10.1 Layout Guidelines

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1-μF ceramic capacitor as near as possible to the VDD pin.
- If a C<sub>CWD</sub> capacitor or pull-up resistor is used, place these components as close as possible to the CWD pin. If the CWD pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- Place the pull-up resistor on WDO as close to the pin as possible.

## 10.2 Layout Example



- O Denotes a via
- A. EN can also be left floating and is internally pulled-up to VDD
- B. ENOUT can also be left floating or tied to  $\overline{\text{WDO}}$

图 10-1. TPS3431 Recommended Layout



# 11 Device and Documentation Support

## 11.1 Device Support

# 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- TPS3890 Low Quiescent Current, 1% Accurate Supervisor with Programmable Delay (SLVSD65)
- TPS3431EVM-780 Evaluation Module (SBVU033)

### 11.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击订阅更新进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 11.4 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的《使用条款》。

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.7 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS3431

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| TPS3431SDRBR          | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 431DD            |
| TPS3431SDRBR.A        | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 431DD            |
| TPS3431SDRBRG4        | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 431DD            |
| TPS3431SDRBRG4.A      | Active | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 431DD            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3431:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

• Automotive : TPS3431-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3431SDRBR   | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS3431SDRBRG4 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 18-Jun-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3431SDRBR   | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPS3431SDRBRG4 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月