### TPS3307-18, TPS3307-25, TPS3307-33

SLVS199C-DECEMBER 1998-REVISED DECEMBER 2006

8 🛛 V<sub>DD</sub>

6

5

7 | MR

RESET

RESET

D OR DGN PACKAGE

(TOP VIEW)

2

3

Δ

SENSE1

SENSE2

SENSE3

GND [

## TRIPLE PROCESSOR SUPERVISORS

### FEATURES

TRUMENTS

- Triple Supervisory Circuits for DSP and Processor-Based Systems
- Power-On Reset Generator With Fixed Delay Time of 200ms, No External Capacitor Needed
- Temperature-Compensated Voltage Reference
- Maximum Supply Current of 40μA
- Supply Voltage Range: 2V to 6V
- Defined RESET Output From  $V_{DD} \ge 1.1V$
- MSOP-8 and SO-8 Packages
- Temperature Range : 40°C to +85°C

### TYPICAL APPLICATIONS

Figure 1 lists some of the typical applications for the TPS3307 family, and a schematic diagram for a processor-based system application. This application uses TI part numbers TPS3307-33 and MSP430C325.



Figure 1. Applications Using the TPS3307 Family

### DESCRIPTION

The TPS3307 family is a series of micropower supply voltage supervisors designed for circuit initialization primarily in DSP and processor-based systems, which require more than one supply voltage.

The product spectrum of the TPS3307-xx is designed for monitoring three independent supply voltages: 3.3V/1.8V/adj, 3.3V/2.5V/adj or 3.3V/5V/adj. The adjustable SENSE input allows the monitoring of any supply voltage >1.25V.

The various supply voltage supervisors are designed to monitor the nominal supply voltage as shown in the following supply voltage monitoring table.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

During power-on,  $\overline{\text{RESET}}$  is asserted when the supply voltage V<sub>DD</sub> becomes higher than 1.1V. Thereafter, the supply voltage supervisor monitors the SENSE*n* inputs and keeps  $\overline{\text{RESET}}$  active as long as SENSE*n* remain below the threshold voltage V<sub>IT+</sub>.

An internal timer delays the return of the  $\overline{\text{RESET}}$  output to the inactive state (high) to ensure proper system reset. The delay time,  $t_{d (typ)} = 200$ ms, starts after all SENSE*n* inputs have risen above the threshold voltage  $V_{IT+}$ . When the voltage at any SENSE input drops below the threshold voltage  $V_{IT-}$ , the RESET output becomes active (low) again.

The TPS3307-xx family of devices incorporates a manual reset input, MR. A low level at MR causes RESET to become active. In addition to the active-low RESET output, the TPS3307-xx family includes an active-high RESET output.

The devices are available in either 8-pin MSOP or standard 8-pin SO packages.

The TPS3307-xx devices are characterized for operation over a temperature range of -40°C to +85°C.

| DEVICE     | NOM    | INAL SUPERVISED | VOLTAGE      | THRESHOLD VOLTAGE (TYP) |        |                      |  |
|------------|--------|-----------------|--------------|-------------------------|--------|----------------------|--|
|            | SENSE1 | SENSE2          | SENSE3       | SENSE1                  | SENSE2 | SENSE3               |  |
| TPS3307-18 | 3.3V   | 1.8V            | User defined | 2.93V                   | 1.68V  | 1.25V <sup>(1)</sup> |  |
| TPS3307-25 | 3.3V   | 2.5V            | User defined | 2.93V                   | 2.25V  | 1.25V <sup>(1)</sup> |  |
| TPS3307-33 | 5V     | 3.3V            | User defined | 4.55V                   | 2.93V  | 1.25V <sup>(1)</sup> |  |

#### SUPPLY VOLTAGE MONITORING

(1) The actual sense voltage has to be adjusted by an external resistor divider according to the application requirements.

#### AVAILABLE OPTIONS<sup>(1)</sup>

|                | PACKAGE              | D DEVICES                             |                        |                  |
|----------------|----------------------|---------------------------------------|------------------------|------------------|
| T <sub>A</sub> | SMALL OUTLINE<br>(D) | PowerPAD™<br>µ-SMALL OUTLINE<br>(DGN) | MARKING<br>DGN PACKAGE | CHIP FORM<br>(Y) |
|                | TPS3307-18D          | TPS3307-18DGN                         | TIAAP                  | TPS3307-18Y      |
| –40°C to +85°C | TPS3307-25D          | TPS3307-25DGN                         | TIAAQ                  | TPS3307-25Y      |
|                | TPS3307-33D          | TPS3307-33DGN                         | TIAAR                  | TPS3307-33Y      |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

| Function/Truth Tables | Fun | ction | /Truth | Tables |
|-----------------------|-----|-------|--------|--------|
|-----------------------|-----|-------|--------|--------|

| MR | SENSE1 > V <sub>IT1</sub> | SENSE2 > V <sub>IT2</sub> | SENSE3 > V <sub>IT3</sub> | RESET | RESET |
|----|---------------------------|---------------------------|---------------------------|-------|-------|
| L  | X <sup>(1)</sup>          | X <sup>(1)</sup>          | Х                         | L     | Н     |
| н  | 0                         | 0                         | 0                         | L     | Н     |
| н  | 0                         | 0                         | 1                         | L     | Н     |
| н  | 0                         | 1                         | 0                         | L     | Н     |
| н  | 0                         | 1                         | 1                         | L     | Н     |
| н  | 1                         | 0                         | 0                         | L     | Н     |
| н  | 1                         | 0                         | 1                         | L     | Н     |
| н  | 1                         | 1                         | 0                         | L     | Н     |
| н  | 1                         | 1                         | 1                         | н     | L     |

(1) X = Don't care





#### **TPS3307Y** Chip Information

These chips, when properly assembled, display characteristics similar to those of the TPS3307. Thermal compression or ultrasonic bonding may take place on the doped aluminium bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.



#### **Table 2. Terminal Functions**

| TERMIN          | TERMINAL |     | DESCRIPTION              |
|-----------------|----------|-----|--------------------------|
| NAME            | NO.      | I/O | DESCRIPTION              |
| GND             | 4        |     | Ground                   |
| MR              | 7        | I   | Manual reset             |
| RESET           | 5        | 0   | Active-low reset output  |
| RESET           | 6        | 0   | Active-high reset output |
| SENSE1          | 1        | I   | Sense voltage input 1    |
| SENSE2          | 2        | I   | Sense voltage input 2    |
| SENSE3          | 3        | I   | Sense voltage input 3    |
| V <sub>DD</sub> | 8        |     | Supply voltage           |

## Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                                                                         | UNIT                           |
|-----------------------------------------------------------------------------------------|--------------------------------|
| Supply voltage, V <sub>DD</sub> <sup>(2)</sup>                                          | 7V                             |
| MR pin                                                                                  | -0.3V to V <sub>DD</sub> +0.3V |
| All other pins <sup>(2)</sup>                                                           | -0.3V to 7V                    |
| Maximum low output current, I <sub>OL</sub>                                             | 5mA                            |
| Maximum high output current, I <sub>OH</sub>                                            | –5mA                           |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) | ±20mA                          |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DD}$ )                          | ±20mA                          |
| Continuous total power dissipation                                                      | See Dissipation Rating Table   |
| Operating free-air temperature range, T <sub>A</sub>                                    | -40°C to +85°C                 |
| Storage temperature range, T <sub>stg</sub>                                             | −65°C to +150°C                |
| Soldering temperature                                                                   | +260°C                         |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND. For reliable operation the device must not be operated at 7V for more than t = 1000h continuously.

### **Dissipation Rating Table**

| PACKAGE | T <sub>A</sub> ≤ +25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE $T_A = +25^{\circ}C$ | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|---------|----------------------------------------|-----------------------------------------------|----------------------------------------|----------------------------------------|
| DGN     | 2.14W                                  | 17.1mW/°C                                     | 1.37W                                  | 1.11W                                  |
| D       | 725mW                                  | 5.8mW/°C                                      | 464mW                                  | 377mW                                  |

### **Recommended Operating Conditions**

At specified temperature range.

|                                                                                       | MIN                   | MAX                                          | UNIT |
|---------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|------|
| Supply voltage, V <sub>DD</sub>                                                       | 2                     | 6                                            | V    |
| Input voltage at $\overline{\text{MR}}$ and SENSE3, V <sub>I</sub>                    | 0                     | V <sub>DD</sub> + 0.3                        | V    |
| Input voltage at SENSE1 and SENSE2, VI                                                | 0                     | (V <sub>DD</sub> +0.3)V <sub>IT</sub> /1.25V | V    |
| High-level input voltage at MR, V <sub>IH</sub>                                       | 0.7 x V <sub>DD</sub> |                                              | V    |
| Low-level input voltage at MR, V <sub>IL</sub>                                        |                       | $0.3 \times V_{DD}$                          | V    |
| Input transition rise and fall rate at $\overline{\text{MR}}$ , $\Delta t / \Delta V$ |                       | 50                                           | ns/V |
| Operating free-air temperature range, T <sub>A</sub>                                  | -40                   | +85                                          | °C   |

#### **Electrical Characteristics**

Over recommended operating free-air temperature range (unless otherwise noted).

|                  | PARAMETER                                             |          | TEST CONDITIONS                                                                              | MIN             | TYP  | MAX  | UNIT |  |  |  |
|------------------|-------------------------------------------------------|----------|----------------------------------------------------------------------------------------------|-----------------|------|------|------|--|--|--|
|                  |                                                       |          | $V_{DD} = 2V$ to 6V, $I_{OH} = -20 \ \mu A$                                                  | $V_{DD} - 0.2V$ |      |      |      |  |  |  |
| V <sub>OH</sub>  | High-level output voltage                             |          | $V_{DD} = 3.3V$ , $I_{OH} = -2mA$                                                            | $V_{DD} - 0.4V$ |      |      | V    |  |  |  |
|                  |                                                       |          | $V_{DD} = 6V, I_{OH} = -3mA$                                                                 | $V_{DD} - 0.4V$ |      |      |      |  |  |  |
|                  |                                                       |          | $V_{DD} = 2V$ to 6V, $I_{OL} = 20\mu A$                                                      |                 |      | 0.2  | -    |  |  |  |
| V <sub>OL</sub>  | Low-level output voltage                              |          | $V_{DD} = 3.3V$ , $I_{OL} = 2mA$                                                             |                 |      | 0.4  |      |  |  |  |
|                  |                                                       |          | $V_{DD} = 6V, I_{OL} = 3mA$                                                                  |                 |      | 0.4  |      |  |  |  |
|                  | Power-up reset voltage <sup>(1)</sup>                 |          | $V_{DD} \ge 1.1V, I_{OL} = 20\mu A$                                                          |                 |      | 0.4  | V    |  |  |  |
|                  |                                                       | VSENSE3  | $V_{DD} = 2V$ to 6V, $T_A = 0^{\circ}C$ to +85°C                                             | 1.22            | 1.25 | 1.28 |      |  |  |  |
| V <sub>IT-</sub> |                                                       |          | _                                                                                            | 1.64            | 1.68 | 1.72 |      |  |  |  |
|                  |                                                       | VSENSE1, |                                                                                              | 2.20            | 2.25 | 2.30 | V    |  |  |  |
|                  | Negative-going input threshold voltage <sup>(2)</sup> | VSENSE2  |                                                                                              | 2.86            | 2.93 | 3    |      |  |  |  |
|                  |                                                       |          |                                                                                              | 4.46            | 4.55 | 4.64 |      |  |  |  |
|                  |                                                       | VSENSE3  | $V_{DD} = 2V \text{ to } 6V,$<br>$T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ | 1.22            | 1.25 | 1.29 | V    |  |  |  |
|                  |                                                       |          | _                                                                                            | 1.64            | 1.68 | 1.73 |      |  |  |  |
|                  |                                                       | VSENSE1, |                                                                                              | 2.20            | 2.25 | 2.32 | - V  |  |  |  |
|                  |                                                       | VSENSE2  |                                                                                              | 2.86            | 2.93 | 3.02 |      |  |  |  |
|                  |                                                       |          |                                                                                              | 4.46            | 4.55 | 4.67 |      |  |  |  |
|                  |                                                       |          | V <sub>IT</sub> = 1.25V                                                                      |                 | 10   |      |      |  |  |  |
|                  |                                                       |          | V <sub>IT</sub> = 1.68V                                                                      |                 | 15   |      |      |  |  |  |
| V <sub>hys</sub> | Hysteresis at VSENSEn input                           |          | V <sub>IT</sub> = 2.25V                                                                      |                 | 20   |      | mV   |  |  |  |
|                  |                                                       |          | V <sub>IT</sub> = 2.93V                                                                      |                 | 30   |      |      |  |  |  |
|                  |                                                       |          | V <sub>IT</sub> = 4.55V                                                                      |                 | 40   |      |      |  |  |  |
|                  |                                                       | MR       | $\overline{\text{MR}} = 0.7 \times \text{V}_{\text{DD}}, \text{V}_{\text{DD}} = 6\text{V}$   |                 | -130 | -180 |      |  |  |  |
|                  | Lligh lovel input ourrest                             | SENSE1   | $VSENSE1 = V_{DD} = 6V$                                                                      |                 | 5    | 8    | μA   |  |  |  |
| I <sub>H</sub>   | High-level input current                              | SENSE2   | $VSENSE2 = V_{DD} = 6V$                                                                      |                 |      | 9    |      |  |  |  |
|                  |                                                       | SENSE3   | VSENSE3 = V <sub>DD</sub>                                                                    | -25             |      | 25   | nA   |  |  |  |
| 1                | Low lovel input current                               | MR       | $\overline{\text{MR}} = 0\text{V}, \text{V}_{\text{DD}} = 6\text{V}$                         |                 | -430 | -600 | μΑ   |  |  |  |
| L                | Low-level input current                               | SENSEn   | VSENSE1,2,3 = 0V                                                                             | -25             |      | 25   | nA   |  |  |  |
| DD               | Supply current                                        |          |                                                                                              |                 |      | 40   | μΑ   |  |  |  |
| C <sub>i</sub>   | Input capacitance                                     |          | $V_{I} = 0V \text{ to } V_{DD}$                                                              |                 | 10   |      | pF   |  |  |  |

(1) The lowest supply voltage at which  $\overline{\text{RESET}}$  becomes active.  $t_r$ ,  $V_{DD} \ge 15\mu s/V$ (2) To ensure best stability of the threshold voltage, a bypass capacitor (ceramic 0.1 $\mu$ F) should be placed close to the supply terminals.

### Timing Requirements

At  $V_{DD}$  = 2V to 6V,  $R_L$  = 1M $\Omega$ ,  $C_L$  = 50pF,  $T_A$  = +25°C.

|    | PARAME                     | ſER | TEST CONDITIONS MIN TYP MAX                                  |     | UNIT |    |
|----|----------------------------|-----|--------------------------------------------------------------|-----|------|----|
|    | SENSEn                     |     | $V_{SENSEnL} = V_{IT-} - 0.2V, V_{SENSEnH} = V_{IT+} + 0.2V$ | 6   |      | μs |
| ۱w | t <sub>w</sub> Pulse width | MR  | $V_{IH} = 0.7 \times V_{DD}, V_{IL} = 0.3 \times V_{DD}$     | 100 |      | ns |

### **Switching Characteristics**

At V<sub>DD</sub> = 2V to 6V, R<sub>L</sub> = 1M\Omega, C<sub>L</sub> = 50pF, T<sub>A</sub> = +25°C.

|                  | PARAMETER                                          |                                    | TEST CONDITIONS                                                                           | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub>   | Delay time                                         |                                    | $\frac{V_{I(SENSEn)} \ge V_{IT+} + 0.2V}{MR \ge 0.7 \times V_{DD}}$ . See Timing Diagram. | 140 | 200 | 280 | ms   |
| t <sub>PHL</sub> | Propagation (delay) time, high-to-low level output | MR to RESETMR to RESET             | $V_{I(SENSEn)} \ge V_{IT+} + 0.2V,$                                                       |     | 000 | 500 |      |
| t <sub>PLH</sub> | Propagation (delay) time, low-to-high level output | MR to RESETMR to RESET             | $V_{IH} = 0.7 \times V_{DD}, V_{IL} = 0.3 \times V_{DD}$                                  |     | 200 | 500 | ns   |
| t <sub>PHL</sub> | Propagation (delay) time, high-to-low level output | SENSEn to RESET<br>SENSEn to RESET | V <sub>IH</sub> = V <sub>IT+</sub> +0.2V, V <sub>IL</sub> = V <sub>IT</sub> - 0.2V,       |     | 1   | 5   |      |
| t <sub>PLH</sub> | Propagation (delay) time, low-to-high level output | SENSEn to RESET<br>SENSEn to RESET | $\overrightarrow{\text{MR}} \ge 0.7 \times V_{\text{DD}}$                                 |     | 1   |     | μs   |

### **Typical Characteristics**





**Typical Characteristics (continued)** 



### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|------------------|-----------------------|--------------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS3307-18D           | Active        | Production           | SOIC (D)   8     | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30718               |
| TPS3307-18D.A         | Active        | Production           | SOIC (D)   8     | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30718               |
| TPS3307-18DGN         | Active        | Production           | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAP                 |
| TPS3307-18DGN.A       | Active        | Production           | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAP                 |
| TPS3307-18DGNR        | Active        | Production           | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAP                 |
| TPS3307-18DGNR.A      | Active        | Production           | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAP                 |
| TPS3307-18DR          | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30718               |
| TPS3307-18DR.A        | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30718               |
| TPS3307-25D           | Active        | Production           | SOIC (D)   8     | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30725               |
| TPS3307-25D.A         | Active        | Production           | SOIC (D)   8     | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30725               |
| TPS3307-25DGN         | Active        | Production           | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAQ                 |
| TPS3307-25DGN.A       | Active        | Production           | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAQ                 |
| TPS3307-25DGNR        | Active        | Production           | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAQ                 |
| TPS3307-25DGNR.A      | Active        | Production           | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAQ                 |
| TPS3307-25DR          | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30725               |
| TPS3307-25DR.A        | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30725               |
| TPS3307-33D           | Active        | Production           | SOIC (D)   8     | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30733               |
| TPS3307-33D.A         | Active        | Production           | SOIC (D)   8     | 75   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30733               |
| TPS3307-33DGN         | Active        | Production           | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAR                 |
| TPS3307-33DGN.A       | Active        | Production           | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAR                 |
| TPS3307-33DGNR        | Active        | Production           | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAR                 |
| TPS3307-33DGNR.A      | Active        | Production           | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | AAR                 |
| TPS3307-33DR          | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30733               |
| TPS3307-33DR.A        | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | 30733               |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



www.ti.com

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3307 :

Enhanced Product : TPS3307-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS3307-18DGNR              | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3307-18DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS3307-25DGNR              | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3307-25DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS3307-33DGNR              | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS3307-33DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3307-18DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3307-18DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS3307-25DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3307-25DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS3307-33DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPS3307-33DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

### TEXAS INSTRUMENTS

www.ti.com

23-May-2025

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS3307-18D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3307-18D.A | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3307-25D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3307-25D.A | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3307-33D   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS3307-33D.A | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

## DGN 8

3 x 3, 0.65 mm pitch

## **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DGN0008D**

## **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



PowerPAD is a trademark of Texas Instruments.

## **DGN0008D**

## **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGN0008D

## **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated