**TPS2661** ZHCSMK7C - NOVEMBER 2020 - REVISED DECEMBER 2021 # TPS2661x: 具有输入和输出误接线保护功能的 50V 通用 4mA - 20mA、±20mA 电流环路保护器 # 1 特性 - 工作电压为 ±50V,绝对最大值为 ±55V - 集成固定双极 32mA 电流限制 - 启动时电流限制翻倍 - 与典型的分立式保护电路相比,节省 50% 的空间 - 低 R-on: 典型值为 7.5Ω - 低 $I_{O}$ (< 100nA) 由外部电源供电时从环路汲取的 - 防止输入和输出接线错误 - 信号线浪涌保护 IEC61000-4-5 ( 采用外部 TVS ) - 标准 A EFT (IEC61000-4-4) 抗扰度 (采用外部 TVS) - 支持无电源的环路测试(仅限 TPS26610) - 符合 HART 标准 - 使能端控制 - 使用 SGOOD 进行系统运行状况监测 - 热关断 # 2 应用 - 工厂自动化和控制 PLC 模拟输入和输出模块 - 电机驱动控制 - HART 输入 - HVAC 控制器 - UART IO 保护 - 热控制器 # 3 说明 TPS2661x 是一款紧凑、功能丰富且完全集成的电流环 路保护器,适用于模拟输入、模拟输出、传感器变送 典型的电路原理图 器、HART 输入和 UART IO 保护。该器件提供 ±20mA、0mA 至 20mA、4mA 至 20mA 的通用输入保 护。 $7.5\Omega$ 的低 $R_{ON}$ 值可有效降低电流环路中的压 降,从而扩展工作电压范围,即使在使用低压电源的情 况下也可支持器件运行。该器件可以承受高达 ±50V 正 负电源电压并保护负载免受影响。MODE 引脚提供了 灵活性,可以使通过器件的电流限制翻倍,从而能够正 确启动两个线控变送器。该器件能够使用低至 ±2.25V 至 ±20V 的外部双极性电源供电,还可以使用低至 3V 至 30V 的单极性电源供电。TPS26610 和 TPS26613 具有环路电源模式,便于在没有 ±Vs 电源的无电状态 下进行环路测试。 该器件还通过关闭电流路径来保护系统,防止模拟输出 和传感器变送器的输出侧误接线。TPS2661x 内部强大 的保护控制模块以及 50V 额定电压有助于防止信号线 的浪涌 (IEC61000-4-5) 和 EFT (IEC61000-4-4) 瞬 变。该器件采用 2.9mm × 1.6mm 8 引脚 SOT-23 封 装,大幅减小了系统占用空间。 ## 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |----------|------------|---------------| | TPS26610 | | | | TPS26611 | | | | TPS26612 | SOT-23 (8) | 2.9mm × 1.6mm | | TPS26613 | | | | TPS26614 | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 现场电源输入端的误接线保护 # **Table of Contents** | 1 特性 | 1 | 9.1 Application Information | 26 | |------------------------------------------|-------------|------------------------------------------------------|------| | 2 应用 | | 9.2 Typical Application: Analog Input Protection for | | | | | Current Inputs with TPS26610 | 26 | | 4 Revision History | | 9.3 Typical Application: Analog Input Protection for | | | 5 Device Comparison Table | | Multiplexed Current and Voltage Inputs with | | | 6 Pin Configuration and Functions | | TPS26611 | | | 7 Specifications | | 9.4 System Examples | | | 7.1 Absolute Maximum Ratings | | 10 Power Supply Recommendations | | | 7.2 ESD Ratings | | 11 Layout | | | 7.3 Recommended Operating Conditions | | 11.1 Layout Guidelines | | | 7.4 Thermal Information | | 11.2 Layout Example | 36 | | 7.5 Electrical Characteristics | | 12 Device and Documentation Support | 37 | | 7.6 Timing Requirements | | 12.1 接收文档更新通知 | 37 | | 7.7 Typical Characteristics | | 12.2 支持资源 | 37 | | 8 Detailed Description | | 12.3 Trademarks | | | 8.1 Overview | | 12.4 Electrostatic Discharge Caution | 37 | | 8.2 Functional Block Diagram | | 12.5 术语表 | | | 8.3 Feature Description | | 13 Mechanical, Packaging, and Orderable | | | 8.4 Device Functional Modes | | Information | 37 | | 9 Application and Implementation | | | | | 4 Revision History | | | | | 注:以前版本的页码可能与当前版本的页码不 | 门 | | | | Changes from Revision B (May 2021) to Re | evision C ( | December 2021) | Page | | • 向数据表添加了 TPS26613 和 TPS26614. | | | 1 | | Changes from Revision A (March 2021) to | Revision E | 3 (May 2021) | Page | 删除了*器件信息* 表中 TPS26611 和 TPS26612 的预览说明......1 SGOOD ΕN +Vs OUT # **5 Device Comparison Table** | PART<br>NUMBER | EN PIN | LOOP TESTING WITHOUT<br>±Vs SUPPLIES (LOOP<br>POWER MODE) | EXTENDED OVERLOAD<br>DURATION FOR FIRST<br>OVERLOAD EVENT | LATCH-OFF or AUTO-<br>RETRY WITH INPUT < -<br>Vs | APPLICATION | |----------------|--------|-----------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS26610 | No | Yes | No | Latch-off | Current Inputs. See Typical<br>Application: Analog Input Protection<br>for Current Inputs with TPS26610. | | TPS26611 | Yes | No | No | Latch-off | Multiplexed voltage and current inputs. Analog outputs. See Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611. | | TPS26612 | Yes | No | Yes. Overload expiry time is increased up to 5 s ( $t_{AR\_dis}$ ). | Latch-off | Power supply protection for transmitters and Analog outputs. See Power Supply Protection of 2-Wire Transmitter with TPS26612. | | TPS26613 | No | Yes | No | Auto-retry | Current inputs | | TPS26614 | Yes | No | No | Auto-retry | Multiplexed voltage and current inputs. Analog outputs | # **6 Pin Configuration and Functions** 图 6-1. TPS26610 and TPS26613 DDF Package 8-Pin SOT-23 (Top View) 图 6-2. TPS26611, TPS26612, and TPS26614 DDF Package 8-Pin SOT-23 (Top View) 表 6-1. Pin Functions | P | IN | TYPE | DESCRIPTION | |-------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1176 | DESCRIPTION | | GND | 1 | _ | Reference ground for all internal voltages. Connect to GND of the ±Vs supply. | | MODE | 2 | I | MODE selection pin for overload response. Sets current limit to $I_{OL}$ , $2 \times I_{OL}$ , or $2 \times I_{OL}$ with extended $I_{OL}$ expiry time. See the <i>Device Functional Modes</i> for details. | | - Vs | 3 | Р | Negative supply for dual supply configurations. Connect to GND when used in a single supply configuration. | | IN | 4 | Р | Signal/power input | | OUT | 5 | Р | Signal/power output | | +Vs | 6 | Р | Positive supply for powering the device | | EN | 7 | I | For the TPS26611, TPS26612, and TPS26614: Enable control. Pull EN low to turn off the device. EN has internal an pullup and it can be left floating to enable the device. | | VSNS | | I | For the TPS26610 and TPS26613: Supply sensing input for transition to loop power mode. If not used, this pin can be left open or floating. | | SGOOD | 8 | 0 | Signal good indicator pin. Whenever the device is within normal operating condition, SGOOD shows low indicating signal is good to read. This pin can also be used to drive an external LED to give a visual indication about the state of system. | Copyright © 2022 Texas Instruments Incorporated # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------------------------------------------|--------------------------------|----------------|-------|------| | IN, OUT, IN-OUT | | - 55 | 55 | V | | SGOOD, EN,MODE, VSNS | | - 0.3 | 5.5 | V | | +Vs | | -0.3 | 32 | V | | -Vs | | - 22 | 0.3 | V | | I <sub>MODE</sub> , I <sub>SGOOD</sub> , I <sub>EN</sub> | Source Current | Internally Lin | nited | | | I <sub>EN</sub> | Sink Current | Internally Lin | nited | | | I <sub>SGOOD</sub> | Sink Guitent | | 200 | μΑ | | т | Operating Junction temperature | - 40 | 150 | | | $T_J$ | -0.3 32 | °C | | | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |---------|--------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | v (ESD) | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|--------------------------------|------|---------|------| | IN,OUT | Voltage | - 50 | 50 | V | | +Vs, | Supply Voltage | 0 | 30 | | | -Vs | Supply Voltage | - 20 | 0 | V | | EN, SGOOD, VSNS | Voltage | 0 | 5 | V | | MODE | | 0 | 3 | V | | TJ | Operating Junction temperature | - 40 | 125 | °C | #### 7.4 Thermal Information | | | TPS2661 | | |------------------------|--------------------------------------------|------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDF (SOT-23-THN) | UNIT | | | | 8 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 117.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 57.6 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 40.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.2 | °C/W | Product Folder Links: TPS2661 # 7.4 Thermal Information (continued) | | | TPS2661 | | |------|----------------------------------------------|------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDF (SOT-23-THN) | UNIT | | | | 8 PINS | | | Ψ ЈВ | Junction-to-board characterization parameter | 40 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.5 Electrical Characteristics $^-$ 40° C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted)) | PAR | AMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|-----------------------------------------------------------------------------------|------| | SIGNAL INPUT (IN) | | | | | | | | V <sub>(IN)</sub> | IN Signal Voltage | | - 50 | | 50 | V | | I <sub>Q</sub> | Sum of Leakage Cureent from IN and OUT pins to | (-Vs) < V <sub>IN</sub> , V <sub>OUT</sub> < (+Vs - 0.35<br>V) | - 0.1 | | 0.1 | μA | | | GND in normal operation | (+Vs - 0.35 V) < V <sub>IN</sub> , V <sub>OUT</sub> < +Vs | | | 1 | uA | | I <sub>QFLT</sub> | Sum of leakage current<br>from IN and OUT pins to<br>-Vs pin during fault as<br>percentage of loop<br>current | V <sub>IN</sub> > +Vs, Current Limit Operation | | | 20 | % | | | Bipolar current limit | $V_{(IN)}$ - $V_{(OUT)}$ = ±1 V, -Vs connected to negative supply | ±25 | ±32 | ±40 | mA | | $I_{(OL)}$ | Unipolar Current limit | V <sub>(IN)</sub> - V <sub>(OUT)</sub> = +1 V, -Vs<br>connected to GND | 25 | 32 | 0.1 20 2 ±40 2 40 2 -25 72 ±165 ±275 -5.25 -1 -1 (+Vs)+0.30 (+Vs)+1.50 | mA | | | Unipolar current limit with V <sub>IN</sub> <-V <sub>S</sub> | V <sub>(IN)</sub> = -24-V V <sub>(OUT)</sub> = -19 V, -<br>Vs = -20 V. TPS26613/14 Only | - 40 | - 32 | - 25 | mA | | I <sub>(OL_Pulse)</sub> | Transient Pulse Over<br>Current Limit | $V_{(IN)} - V_{(OUT)} = +1.5 \text{ V, MODE} =$ Floating | 50 | 60 | 72 | mA | | | | MODE = GND | ±65 | | ±165 | mA | | I <sub>(FASTRIP)</sub> | Fast-trip current limit MODE = Floating or 180 k $\Omega$ to $\pm 140$ $\pm 275$ | mA | | | | | | l | Sum of leakage current | -12.5 V < V <sub>IN</sub> <12.5 V; V <sub>OUT</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V ,TPS26611/12/14 Only | - 9.75 | | - 5.25 | μA | | I <sub>Off-Lkg-IN</sub> + I <sub>Off-Lkg-OUT</sub> | from IN and OUT pins in<br>Off state (Source) | -12.5 V < V <sub>OUT</sub> < 12.5 V; V <sub>IN</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V, TPS26611/12/14 Only | - 9.75 | | - 5.25 | μΑ | | I <sub>Off-Lkg-IN</sub> | Leakage current from IN pin in Off state (Source) | -12.5 V< V <sub>IN</sub> <12.5 V; V <sub>OUT</sub> = 0 V;<br>EN = Low; +V <sub>s</sub> = 15V; (-V <sub>s</sub> ) = -15<br>V ,TPS26611/12/14 Only | - 6 | | - 1 | μA | | I <sub>Off-Lkg-OUT</sub> | Leakage current from OUT pin in Off state (Source) | $ \begin{array}{l} -12.5 \text{ V} < \text{V}_{\text{OUT}} < 12.5 \text{ V}; \text{V}_{\text{IN}} = 0 \text{ V}; \\ \text{EN} = \text{Low}; +\text{V}_{\text{s}} = 15 \text{V}; (-\text{V}_{\text{s}}) = -15 \\ \text{V}, \text{TPS}26611/12/14 \text{ Only} \end{array} $ | - 6 | | - 1 | μA | | Overvoltage and Under | rvoltage Cutoff for OUT Pir | 1 | | | | | | | OUT Overvoltage | TPS26610/11/13/14 Only | (+Vs)+0.05 | (+ | -Vs)+0.30 | V | | V <sub>OUT_OVLO</sub> | Protection Threshold,<br>Rising | TPS26612 Only | (+Vs)+1 | (+ | +Vs)+1.50 | V | | V <sub>OUT_OVLO_hyst</sub> | OUT Overvoltage<br>Hysterises | | 30 | | 75 | mV | | V <sub>O/I_UVLO</sub> | OUT/IN Undervoltage<br>Protection Threshold,<br>Falling | TPS26610/11/12 Only | ( - Vs)-0.40 | ( - | Vs)-0.20 | V | Copyright © 2022 Texas Instruments Incorporated # 7.5 Electrical Characteristics (continued) $^-$ 40° C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted)) | | d to GND, (unless otherwise ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------|------|--------------|------| | Ρ/ | | TEST CONDITIONS | IVIIN | ITP | IVIAX | UNII | | V <sub>O/I_UVLO_hyst</sub> | OUT/IN undervoltage<br>Hysterises | TPS26610/11/12 Only | 30 | | 75 | mV | | V <sub>O_UVLO</sub> | OUT Undervoltage<br>Protection Threshold,<br>Falling | TPS26613/14 Only | ( - Vs)-0.40 | | ( - Vs)-0.20 | V | | $V_{O\_UVLO\_hyst}$ | OUT undervoltage<br>Hysterises | TPS26613/14 Only | 30 | | 75 | mV | | POWER SUPPLY PI | NS (+Vs/-Vs) | | | | | | | V <sub>(+Vs)</sub> | +Vs Supply Operating Voltage | TPS26610/11/13/14 | 2.25 | | 30 | V | | V <sub>(+Vs)</sub> | +Vs Supply Operating Voltage | TPS26612 only | 4 | | 30 | V | | V <sub>(-Vs)</sub> | -Vs Supply Operating<br>Voltage | | - 20 | | 0 | V | | Vs_ <sub>DIFF</sub> | Difference between +Vs and -Vs | | 3 | | 50 | V | | I <sub>(+Vs)</sub> | Current sourced from +Vs supply to GND in normal operation | SGOOD = Floating | | 1.07 | 1.65 | mA | | I <sub>(+Vs)</sub> | Current sourced from +Vs supply to GND in fault operation | SGOOD = Floating | | 1.2 | 1.75 | mA | | I <sub>(-Vs)</sub> | Current sinked by -Vs supply from GND | | | | 0.2 | mA | | I <sub>VS_OFF</sub> | OFF State Supply<br>Current | EN = Low (TPS26611/12/14 only) | | | 0.27 | mA | | Loop Testing Vs/-Vs | S UNPOWERED (TPS26610/13 | only) | | | | • | | V <sub>(IN-OUT)no_Vs</sub> | Current Loop Testing : IN to OUT Voltage drop | +/-20mA current through IN pin | | ±5 | ±8.5 | V | | I <sub>Qno_Vs</sub> | Percentage of forced IN current going to -Vs pin | | | | 20 | % | | I <sub>OL_noVs</sub> | No supply current limit | | ±22 | | ±45.5 | mA | | PASS FET | | | I | | | | | R <sub>ON</sub> | IN to OUT total ON resistance | - 40 °C < T < 125 °C, I <sub>(IN)</sub> <<br>Overload Current | 4.8 | 7.5 | 12.5 | Ω | | ENABLE (EN) TPS20 | 6611/12/14 Only | | | | | | | $V_{(ENR)}$ | EN Rising Threshold | | | | 1.72 | V | | V <sub>(ENF)</sub> | EN Falling Threshold | | 1 | | | V | | I <sub>(EN_LKG)</sub> | EN Leakage Current (Sink) | V <sub>(EN)</sub> = 5.5 V | | | 10 | μA | | I <sub>(EN_LKG)</sub> | EN Leakage Current (Source) | V <sub>(EN)</sub> = 0 V | -10 | - | | μΑ | | V <sub>(EN)</sub> | EN Open Circuit Voltage | $I_{(EN)} = -0.1 \mu A$ | | 2.1 | 2.5 | V | | | ing) TPS26610/13 only | • | | | | | | V <sub>(SNSR)</sub> | VSNS Rising threshold | | | | 1.72 | V | | V <sub>(SNSF)</sub> | VSNS Falling threshold | | 1 | | | V | | SIGNAL GOOD (SG | | 1 | <u> </u> | | | I. | | V <sub>OH_SGOOD</sub> | SGOOD Output Level,<br>HIGH | $(+Vs) \leqslant 2.5 \text{ V}, \ 0 \text{ mA} < I_{\overline{SGOOD}} < 1 \text{ mA}$ | (+Vs)*(0.8) | | (+Vs) | V | | | | i . | i | | | | Product Folder Links: TPS2661 # 7.5 Electrical Characteristics (continued) $^-$ 40° C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted)) | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------|------------------------------------------------------------------------------------|------|-----|-----|------| | V <sub>OH_SGOOD</sub> | SGOOD Output Level,<br>HIGH | (+Vs) > 2.5 V, 0 mA < I <sub>SGOOD</sub> < 1 mA | 2 | | 3 | V | | R <sub>SGOOD</sub> | SGOOD pull down impedance | 0 μA < I <sub>SGOOD</sub> < 200 μA | | | 6.3 | kΩ | | MODE | | | | | | | | I <sub>(MODE)</sub> | MODE Source Current | | 1.55 | 2 | 2.4 | μA | | R <sub>MODE</sub> | Mode Selection Resistor | | | 180 | | kΩ | | THERMAL SHUTDO | OWN | | | | | | | T <sub>(TSD)</sub> | Thermal Shutdown (TSD) threshold, Rising | | | 160 | | °C | | T <sub>(TSDHyst)</sub> | Thermal Shutdown (TSD)<br>Hysterises | | | 11 | | °C | | HART | | | | | | | | BW | Input small signal bandwidth | – 25 mA < $I_{IN}$ < 25 mA, $\Delta$ $I_{IN}$ = 1 mA <sub>pp</sub> at 1 k $\Omega$ | | 10 | | kHz | # 7.6 Timing Requirements $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125 $^{\circ}$ C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3V (All voltages referenced to GND, (unless otherwise noted)) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Turn ON delay with Vs/-Vs supply | Delay from +Vs/-Vs supply applied to FET on, EN = Floating | | 120 | | μs | | Turn OFF delay with +Vs/-Vs supply | Delay from +Vs/-Vs supply removed to FET off, EN = Floating | | | 10 | μs | | Turn ON delay with EN pin | +Vs/-Vs supply present, Delay from EN HIGH to FET on, | | 120 | | μs | | Turn OFF delay with EN pin | +Vs/-Vs supply present, Delay from EN LOW to FET off | | | 10 | μs | | Overload Current Limit response time | Time from Load Transient to Current 30 | | 30 | 55 | μs | | Pulse Overload Current Limit response time | Load transient from 20 mA to 80 mA.<br>Time from Load Transient to Current<br>coming within 20% of I <sub>OL_Pulse</sub> | d Transient to Current 20 | | 50 | μs | | Fact Trip Despense Time | MODE = GND, Current exceeding 120mA to FET off | | | 5 | μs | | rast-mp Response Time | MODE = 180-kΩto GND or Open,<br>Current exceeding 240 mA to FET off | | | 5 | μs | | SCOOD Dealitab Delay | Deglitch delay during SGOOD assertion | | 685 | | μs | | SGOOD Degilion Delay | Deglitch delay during SGOOD de-<br>assertion | | | 1.3 | ms | | OUT OVLO Cutoff detection-time | V <sub>(OUT)</sub> † 100 mV above V <sub>OUT_OVLO</sub> to FET OFF | | 5 | μs | | | OUT OR IN UVLO Cutoff detectiontime | OUT/IN ↓ 100 mV below V <sub>O/I_UVLO</sub> to FET OFF, TPS26610/11/12 Only | 1 | | 5 | μs | | OUT UVLO Cutoff detection-time | OUT ↓ 100 mV below V <sub>O_UVLO</sub> to FET OFF, TPS26613/14 Ōnly | 1 | | 5 | μs | | | Turn ON delay with Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn ON delay with EN pin Turn OFF delay with EN pin Overload Current Limit response time Pulse Overload Current Limit response time Fast-Trip Response Time SGOOD Deglitch Delay OUT OVLO Cutoff detection-time OUT OR IN UVLO Cutoff detectiontime | Turn ON delay with Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn ON delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Overload Current Limit response time Delay from +Vs/-Vs supply removed to FET off, EN = Floating +Vs/-Vs supply present, Delay from EN HIGH to FET on, Load transient from 20 mA to 50 mA. Time from Load Transient to Current coming within 20% of I <sub>OL</sub> . Load transient from 20 mA to 80 mA. Time from Load Transient to Current coming within 20% of I <sub>OL</sub> . Load transient from 20 mA to 80 mA. Time from Load Transient to Current coming within 20% of I <sub>OL</sub> -Pulse MODE = GND, Current exceeding 120mA to FET off MODE = 180-kΩto GND or Open, Current exceeding 240 mA to FET off Deglitch delay during SGOOD assertion Deglitch delay during SGOOD deassertion OUT OVLO Cutoff detection-time V(OUT) ↑ 100 mV above V <sub>OUT_OVLO</sub> to FET OFF OUT OR IN UVLO Cutoff detection time OUT ↓ 100 mV below V <sub>O/LUVLO</sub> to FET OFF, TPS26610/11/12 Only OUT ↓ 100 mV below V <sub>O</sub> ∪VLO to | Turn ON delay with Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn ON delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Overload Current Limit response time Turn OFF delay with EN pin Delay from +Vs/-Vs supply removed to FET off, EN = Floating +Vs/-Vs supply present, Delay from EN LOW to FET off Load transient from 20 mA to 50 mA. Time from Load Transient to Current coming within 20% of IoL. Pulse Overload Current Limit response time MODE = GND, Current exceeding 120mA to FET off MODE = 180-kΩto GND or Open, Current exceeding 240 mA to FET off Deglitch delay during SGOOD deassertion Deglitch delay during SGOOD deassertion OUT OVLO Cutoff detection-time V(out) ↑ 100 mV above Vout_ovlo 1 Turn OFF delay with +Vs/-Vs supply removed to FET off 1 OUT OR IN UVLO Cutoff detection time 1 Delay from +Vs/-Vs supply removed to FET off 1 Delay from +Vs/-Vs supply removed to FET off 1 Delay from +Vs/-Vs supply removed to FET off 2 Delay from +Vs/-Vs supply present, Delay from EN Holding Ho | Turn ON delay with Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn OFF delay with +Vs/-Vs supply Turn ON delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Overload Current Limit response time Coverload Current Limit response time Doad transient from 20 mA to 50 mA. Time from Load Transient to Current coming within 20% of IoL. Pulse Overload Current Limit response time Coad transient from 20 mA to 80 mA. Time from Load Transient to Current coming within 20% of IoL. Pulse Overload Current Limit response time MODE = GND, Current exceeding 120mA to FET off MODE = 180-kΩto GND or Open, Current exceeding 240 mA to FET off Deglitch delay during SGOOD deassertion Deglitch delay during SGOOD deassertion OUT OVLO Cutoff detection-time V(out) ↑ 100 mV above Vout_ovlo to FET OFF OUT OR IN UVLO Cutoff detection time OUT ↓ 100 mV below Vout_oto FET OFF, TPS26610/11/12 Only OUT ↓ 100 mV below Vout_oto OUT ↓ 100 mV below Vout_oto OUT ↓ 100 mV below Vout_oto OUT ↓ 100 mV below Vout_oto OUT ↓ 100 mV below Vout_oto Turn OFF delay with EN pin 120 120 120 120 120 120 120 12 | Turn ON delay with Vs/-Vs supply Delay from +Vs/-Vs supply applied to FET on, EN = Floating Turn OFF delay with +Vs/-Vs supply Turn ON delay with EN pin Turn ON delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Turn OFF delay with EN pin Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET on, Turn OFF delay with EN pin Delay from +Vs/-Vs supply present, Delay from EN LOW to FET off Load transient from 20 mA to 50 mA. Time from Load Transient to Current coming within 20%.of IoL. Pulse Overload Current Limit response time Dead transient from 20 mA to 80 mA. Time from Load Transient to Current coming within 20% of IoL. Pulse MODE = GND, Current exceeding 120 mA to FET off MODE = 180-kΩto GND or Open, Current exceeding 240 mA to FET off Deglitch delay during SGOOD assertion Deglitch delay during SGOOD deassertion Deglitch delay during SGOOD deassertion OUT OVLO Cutoff detection-time OUT ON IN UVLO Cutoff detection-time OUT ON IN UVLO Cutoff detection time OUT Delay from +Vs/-Vs supply removed to FET off Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET onf Delay from +Vs/-Vs supply present, Delay from EN HIGH to FET on, Delay from +Vs/-Vs sup | # 7.6 Timing Requirements (continued) $^-$ 40° C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND, $\overline{\text{SGOOD}}$ = Open, EN = 3.3V (All voltages referenced to GND, (unless otherwise noted)) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------|------|------|-----|------| | t <sub>OUT_CUT_Rec</sub> | OUT Cutoff recovery time | V <sub>(OUT)</sub> ↓ 100 mV below<br>V <sub>OUT_OVLO_hyst</sub> to FET ON | | | μs | | | t <sub>O/I_CUT_Rec</sub> | IN OR OUT Cutoff recovery time | OUT/IN ↑ 100 mV above VO/<br>I_UVLO_hyst to FET ON,<br>TPS26610/11/12 Only | | 23.5 | | μs | | t <sub>O_CUT_Rec</sub> | OUT Cutoff recovery time | OUT † 100 mV above V <sub>O_UVLO_hyst</sub> to FET ON, TPS26613/14 Only | 23.5 | | | μs | | t <sub>OL_Expiry</sub> | Overload Current Limit expiry time | Load transient from 20 mA to 50 mA | | 100 | | ms | | t <sub>OL_Pulse_Expiry</sub> | Pulse Overload Current expiry | Load transient from 20 mA to 100 mA | | 50 | | ms | | t <sub>OL_Extend</sub> I <sub>OL</sub> < I < I <sub>OL_PULSE</sub> expiry timer | | | | 5.00 | | S | | t <sub>RETRY1</sub> Auto Retry Timer 1 | | | | 0.80 | | S | | t <sub>RETRY2</sub> | Auto Retry Timer 2 | | | 1.60 | | S | | t <sub>AR_dis</sub> | Auto Retry disabled time (TPS26612 only) | | | 5 | | s | # 7.7 Typical Characteristics +Vs = 15 V; -Vs = -15 V, MODE = OPEN, SGOOD = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted) # 7.7 Typical Characteristics (continued) +Vs = 15 V; -Vs = -15 V, MODE = OPEN, SGOOD = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 7.7 Typical Characteristics (continued) +Vs = 15 V; -Vs = -15 V, MODE = OPEN, SGOOD = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted) # 7.7 Typical Characteristics (continued) +Vs = 15 V; -Vs = -15 V, MODE = OPEN, $\overline{\text{SGOOD}}$ = OPEN; EN/VSNS = OPEN; $T_A$ = 25° C (unless otherwise noted) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 8 Detailed Description #### 8.1 Overview The TPS2661x is a family of devices providing complete protection for current inputs, voltage inputs/outputs, and sensor supply in industrial and process automation systems. The device supports both unipolar 4-mA to 20-mA current loops and bipolar ±20-mA current loops. The TPS26610 and TPS26613 are tailored for current inputs. The device can be powered from an external supply and draws < 100-nA maximum current from the current loop enabling design of high accuracy analog input systems. The devices feature an accurate 32-mA current limit, which enables using low power components in the loop like the sense resistors, which reduces the overall system size and cost. The TPS26611 and TPS26614 are specifically tailored for universal current inputs and voltage/current multiplexed inputs while the TPS26612 is tailored for protection of two wire sensor transmitters. The TPS2661x devices feature a configurable MODE pin to allow higher current for powering up of a variety of two wire transmitters. The TPS26611 also has enable control for designing V/I multiplexed analog inputs or universal analog input-output modules. The device also features a signal-good output to indicate if the there is a valid current input. The signal good pin goes high in the event of any fault or during start-up of the system if there is an inrush current. The device also protects the system from output miswiring in analog output modules or sensor transmitters by cutting off the current path if the OUT pin goes outside the +/ - Vs supply rails. The robust protection of the TPS2661x along with its ±50-V rating helps to simplify the system designs for surge compliance. The TPS2661x devices are immune to noise tests like electrical fast transients that are common in industrial applications. These devices also simplify the system design for protection from surge transients (IEC61000-4-5). ### 8.2 Functional Block Diagram 图 8-1. Functional Block Diagram for TPS26610 图 8-2. Functional Block Diagram for TPS26611 and TPS26612 图 8-3. Functional Block Diagram for TPS26613 图 8-4. Functional Block Diagram for TPS26614 #### 8.3 Feature Description #### 8.3.1 Overload Protection and Fast-Trip The TPS2661x devices feature a fixed $I_{OL}$ value of 32-mA typical, bidirectional current limit. For use in unipolar systems like 4 - 20-mA current loops where negative current is not desired, connect - Vs to GND to cut off when there is a flow of reverse current (OUT to IN). If the current tries to exceed the $I_{OL}$ limit, the device regulates the current, eventually reducing the output voltage. Overload current threshold and time for overload protection can be selected by the MODE pin. See *Device Functional Modes* for details. The power dissipation across the device during current regulation is $(V_{IN} - V_{OUT}) \times I_{OUT}$ , which can heat up the device and lead to thermal shutdown. After thermal shutdown, the device goes into auto retry. The mode pin selects the auto retry period. See $\frac{1}{8}$ 8-3 and $\frac{1}{8}$ 8-24 for selection of the auto retry period. The TPS2661x devices also feature a fast-trip comparator. During fast transient events like output short circuit, miswiring, hotplug, and so forth, the current through the device increases rapidly. Due to limited bandwidth, the current limit amplifier cannot respond quickly to these events . Hence, the fast-trip comparator architecture is included for fast turn OFF of the internal FET during these events. The device turns off the internal FETs within a time of $t_{(FASTTRIP)}$ . See the *Timing Requirements* for $t_{(FASTTRIP)}$ . The fast-trip circuit holds the internal FET off for a short duration (50 $\mu$ s), after which, the device turns back on slowly, allowing the current-limit loop to regulate the output current to current limit as per MODE pin configuration. 8 8-5 and 8 8-7 illustrate the current limit behavior of TPS2661x devices. 8 8-8 illustrates the fast-trip protection of TPS2661x devices and 8 8-9 illustrates the auto-retry behavior in overload fault. 图 8-5. Overload Protection and Fast-Trip # 8.3.2 Reverse Current Blocking for Unipolar Current Inputs TPS26610, TPS26611 and TPS26612 (4-20 mA, 0-20 mA) For reverse current blocking with TPS26610, TPS26611 and TPS26612 devices, connect burden resistor to GND and use single supply (+Vs, GND) with the device as shown in 88-10. In this configuration, the device blocks the reverse current (OUT to IN) when IN pin voltage is negative. 图 8-10. Reverse Current Blocking for Unipolar Current Inputs With TPS26610, TPS26611 and TPS26612 #### 8.3.3 OUTPUT and INPUT Cutoff During Overvoltage, Undervoltage Due to Miswiring 表 8-1 summarizes the output and input cutoff present in TPS2661 devices 表 8-1. Output and Input Miswiring Protection in TPS2661 Devices | Device | Output Overvoltage | Output Undervoltage | Input Undervoltage | |----------|--------------------|---------------------|--------------------| | TPS26610 | Y | Y | Y | | TPS26611 | Y | Y | Y | | TPS26612 | Y | Y | Y | | TPS26613 | Y | Y | N | | TPS26614 | Y | Y | N | #### 8.3.3.1 Output Overvoltage With TPS2661x Devices The TPS2661x devices provide protection from overvoltage events on OUT pin by turning off the internal pass FETs and cutting off the signal path whenever $V_{OUT}$ goes above $V_{OUT}$ ovlo threshold. The signal path through Copyright © 2022 Texas Instruments Incorporated TPS2661x is restored again when $V_{OUT}$ goes below $[V_{OUT\_OVLO} - V_{OUT\_OVLO\_Hyst}]$ value. The device turns off the internal FETs within a time of $t_{OUT\_OV\_CUT}$ after output voltage has gone above $V_{OUT\_OVLO}$ threshold. See Timing Requirements in Specifications for $t_{OUT\_OV\_CUT}$ . The device recovers from output overvoltage within a time of $t_{OUT\_CUT\_Rec}$ after output voltage has gone below $[V_{OUT\_OVLO} - V_{OUT\_OVLO\_Hyst}]$ value. See the *Timing Requirements* in Specifications for $t_{OUT\_OV\_CUT}$ . 8-11 illustrates the output overvoltage protection in TPS2661x devices. 图 8-11. Output Overvoltage Protection #### 8.3.3.2 Output or Input Undervoltage With TPS26610, TPS26611 and TPS26612 TPS26610, TPS26611 and TPS26612 devices provide protection from undervoltage events on IN and OUT pins by turning off the internal pass FETs and cutting off the signal path whenever $V_{OUT}$ or $V_{IN}$ goes below $V_{O/I\_UVLO}$ threshold. The signal path through the device is restored again when $V_{OUT}$ or $V_{IN}$ goes above $[V_{O/I\_UVLO} - V_{O/I\_UVLO\_Hyst}]$ value. The device turns off the internal FETs within a time of $t_{O/I\_UV\_CUT}$ after output or input voltage has gone below $V_{O/I\_UVLO}$ threshold. The device recovers from output or input undervoltage within a time of $t_{OUT\_CUT\_Rec}$ after output or input voltage has gone above $[V_{O/I\_UVLO} - V_{O/I\_UVLO\_Hyst}]$ voltage. See the *Timing Requirements* in Specifications for $t_{O/I\_UV}$ and $t_{OUT\_CUT\_Rec}$ . 图 8-12. Output and Input Undervoltage Cutoff With TPS26610, TPS26611 and TPS26612 In case of overvoltage, undervoltage and miswiring events on IN and OUT pins, voltages exceeding Absolute Maximum Ratings (see *Specifications*) for IN and OUT Pins can damage the device. 图 8-13 and 图 8-14 illustrate the output and input undervoltage protection in these devices. #### 8.3.3.3 Output Undervoltage With TPS26613 and TPS26614 TPS26613 and TPS26614 devices provide protection from undervoltage events OUT pins by turning off the internal pass FETs and cutting off the signal path whenever VOUT goes below $V_{O\_UVLO}$ threshold. The signal path through the device is restored again when VOUT goes above $[V_{O\_UVLO} - V_{O\_UVLO\_Hyst}]$ value. The device turns off the internal FETs within a time of $t_{O\_UV\_CUT}$ after output voltage has gone below $V_{O\_UVLO}$ threshold. The device recovers from output undervoltage within a time of $t_{OUT\_CUT\_Rec}$ after output voltage has gone above $[V_{O\_UVLO} - V_{O\_UVLO\_Hyst}]$ voltage. See the *Timing Requirements* in Specifications for $t_{O\_UV\_CUT}$ and $t_{OUT\_CUT\_Rec}$ . 图 8-15. Output Undervoltage Cutoff in TPS26613 and TPS26614 #### 8.3.4 External Power Supply (±Vs) The TPS2661x devices are powered from an external +Vs/ - Vs supply. This feature ensures that the TPS2661x does not draw any current from the IN/OUT pins which carry current information. TPS26610 allows current conduction from IN to OUT pins when +Vs/-Vs supplies are not present. TPS26611 and TPS26612 devices need +Vs/ - Vs or +Vs/GND for operation. For systems requiring positive and negative voltage on IN and OUT pins of TPS2661x, use bipolar supplies (+Vs and -Vs) with TPS2661x. Connect positive supply rail to +Vs and negative supply rail to -Vs pins. The device supports dual supplies from as low as ±2.25 V up to ±20 V. For systems requiring only positive voltage on IN and OUT pins of TPS2661x, use unipolar supply (+Vs and GND) with TPS2661x .Connect positive supply rail to +Vs, and - Vs pin must be connected to GND of device. When powered from single supplies, TPS26610, TPS26611, TPS26613 and TPS26614 devices can be powered from +3 V up to +30 V and TPS26612 can be powered from +4 V up to +30 V. Copyright © 2022 Texas Instruments Incorporated The device turns on the internal FETs with a delay time of $t_{ON\_dly}$ after powering up of +Vs supply and turns off the internal FET with a delay time of $t_{OFF\_dly}$ after powering down of +Vs supply. See the *Timing Requirements* in Specifications for $t_{ON\_dly}$ and $t_{OFF\_dly}$ . ## 8.3.5 Loop Testing Without ±Vs Supply (Loop Power Mode in TPS26610, TPS26613 Only) TPS26610 and TPS26613 devices allow a bipolar current limited conduction through the device even when the external +Vs/ - Vs supplies are not there. When the external supply is not there, the device switches to loop power mode and derives its operating power from the 4 - 20-mA or $\pm 20$ -mA current loop. This feature enables the field installation engineer to check the wiring of the whole current loop system by passing a test current through the current loop without actually powering on the system. This feature also helps in design of safety critical redundant systems with two redundant measurements for the same current loop. In case power is not available in one system, a second system connected in the loop is still be able to read the current information because the loop is not broken. During loop testing without $\pm$ Vs supply, the device has a voltage drop of $V_{(IN-OUT)no_Vs}$ , the current through device is limited to $I_{OL_noVs}$ . During loop testing, the device draws a current of $I_{OL_noVs}$ from IN pin. See the *Electrical Characteristics* in Specifications for $V_{(IN-OUT)no_Vs}$ , $I_{qno_Vs}$ and $I_{OL_noVs}$ . The device provides thermal protection during loop testing, if the power dissipation in device increases above 500 mW (typical), the devices turns off internal FET for short durations to limit the power dissipation. 8 8-16 and 8-17 illustrate the thermal protection during loop testing. #### 8.3.5.1 Supply Sensing With VSNS for Loop Power Mode With TPS26610 and TPS26613 For the TPS26610 and TPS26613 devices, the set-point for transition to loop power mode can be set by connecting resistors (R1, R2) from +Vs pin to VSNS pin and GND pin as shown in $\boxtimes$ 8-18. The set-point can be calculated as per $\not\equiv$ 8-2. TI recommends to use resistors R1 and R2 for supply sensing when voltage across burden resistor ( $I_{LOOP} \times R_{Burden}$ ) is more than 1.8 V. If VSNS is left open or floating, the device transitions to loop power mode when +Vs is less than 1.8 V. 表 8-2. Supply Sensing With VSNS for Loop Power Mode | Device Power Mode | +Vs Voltage | |-------------------|-----------------------------------------------------| | ±Vs supplies | $+Vs \ge V_{(SNSR)} \times (R1 + R2) / R2^{(1)}$ | | Loop power | $+Vs \le V_{(SNSF)} \times (R1 + R2) / R2^{(1)(2)}$ | (1) Use (R1 + R2) $\leq$ (+Vs) / (45 $\mu$ A). For $V_{(SNSR)}$ and $V_{(SNSF)}$ values, see the *Electrical Characteristics*. (2) Keep $V_{(SNSF)} \times (R1 + R2) / R2 > (I_{LOOP} \times R_{Burden})$ 图 8-18. Supply Sensing With VSNS #### 8.3.6 Enable Control With TPS26611, TPS26612, and TPS26614 TPS26611, TPS26612, and TPS26614 devices feature an EN pin for externally controlling the device through a GPIO pin. To enable the device, EN pin can be left floating. The pin is internally pulled up with $V_{(EN)}$ . EN can also be made high with external voltage more than $V_{(ENR)}$ but less that or equal to 5 V. The internal FETs are turned off when EN is pulled below $V_{(ENF)}$ . EN pin can source and sink a current of $I_{(EN\_LKG)}$ . See *Electrical Characteristics* for $V_{(ENF)}$ , $V_{(ENR)}$ and $I_{(EN\_LKG)}$ . The EN feature helps the system designer to design universal voltage and current analog inputs and outputs where a lot of pin multiplexing options are made available to the end user. For turn-on and turn-off delay with EN pin, see $t_{ON\_EN\_dly}$ and $t_{OFF\_EN\_dly}$ in *Timing Requirements*. $\boxtimes$ 8-23 illustrate the turn-on and turn-off control with enable pin. 图 8-21. Enable Control #### 8.3.7 Signal Good Indicator (SGOOD) The TPS2661x provides an indication of the current signal flowing through pass FETs on the SGOOD pin. Whenever the device is in normal operating condition, the SGOOD gives a signal LOW output. However in below cases when the device is outside normal operating condition, the SGOOD pin goes HIGH: - Device current is > I<sub>OL</sub> (32-mA typical) - OUT goes outside +Vs/ Vs supply - IN goes below Vs supply rail (for TPS26610, TPS26611, and TPS26612 only) - · Device shuts down due to thermal limit or current limit The SGOOD pin is also capable of driving an external LED to give a visual indication whenever the system is outside normal operating conditions. The $\overline{SGOOD}$ pin sourcing current is derived from +Vs supply rail. For de-glitch delays in assertion and deassertion of $\overline{SGOOD}$ , see $T_{SG\ Dealitch}$ in $Timing\ Requirements$ in Specifications. #### 8.4 Device Functional Modes The device can provide higher current up to 2 × $I_{OL}$ for short durations. MODE pin of the device configures the behavior of the device for higher current. $\frac{1}{8}$ 8-3 and $\frac{1}{8}$ 8-24 describe the device behavior in different modes for $I_{OL}$ > 0. With MODE = GND, the device limits the current to $I_{OL}$ value for $I_{OUT} > I_{OL}$ . With MODE = OPEN, the device limits the output current as: For I<sub>OL</sub> < I<sub>OUT</sub> < 2 × I<sub>OL</sub>, the device allows current up to 2 × I<sub>OL</sub> for a duration of t<sub>OL\_Pulse\_Expiry</sub> and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL\_Expiry</sub>. www.ti.com.cn For 2 × I<sub>OL</sub> < I<sub>OUT</sub> < I<sub>(FASTRIP)</sub>, the device limits the current 2 × I<sub>OL</sub> value and for a duration of t<sub>OL Pulse Expiry</sub> and then limits the current to IOL value for a duration tOL Expiry. After the completion of t<sub>OL</sub> Expiry period, the device goes into auto-retry. With MODE = 180 k $\Omega$ , the device limits the output current as: - For $I_{OL} < I_{OUT} < 2 \times I_{OL}$ , the device allows current up to $2 \times I_{OL}$ for a duration of $t_{OL}$ Extend and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL</sub> Expiry. - For $2 \times I_{OL} < I_{OUT} < I_{(FASTRIP)}$ , the device limits the current $2 \times I_{OL}$ value and for a duration of $t_{OL}$ Pulse Expiry and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL</sub> Expiry. After the completion of t<sub>OL</sub> Expiry period, the device goes into auto-retry. If the device heats up during overload and the device temperature exceeds T<sub>(TSD)</sub> value, the device turns off the internal pass FETs. As the device cools down and its temperature goes below [T<sub>(TSD)</sub> - T<sub>(TSDHyst)</sub>] value, the device goes into auto-retry. 表 8-3. Device Operation Under Different MODE Configurations for $I_{OL} > 0$ | MODE Pin<br>Configuration | I <sub>OUT</sub> < I <sub>OL</sub><br>(32 mA) | I <sub>OL</sub> (32 mA) < I <sub>OUT</sub> < 2 × I <sub>OL</sub> (60 mA) | 2 × I <sub>OL</sub> (60 mA) < I <sub>OUT</sub> < I <sub>(FASTRIP)</sub> | Auto-<br>Retry<br>Time | |----------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Shorted to GND | Current flows normally | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100 ms). $t_{OL\_Expiry}$ (100 ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100 ms). $t_{OL\_Expiry}$ (100 ms) timer starts when $I_{OUT}$ exceed $I_{OL}$ . | t <sub>RETRY1</sub> (800 ms) | | Open | Current flows normally | Device allows current for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $l_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50 ms) timer starts when $l_{OUT}$ exceeds $l_{OL}$ . | Current limited to $2 \times I_{OL}$ for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $I_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50 ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | t <sub>RETRY1</sub> (800 ms) | | 180 kΩ from<br>MODE to GND | Current flows normally | Device allows current for $t_{OL\_Extend}$ (5 s) time after which it is limited to $l_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Extend}$ (5 s) timer starts when $l_{OUT}$ exceeds $l_{OL}$ . | Current limited to 2 × $I_{OL}$ for $I_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $I_{OL}$ for $I_{OL\_Expiry}$ (100 ms) time and then auto retry. $I_{OL\_Pulse\_Expiry}$ (50ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | t <sub>RETRY2</sub> (1.6 s) | Copyright © 2022 Texas Instruments Incorporated 图 8-24. Device Operation Under Different MODE Configurations for $I_{OL} > 0$ 表 8-4 and 图 8-25 describe the device behavior in different modes for $I_{OL}$ < 0. 表 8-4. Device Operation Under Different MODE Configurations for $I_{OL}$ < 0 | MODE Pin Configuration | I <sub>OUT</sub> > - I <sub>OL</sub> ( - 32 mA) | - 2 × I <sub>OL</sub> ( - 60 mA) < I <sub>OUT</sub><br>< - I <sub>OL</sub> ( - 32 mA) | - I <sub>(FASTRIP)</sub> < I <sub>OUT</sub> < - 2 ×<br>I <sub>OL</sub> (-60 mA) | Auto-Retry Time | |-----------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Shorted to GND or Open or 180 k $\Omega$ from MODE to GND | Current flows permally | t <sub>OL_Expiry</sub> (100 ms) timer | Current limited to I <sub>OL</sub> for a duration of t <sub>OL_Expiry</sub> (100ms). t <sub>OL_Expiry</sub> (100ms) timer starts when I <sub>OUT</sub> exceed I <sub>OL</sub> . | t <sub>RETRY1</sub> (800 ms) | Product Folder Links: TPS2661 图 8-25. Device Operation Under Different MODE Configurations for $I_{OL} < 0$ # 9 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 # 9.1 Application Information The TPS2661x is an industrial current loop protector, providing a robust signal line protection in a wide range of industrial and automation systems. It is suitable for protection of all kinds of current loops like the 4 - 20-mA or ±20-mA current loops. TPS26610 is suitable for protection in current inputs whereas TPS26611 is suitable for protection in multiplexed V/I inputs. TPS26612 is suitable for protection in power supply of two wire current transmitters. With disabled auto-retry time for first overload event, TPS26612 enables startup of power hungry transmitters requiring higher start up current for longer durations. TPS26611 and TPS26612 devices can be also used to protect voltage outputs or digital communication signals like UART from miswiring of power supplies at these outputs. The device breaks the signal path by turning off the FETs when there is a voltage higher than supply voltage and thus keeping the system protected. TPS2661x provides complete protection from industrial surge transients (IEC61000-4-5) and provides immunity from industrial fast transients (IEC610000-4-4) for signal lines. ### 9.2 Typical Application: Analog Input Protection for Current Inputs with TPS26610 图 9-1. Current Input Protection in Al Module TVS Diodes D1\*, D2\* are required for protection from surge transients (IEC61000-4-5) when burden resistor is floating (SW1 = Open). TPS26610 can be used for protection of current inputs in an Analog Input module as shown in 图 9-1. The current signal is measured by ADC across R<sub>burden</sub>. Bipolar current limit of ±32 mA ensures that the precision burden resistor as well as the ADC front end stays well protected against any unwanted voltages or currents caused due to faulty transmitter or miswiring. High Voltage rating of IN pin of TPS26610 ensures that it also protects the system from surge and EFT events as well. For reverse current blocking (OUT to IN), connect burden resistor to GND (SW1 = Closed) and used single supply (+Vs,GND) with TPS26610. Product Folder Links: TPS2661 #### 9.2.1 Design Requirements Table 3 shows the design requirements for current input protection with TPS26610. 表 9-1. Design Requirements | | DESIGN PARAMETER | EXAMPLE VALUE | |-----------------------------------|-------------------|--------------------------| | I <sub>(IN)</sub> | Input current | ±20 mA | | V <sub>(IN)</sub> | Input voltage | - V <sub>s</sub> to 50 V | | V <sub>(OUT)</sub> Output voltage | | ±V <sub>s</sub> | | I <sub>(LIM)</sub> | Current limit | ±30 mA | | R <sub>Burden</sub> | Burden resistance | 50 to 250 Ω | # 9.2.2 Detailed Design Procedure for Current Inputs with TPS26610 #### 9.2.2.1 Selecting ±Vs Supplies for TPS26610 Select the ±Vs supplies for TPS2661x devices higher than absolute analog input voltage for ADC inputs. TPS2661x devices have undervoltage and overvoltage protection on OUT pin and the internal FETs are turned off if OUT pin has voltage higher than +Vs or lower than - Vs. TPS2661x devices also have undervoltage protection on IN pin and the internal FETs are turned off if IN pin has a voltage lower than – Vs. See *External Power Supply* for using unipolar or bipolar supply with TPS2661x. #### 9.2.2.2 Selecting R<sub>Burden</sub> The value of $R_{burden}$ must be selected to meet the analog the input range of the ADC for the loop current range. In case of miswiring faults to field supplies, the maximum current and power dissipated in $R_{burden}$ is decided by MODE configuration of TPS26610 device. 表 9-2. Selection of R<sub>burden</sub> | R <sub>burden</sub> (Ω) | MODE Configuration | Maximum Current in R <sub>burden</sub> (mA) | Maximum Power Dissipated in R <sub>burden</sub> (mW) | |-------------------------|-------------------------------|---------------------------------------------|------------------------------------------------------| | 50 | MODE = GND | 40 | 80 | | 100 | MODE = GND | 40 | 160 | | 250 | MODE = GND | 40 | 400 | | 50 | MODE = OPEN or 180 k Ω | 70 | 245 <sup>(1)</sup> | | 100 | MODE = OPEN or 180 k $\Omega$ | 70 | 490 <sup>(1)</sup> | | 250 | MODE = OPEN or 180 k Ω | 70 | 1225 <sup>(1)</sup> | <sup>(1)</sup> Power dissipated only for a pulse duration of 50 ms #### 9.2.2.3 Selecting MODE Configuration for TPS26610 For minimum power dissipation in burden resistor, use MODE = GND. See *Device Functional Modes* for selecting the mode configuration. Copyright © 2022 Texas Instruments Incorporated # 9.2.3 Application Performance Plots for Current Inputs with TPS26610 # 9.3 Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611 图 9-8. Protection for Multiplexed V/I Inputs in Al Module - A. Bias Resistors R1\*, R2\* are required for setting the common mode voltage for voltage input (EN = 0) when burden resistor is floating (SW1 = Open). - B. Diodes D1\*, D2\* are required surge protection when burden resistor is floating (SW1 = Open). #### 9.3.1 Design Requirements 表 9-3. Design Parameters | PARAMETER | VALUE | |--------------------------------------|-------------| | Input Current (I <sub>IN</sub> ) | ±20 mA | | Input Voltage (V <sub>IN</sub> ) | ± 10 V | | Current Limit for (I <sub>IN</sub> ) | ±32 mA | | R <sub>Burden</sub> | 50 to 250 Ω | Copyright © 2022 Texas Instruments Incorporated # 9.3.2 Detailed Design Procedure for Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611 #### 9.3.2.1 Selecting ±V<sub>s</sub> Supplies for TPS26611 See Vs supply selection in Typical Application: Analog Input Protection for Current Inputs with TPS26610. #### 9.3.2.2 Selecting MODE Configuration for TPS26611 For minimum power dissipation in burden resistor, use MODE = GND. See *Device Functional Modes* for selecting the mode configuration. #### 9.3.2.3 Selecting Bias Resistors R1, R2 for Setting Common Mode Voltage for Voltage Inputs For setting the common mode voltage with floating burden resistor (SW1 = Open), bias resistor R1 and R2 are required. Resistors R1, R2 provide low impedance path for off state (EN = 0) leakage currents from IN and OUT pins of TPS26611. R1, R2 are selected to keep bias current less than 4 $\mu$ A through these resistors for current measurements with R<sub>burden</sub> (EN = 1). **Analog Input Voltage for Bias Current Through** ±V<sub>s</sub> Supplies R1 R2 ADC R1, R2 ±10 V ±15 V < 4 $\mu$ A 1.39 to 1.66 M $\Omega$ 6.67 to 6.94 M $\Omega$ ±12.5 V ±15 V 1.35 to 1.71 M $\Omega$ 6.62 to 6.98 M Ω < 4 µ A ±18 V ±15 V < 4 µ A 1.29 to 1.75 M $\Omega$ 6.58 to 7.04 M $\Omega$ 表 9-4. Selection of Bias Resistors R1, R2 #### 9.3.3 Application Performance Plots for V/I Inputs with TPS26611 In addition to current limiting, reduced power dissipation in burden resistor, reverse current blocking and surge protection illustrated in *Application Performance Plots for Current Inputs with TPS26610*, TPS26611 provides enable control for selecting between voltage and current inputs. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 9.4 System Examples ## 9.4.1 Power Supply Protection of 2-Wire Transmitter with TPS26612 图 9-11. Power Supply Protection for 2-Wire Transmitter with TPS26612 TPS26612 can be used for protection of power supply powering a two wire field transmitter as shown in Onnect an external signal diode (D1) from IN to +Vs pin of TPS26612 in case of external field supply to protect the system from miswiring. In case the supply is internal to the module and miswiring is not a possibility, the signal diode (D1) is not needed. TPS26612 device includes higher threshold for overvoltage protection on OUT to accommodate the voltage drop of diode (D1) between IN and +Vs. TPS26612 has over-load expiry time ( $t_{OL\_expiry}$ ) disabled for the first overload fault after power-up up to a duration of $t_{AR\_dis}$ (5 sec). With overload expiry time disabled, TPS26612 is able to power up 2-wire transmitters requiring higher start-up for longer durations (up to 5 sec.). The current limit threshold ( $l_{OL}$ or 2 x $l_{OL}$ ) for startup can be selected by MODE pin. Copyright © 2022 Texas Instruments Incorporated During the first overload fault, if the junction temperature reaches $T_{SD}$ , the device turns off the internal FETs and turns on as the junction temperature goes below $[T_{TSD} - T_{TSDHvs}]$ . #### 9.4.2 Protection of 3-Wire Transmitters and Analog Output Modules With TPS26611, TPS26612 Diode (D1) is required for Signal line Surge (IEC61000-4-5) protection. # 图 9-14. Analog Output Protection with TPS26611 or TPS26612 #### 9.4.3 UART IO Protection With TPS26611, TPS26612 图 9-17. UART IO Protection 图 9-18. 115.2-Kbps UART Signal Through TPS2661x with $V_s$ of 5 V 图 9-18 shows a UART signal of 115.2 Kbps through TPS2661x with amplitude of 4 V. # 9.4.4 Higher Loop Impedance With TPS26613 and TPS26614 TPS26613 and TPS26614 devices can support higher loop impedance by providing auto-retry feature when input voltage is less than − Vs. TPS26613 and TPS26614 devices do not have UVLO protection on input and provide auto-retry for transmitter output supporting higher loop impedance. 9-19 provides the behavior of TPS26613 device with input voltage less than − Vs. 图 9-19. Auto-Retry in TPS26613 and TPS26614 for Vin < - Vs # 10 Power Supply Recommendations # 表 10-1. Power Supplies for TPS2661x Devices | Device | Dual Supply (±Vs) | Single Supply (+Vs, GND) | |-------------------------------------------------|------------------------------------------|-----------------------------| | TPS26610,<br>TPS26611,<br>TPS26613,<br>TPS26614 | +Vs: 2.25 V to 30 V, - Vs: - 20 V to 0 V | +Vs: 3 V to 30 V, - Vs: GND | | TPS26612 | +Vs: 2.25 V to 30 V, - Vs: - 20 V to 0 V | +Vs: 4 V to 30 V, - Vs: GND | For operation with dual supplies, TPS2661x devices need a minimum difference of 3 V between +Vs and - Vs. For reverse current blocking with single supply, see *Reverse Current Blocking for Unipolar Current Inputs* (4 - 20 mA). # 11 Layout # 11.1 Layout Guidelines - Keep the loop current power-path as short as possible. - Place $R_{\text{MODE}}$ resistor close to MODE and GND pins of the device. - For protection from IEC61000-4-5 surge transients (signal lines) on input, place the TVS close to IN pin of the device. - Place at least 100-nF ceramic capacitors close to the device if power supplies for ±V<sub>s</sub> are far from the device. - Connect GND pin of the device to GND of ±V<sub>s</sub> supplies. - Route both terminals of R<sub>burden</sub> differentially to ADC inputs (AINP, AINM). - Keep EN and SGOOD signal lines away from loop current to avoid digital noise. # 11.2 Layout Example 图 11-1. Layout Example Product Folder Links: TPS2661 # 12 Device and Documentation Support # 12.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 12.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.5 术语表 TI 术语表 本术语表列 本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (0) | (4) | (5) | | (0) | | TPS26610DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HSF | | TPS26610DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HSF | | TPS26610DDFR.B | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HSF | | TPS26611DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HTF | | TPS26611DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HTF | | TPS26612DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HUF | | TPS26612DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2HUF | | TPS26613DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L4F | | TPS26613DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L4F | | TPS26613DDFR.B | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L4F | | TPS26614DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L5F | | TPS26614DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L5F | | TPS26614DDFRG4 | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L5F | | TPS26614DDFRG4.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2L5F | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 18-Jun-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS26610DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26611DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26612DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26613DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26614DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS26614DDFRG4 | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS26610DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26611DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26612DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26613DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26614DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS26614DDFRG4 | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC SMALL OUTLINE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司