development **TPS25751** ZHCSTM4A - OCTOBER 2023 - REVISED MARCH 2024 # TPS25751 针对电源应用进行了优化且具有集成电源开关的 USB Type-C® 和 USB PD 控制器 ### 1 特性 - PD 控制器由 USB-IF 进行了 PD3.1 认证 - 认证新的 USB PD 设计时需使用 PD3.1 器件 - TPS25751 TID 编号: 10306 - 有关 PD2.0 与 PD3.0 的文章 - 针对 USB Type-C PD 电源应用进行了优化 - 为 TI 电池充电器集成了 I2C 控制 - BQ25756、BQ25756E、BQ25790、 BQ25792 - BQ25798、BQ25713、BQ25731 - 基于网络的 GUI 和预配置固件 - 仅针对耗电器件(灌电流)(UFP)应用进行了优 化 - 针对供电器件/耗电器件 (DRP) 应用进行了优化 - 有关更详尽的选择指南和入门信息,请参阅 www.ti.com/usb-c 和 E2E 指南 - 可编程电源 (PPS) - 支持 PPS 作为供电端和受电端 - 独立 PPS 供电端控制 TI 电池充电器 - 用于 PPS 受电端的可编程接口 - 液体检测 - 直接在 Type-C 连接器上测量 - 集成错误处理和保护 - 完全管理的集成电源路径 - 集成 5V、3A、36m Ω 电源开关 (TPS25751S 和 TPS25751D) - 集成 20V、5A、16m Ω 双向负载开关 ( 仅 TPS25751D) - 集成强大的电源路径保护 - 集成式反向电流保护、欠压保护、过压保护和压 摆率可控制高压双向电源路径 - 集成了欠压和过压保护以及限流功能,可为 5V/3A 拉电流电源路径提供浪涌电流保护 - 连接到不兼容的器件时, 26V 耐压 CC 引脚可提 供强大的保护 - USB Type-C® 功率传输 (PD) 控制器 - 10 个可配置 GPIO - BC1.2 广播/检测支持 - 3.3V LDO 输出,在电池电量耗尽时提供支持 - 通过 3.3V 或 VBUS 源供电 - 1 个 I2C 控制器端口 - 1 个 I2C 目标端口 ### 2 应用 - 电动工具、移动电源、零售和支付 - 无线扬声器、无线真空吸尘器 - 个人电子产品和工业应用 - 家庭医疗保健和个人健康与健身 ### 3 说明 TPS25751 是一款高度集成的独立式 USB Type-C 和 电力输送 (PD) 控制器,针对支持 USB-C PD 电源的应 用进行了优化。TPS25751 集成了完全管理的电源路径 与强大的保护功能,可提供完整的 USB-C PD 解决方 案。TPS25751 还集成了对外部电池充电器 IC 的控制 功能,可提高易用性并缩短产品面市时间。基于网络的 直观 GUI 会使用清晰的方框图和简单的多选题,通过 一些简单问题了解用户的应用需求。最后, GUI 会为 用户的应用创建配置映像,从而不像同类 USB PD 解 决方案那么复杂。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | | | |-----------|-------------------|---------------------|--|--| | TPS25751D | QFN (REF) | 4.0mm x 6.0mm | | | | TPS25751S | QFN (RSM) | 4.0mm x 4.0mm | | | - (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 - (2) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 ### **Table of Contents** Product Folder Links: TPS25751 | 1 特性 | 1 | |-------------------------------------------------|--------------------| | 2 应用 | | | 3 说明 | | | 4 Device Comparison Table | | | 5 Pin Configuration and Functions | 4 | | 6 Specifications | | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | 8 | | 6.3 Recommended Operating Conditions | 8 | | 6.4 Recommended Capacitance | <mark>9</mark> 9 A | | 6.5 Thermal Information | 10 | | 6.6 Power Supply Characteristics | 11 | | 6.7 Power Consumption | 11 | | 6.8 PP_5V Power Switch Characteristics | 11 | | 6.9 PPHV Power Switch Characteristics - TPS2575 | 1D12 10 | | 6.10 PP_EXT Power Switch Characteristics - | | | TPS25751S | 13 | | 6.11 Power Path Supervisory | 14 | | 6.12 CC Cable Detection Parameters | 14 | | 6.13 CC VCONN Parameters | 15 | | 6.14 CC PHY Parameters | 16 | | 6.15 Thermal Shutdown Characteristics | 17 | | 6.16 ADC Characteristics | 17 <b>11</b> | | 6.17 Input/Output (I/O) Characteristics | 17 12 | | 6.18 BC1.2 Characteristics | 18 | | 6. 19 12C Requirements and Characteristics | 18 | |--------------------------------------------|----| | 6.20 Typical Characteristics | 20 | | 7 Parameter Measurement Information | | | 8 Detailed Description | 23 | | 8.1 Overview | | | 8.2 Functional Block Diagram | 23 | | 8.3 Feature Description | 26 | | 8.4 Device Functional Modes | 45 | | 8.5 Thermal Shutdown | 47 | | 9 Application and Implementation | 48 | | 9.1 Application Information | | | 9.2 Typical Application | 48 | | 9.3 Power Supply Recommendations | | | 9.4 Layout | 61 | | 10 Device and Documentation Support | 75 | | 10.1 Device Support | | | 10.2 Documentation Support | 75 | | 10.3 接收文档更新通知 | 75 | | 10.4 支持资源 | 75 | | 10.5 Trademarks | | | 10.6 静电放电警告 | 75 | | 10.7 术语表 | | | 11 Revision History | | | 12 Mechanical, Packaging, and Orderable | | | Information | 76 | | | | # **4 Device Comparison Table** | DEVICE NUMBER | 5-V SOURCE LOAD SWITCH | INTEGRATED HIGH<br>VOLTAGE BI-DIRECTIONAL<br>LOAD SWITCH (PPHV) | HIGH VOLTAGE GATE DRIVER<br>FOR BI-DIRECTIONAL EXTERNAL<br>PATH (PP_EXT) | |---------------|------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------| | TPS25751D | Yes | Yes | No | | TPS25751S | Yes | No | Yes | 提交文档反馈 3 Product Folder Links: TPS25751 English Data Sheet: SLVSH93 ### **5 Pin Configuration and Functions** 图 5-1. Top View of the TPS25751D 38-pin QFN Package 图 5-2. Top View of the TPS25751S 32-pin QFN Package Product Folder Links: TPS25751 #### 表 5-1. TPS25751D Pin Functions | 表 5-1. TPS25751D Pin Functions | | | | | | | | |--------------------------------------------------------------------------------------------------------|----------------|---------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN | | TYPE <sup>(1)</sup> | RESET | DESCRIPTION | | | | | NAME | NO. | | 112021 | 5263 till 118 ti | | | | | ADCIN1 | 2 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | | | ADCIN2 | 3 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | | | CC1 | 28 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | | | CC2 | 29 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | | | GND | 11, 12, 14, 31 | _ | _ | Ground. Connect to ground plane. | | | | | GPIO0 | 5 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | GPIO1 | 6 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | GPIO2 | 7 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | GPIO3 | 19 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | GPIO4/USB_P/LD1 | 26 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when unused. Pin can be connected to D+ for BC1.2 support. Pin can be connected for liquid detection on the Type-C connector. Tie to ground when pin is unused. | | | | | GPIO5/USB_N/LD2 | 27 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when unused. Pin can be connected to D- for BC1.2 support. Pin can be connected for liquid detection on the Type-C connector. Tie to ground when pin is unused. | | | | | GPIO6 | 37 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | GPIO7 | 36 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | I2Ct_SCL | 9 | I | Hi-Z | I2C target serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. | | | | | I2Ct_SDA | 8 | I/O | Hi-Z | I2C target serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. | | | | | I2Ct_IRQ | 10 | 0 | Hi-Z | I2C target interrupt. Active low. Connect to external voltage through a pull-up resistor. Pin can be re-configured to GPIO10. Tie to ground if unused. | | | | | I2Cc_SCL | 17 | 0 | Hi-Z | l <sup>2</sup> C controller serial clock. Open-drain output. Tie to pullup voltage through a resistor. Can be grounded if unused. | | | | | GPIO11 | 13 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | | | I2Cc_SDA | 16 | I/O | Hi-Z | I <sup>2</sup> C controller serial data. Open-drain input/output. Tie to pullup voltage through a resistor. Can be grounded if unused. | | | | | Ī2Cc_IRQ | 18 | I | Hi-Z | I2C controller interrupt. Active low. Connect to external voltage through a pull-up resistor. Do NOT tie to GND when unused. Pin can be re-configured to GPIO12. | | | | | LDO_1V5 | 4 | 0 | _ | Output of the CORE LDO. Bypass with capacitance C <sub>LDO_1V5</sub> to GND. Pin cannot source current to external circuits. | | | | | LDO_3V3 | 1 | 0 | _ | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance C <sub>LDO_3V3</sub> to GND. | | | | | DRAIN | 15, 30 | N/A | _ | Connects to drain of internal FET. | | | | | PP5V | 34, 35 | I | _ | 5-V System Supply to VBUS, supply for CCy pins as VCONN. | | | | | PPHV | 20, 21, 22 | I/O | | High-voltage sinking node in the system. | | | | | VBUS_IN | 23, 24, 25 | I/O | | 5-V to 20-V input. | | | | | VBUS | 32, 33 | 0 | | 5-V output from PP5V input to LDO. Bypass with capacitance C <sub>VBUS</sub> to GND. | | | | | VIN_3V3 | 38 | I | _ | Supply for core circuitry and I/O. Bypass with capacitance C <sub>VIN 3V3</sub> to GND. | | | | | VIN_3V3 38 I — Supply for core circuitry and I/O. Bypass with capacitance C <sub>VIN_3V3</sub> to GND. | | | | | | | | Product Folder Links: TPS25751 <sup>(1)</sup> I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output ### 表 5-2. TPS25751S Pin Functions | PIN | | | <u> </u> | S25/515 PIII FUNCTIONS | | |-----------------|------------|---------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | TYPE <sup>(1)</sup> | RESET | DESCRIPTION | | | ADCIN1 | 2 | 1 | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | ADCIN2 | 3 | ı | Hi-Z | Configuration Input. Connect to a resistor divider to LDO 3V3. | | | CC1 | 24 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | CC2 | 25 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | GATE_VSYS | 20 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to VSYS. | | | GATE_VBUS | 21 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to VBUS. | | | GND | 11, 12, 14 | _ | _ | Ground. Connect to ground plane. | | | GPIO0 | 5 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | GPIO1 | 6 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | GPIO2 | 7 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | GPIO3 | 18 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | GPIO4/USB_P/LD1 | 22 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when unused. Pin can be connected to D+ for BC1.2 support. Pin can be connected for liquid detection on the Type-C connector. Tie to ground when pin is unused. | | | GPIO5/USB_N/LD2 | 23 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when unused. Pin can be connected to D- for BC1.2 support. Pin can be connected for liquid detection on the Type-C connector. Tie to ground when pin is unused. | | | GPIO6 | 31 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | GPIO7 | 30 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | I2Ct_SCL | 9 | I | Hi-Z | I2C target serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. | | | I2Ct_SDA | 8 | I/O | Hi-Z | I2C target serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. | | | ī2Ct_IRQ | 10 | 0 | Hi-Z | I2C target interrupt. Active low. Connect to external voltage through a pull-up resistor. Pin can be re-configured to GPIO10. Tie to ground when unused. | | | I2Cc_SCL | 16 | 0 | Hi-Z | l <sup>2</sup> C controller serial clock. Open-drain output. Tie to pullup voltage through a resistor when used or unused. | | | GPIO11 | 13 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when pin is unused. | | | I2Cc_SDA | 15 | I/O | Hi-Z | I <sup>2</sup> C controller serial data. Open-drain input/output. Tie to pullup voltage through a resistor when used or unused. | | | I2Cc_IRQ | 17 | I | Hi-Z | I2C controller interrupt. Active low. Connect to external voltage through a pull-up resistor. Do NOT tie to GND when unused. Pin can be re-configured to GPIO12. | | | LDO_1V5 | 4 | 0 | _ | Output of the CORE LDO. Bypass with capacitance C <sub>LDO_1V5</sub> to GND. Pin cannot source current to external circuits. | | | LDO_3V3 | 1 | 0 | _ | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance C <sub>LDO_3V3</sub> to GND. | | | PP5V | 28, 29 | 1 | _ | 5-V System Supply to VBUS, supply for CCy pins as VCONN. | | | VSYS | 19 | I | _ | High-voltage sinking node in the system. Pin is used to implement reverse-<br>current-protection (RCP) for the external sinking paths controlled by<br>GATE_VSYS. | | | VBUS | 26, 27 | I/O | | 5-V to 20-V input. Bypass with capacitance C <sub>VBUS</sub> to GND. | | | VIN_3V3 | 32 | I | _ | Supply for core circuitry and I/O. Bypass with capacitance CVIN_3V3 to GND. | | <sup>(1)</sup> I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output $\label{eq:copyright @ 2024 Texas Instruments Incorporated}$ Product Folder Links: TPS25751 ### 6 Specifications ### **6.1 Absolute Maximum Ratings** #### 6.1.1 TPS25751D and TPS25751S - Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | | |----------------------------------------|-------------------------------------------------------------------------------------|--------------------|-------|------|--| | | PP5V | - 0.3 | 6 | | | | | VIN_3V3 | - 0.3 | 4 | V | | | | ADCIN1, ADCIN2 | - 0.3 | 4 | | | | Input voltage range (2) | VBUS_IN, VBUS <sup>(4)</sup> | - 0.3 | 28 | | | | par renago rango | CC1, CC2 <sup>(4)</sup> | - 0.5 | 26 | | | | | GPIOx | - 0.3 | 6.0 | V | | | | I2Cc_SDA, I2Cc_SCL, I2Cc_IRQ, I2Ct_IRQ,I2Ct_SCL, I2Ct_SDA | - 0.3 | 4 | | | | Output voltage range (2) | LDO_1V5 <sup>(3)</sup> | - 0.3 | 2 | V | | | Output voltage range | LDO_3V3 <sup>(3)</sup> | - 0.3 | 4 | V | | | | Source or sink current VBUS | internally limited | | | | | | Positive source current on CC1, CC2 | 1 | | А | | | Source current | Positive sink current on CC1, CC2 while VCONN switch is enabled | 1 | | | | | | Positive sink current for I2Cc_SDA, I2Cc_SCL, I2Cc_IRQ, I2Ct_IRQ,I2Ct_SCL, I2Ct_SDA | internally limited | | | | | | Positive source current for LDO_3V3, LDO_1V5 | internally limited | | | | | Source current | GPIOx | | 0.005 | Α | | | T <sub>J</sub> Operating junction temp | erature | - 40 | 175 | °C | | | T <sub>STG</sub> Storage temperature | - 55 | 150 | °C | | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. #### 6.1.2 TPS25751D - Absolute Maximum Ratings | | | MIN | MAX | UNIT | |----------------------------------------------------|----------------------------------------------------------|-------|-----|------| | Input voltage range (1) | PPHV | - 0.3 | 28 | V | | V <sub>PPHV_VBUS_IN</sub> | Source-to-source voltage | | 28 | V | | Sink current | Continuous current to/from VBUS_IN to PPHV | | 7 | А | | | Pulsed current to/from<br>VBUS_IN to PPHV <sup>(2)</sup> | | 10 | | | T <sub>J_PPHV</sub> Operating junction temperature | PP_HV switch | - 40 | 175 | °C | Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. Do not apply voltage to these pins. A TVS with a break down voltage falling between the Recommended max and the Abs max value is recommended such as TVS2200. <sup>(1)</sup> All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. <sup>(2)</sup> Pulse duration $\leq$ 100 µs and duty-cycle $\leq$ 1%. #### 6.1.3 TPS25751S - Absolute Maximum Ratings | | | MIN | MAX | UNIT | |-----------------------------------|-------------------------------------------------------------------------------------------|-------|-----|------| | Output voltage range <sup>1</sup> | GATE_VBUS,<br>GATE_VSYS <sup>2</sup> | - 0.3 | 40 | V | | $V_{GS}$ | V <sub>GATE_VBUS</sub> - V <sub>VBUS</sub> ,<br>V <sub>GATE_SYS</sub> - V <sub>VSYS</sub> | - 0.5 | 12 | V | - (1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. - (2) Do not apply voltage to these pins. ### 6.2 ESD Ratings | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | ., | Electrostatic discharge | Human-body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | ., | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/<br>ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3.1 TPS25751D - Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|----------------------------------------------|------|-----|------| | | Input voltage range <sup>(1)</sup> | VIN_3V3 | 3.0 | 3.6 | V | | | | PP5V | 4.9 | 5.5 | | | V <sub>I</sub> | | ADCIN1, ADCIN2,VBUS_IN,<br>VBUS | 4 | 22 | | | | | PPHV | 0 | 22 | | | | I/O voltage range <sup>(1)</sup> | I2Cx_SDA, I2Cx_SCL, I2Cx_IRQ, ADCIN1, ADCIN2 | 0 | 3.6 | | | V <sub>IO</sub> | | GPIOx | 0 | 5.5 | V | | | | CC1, CC2 | 0 | 5.5 | | | | Output current (from PP5V) | VBUS | | 3 | Α | | I <sub>O</sub> | Output current (nom PP3V) | CC1, CC2 | | 315 | mA | | Io | Output current (from LDO_3V3) | GPIOx | | 1 | mA | | TJ | Operating junction temperature | | - 40 | 125 | °C | <sup>(1)</sup> All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board. ### 6.3.2 TPS25751S - Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|-------------------------------------------------|-----|-----|------| | | Input voltage range <sup>(1)</sup> | VIN_3V3 | 3.0 | 3.6 | | | N/ | | PP5V | 4.9 | 5.5 | | | V <sub>I</sub> | | VBUS | 4 | 22 | | | | | VSYS | 0 | 22 | | | | I/O voltage range <sup>(1)</sup> | I2Cx_SDA, I2Cx_SCL, I2Cx_IRQ,<br>ADCIN1, ADCIN2 | 0 | 3.6 | V | | V <sub>IO</sub> | | GPIOx | 0 | 5.5 | | | | | CC1, CC2 | 0 | 5.5 | | | | Output current (from PP5V) | VBUS | | 3 | Α | | Io | | CC1, CC2 | | 315 | mA | Product Folder Links: TPS25751 over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |----------------|--------------------------------|---------------------------------------|------|-----|------| | I <sub>O</sub> | Output current (from LDO_3V3) | GPIOx | | 1 | mA | | Io | Output current (from VBUS LDO) | sum of current from LDO_3V3 and GPIOx | | 5 | mA | | TJ | Operating junction temperature | | - 40 | 125 | °C | (1) All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board. #### 6.4 Recommended Capacitance over operating free-air temperature range (unless otherwise noted) | F | PARAMETER <sup>(1)</sup> | VOLTAGE RATING | MIN | NOM | MAX | UNIT | |-------------------------------|---------------------------------------------------|----------------|--------------------|-----|-----|------| | C <sub>VIN_3V3</sub> | Capacitance on VIN_3V3 | 6.3 V | 5 | 10 | | μF | | C <sub>LDO_3V3</sub> | Capacitance on LDO_3V3 | 6.3 V | 5 | 10 | 25 | μF | | C <sub>LDO_1V5</sub> | Capacitance on LDO_1V5 | 4 V | 4.5 | | 12 | μF | | C <sub>VBUS</sub> | Capacitance on VBUS <sup>(4)</sup> | 25 V | 1 | 4.7 | 10 | μF | | C <sub>PP5V</sub> | Capacitance on PP5V | 10 V | 120 <sup>(2)</sup> | | | μF | | C <sub>VSYS</sub> (TPS25751S) | Capacitance on VSYS Sink from VBUS <sup>(5)</sup> | 25 V | | 47 | 100 | μF | | C <sub>PPHV</sub> (TPS25751D) | Capacitance on PPHV Sink from VBUS <sup>(5)</sup> | 25 V | | 47 | 100 | μF | | C <sub>CCy</sub> | Capacitance on CCy pins <sup>(3)</sup> | 6.3 V | 200 | 400 | 480 | pF | <sup>(1)</sup> Capacitance values do not include any derating factors. For example, if 5.0 µF is required and the external capacitor value reduces by 50% at the required operating voltage, then the required external capacitor value is 10 µF. Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 <sup>(2)</sup> USB PD requirement (cSrcBulkShared). Keep at least 10 µF tied directly to PP5V. <sup>(3)</sup> Capacitance includes all external capacitance to the Type-C receptacle. <sup>(4)</sup> The device can be configured to quickly disable the sinking power path upon certain events. When such a configuration is used, a capacitance on the higher side of the range is recommended. <sup>(5)</sup> USB PD specification for cSnkBulkPd (100µF) is the maximum bulk capacitance allowed on a VBUS sink after a PD contract is in place. The capacitance is sufficient for all power conversion devices deriving power from the PD Controller sink path. For systems requiring greater than 100uF, VBUS surge current limiting is implemented as described in the USB3.2 specification. ### **6.5 Thermal Information** ### 6.5.1 TPS25751D - Thermal Information | | | TPS25751D | | |-------------------------------|-----------------------------------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNIT | | | | 38 PINS | | | R e JA | Junction-to-ambient thermal resistance (sinking through PP_HV) | 57.4 | °C/W | | н ја | Junction-to-ambient thermal resistance (sourcing through PP_5V) | 46.5 | °C/W | | R <sub>0.IC</sub> (top) | Junction-to-case (top) thermal resistance (sinking through PP_HV) | 30.5 | °C/W | | K <sup>a</sup> JC (rob) | Junction-to-case (top) thermal resistance (sourcing through PP_5V) | 20.3 | °C/W | | _ | Junction-to-board thermal resistance (sinking through PP_HV) | 21.1 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance (sourcing through PP_5V) | 11.1 | °C/W | | h | Junction-to-top characterization parameter (sinking through PP_HV) | 18.2 | °C/W | | Ψ ЈТ | Junction-to-top characterization parameter (sourcing through PP_5V) | 1.0 | °C/W | | | Junction-to-board characterization parameter (sinking through PP_HV) | 21.1 | °C/W | | ∮ ЈВ | Junction-to-board characterization parameter (sourcing through PP_5V) | 11.1 | °C/W | | R <sub>B JC</sub> (bot_GND) | Junction-to-case (bottom GND pad) thermal resistance | 1.8 | °C/W | | R <sub>θ JC</sub> (bot_DRAIN) | Junction-to-case (bottom DRAIN pad) thermal resistance | 4.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application ### 6.5.2 TPS25751S - Thermal Information | | | TPS25751S | | |-------------------------|-----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNIT | | | | 32 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 30.5 | °C/W | | R <sub>θ JC</sub> (top) | Junction-to-case (top) thermal resistance | 24.5 | °C/W | | R <sub>0</sub> JC | Junction-to-board (bottom) thermal resistance | 2 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 9.8 | °C/W | | ψJT | Junction-to-top characterization parameter | 0.2 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 9.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TPS25751 English Data Sheet: SLVSH93 ### **6.6 Power Supply Characteristics** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------| | VIN_3V3, VBUS | | | | | | | | | | rising | 3.6 | | 3.9 | | | $V_{VBUS\_UVLO}$ | VBUS UVLO threshold | falling | 3.5 | | 3.8 | V | | - | | hysteresis | | 0.1 | | | | V <sub>VIN3V3_UVLO</sub> | | rising, V <sub>VBUS</sub> = 0 | 2.56 | 2.66 | 2.76 | | | | Voltage required on VIN_3V3 for power on | falling, V <sub>VBUS</sub> = 0 | 2.44 | 2.54 | 2.64 | V | | | power on | hysteresis | | 0.12 | | | | LDO_3V3, LDO_1V5 | | | | | | | | V <sub>LDO_3V3</sub> | Voltage on LDO_3V3 | $V_{VIN\_3V3}$ = 0 V, 10 $\mu$ A $\leqslant$ $I_{LOAD}$ $\leqslant$ 18 mA, $v_{BUS}$ $\geqslant$ 3.9 V | 3.0 | 3.4 | 3.6 | V | | R <sub>LDO_3V3</sub> | Rdson of VIN_3V3 to LDO_3V3 | I <sub>LDO_3V3</sub> = 50 mA | | | 1.4 | Ω | | V <sub>LDO_1V5</sub> | Voltage on LDO_1V5 | up to maximum internal loading condition | 1.49 | 1.5 | 1.65 | V | ### **6.7 Power Consumption** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V, no GPIO loading | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>VIN_3V3,ActSrc</sub> | Current into VIN_3V3 | Active Source mode: V <sub>VBUS</sub> = 5.0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 3 | | mA | | I <sub>VIN_3V3,ActSnk</sub> | Current into VIN_3V3 | Active Sink mode: 22 V $\geqslant$ V <sub>VBUS</sub> $\geqslant$ 4.0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 3 | 6 | mA | | I <sub>VIN_3V3,IdlSrc</sub> | Current into VIN_3V3 | Idle Source mode: V <sub>VBUS</sub> = 5.0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 1.0 | | mA | | I <sub>VIN_3V3,IdISnk</sub> | Current into VIN_3V3 | Idle Sink mode: 22 V $\geqslant$ V <sub>VBUS</sub> $\geqslant$ 4.0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 1.0 | | mA | | P <sub>MstbySnk</sub> | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Sink Mode | CCm floating, $V_{CCn}$ = 0.4 V, $V_{PP5V}$ = 5 V, $V_{VIN\_3V3}$ = 3.3 V, $V_{VBUS}$ = 5.0 V, GATE_VBUS, GATE_VSYS disabled, and $T_J$ = 25°C | | 4.1 | | mW | | P <sub>MstbySrc</sub> | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Source Mode | CCm floating, CCn tied to GND through 5.1 k $\Omega$ , V <sub>PP5V</sub> = 5 V, V <sub>VIN_3V3</sub> = 3.3 V, I <sub>VBUS</sub> = 0, T <sub>J</sub> = 25°C | | 4.5 | | mW | | I <sub>PP5V,Sleep</sub> | Current into PP5V | Sleep mode: V <sub>PA_VBUS</sub> = 0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 2 | | μA | | I <sub>VIN_3V3,Sleep</sub> | Current into VIN_3V3 | Sleep mode: V <sub>VBUS</sub> = 0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 56 | | μA | ### 6.8 PP\_5V Power Switch Characteristics Copyright © 2024 Texas Instruments Incorporated Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V\_{VIN\\_3V3} $\leqslant$ 3.6 V | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------|--------------------------------------------------------------------------------------------|------|-----|------|------| | R <sub>PP_5V</sub> | Resistance from PP5V to VBUS | I <sub>LOAD</sub> = 3 A, T <sub>J</sub> = 25°C | | 36 | 38 | m Ω | | R <sub>PP_5V</sub> | Resistance from PP5V to VBUS | I <sub>LOAD</sub> = 3 A,T <sub>J</sub> = 125°C | | 36 | 53 | mΩ | | I <sub>PP5V_REV</sub> | VBUS to PP5V leakage current | $V_{PP5V}$ = 0 V, $V_{VBUS}$ = 5.5 V, $PP_5V$ disabled, $T_J \le$ 85°C, measure $I_{PP5V}$ | | | 5 | μА | | IPP5V_FWD | PP5V to VBUS leakage current | $V_{PP5V}$ = 5.5 V, $V_{VBUS}$ = 0 V, $PP_5V$ disabled, $T_J \le$ 85°C, measure $I_{VBUS}$ | | | 15 | μА | | I <sub>LIM5V</sub> | Current limit setting | Configure to setting 0 | 1.15 | | 1.36 | Α | | I <sub>LIM5V</sub> | Current limit setting | Configure to setting 1 | 1.61 | | 1.90 | Α | | I <sub>LIM5V</sub> | Current limit setting | | 2.3 | | 2.70 | Α | | I <sub>LIM5V</sub> | Current limit setting | Configure to setting 3 | 3.04 | | 3.58 | А | Product Folder Links: TPS25751 提交文档反馈 # 6.8 PP\_5V Power Switch Characteristics (续) Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN\_3V3</sub> $\leqslant$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>LIM5V</sub> | Current limit setting | Configure to setting 4 | 3.22 | | 3.78 | А | | I <sub>VBUS</sub> | PP5V to VBUS current sense accuracy | 3.64 A ≥ I <sub>VBUS</sub> ≥ 1 A | 3.05 | 3.5 | 3.75 | A/V | | V <sub>PP_5V_RCP</sub> | RCP clears and PP_5V starts turning on when $V_{VBUS}$ - $V_{PP5V}$ < $V_{PP_5V_RCP}$ . Measure $V_{VBUS}$ - $V_{PP5V}$ | | 10 | | 20 | mV | | t <sub>iOS_PP_5V</sub> | Response time to VBUS short circuit | VBUS to GND through 10 mΩ, C <sub>VBUS</sub> = 0 | | 1.15 | | μs | | t <sub>PP_5V_ovp</sub> | Response time to V <sub>VBUS</sub> > V <sub>OVP4RCP</sub> | Enable PP_5V, $I_{RpDef}$ being drawn from PP5V, configure $V_{OVP4RCP}$ to setting 2, ramp $V_{VBUS}$ from 4V to 20 V at 100 V/ms, $C_{PP5V} = 2.5 \ \mu\text{F}$ , measure time from OVP detection until reverse current < 100 mA | | 4.5 | | μs | | t <sub>PP_5V_uvlo</sub> | Response time to $V_{PP5V}$ < $V_{PP5V\_UVLO}$ , PP_VBUS is deemed off when $V_{VBUS}$ < 0.8 V | $R_L$ = 100 $\Omega$ , no external capacitance on VBUS | | 4 | | μs | | t <sub>PP_5V_rcp</sub> | Response time to $V_{PP5V}$ < $V_{VBUS}$ + $V_{PP_5V\_RCP}$ | $\begin{split} &V_{PP5V}=5.5 \text{ V, } I_{RpDef} \text{ being} \\ &\text{drawn from PP5V, enable} \\ &PP\_5V, \text{ configure } V_{OVP4RCP} \\ &\text{to setting 2, ramp } V_{VBUS} \\ &\text{from 4 V to 21.5 V at 10} \\ &V/\mu\text{s, measure } V_{PP5V}. \\ &C_{PP5V}=104 \ \mu\text{F, } C_{VBUS}=10 \\ &\mu\text{F, measure time from} \\ &\text{RCP detection until reverse} \\ &\text{current < 100 mA} \end{split}$ | | 0.7 | | μs | | t <sub>ILIM</sub> | Current clamping deglitch time | | | 5.1 | | ms | | t <sub>ON</sub> | From enable signal to VBUS at 90% of final value | $R_L = 100 \Omega$ , $V_{PP5V} = 5 V$ , $C_L = 0$ | 2.3 | 3.3 | 4.3 | ms | | t <sub>OFF</sub> | From disable signal to VBUS at 10% of final value | $R_L = 100 \Omega$ , $V_{PP5V} = 5 V$ , $C_L = 0$ | 0.30 | 0.45 | 0.6 | ms | | t <sub>RISE</sub> | VBUS from 10% to 90% of final value | $R_L = 100 \Omega$ , $V_{PP5V} = 5 V$ , $C_L = 0$ | 1.2 | 1.7 | 2.2 | ms | | t <sub>FALL</sub> | VBUS from 90% to 10% of initial value | $R_L = 100 \Omega$ , $V_{PP5V} = 5 V$ , $C_L = 0$ | 0.06 | 0.1 | 0.14 | ms | ### 6.9 PPHV Power Switch Characteristics - TPS25751D Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | P/ | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------| | Comparator mode RCP threshold 2 | Setting 0, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 2 | 6 | 10 | mV | | | | setting 1, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 4 | 8 | 12 | mV | | | V <sub>RCP</sub> | | Setting 2, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 6 | 10 | 14 | mV | | | | Setting 3, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 8 | 12 | 16 | mV | Product Folder Links: TPS25751 # 6.9 PPHV Power Switch Characteristics - TPS25751D (续) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | Soft start slew rate for GATE_VSYS, setting 0 | $\begin{array}{l} \text{4 V} \leqslant \text{V}_{\text{VBUS}} \leqslant \text{22 V, I}_{\text{LOAD}} \\ = \text{100 mA, 500 pF} < \\ \text{C}_{\text{GATE\_VSYS}} < \text{16 nF,} \\ \text{measure slope from 10\% to} \\ \text{90\% of final VSYS value} \end{array}$ | 0.35 | 0.41 | 0.47 | | | | Soft start slew rate for GATE_VSYS, setting 1 | $\begin{array}{l} \text{4 V} \leqslant \text{V}_{\text{VBUS}} \leqslant \text{22 V, I}_{\text{LOAD}} \\ = \text{100 mA, 500 pF} < \\ \text{C}_{\text{GATE\_VSYS}} < \text{16 nF,} \\ \text{measure slope from 10\% to} \\ \text{90\% of final VSYS value} \end{array}$ | 0.67 | 0.81 | 0.95 | V/ms | | SS | Soft start slew rate for GATE_VSYS, setting 2 | $\begin{array}{l} \textrm{4 V} \leqslant \textrm{V}_{\textrm{VBUS}} \leqslant \textrm{22 V, I}_{\textrm{LOAD}} \\ \textrm{= 100 mA, 500 pF} < \\ \textrm{C}_{\textrm{GATE}\_\textrm{VSYS}} < \textrm{16 nF,} \\ \textrm{measure slope from 10\% to} \\ \textrm{90\% of final VSYS value} \end{array}$ | 1.33 | 1.7 | 2.0 | | | | Soft start slew rate for GATE_VSYS, setting 3 | $\begin{array}{l} \textrm{4 V} \leqslant \textrm{V}_{\textrm{VBUS}} \leqslant \textrm{22 V, I}_{\textrm{LOAD}} \\ \textrm{= 100 mA, 500 pF} < \\ \textrm{C}_{\textrm{GATE}\_\textrm{VSYS}} < \textrm{16 nF,} \\ \textrm{measure slope from 10\% to} \\ \textrm{90\% of final VSYS value} \end{array}$ | 2.8 | 3.3 | 3.80 | | ### 6.10 PP\_EXT Power Switch Characteristics - TPS25751S Operating under these conditions unless otherwise noted: , 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------| | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | Setting 0, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 2 | 6 | 10 | mV | | | | | 4 | 8 | 12 | mV | | V <sub>RCP</sub> | V <sub>VSYS</sub> - V <sub>VBUS</sub> | | 6 | 10 | 14 | mV | | | | | 8 | 12 | 16 | mV | | | Soft start slew rate for GATE_VSYS, setting 0 | $\begin{array}{l} \textrm{4 V} \leqslant \textrm{V}_{\textrm{VBUS}} \leqslant \textrm{22 V, I}_{\textrm{LOAD}} \\ \textrm{= 100 mA, 500 pF} < \\ \textrm{C}_{\textrm{GATE\_VSYS}} < \textrm{16 nF,} \\ \textrm{measure slope from 10\% to} \\ \textrm{90\% of final VSYS value} \end{array}$ | 0.35 | 0.41 | 0.47 | | | ee | Soft start slew rate for GATE_VSYS, setting 1 | $\begin{array}{l} \textrm{4 V} \leqslant \textrm{V}_{\textrm{VBUS}} \leqslant \textrm{22 V, I}_{\textrm{LOAD}} \\ \textrm{= 100 mA, 500 pF <} \\ \textrm{C}_{\textrm{GATE}\_\textrm{VSYS}} < \textrm{16 nF,} \\ \textrm{measure slope from 10\% to} \\ \textrm{90\% of final VSYS value} \end{array}$ | 0.67 | 0.81 | 0.91 | V/ms | | SS | Soft start slew rate for GATE_VSYS, setting 2 | $ \begin{array}{l} \textrm{4 V} \leqslant \textrm{V}_{\textrm{VBUS}} \leqslant \textrm{22 V, I}_{\textrm{LOAD}} \\ \textrm{= 100 mA, 500 pF} < \\ \textrm{C}_{\textrm{GATE\_VSYS}} < \textrm{16 nF,} \\ \textrm{measure slope from 10\% to} \\ \textrm{90\% of final VSYS value} \\ \end{array} $ | 1.33 | 1.7 | 1.80 | V/IIIS | | | Soft start slew rate for GATE_VSYS, setting 3 | $\begin{array}{l} \text{4 V} \leqslant \text{V}_{\text{VBUS}} \leqslant \text{22 V, I}_{\text{LOAD}} \\ = \text{100 mA, 500 pF} < \\ \text{C}_{\text{GATE\_VSYS}} < \text{16 nF,} \\ \text{measure slope from 10\% to} \\ \text{90\% of final VSYS value} \end{array}$ | 2.8 | 3.3 | 3.80 | | 提交文档反馈 ### **6.11 Power Path Supervisory** Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-------|------|------| | V <sub>OVP4RCP</sub> | VBUS overvoltage protection for RCP programmable range | OVP detected when V <sub>VBUS</sub> > V <sub>OVP4RCP</sub> | 5.0 | | 24 | V | | V <sub>OVP4RCPH</sub> | Hysteresis | | 1.75 | 2 | 2.25 | % | | | | setting 0 | | 1 | | V/V | | | Ratio of OVP4RCP input used for OVP4VSYS comparator. r <sub>OVP</sub> × | setting 1 | | 0.95 | | V/V | | r <sub>OVP</sub> | V <sub>OVP4VSYS</sub> = V <sub>OVP4RCP</sub> | setting 2 | | 0.90 | | V/V | | | ev. were ev. me. | setting 3 | | 0.875 | | V/V | | V <sub>OVP4VSYS</sub> | VBUS overvoltage protection range for VSYS protection | OVP detected when r <sub>OVP</sub> × V <sub>VBUS</sub> > V <sub>OVP4RCP</sub> | 5 | | 27.5 | V | | | | VBUS falling, % of V <sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 0 | 1.75 | 2 | 2.25 | | | V | Hysteresis | VBUS falling, % of V <sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 1 | 1.8 | 2.1 | 2.4 | % | | V <sub>OVP4VSYS</sub> | nysteresis | VBUS falling, % of V <sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 2 | 1.9 | 2.2 | 2.5 | 70 | | | | VBUS falling, % of V <sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 3 | 2 | 2.3 | 2.6 | | | | | rising | 3.9 | 4.1 | 4.3 | | | $V_{PP5V\_UVLO}$ | Voltage required on PP5V | falling | 3.8 | 4.0 | 4.2 | V | | | | hysteresis | | 0.1 | | | | I <sub>DSCH</sub> | VBUS discharge current | V <sub>VBUS</sub> = 22 V, measure<br>I <sub>VBUS</sub> | 4 | | 15 | mA | ### **6.12 CC Cable Detection Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | Type-C Source | (Rp pullup) | | | | | | | V <sub>OC_3.3</sub> | Unattached CCy open circuit voltage while Rp enabled, no load | $V_{LDO_3V3} > 2.302 \text{ V, R}_{CC} = 47 \text{ k}\Omega$ | 1.85 | | | V | | V <sub>OC_5</sub> | Attached CCy open circuit voltage while Rp enabled, no load | $V_{PP5V} > 3.802 \text{ V, R}_{CC} = 47 \text{ k}\Omega$ | 2.95 | | | V | | I <sub>Rev</sub> | | $\begin{split} & V_{\text{CCy}} = 5.5 \text{ V, } V_{\text{CCx}} = 0 \text{ V,} \\ & V_{\text{LDO}_{3V3}} \text{ UVLO} < V_{\text{LDO}_{3V3}} < 3.6 \text{ V,} \\ & V_{\text{PP5V}} = \overline{3.8} \text{ V, measure current} \\ & \text{into CCy} \end{split}$ | | | 10 | | | | ССУ | $\begin{aligned} & V_{\text{CCy}} = 5.5 \text{ V, } V_{\text{CCx}} = 0 \text{ V,} \\ & V_{\text{LDO\_3V3\_UVLO}} < V_{\text{LDO\_3V3}} < 3.6 \text{ V,} \\ & V_{\text{PP5V}} = 0, \text{ T}_{\text{J}} \leqslant 85^{\circ}\text{C, measure} \\ & \text{current into CCy} \end{aligned}$ | | | 10 | μА | | I <sub>RpDef</sub> | Current source - USB Default | 0 < V <sub>CCy</sub> < 1.0 V, measure I <sub>CCy</sub> | 64 | 80 | 96 | μΑ | | I <sub>Rp1.5</sub> | Current source - 1.5 A | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>CCy</sub> < 1.5 V, measure I <sub>CCy</sub> | 166 | 180 | 194 | μΑ | | I <sub>Rp3.0</sub> | Current source - 3.0 A | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>CCy</sub> < 2.45 V, measure I <sub>CCy</sub> | 304 | 330 | 356 | μΑ | | Type-C Sink (Ro | d pulldown) | | | | | | | V <sub>SNK1</sub> | Open/Default detection threshold when Rd applied to CCy | rising | 0.2 | | 0.24 | V | $\label{eq:copyright @ 2024 Texas Instruments Incorporated}$ Product Folder Links: TPS25751 # 6.12 CC Cable Detection Parameters (续) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------------| | V <sub>SNK1</sub> | Open/Default detection threshold when Rd applied to CCy | falling | 0.16 | | 0.20 | V | | | Hysteresis | | | 0.04 | | V | | V <sub>SNK2</sub> | Default/1.5-A detection threshold | falling | 0.62 | | 0.68 | V | | \ / | Default/1.5-A detection threshold | rising | 0.63 | 0.66 | 0.69 | V | | V <sub>SNK2</sub> | Hysteresis | | | 0.01 | | V | | V <sub>SNK3</sub> | 1.5-A/3.0-A detection threshold when Rd applied to CCy | falling | 1.17 | | 1.25 | V | | V <sub>SNK3</sub> | 1.5-A/3.0-A detection threshold when Rd applied to CCy | rising | 1.22 | | 1.3 | V | | 56 | Hysteresis | | | 0.05 | | V | | R <sub>SNK</sub> | Rd pulldown resistance | $0.25~V \leqslant V_{CCy} \leqslant 2.1~V$ , measure resistance on CCy | 4.6 | | 5.6 | <b>k</b> Ω | | R <sub>VCONN_DIS</sub> | VCONN discharge resistance | $0 \text{V} \leqslant \text{V}_{\text{CCy}} \leqslant 5.5 \text{ V, measure}$ resistance on CCy | 4.0 | | 6.12 | kΩ | | | | V <sub>VIN_3V3</sub> = 0 V, 64 μA < I <sub>CCy</sub> < 96<br>μA | 0.25 | | 1.32 | | | $V_{CLAMP}$ | Dead battery Rd clamp | V <sub>VIN_3V3</sub> = 0 V, 166 μA < I <sub>CCy</sub> < 194 μA | 0.65 | | 1.32 | V | | | | V <sub>VIN_3V3</sub> = 0 V, 304 μA < I <sub>CCy</sub> < 356 μA | 1.20 | | 2.18 | | | В | Resistance from CCy to GND when configured as open | V <sub>VBUS</sub> = 0, V <sub>VIN_3V3</sub> = 3.3 V, V <sub>CCy</sub><br>= 5 V, measure resistance on CCy | 500 | | | <b>k</b> Ω | | R <sub>Open</sub> | | V <sub>VBUS</sub> = 5 V, V <sub>VIN_3V3</sub> = 0, V <sub>CCy</sub> = 5 V, measure resistance on CCy | 500 | | | <b>k</b> Ω | #### **6.13 CC VCONN Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN\_3V3</sub> $\leqslant$ 3.6 V | PARAN | ETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | R <sub>PP_CABLE</sub> | Rdson of the VCONN path | V <sub>PP5V</sub> = 5 V, I <sub>L</sub> = 250 mA,<br>measure resistance from PP5V<br>to CCy | | | 1.2 | Ω | | ILIMVC | Short circuit current limit | Setting 0, $V_{PP5V} = 5 \text{ V}$ , $R_L = 10$ $m\Omega$ , measure $I_{CCy}$ | 350 | 410 | 470 | mA | | ILIMVC | Short circuit current limit | Setting 1, $V_{PP5V} = 5 \text{ V}$ , $R_L = 10 \text{ m}\Omega$ , measure $I_{CCy}$ | 540 | 600 | 660 | mA | | ICC2PP5V | Reverse leakage current through VCONN FET | $\label{eq:CONN} \begin{array}{l} \text{VCONN disabled, T}_{J} \leqslant 85^{\circ}\text{C}, \\ \text{V}_{CCy} = 5.5 \text{ V, V}_{PP5V} = 0 \text{ V,} \\ \text{V}_{VBUS} = 5 \text{ V, LDO forced to} \\ \text{draw from VBUS, measure I}_{CCy} \end{array}$ | | | 10 | μА | | V <sub>VC_OVP</sub> | Overvoltage protection threshold for PP_CABLE | V <sub>PP5V</sub> rising | 5.6 | 5.9 | 6.2 | V | | V | Reverse current protection threshold for PP_CABLE, | $V_{PP5V} \geqslant 4.9 \text{ V, } V_{CCy} = V_{PP5V}, \ V_{CCx} \text{ rising}$ | 60 | 200 | 340 | mV | | V <sub>VC_RCP</sub> threshold for PP_CABLE, sourcing VCONN through CCx | $V_{PP5V} \geqslant$ 4.9 V, $V_{CCy} \leqslant~$ 4 V, $V_{CCx}$ rising | 210 | 340 | 470 | mV | | | t <sub>VCILIM</sub> | Current clamp deglitch time | | | 1.3 | | ms | | tpp_cable_fsd | Time to disable PP_CABLE after V <sub>PP5V</sub> > V <sub>VC_OVP</sub> or V <sub>CCx</sub> - V <sub>PP5V</sub> > V <sub>VC_RCP</sub> | C <sub>L</sub> = 0 | | 0.5 | | μs | Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ### 6.13 CC VCONN Parameters (续) Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------|--------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------| | tpp_CABLE_off | From disable signal to CCy at 10% of final value | I <sub>L</sub> = 250 mA, V <sub>PP5V</sub> = 5 V, C <sub>L</sub> = 0 | 100 | 200 | 300 | μs | | tios_pp_cable | Response time to short circuit | $V_{PP5V}$ = 5 V, for short circuit R <sub>L</sub> = 10 m $\Omega$ | | 2 | | μs | ### 6.14 CC PHY Parameters Operating under these conditions unless otherwise noted: and ( $3.0 \text{ V} \leq V_{VIN~3V3} \leq 3.6 \text{ V}$ or $V_{VBUS} \geq 3.9 \text{ V}$ ) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------------| | Transmitter | | | | | ' | | | V <sub>TXHI</sub> | Transmit high voltage on CCy | Standard External load | 1.05 | 1.125 | 1.2 | V | | V <sub>TXLO</sub> | Transmit low voltage on CCy | Standard External load | - 75 | | 75 | mV | | Z <sub>DRIVER</sub> | Transmit output impedance while driving the CC line using CCy | measured at 750 kHz | 33 | 54 | 75 | Ω | | t <sub>Rise</sub> | Rise time. 10 % to 90 % amplitude points on CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>CCy</sub> = 520 pF | 300 | | | ns | | t <sub>Fall</sub> | Fall time. 90 % to 10 % amplitude points on CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>CCy</sub> = 520 pF | 300 | | | ns | | V <sub>PHY_OVP</sub> | OVP detection threshold for USB<br>PD PHY | $\begin{array}{l} 0\leqslant V_{\text{VIN\_3V3}}\leqslant 3.6~\text{V,}~0\leqslant V_{\text{PP5V}}\\ \leqslant 5.5~\text{V,}~V_{\text{VBUS}}\geqslant 4~\text{V. Initially}\\ V_{\text{CC1}}\leqslant 5.5~\text{V and}~V_{\text{CC2}}\leqslant 5.5~\text{V,}\\ \text{then}~V_{\text{CCx}}~\text{rises} \end{array}$ | 5.5 | | 8.5 | V | | Receiver | | | | | ' | | | Z <sub>BMCRX</sub> | Receiver input impedance on CCy | Does not include pullup or pulldown resistance from cable detect. Transmitter is Hi-Z | 1 | | | <b>M</b> Ω | | C <sub>CC</sub> | Receiver capacitance on CCy <sup>(1)</sup> | Capacitance looking into the CC pin when in receiver mode | | | 120 | pF | | V <sub>RX_SNK_R</sub> | Rising threshold on CCy for receiver comparator | Sink mode (rising) | 499 | 525 | 551 | mV | | V <sub>RX_SRC_R</sub> | Rising threshold on CCy for receiver comparator | Source mode (rising) | 784 | 825 | 866 | mV | | V <sub>RX_SNK_F</sub> | Falling threshold on CCy for receiver comparator | Sink mode (falling) | 230 | 250 | 270 | mV | | V <sub>RX_SRC_F</sub> | Falling threshold on CCy for receiver comparator | Source mode (falling) | 523 | 550 | 578 | mV | <sup>(1)</sup> C<sub>CC</sub> includes only the internal capacitance on a CCy pin when the pin is configured to be receiving BMC data. External capacitance is needed to meet the required minimum capacitance per the USB-PD Specifications (cReceiver). Therefore, TI recommends adding C<sub>CCy</sub> externally. Product Folder Links: *TPS25751*English Data Sheet: SLVSH93 ### **6.15 Thermal Shutdown Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------| | T <sub>SD_MAIN</sub> Temperature shutdown threshold — | Temperature rising | 145 | 160 | 175 | °C | | | | Hysteresis | | 15 | | °C | | | | Temperature rising | 135 | 150 | 165 | °C | | | T <sub>SD_PP5V</sub> | threshold. The power paths for<br>each port sourcing from PP5V and<br>PP_CABLE power paths have<br>local sensors that disables them<br>when the temperature is exceeded | Hysteresis | | 10 | | °C | ### 6.16 ADC Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|------| | | | 3.6-V max scaling, voltage divider of 3 | | 14 | | mV | | LSB | Least significant bit | 25.2-V max scaling, voltage divider of 21 | | 98 | | mV | | | | 4.07-A max scaling | | 16.5 | | mA | | GAIN ERR | | $0.05 \text{ V} \leqslant \text{V}_{\text{ADCINx}} \leqslant 3.6$ V, $\text{V}_{\text{ADCINx}} \leqslant \text{V}_{\text{LDO}_3 \text{V3}}$ | - 2.7 | | 2.7 | | | | Gain error | $0.05 \text{ V} \leqslant \text{V}_{\text{GPIOx}} \leqslant 3.6$ V, $\text{V}_{\text{GPIOx}} \leqslant \text{V}_{\text{LDO}_3\text{V3}}$ | - 2.1 | | 2.1 | % | | _ | | $2.7 \text{ V} \leqslant \text{V}_{\text{LDO}_3 \text{V}3} \leqslant 3.6 \text{ V}$ | - 2.4 | | 2.4 | | | | | $0.6 \text{ V} \leqslant \text{V}_{\text{VBUS}} \leqslant 22 \text{ V}$ | - 2.1 | | 2.1 | | | | | $1 \text{ A} \leqslant I_{VBUS} \leqslant 3 \text{ A}$ | - 2.1 | | 2.1 | | | | | $\begin{array}{l} 0.05 \ V \leqslant V_{ADCINx} \leqslant 3.6 \\ V, V_{ADCINx} \leqslant V_{LDO\_3V3} \end{array}$ | - 4.1 | | 4.1 | | | VOS_ERR | Offset error <sup>(1)</sup> | $\begin{array}{l} 0.05 \ V \leqslant V_{GPIOx} \leqslant 3.6 \\ V, V_{GPIOx} \leqslant V_{LDO\_3V3} \end{array}$ | 7.1 | | 4.1 | mV | | | | $2.7 \text{ V} \leqslant \text{V}_{\text{LDO}_3 \text{V}3} \leqslant 3.6 \text{ V}$ | - 4.5 | | 4.5 | | | | | $0.6~V \leqslant V_{VBUS} \leqslant 22~V$ | - 4.1 | | 4.1 | | | | | $1 \text{ A} \leqslant I_{\text{VBUS}} \leqslant 3 \text{ A}$ | - 4.5 | | 4.5 | mA | <sup>(1)</sup> The offset error is specified after the voltage divider. ### 6.17 Input/Output (I/O) Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V $_{VIN~3V3}$ $\leqslant$ 3.6 V | PAR | AMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------|------------------------------|------|-----|------|------| | USB_P, USB_N | | | | | | | | GPIO_VIH | GPIOx high-Level input voltage | V <sub>LDO_3V3</sub> = 3.3 V | 1.3 | | | V | | GPIO_VIL | GPIOx low-level input voltage | V <sub>LDO_3V3</sub> = 3.3 V | | | 0.54 | V | | GPIO_HYS | GPIOx input hysteresis voltage | V <sub>LDO_3V3</sub> = 3.3 V | 0.09 | | | V | | GPIO_ILKG | GPIOx leakage current | V <sub>GPIOx</sub> = 3.45 V | - 1 | | 1 | μΑ | | GPIO_RPU | GPIOx internal pullup | Pullup enabled | 50 | 100 | 150 | kΩ | | GPIO_RPD | GPIOx internal pulldown | Pulldown enabled | 50 | 100 | 150 | kΩ | | GPIO_DG | GPIOx input deglitch | | | 20 | 50 | ns | | GPIO0-7 (Outputs) | · | | • | | | | Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ## 6.17 Input/Output (I/O) Characteristics (续) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|---------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|------| | GPIO_VOH | GPIOx output high voltage | $V_{LDO_3V3} = 3.3 \text{ V}, I_{GPIOx} = -2 \text{ mA}$ | 2.9 | | | V | | GPIO_VOL | GPIOx output low voltage | V <sub>LDO_3V3</sub> = 3.3 V, I <sub>GPIOx</sub> = 2 mA | | | 0.4 | V | | ADCIN1, ADCIN2 | | | | | | | | ADCIN_ILKG | ADCINx leakage current | $V_{ADCINx} \le V_{LDO\_3V3}$ | - 1 | | 1 | μΑ | | tвоот | Time from LDO_3V3 going high until ADCINx is read for configuration | | | 10 | | ms | ### 6.18 BC1.2 Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|------------------------------------------------------------------------------------------------------|-------|-----|------|------------| | DATA CON | TACT DETECT | | | | | | | I <sub>DP_SRC</sub> | DCD source current | V <sub>LDO_3V3</sub> = 3.3 V | 7 | 10 | 13 | μA | | R <sub>DM_DWN</sub> | DCD pulldown resistance | V <sub>USB_N</sub> = 3.6 V | 14.25 | 20 | 24.8 | <b>k</b> Ω | | R <sub>DP_DWN</sub> | DCD pulldown resistance | V <sub>USB_P</sub> = 3.6 V | 14.25 | 20 | 24.8 | <b>k</b> Ω | | V <sub>LGC_HI</sub> | Threshold for no connection | $V_{USB\_P} \geqslant V_{LGC\_HI}, V_{LDO\_3V3} = 3.3 \text{ V},$ $R_{USB\_P} = 300 \text{ k}\Omega$ | 2 | | 3.6 | V | | V <sub>LGC_LO</sub> | Threshold for connection | $V_{USB_N} \le V_{LGC\_LO}, V_{LDO\_3V3}$ = 3.3 V, $R_{USB_P}$ = 24.8 k $\Omega$ | 0 | | 0.8 | V | | Advertisem | ent and Detection | | | | ' | | | V <sub>DX_ILIM</sub> | VDX_SRC current limit | | 250 | | 400 | μA | | I <sub>DX_SNK</sub> | Sink Current | V <sub>USB_P</sub> ≥ 250 mV | 25 | 75 | 125 | μΑ | | I <sub>DX_SNK</sub> | Sink Current | $V_{USB\_N} \geqslant 250 \text{ mV}$ | 25 | 75 | 125 | μA | | R <sub>DCP_DAT</sub> | Dedicated Charging Port Resistance | $0.5~V \leqslant V_{USB\_P} \leqslant 0.7~V, 25~\mu A \leqslant I_{USB\_N} \leqslant 175~\mu A$ | | | 200 | Ω | # 6.19 I2C Requirements and Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PA | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------|------------------------------------------------|------|-----|------|------| | I2Ct_IRQ | | | | | ' | | | OD_VOL_IRQ | Low level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | V | | OD_LKG_IRQ | Leakage Current | Output is Hi-Z, V <sub>I2Cx_IRQ</sub> = 3.45 V | - 1 | | 1 | μA | | I2Cc_IRQ | | | | | ' | | | IRQ_VIH | High-Level input voltage | V <sub>LDO_3V3</sub> = 3.3 V | 1.3 | | | V | | IRQ_VIH_THRESH | High-Level input voltage threshold | V <sub>LDO_3V3</sub> = 3.3 V | 0.72 | | 1.3 | V | | IRQ_VIL | low-level input voltage | V <sub>LDO_3V3</sub> = 3.3 V | | | 0.54 | V | | IRQ_VIL_THRESH | low-level input voltage threshold | V <sub>LDO_3V3</sub> = 3.3 V | 0.54 | | 1.08 | V | | IRQ_HYS | input hysteresis voltage | V <sub>LDO_3V3</sub> = 3.3 V | 0.09 | | | V | | IRQ_DEG | input deglitch | | | 20 | | ns | | IRQ_ILKG | I2C3m_IRQ leakage current | V <sub>I2C3m_IRQ</sub> = 3.45 V | - 1 | | 1 | μA | | SDA and SCL Common | Characteristics (Controller, Target) | | | | - | | | V <sub>IL</sub> | Input low signal | V <sub>LDO_3V3</sub> = 3.3 V | | | 0.54 | V | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> = 0.4 V | 15 | | | mA | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> = 0.6 V | 20 | | | mA | Product Folder Links: TPS25751 # 6.19 I2C Requirements and Characteristics (续) Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|------|------| | + | Fall time from 0.7 × V <sub>DD</sub> to 0.3 × | $V_{DD}$ = 1.8 V, 10 pF $\leq$ C <sub>b</sub> $\leq$ 400 pF | 12 | | 80 | ns | | t <sub>f</sub> | $V_{DD}$ | $V_{DD}$ = 3.3 V, 10 pF $\leq$ C <sub>b</sub> $\leq$ 400 pF | 12 | | 150 | ns | | t <sub>SP</sub> | I <sup>2</sup> C pulse width suppressed | | | , | 50 | ns | | C <sub>b</sub> | Capacitive load for each bus line (external) | | | | 400 | pF | | SDA and SCL S | tandard Mode Characteristics (Target) | | | | - | | | f <sub>SCLS</sub> | Clock frequency for target | V <sub>DD</sub> = 1.8 V or 3.3 V | | | 100 | kHz | | t <sub>VD;DAT</sub> | Valid data time | Transmitting Data, V <sub>DD</sub> = 1.8 V or 3.3 V, SCL low to SDA output valid | | | 3.45 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting Data, V <sub>DD</sub> = 1.8 V or 3.3 V, ACK signal from SCL low to SDA (out) low | | | 3.45 | μs | | SDA and SCL F | ast Mode Characteristics (Target) | | , | | ' | | | f <sub>SCLS</sub> | Clock frequency for target | V <sub>DD</sub> = 1.8 V or 3.3 V | 100 | | 400 | kHz | | $t_{VD;DAT}$ | Valid data time | Transmitting data, V <sub>DD</sub> = 1.8 V,<br>SCL<br>low to SDA output valid | | | 0.9 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 1.8 V or 3.3 V, ACK signal from SCL low to SDA (out) low | | | 0.9 | μs | | f <sub>SCLS</sub> | Clock frequency for Fast Mode Plus <sup>(1)</sup> | V <sub>DD</sub> = 1.8 V or 3.3 V | 400 | | 800 | kHz | | $t_{\text{VD;DAT}}$ | Valid data time | Transmitting data, V <sub>DD</sub> = 1.8 V or 3.3 V, SCL low to SDA output valid | | | 0.55 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 1.8 V or 3.3 V, ACK signal from SCL low to SDA (out) low | | | 0.55 | μs | | $t_{LOW}$ | Clock low time | V <sub>DD</sub> = 3.3 V | 1.3 | | | μs | | t <sub>HIGH</sub> | Clock high time | V <sub>DD</sub> = 3.3 V | 0.6 | | | μs | Product Folder Links: TPS25751 提交文档反馈 19 English Data Sheet: SLVSH93 <sup>(1)</sup> Controller must control fSCLS to ensure tLOW > tVD; ACK. ### **6.20 Typical Characteristics** English Data Sheet: SLVSH93 20 Product Folder Links: TPS25751 ### **6.20 Typical Characteristics (continued)** Product Folder Links: TPS25751 21 English Data Sheet: SLVSH93 ### 7 Parameter Measurement Information 图 7-1. I<sup>2</sup>C Target Interface Timing 图 7-2. Short-circuit Response Time for Internal Power Paths PP\_5V and PP\_CABLE $\label{eq:copyright @ 2024 Texas Instruments Incorporated}$ Product Folder Links: TPS25751 ### 8 Detailed Description #### 8.1 Overview The TPS25751 is a fully-integrated USB Power Delivery (USB-PD) management device providing cable plug and orientation detection for USB Type-C and PD receptacles. The TPS25751 communicates with the cable and another USB Type-C and PD device at the opposite end of the cable. The device also enables integrated port power switch for sourcing, and controls a high current port power switch for sinking. The TPS25751 is divided into several main sections: - USB-PD controller - · Cable plug and orientation detection circuitry - Port power switches - · Power management circuitry - Digital core The USB-PD controller provides the physical layer (PHY) functionality of the USB-PD protocol. The USB-PD data is output through either the CC1 pin or the CC2 pin, depending on the orientation of the reversible USB Type-C cable. For a high-level block diagram of the USB-PD physical layer, a description of its features, and more detailed circuitry, see *USB-PD Physical Layer*. The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features, and more detailed circuitry, see *Cable Plug and Orientation Detection*. The port power switches provide power to the VBUS pin and CC1 or CC2 pins based on the detected plug orientation. For a high-level block diagram of the port power switches, a description of its features, and more detailed circuitry, see *Power Paths*. The power management circuitry receives and provides power to the TPS25751 internal circuitry and LDO\_3V3 output. See *Power Management* for more information. The digital core provides the engine for receiving, processing, and sending all USB-PD packets as well as handling control of all other TPS25751 functionality. A portion of the digital core contains ROM memory, which contains all the necessary firmware required to execute Type-C and PD applications. In addition, a section of the ROM, called boot code, is capable of initializing the TPS25751, loading of the device configuration information, and loading any code patches into volatile memory in the digital core. For a high-level block diagram of the digital core, a description of its features, and more detailed circuitry, see *Digital Core*. The TPS25751 has one I<sup>2</sup>C controller to write to and read from external target devices such as a battery charger or an optional external EEPROM memory (see *I2C Interface*). The TPS25751 also integrates a thermal shutdown mechanism and runs off of accurate clocks provided by the integrated oscillator. Product Folder Links: TPS25751 #### 8.2 Functional Block Diagram Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 图 8-1. TPS25751D 图 8-2. TPS25751S Product Folder Links: TPS25751 ### **8.3 Feature Description** ### 8.3.1 USB-PD Physical Layer 🛚 8-3 shows the USB PD physical layer block surrounded by a simplified version of the analog plug and orientation detection block. 图 8-3. USB-PD Physical Layer and Simplified Plug and Orientation Detection Circuitry USB-PD messages are transmitted in a USB Type-C system using a BMC signaling. The BMC signal is output on the same pin (CC1 or CC2) that is DC biased due to the Rp (or Rd) cable attach mechanism. #### 8.3.1.1 USB-PD Encoding and Signaling 图 8-4 illustrates the high-level block diagram of the baseband USB-PD transmitter. 图 8-5 illustrates the high-level block diagram of the baseband USB-PD receiver. 图 8-4. USB-PD Baseband Transmitter Block Diagram 图 8-5. USB-PD Baseband Receiver Block Diagram ### 8.3.1.2 USB-PD Bi-Phase Marked Coding The USB-PD physical layer implemented in the TPS25751 is compliant to the *USB-PD Specifications*. The encoding scheme used for the baseband PD signal is a version of Manchester coding called Biphase Mark Coding (BMC). In this code, there is a transition at the start of every bit time and there is a second transition in the middle of the bit cell when a 1 is transmitted. This coding scheme is nearly DC balanced with limited disparity (limited to 1/2 bit over an arbitrary packet, so a very low DC level). 88-6 illustrates Biphase Mark Coding. 图 8-6. Biphase Mark Coding Example The USB PD baseband signal is driven onto the CC1 or CC2 pin with a tri-state driver. The tri-state driver is slew rate to limit coupling to D+/D - and to other signal lines in the Type-C fully featured cables. When sending the USB-PD preamble, the transmitter starts by transmitting a low level. The receiver at the other end tolerates the loss of the first edge. The transmitter terminates the final bit by an edge to ensure the receiver clocks the final bit of EOP. #### 8.3.1.3 USB-PD Transmit (TX) and Receive (Rx) Masks The USB-PD driver meets the defined USB-PD BMC TX masks. Because a BMC coded "1" contains a signal edge at the beginning and middle of the UI, and the BMC coded "0" contains only an edge at the beginning, the masks are different for each. The USB-PD receiver meets the defined USB-PD BMC Rx masks. The boundaries of the Rx outer mask are specified to accommodate a change in signal amplitude due to the ground offset through the cable. The Rx masks are therefore larger than the boundaries of the TX outer mask. Similarly, the boundaries of the Rx inner mask are smaller than the boundaries of the TX inner mask. Triangular time masks are superimposed on the TX outer masks and defined at the signal transitions to require a minimum edge Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 rate that has minimal impact on adjacent higher speed lanes. The TX inner mask enforces the maximum limits on the rise and fall times. Refer to the *USB-PD Specifications* for more details. #### 8.3.1.4 USB-PD BMC Transmitter The TPS25751 transmits and receives USB-PD data over one of the CCy pins for a given CC pin pair (one pair per USB Type-C port). The CCy pins are also used to determine the cable orientation and maintain the cable/ device attach detection. Thus, a DC bias exists on the CCy pins. The transmitter driver overdrives the CCy DC bias while transmitting, but returns to a Hi-Z state, allowing the DC voltage to return to the CCy pin when it is not transmitting. While either CC1 or CC2 can be used for transmitting and receiving, during a given connection only, the one that mates with the CC pin of the plug is used, so there is no dynamic switching between CC1 and CC2. 图 8-7. USB-PD BMC TX/Rx Block Diagram ⊗ 8-8 shows the transmission of the BMC data on top of the DC bias. Note that the DC bias can be anywhere between the minimum and maximum threshold for detecting a Sink attach. This note means that the DC bias can be above or below the VOH of the transmitter driver. 图 8-8. TX Driver Transmission with DC Bias The transmitter drives a digital signal onto the CCy lines. The signal peak, $V_{TXHI}$ , is set to meet the TX masks defined in the *USB-PD Specifications*. Note that the TX mask is measured at the far-end of the cable. Product Folder Links: TPS25751 When driving the line, the transmitter driver has an output impedance of Z<sub>DRIVER</sub>. Z<sub>DRIVER</sub> is determined by the driver resistance and the shunt capacitance of the source and is frequency dependent. Z<sub>DRIVER</sub> impacts the noise ingression in the cable. 🛚 8-9 shows the simplified circuit determining Z<sub>DRIVER</sub>. It is specified such that noise at the receiver is bounded. 图 8-9. ZDRIVER Circuit #### 8.3.1.5 USB-PD BMC Receiver The receiver block of the TPS25751 receives a signal that follows the allowed Rx masks defined in the USB PD specification. The receive thresholds and hysteresis come from this mask. 🛚 8-10 shows an example of a multi-drop USB-PD connection (only the CC wire). This connection has the typical Sink (device) to Source (host) connection, but also includes cable USB-PD Tx/Rx blocks. Only one system can be transmitting at a time. All other systems are Hi-Z (Z<sub>BMCRX</sub>). The USB-PD Specification also specifies the capacitance that can exist on the wire as well as a typical DC bias setting circuit for attach detection. 图 8-10. Example USB-PD Multi-Drop Configuration #### 8.3.1.6 Squelch Receiver The TPS25751 has a squelch receiver to monitor for the bus idle condition as defined by the USB PD specification. #### 8.3.2 Power Management The TPS25751 power management block receives power and generates voltages to provide power to the TPS25751 internal circuitry. These generated power rails are LDO 3V3 and LDO 1V5. LDO 3V3 can also be used as a low power output for external EEPROM memory. The power supply path is shown in \( \begin{align\*} \text{8-11}. \\ \ext{9-11}. \\ \ext{9-11}. \\ \ext{1-1}. \ex Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 图 8-11. Power Supplies The TPS25751 is powered from either VIN 3V3 or VBUS. The normal power supply input is VIN\_3V3. When powering from VIN 3V3, current flows from VIN 3V3 to LDO 3V3 to power the core 3.3-V circuitry and I/Os. A second LDO steps the voltage down from LDO 3V3 to LDO 1V5 to power the 1.5-V core digital circuitry. When VIN\_3V3 power is unavailable and power is available on VBUS, it is referred to as the dead-battery start-up condition. In a dead-battery start-up condition, the TPS25751 opens the VIN 3V3 switch until the host clears the dead-battery flag through I<sup>2</sup>C. Therefore, the TPS25751 is powered from the VBUS input with the higher voltage during the dead-battery start-up condition and until the dead-battery flag is cleared. When powering from a VBUS input, the voltage on VBUS is stepped down through an LDO to LDO 3V3. #### 8.3.2.1 Power-On And Supervisory Functions A power-on reset (POR) circuit monitors each supply. This POR allows active circuitry to turn on only when a good supply is present. #### 8.3.2.2 VBUS LDO The TPS25751 contains an internal high-voltage LDO which is capable of converting VBUS to 3.3 V for powering internal device circuitry. The VBUS LDO is only used when VIN 3V3 is low (the dead-battery condition). The VBUS LDO is powered from VBUS. #### 8.3.3 Power Paths The TPS25751 has internal sourcing power paths: PP\_5V and PP\_CABLE. TPS25751D has a integrated bidirectional high voltage load switch for sinking power path: PPHV. TPS25751S has a high voltage gate driver for sink path control: PP EXT. Each power path is described in detail in this section. ### 8.3.3.1 Internal Sourcing Power Paths 🛚 8-12 shows the TPS25751 internal sourcing power paths available in both TPS25751D and TPS25751S. The TPS25751 features two internal 5-V sourcing power paths. The path from PP5V to VBUS is called PP 5V. The path from PP5V to CCx is called PP CABLE. Each path contains two back-to-back common drain N-FETs, with current clamping protection, overvoltage protection, UVLO protection, and temperature sensing circuitry. PP 5V can conduct up to 3 A continuously, while PP CABLE can conduct up to 315 mA continuously. When disabled, the blocking FET protects the PP5V rail from high-voltage that can appear on VBUS. > Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TPS25751 图 8-12. Port Power Switches #### 8.3.3.1.1 PP\_5V Current Clamping The current through the internal PP\_5V path are current limited to I<sub>LIM5V</sub>. The I<sub>LIM5V</sub> value is configured by application firmware. When the current through the switch exceeds I<sub>LIM5V</sub>, the current limiting circuit activates within tios PP 5V and the path behaves as a constant current source. If the duration of the overcurrent event exceeds t<sub>ILIM</sub>, the PP\_5V switch is disabled. #### 8.3.3.1.2 PP\_5V Local Overtemperature Shut Down (OTSD) When PP 5V clamps the current, the temperature of the switch begin to increase. When the local temperature sensors of PP\_5V or PP\_CABLE detect that $T_J > T_{SD\ PP5V}$ , the PP\_5V switch is disabled and the affected port enters the USB Type-C ErrorRecovery state. #### 8.3.3.1.3 PP 5V OVP The overvoltage protection level is automatically configured based on the expected maximum V<sub>BUS</sub> voltage, which depends upon the USB PD contract. When the voltage on the VBUS pin of a port exceeds the configured value (V<sub>OVP4RCP</sub>) while PP\_5V is enabled, then PP\_5V is disabled within t<sub>PP 5V ovp</sub> and the port enters into the Type-C ErrorRecovery state. ### 8.3.3.1.4 PP\_5V UVLO If the PP5V pin voltage falls below its undervoltage lock out threshold (V<sub>PP5V UVLO</sub>) while PP\_5V is enabled, then PP\_5V is disabled within t<sub>PP 5V uvlo</sub> and the port that had PP\_5V enabled enters into the Type-C ErrorRecovery state. ### 8.3.3.1.5 PP\_5Vx Reverse Current Protection If $V_{VBUS}$ - $V_{PP5V}$ > $V_{PP_5V_RCP}$ , then the PP\_5V path is automatically disabled within $t_{PP_5V_rcp}$ . If the RCP condition clears, then the PP\_5V path is automatically enabled within $t_{ON}$ . Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 #### 8.3.3.1.6 PP\_CABLE Current Clamp When enabled and providing VCONN power, the TPS25751 PP\_CABLE power switch clamps the current to $I_{VCON}$ . When the current through the PP\_CABLE switch exceeds $I_{VCON}$ , the current clamping circuit activates within $t_{IOS\ PP\ CABLE}$ and the switch behaves as a constant current source. #### 8.3.3.1.7 PP\_CABLE Local Overtemperature Shut Down (OTSD) When PP\_CABLE clamps the current, the temperature of the switch begins to increase. When the local temperature sensors of PP\_5V or PP\_CABLE detect that $T_J > T_{SD\_PP5V}$ , the PP\_CABLE switch is disabled and latched off within $t_{PP\_CABLE}$ off. The port then enters the USB Type-C ErrorRecovery state. #### 8.3.3.1.8 PP CABLE UVLO If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ), then the PP\_CABLE switch is automatically disabled within $t_{PP\ CABLE\ off}$ . #### 8.3.3.2 TPS25751D Internal Sink Path The TPS25751D has internal controls for internal FETs (GATE\_VSYS and GATE\_VBUS as shown in 88-13) that require that VBUS\_IN be above $V_{VBUS\_UVLO}$ before being able to enable the sink path. 88-13 shows a diagram of the sink path. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25751D senses the PPHV and VBUS voltages to control the gate voltages to enable or disable the FETs. The sink-path control includes overvoltage protection (OVP) and reverse current protection (RCP). Copyright © 2018, Texas Instruments Incorporated 图 8-13. Internal Sink Path #### 8.3.3.2.1 Overvoltage Protection (OVP) The application firmware enables the OVP and configures it based on the expected VBUS voltage. If the voltage on VBUS surpasses the configured threshold VOVP4VSYS = VOVP4RCP/rOVP, then GATE\_VSYS is automatically disabled within tPPHV\_FSD to protect the system. If the voltage on VBUS surpasses the configured threshold VOVP4RCP, then GATE\_VBUS is automatically disabled within tPPHV\_OVP. When VVBUS falls below VOVP4RCP - VOVP4RCPH, GATE\_VBUS is automatically re-enabled within tPPHV\_ON because the OVP condition has cleared. This action allows two sinking power paths to be enabled simultaneously and GATE VBUS disables when necessary to ensure that VVBUS remains below VOVP4RCP. While the TPS25751D is in BOOT mode in a dead-battery scenario (that is VIN\_3V3 is low), it handles an OVP condition slightly differently. As long as the OVP condition is present, GATE\_VBUS and GATE\_VSYS are disabled. Once the OVP condition clears, both GATE\_VBUS and GATE\_VSYS are re-enabled. Because this is a dead-battery condition, the TPS25751D draws approximately IVIN 3V3, ActSnk from VBUS during this time to help discharge it. 图 8-14. Diagram for OVP Comparators #### 8.3.3.2.2 Reverse-Current Protection (RCP) The VSYS gate control circuit monitors the PPHV and VBUS voltages and detects reverse current when the VVSYS surpasses V<sub>VBUS</sub> by more than V<sub>RCP</sub>. When the reverse current condition is detected, GATE\_VBUS is disabled within tPPHV\_RCP. When the reverse current condition is cleared, GATE\_VBUS is re-enabled within tPPHV ON. This action limits the amount of reverse current that can flow from PPHV to VBUS through the external N-ch MOSFETs. In reverse current protection mode, the power switch controlled by GATE VBUS is allowed to behave resistively until the current reaches VRCP/ RPPHV and then blocks reverse current from PPHV to VBUS. Copyright © 2018, Texas Instruments Incorporated 图 8-15. Switch I-V Curve for RCP on Sink-path Switches. #### 8.3.3.2.3 VBUS UVLO The TPS25751D monitors VBUS voltage and detects when it falls below VVBUS UVLO. When the UVLO condition is detected, GATE VBUS is disabled within tPPHV RCP. When the UVLO condition is cleared, GATE VBUS is reenabled within tPPHV ON. #### 8.3.3.2.4 Discharging VBUS to Safe Voltage The TPS25751D has an integrated active pulldown (IDSCH) on VBUS for discharging from high voltage to VSAFE0V (0.8 V). This discharge is applied when it is in an Unattached Type-C state. Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 33 提交文档反馈 #### 8.3.3.3 TPS25751S - External Sink Path Control PP EXT The TPS25751S has two N-ch gate drivers designed to control a sinking path from VBUS to VSYS. The charge pump for these gate drivers requires VBUS to be above VVBUS\_UVLO. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25751S senses the VSYS and VBUS voltages to control the gate voltages to enable or disable the external FETs. The sink-path control includes overvoltage protection (OVP), and reverse current protection (RCP). Adding resistance in series with a GATE pin of the TPS25751S and the gate pin of the N-ch MOSFET slows down the turnoff time when OVP or RCP occurs. Any such resistance must be minimized, and not allowed to exceed 3 $\Omega$ . Copyright © 2018, Texas Instruments Incorporated 图 8-16. PP\_EXT External Sink Path Control Product Folder Links: TPS25751 8-17 shows the GATE\_VSYS gate driver in more detail. 图 8-17. Details of the VSYS Gate Driver #### 8.3.3.3.1 Overvoltage Protection (OVP) The application firmware enables the OVP and configures it based on the expected VBUS voltage. If the voltage on VBUS surpasses the configured threshold VOVP4VSYS = VOVP4RCP/rOVP, then GATE VSYS is automatically disabled within tPPHV\_FSD to protect the system. If the voltage on VBUS surpasses the configured threshold VOVP4RCP, then GATE\_VBUS is automatically disabled within tPPHV\_OVP. When VVBUS falls below VOVP4RCP - VOVP4RCPH, GATE\_VBUS is automatically re-enabled within tPPHV ON because the OVP condition has cleared. This action allows two sinking power paths to be enabled simultaneously and GATE\_VBUS disables when necessary to ensure that VVBUS remains below VOVP4RCP. While the TPS25751D is in BOOT mode in a dead-battery scenario (that is VIN\_3V3 is low), it handles an OVP condition slightly differently. As long as the OVP condition is present, GATE\_VBUS and GATE\_VSYS are disabled. Once the OVP condition clears, both GATE\_VBUS and GATE\_VSYS are re-enabled. Because this is a dead-battery condition, the TPS25751D draws approximately IVIN 3V3, ActSnk from VBUS during this time to help discharge it. Product Folder Links: TPS25751 图 8-18. Diagram for OVP Comparators #### 8.3.3.3.1.1 Reverse-Current Protection (RCP) The VSYS gate control circuit monitors the PPHV and VBUS voltages and detects reverse current when the VVSYS surpasses V<sub>VBUS</sub> by more than V<sub>RCP</sub>. When the reverse current condition is detected, GATE\_VBUS is disabled within tPPHV\_RCP. When the reverse current condition is cleared, GATE\_VBUS is re-enabled within tPPHV ON. This action limits the amount of reverse current that can flow from PPHV to VBUS through the external N-ch MOSFETs. In reverse current protection mode, the power switch controlled by GATE VBUS is allowed to behave resistively until the current reaches VRCP/ RPPHV and then blocks reverse current from PPHV to VBUS. Copyright © 2018, Texas Instruments Incorporated 图 8-19. Switch I-V Curve for RCP on Sink-path Switches. #### 8.3.3.3.1.2 VBUS UVLO The TPS25751D monitors VBUS voltage and detects when it falls below VVBUS UVLO. When the UVLO condition is detected, GATE VBUS is disabled within tPPHV RCP. When the UVLO condition is cleared, GATE VBUS is reenabled within tPPHV ON. #### 8.3.3.1.3 Discharging VBUS to Safe Voltage The TPS25751S has an integrated active pulldown (IDSCH) on VBUS for discharging from high voltage to VSAFE0V (0.8 V). This discharge is applied when it is in an Unattached Type-C state. #### 8.3.4 Cable Plug and Orientation Detection 🛚 8-20 shows the plug and orientation detection block at each CCy pin (CC1, CC2). Each pin has identical detection circuitry. > Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TPS25751 图 8-20. Plug and Orientation Detection Block ## 8.3.4.1 Configured as a Source When configured as a source, the TPS25751 detects when a cable or a Sink is attached using the CC1 and CC2 pins. When in a disconnected state, the TPS25751 monitors the voltages on these pins to determine what, if anything, is connected. See USB Type-C Specification for more information. 表 8-1 shows the Cable Detect States for a Source. 表 8-1. Cable Detect States for a Source | CC1 | CC2 | CONNECTION STATE | RESULTING ACTION | | | | | | |------|------|------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Open | Open | Nothing attached | Continue monitoring both CCy pins for attach. Power is not applied to VBUS or VCONN. | | | | | | | Rd | Open | Sink attached | Monitor CC1 for detach. Power is applied to VBUS but not to VCONN (CC2). | | | | | | | Open | Rd | Sink attached | Monitor CC2 for detach. Power is applied to VBUS but not to VCONN (CC1). | | | | | | | Ra | Open | Powered Cable-No UFP attached | Monitor CC2 for a Sink attach and CC1 for cable detach. Power is not applied to VBUS or VCONN (CC1). | | | | | | | Open | Ra | Powered Cable-No UFP attached | Monitor CC1 for a Sink attach and CC2 for cable detach. Power is not applied to VBUS or VCONN (CC1). | | | | | | | Ra | Rd | Powered Cable-UFP Attached | Provide power on VBUS and VCONN CC1) then monitor CC2 for a Sink detach. CC1 is not monitored for a detach. | | | | | | | Rd | Ra | Powered Cable-UFP attached | Provide power on VBUS and VCONN (CC2) then monitor CC1 for a Sink detach. CC2 is not monitored for a detach. | | | | | | | Rd | Rd | Debug Accessory Mode attached | Sense either CCy pin for detach. | | | | | | | Ra | Ra | Audio Adapter Accessory<br>Mode attached | Sense either CCy pin for detach. | | | | | | Product Folder Links: TPS25751 37 提交文档反馈 English Data Sheet: SLVSH93 When a TPS25751 port is configured as a Source, a current $I_{RpDef}$ is driven out each CCy pin and each pin is monitored for different states. When a Sink is attached to the pin, a pulldown resistance of Rd to GND exists. The current $I_{RpDef}$ is then forced across the resistance Rd, generating a voltage at the CCy pin. The TPS25751 applies $I_{RpDef}$ until it closes the switch from PP5V to VBUS, at which time application firmware can change to $I_{Rp1.5A}$ or $I_{Rp3.0A}$ . When the CCy pin is connected to an active cable VCONN input, the pulldown resistance is different (Ra). In this case, the voltage on the CCy pin lowers the PD controller recognizes it as an active cable. The voltage on CCy is monitored to detect a disconnection depending upon which Rp current source is active. When a connection has been recognized and the voltage on CCy subsequently rises above the disconnect threshold for t<sub>CC</sub>, the system registers a disconnection. ### 8.3.4.2 Configured as a Sink When a TPS25751 port is configured as a Sink, the TPS25751 presents a pulldown resistance $R_{SNK}$ on each CCy pin and waits for a Source to attach and pull up the voltage on the pin. The Sink detects an attachment by the presence of VBUS and determines the advertised current from the Source based on the voltage on the CCy pin. ## 8.3.4.3 Configured as a DRP When a TPS25751 port is configured as a DRP, the TPS25751 alternates the CCy pins of the port between the pulldown resistance, $R_{SNK}$ , and pullup current source, $I_{Rp}$ . ## 8.3.4.4 Dead Battery Advertisement The TPS25751 supports booting from no-battery or dead-battery conditions by receiving power from VBUS. Type-C USB ports require a sink to present Rd on the CC pin before a USB Type-C source provides a voltage on VBUS. TPS25751 hardware is configured to present this Rd during a dead-battery or no-battery condition. Additional circuitry provides a mechanism to turn off this Rd once the device no longer requires power from VBUS. ### 8.3.5 Overvoltage Protection (CC1, CC2) The TPS25751 detects when the voltage on the CC1 or CC2 pin is too high or there is reverse current into the PP5V pin and takes action to protect the system. The protective action is to disable PP\_CABLE within $t_{PP\ CABLE\ FSD}$ and disable the USB PD transmitter. 图 8-21. Overvoltage and Reverse Current Protection for CC1 and CC2 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25751* # 8.3.6 Default Behavior Configuration (ADCIN1, ADCIN2) #### 备注 This functionality is firmware controlled and subject to change. The ADCINx inputs to the internal ADC control the behavior of the TPS25751 in response to VBUS being supplied when VIN\_3V3 is low (that is the dead-battery scenario). The ADCINx pins must be externally tied to the LDO\_3V3 pin via a resistive divider as shown in the following figure. At power-up the ADC converts the ADCINx voltage and the digital core uses these two values to determine start-up behavior. The available start-up configurations include options for I<sup>2</sup>C target address of I2Ct\_SCL/SDA, sink path control in dead-battery, and default configuration. 图 8-22. ADCINx Resistor Divider The device behavior is determined in several ways depending upon the decoded value of the ADCIN1 and ADCIN2 pins. The following table shows the decoded values for different resistor divider ratios. See *Pin Strapping to Configure Default Behavior* for details on how the ADCINx configurations determine default device behavior. See *I*<sup>2</sup>*C Address Setting* for details on how ADCINx decoded values affects default *I*<sup>2</sup>*C target address*. 表 8-2. Decoding of ADCIN1 and ADCIN2 Pins | DIV | = R <sub>DOWN</sub> / (R <sub>UP</sub> + R <sub>DOW</sub> | /N) <sup>(1)</sup> | Without Using R <sub>UP</sub> | ADCINx Decoded Value <sup>(2)</sup> | | |--------|-----------------------------------------------------------|--------------------|-------------------------------|-------------------------------------|--| | MIN | Target | MAX | or R <sub>DOWN</sub> | ADCIIVA Decoded Value | | | 0 | 0.0114 | 0.0228 | tie to GND | 0 | | | 0.0229 | 0.0475 | 0.0722 | N/A | 1 | | | 0.0723 | 0.1074 | 0.1425 | N/A | 2 | | | 0.1425 | 0.1899 | 0.2372 | N/A | 3 | | | 0.2373 | 0.3022 | 0.3671 | N/A | 4 | | | 0.3672 | 0.5368 | 0.7064 | tie to LDO_1V5 | 5 | | | 0.7065 | 0.8062 | 0.9060 | N/A | 6 | | | 0.9061 | 0.9530 | 1.0 | tie to LDO_3V3 | 7 | | Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 <sup>(1)</sup> See I<sup>2</sup>C Address Setting to see the exact meaning of I<sup>2</sup>C Address Index. (2) See Pin Strapping to Configure Default Behavior for how to configure a given ADCINx decoded value. ## 8.3.7 ADC The TPS25751 ADC is shown in 8-23. The ADC is an 8-bit successive approximation ADC. The input to the ADC is an analog input mux that supports multiple inputs from various voltages and currents in the device. The output from the ADC is available to be read and used by application firmware. Copyright © 2018, Texas Instruments Incorporated 图 8-23. SAR ADC # 8.3.8 BC 1.2 (USB\_P, USB\_N) The TPS25751 supports BC 1.2 as a Portable Device or Downstream Port using the hardware shown in 🗵 8-24. 图 8-24. BC1.2 Hardware Components ### 8.3.9 Digital Interfaces The TPS25751 contains several different digital interfaces which can be used for communicating with other devices. The available interfaces include one I<sup>2</sup>C controller, one I2C target and additional GPIOs. ## 8.3.9.1 General GPIO GPIOn pins can be mapped to USB Type-C, USB PD, and application-specific events to control other ICs, interrupt a host processor, or receive input from another IC. This buffer is configurable to be a push-pull output, a weak push-pull, or open drain output. When configured as an input, the signal can be a de-glitched digital input. The push-pull output is a simple CMOS output with independent pull-down control allowing open-drain connections. The weak push-pull is also a CMOS output, but with GPIO\_RPU resistance in series with the drain. The supply voltage to the output buffer is LDO\_3V3 and LDO\_1V5 to the input buffer. When interfacing with non 3.3-V I/O devices the output buffer can be configured as an open drain output and an external pull-up resistor attached to the GPIO pin. The pull-up and pull-down output drivers are independently controlled from the input and are enabled or disabled via application code in the digital core. | 表 | 8-3. | <b>GPIO</b> | <b>Functionality</b> | / Table | |---|------|-------------|----------------------|---------| |---|------|-------------|----------------------|---------| | PIN NAME | TYPE | SPECIAL FUNCTIONALITY | | | | |------------------|------|------------------------------------------------------------------|--|--|--| | GPIO0 | I/O | General-purpose input or output | | | | | GPIO1 | I/O | General-purpose input or output | | | | | GPIO2 | I/O | General-purpose input or output | | | | | GPIO3 | I/O | General-purpose input or output | | | | | GPIO4 | I/O | D+, general-purpose input or output, or LD1 for Liquid Detection | | | | | GPIO5 | I/O | D-, general-purpose input or output, or LD2 for Liquid Detection | | | | | GPIO6 | I/O | General-purpose input or output | | | | | GPIO7 | I/O | General-purpose input or output | | | | | I2Ct_IRQ(GPIO10) | 0 | IRQ for optional I2Ct, or used as a general-purpose output | | | | | GPIO11 | 0 | General-purpose output | | | | | I2Cc_IRQ(GPIO12) | I | IRQ for I2Cc, or used as a general-purpose input | | | | ### 8.3.9.2 I<sup>2</sup>C Interface The TPS25751 features two $I^2C$ interfaces that uses an $I^2C$ I/O driver like the one shown in 8 8-25. This I/O consists of an open-drain output and an input comparator with de-glitching. Product Folder Links: TPS25751 ### 8.3.10 Digital Core 图 8-26 shows a simplified block diagram of the digital core. 图 8-26. Digital Core Block Diagram ### 8.3.11 I<sup>2</sup>C Interface The TPS25751 has one I2C target interface ports: I2Ct. I2C port I2Ct is comprised of the I2Ct\_SDA, I2Ct\_SCL, and I2Ct\_IRQ pins. This interface provide general status information about the TPS25751, as well as the ability to control the TPS25751 behavior, supporting communications to/from a connected device and/or cable supporting BMC USB-PD, and providing information about connections detected at the USB-C receptacle. When the TPS25751 is in 'APP' mode TI recommends to use standard mode or Fast mode (that is a clock speed no higher than 400 kHz). However, in the BOOT mode when a patch bundle is loaded Fast Mode Plus can be used (see fSCLS). The TPS25751 has one I<sup>2</sup>C controller interface port. I<sup>2</sup>C is comprised of the I2C\_SDA and I2C\_SCL pins. This interface can be used to read from or write to external target devices. During boot, the TPS25751 attempts to read patch and Application Configuration data from an external EEPROM with a 7-bit target address of 0x50. The EEPROM must be at least 36 kilo-bytes. | | ₹ 0-4.1 o cummary | | | | | | | | | | |----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | I <sup>2</sup> C BUS | TYPE | TYPICAL USAGE | | | | | | | | | | I2Ct | Target | Optionally can be connected to an external MCU. Also used to load the patch and application configuration. | | | | | | | | | | I2Cc | Controller | Connect to a I <sup>2</sup> C EEPROM, Battery Charger. Use the LDO_3V3 pin as the pullup voltage. Multi-controller configuration is not supported. | | | | | | | | | 表 8-4. I<sup>2</sup>C Summary ## 8.3.11.1 I<sup>2</sup>C Interface Description The TPS25751 supports Standard and Fast mode I<sup>2</sup>C interfaces. The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a supply through a pullup resistor. Data transfer can be initiated only when the bus is not busy. A controller sending a Start condition, a high-to-low transition on the SDA input and output, while the SCL input is high initiates I<sup>2</sup>C communication. After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/ output during the high of the ACK-related clock pulse. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands (Start or Stop). The controller sends a Stop condition, a low-to-high transition on the SDA input and output while the SCL input is high. Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a target receiver is addressed, it must generate an ACK after each byte is received. Similarly, the controller must generate an ACK after each byte that it receives from the target transmitter. Setup and hold times must be met to ensure proper operation. A controller receiver signals an end of data to the target transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the target. The controller receiver holding the SDA line high does this. In this event, the transmitter must release the data line to enable the controller to generate a Stop condition. 图 8-27 shows the start and stop conditions of the transfer. 图 8-28 shows the SDA and SCL signals for transferring a bit. 图 8-29 shows a data transfer sequence with the ACK or NACK at the last clock pulse. 图 8-27. I<sup>2</sup>C Definition of Start and Stop Conditions 图 8-28. I<sup>2</sup>C Bit Transfer Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 图 8-29. I<sup>2</sup>C Acknowledgment ## 8.3.11.1.1 I<sup>2</sup>C Clock Stretching The TPS25751 features clock stretching for the $I^2C$ protocol. The TPS25751 target $I^2C$ port can hold the clock line (SCL) low after receiving (or sending) a byte, indicating that it is not yet ready to process more data. The controller communicating with the target must not finish the transmission of the current bit and must wait until the clock line actually goes high. When the target is clock stretching, the clock line remains low. The controller must wait until it observes the clock line transitioning high plus an additional minimum time (4 $\mu$ s for standard 100-kbps I<sup>2</sup>C) before pulling the clock low again. Any clock pulse can be stretched but typically it is the interval before or after the acknowledgment bit. ### 8.3.11.1.2 I<sup>2</sup>C Address Setting The I2C controller must only use I2Ct SCL/SDA for loading a patch bundle. Once the boot process is complete, the port has a unique target address on the I2Ct\_SCL/SDA bus as selected by the ADCINx pins. | I <sup>2</sup> C ADDRESS INDEX | TARGET ADDRESS | | | | | | | | AVAILABLE | |----------------------------------------------------|----------------|-------|-------|-------|-------|-------|-------|-------|-------------| | (DECODED FROM ADCIN1<br>AND ADCIN2) <sup>(1)</sup> | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | DURING BOOT | | #1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R/W | Yes | | #2 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R/W | Yes | | #3 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R/W | Yes | | #4 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R/W | Yes | (1) See Pin Strapping to Configure Default Behavior details about ADCIN1 and ADCIN2 decoding. # 8.3.11.1.3 Unique Address Interface The Unique Address Interface allows for complex interaction between an $I^2C$ controller and a single TPS25751. The $I^2C$ target sub-address is used to receive or respond to Host Interface protocol commands. 288-30 and 38-31 show the write and read protocol for the $I^2C$ target interface, and a key is included in 38-32 to explain the terminology used. The key to the protocol diagrams is in the SMBus Specification and is repeated here in part. 图 8-30. I<sup>2</sup>C Unique Address Write Register Protocol Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25751* 图 8-31. I<sup>2</sup>C Unique Address Read Register Protocol 图 8-32. I<sup>2</sup>C Read/Write Protocol Key ## 8.4 Device Functional Modes ## 8.4.1 Pin Strapping to Configure Default Behavior During the boot procedure, the device reads the ADCINx pins and set the configurations based on the table below. The device then attempts to load a configuration from an external EEPROM on the I2Cc bus. If no EEPROM is detected, then the device waits for an external host to load a configuration. When an external EEPROM is used, each device is connected to a unique EEPROM, and cannot be shared for multiple devices. The external EEPROM is set at 7-bit target address 0x50. 表 8-6. Device Configuration using ADCIN1 and ADCIN2 | ADCIN1 DECODED VALUE <sup>(2)</sup> | ADCIN2 DECODED VALUE <sup>(2)</sup> | I <sup>2</sup> C ADDRESS<br>INDEX <sup>(1)</sup> | DEAD BATTERY CONFIGURATION | |-------------------------------------|-------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | 7 | 5 | #1 | AlwaysEnableSink: The device always enables the sink path | | 5 | 5 | #2 | regardless of the amount of current the attached source is offering. USB PD is disabled until configuration is loaded. This | | 2 | 0 | #3 | configuration is used with an external embedded controller. The | | 1 | 7 | #4 | embedded controller manages the battery charger in the system when present. | Product Folder Links: TPS25751 English Data Sheet: SLVSH93 | 表 8-6. Device Con | figuration using | ADCIN1 and Al | DCIN2(续) | |-------------------|------------------|---------------|----------| |-------------------|------------------|---------------|----------| | ADCIN1 DECODED VALUE <sup>(2)</sup> | ADCIN2 DECODED<br>VALUE <sup>(2)</sup> | I <sup>2</sup> C ADDRESS<br>INDEX <sup>(1)</sup> | DEAD BATTERY CONFIGURATION | |-------------------------------------|----------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 3 | #1 | NegotiateHighVoltage: The device always enables the sink path | | 3 | 3 | #2 | during the initial implicit contract regardless of the amount of current the attached source is offering. The PD controller enters | | 4 | 0 | #3 | the 'APP' mode, enable USB PD PHY and negotiate a contract | | 3 | 7 | #4 | for the highest power contract that is offered up to 20 V. The configuration cannot be used when a patch is loaded from EEPROM. This option is not recommended for systems that can boot from 5 V. This configuration is not valid to use with any supported battery chargers. | | 7 | 0 | #1 | SafeMode: The device does not enable the sink path. USB PD is | | 0 | 0 | #2 | disabled until configuration is loaded. Note that the configuration can put the device into a source-only mode. This is | | 6 | 0 | #3 | recommended when the application loads the patch from | | 5 | 7 | #4 | EEPROM. This configuration is recommended when the PD controller manages the battery charger when present. | - (1) See $\frac{1}{8}$ 8-5 to see the exact meaning of I<sup>2</sup>C Address Index. - (2) See 表 8-2 for how to configure a given ADCINx decoded value. ### 8.4.2 Power States The TPS25751 can operate in one of three different power states: Active, Idle, or Sleep. The Modern Standby mode is a special case of the Idle mode. The functionality available in each state is summarized in 表 8-7. The device automatically transitions between the three power states based on the circuits that are active and required. See 图 8-33. In the Sleep state, the TPS25751 detects a Type-C connection. Transitioning between the Active mode to Idle mode requires a period of time (T) without any of the following activity: - · Incoming USB PD message - Change in CC status - · GPIO input event - I<sup>2</sup>C transactions - Voltage alert - · Fault alert 图 8-33. Flow Diagram for Power States 表 8-7. Power Consumption States | | ACTIVE<br>SOURCE<br>MODE <sup>(1)</sup> | ACTIVE SINK MODE <sup>5</sup> | IDLE SOURCE<br>MODE | IDLE SINK<br>MODE | MODERN<br>STANDBY<br>SOURCE<br>MODE <sup>3</sup> | MODERN<br>STANDBY<br>SINK MODE <sup>4</sup> | SLEEP MODE <sup>2</sup> | |----------------------|-----------------------------------------|-------------------------------|---------------------|-------------------|--------------------------------------------------|---------------------------------------------|-------------------------| | PP_5V | enabled | disabled | enabled | disabled | enabled | disabled | disabled | | PP_HV<br>(TPS25751D) | disabled | enabled | disabled | enabled | disabled | disabled | disabled | Product Folder Links: *TPS25751*English Data Sheet: SLVSH93 表 8-7. Power Consumption States (续) | , , , , , , , , , , , , , , , , , , , | | | | | | | | | | |---------------------------------------|-----------------------------------------|-------------------------------|---------------------|-------------------|--------------------------------------------------|---------------------------------------------|-------------------------|--|--| | | ACTIVE<br>SOURCE<br>MODE <sup>(1)</sup> | ACTIVE SINK MODE <sup>5</sup> | IDLE SOURCE<br>MODE | IDLE SINK<br>MODE | MODERN<br>STANDBY<br>SOURCE<br>MODE <sup>3</sup> | MODERN<br>STANDBY<br>SINK MODE <sup>4</sup> | SLEEP MODE <sup>2</sup> | | | | PP_EXT<br>(TPS25751S) | disabled | enabled | disabled | enabled | disabled | disabled | disabled | | | | PP_CABLE | enabled | enabled | enabled | enabled | disabled | disabled | disabled | | | | external CC1 termination | Rd | Rp 3.0A | Rd | Rp 3.0A | open | open | open | | | | external CC2 termination | open | | - This mode is used for: $I_{VIN\_3V3,ActSrc}.$ - This mode is used for: $I_{VIN\_3V3,Sleep}$ (2) - (3) This mode is used for: P<sub>MstbySrc</sub> - This mode is used for: P<sub>MstbySnk</sub> - This mode is used for: I<sub>VIN\_3V3,ActSnk</sub> ## 8.5 Thermal Shutdown The TPS25751 features a central thermal shutdown as well as independent thermal sensors for each internal power path. The central thermal shutdown monitors the overall temperature of the die and disables all functions except for supervisory circuitry when die temperature goes above a rising temperature of T<sub>SD MAIN</sub>. The temperature shutdown has a hysteresis of T<sub>SDH MAIN</sub> and when the temperature falls back below this value, the device resumes normal operation. The power path thermal shutdown monitors the temperature of each internal PP5V-to-VBUS power path and disables both power paths and the VCONN power path when either exceeds T<sub>SD PP5V</sub>. Once the temperature falls by at least T<sub>SDH PP5V</sub>, the path can be configured to resume operation or remain disabled until re-enabled by firmware. Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 47 English Data Sheet: SLVSH93 # 9 Application and Implementation ## 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 # 9.1 Application Information The TPS25751 is a stand-alone Type-C PD controller for power-only USB-PD applications. Initial device configuration is configured from an external EEPROM through a firmware configuration bundle loaded on to the device during boot. The bundle is loaded over I<sup>2</sup>C from an external EEPROM. The TPS25751 firmware configuration can be customized for each specific application. The firmware configuration can be generated through the Web Tool. The TPS25751 is ideal for single port power applications supporting the following PD architectures. - Designs for both Power Provider (Source) and Power Consumer (Sink) - Designs for Power Consumer (Sink) An external EEPROM is required to download a pre-configured firmware on the TPS25751 device through the $I^2C$ interface. The TPS25751 firmware can be configured using the Web Tool for the application-specific PD charging architecture requirements and data roles. The tool also provides additional optional firmware configuration that integrates control for select Battery Charger Products (BQ). The TPS25751 I<sup>2</sup>C controller interfaces with the Battery Chargers with pre-configured GPIO settings and I<sup>2</sup>C controller events. The Application Customization Tool available with the TPS25751 provides details of the supported Battery Charger Products (BQ). # 9.2 Typical Application The following show the block diagrams for various applications. Note that some of these features are GPIO usage dependent. 图 9-1. TPS25751D Battery Charger & Full System Block Diagram Product Folder Links: TPS25751 图 9-2. TPS25751S Battery Charger & Full System Block Diagram 图 9-3. TPS25751D Battery Charger System Block Diagram 图 9-4. TPS25751S Battery Charger System Block Diagram ### 9.2.1 Design Requirements ## 9.2.1.1 Programmable Power Supply (PPS) - Design Requirements Programmable Power Supply (PPS) defines a specific voltage and current (Augmented Power Data Object) that is used in direct charging applications. A PPS source needs to meet the source voltage and current resolution required for direct charging applications. A PPS sink requests the voltage and current required for direct charging within the capabilities of PPS source. 表 9-1. PPS Source 60W/100W Requirements | Power Path | PD Power Source | VBUS Voltage | VBUS Current | |-------------------|-----------------|-----------------------|--------------------| | TPS25751D - PPHV | 60W/100W | 5V - 21V (20mV Steps) | 3A/5A (50mA Steps) | | TPS25751S - PPEXT | 60W/100W | 5V - 21V (20mV Steps) | 3A/5A (50mA Steps) | 表 9-2. PPS Sink 60W/100W Requirements | Power Path | PD Power Sink | VBUS Voltage | VBUS Current | |-------------------|---------------|--------------|--------------| | TPS25751D - PPHV | 60W/100W | 5V - 21V | 3A/5A | | TPS25751S - PPEXT | 60W/100W | 5V - 21V | 3A/5A | ### 9.2.1.2 Liquid Detection Design Requirements Portable Type-C and PD applications are subject to environments that wet the Type-C connector. Liquid on the Type-C connector leads to corrosion or system damage. Detecting liquid leverages the SBU1/2 pins on the Type-C connector to not interfere with USB2/3 operation or PD communication. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25751* 图 9-5. Liquid Detection Cases ## 9.2.1.3 BC1.2 Application Design Requirements The PD controller taps the USB D+ and D- pins to provide BC1.2 detection and advertisement. The USB D+ and D- are connected to the USB Host (DFP) or USB Device (UFP) from the Type-C connector for Charging Data Port applications. ### 9.2.1.4 USB Data Support Design Requirements For USB3 operation, the SSTX/RX are muxed to the Type-C connector. A SuperSpeed Mux generally has two control signals; enable and plug orientation. The PD controller determines when a connection is detected and drives the required GPIO to control the SuperSpeed Mux. # 9.2.2 Detailed Design Procedure ### 9.2.2.1 Programmable Power Supply (PPS) The TPS25751 supports Programmable Power Supply (PPS) source and sink. When the TPS25751 negotiates a PPS contract as a source, the device enables the high-voltage power path (PPHV for D variant, PPEXT for S variant) and communicate with the supported TI battery charger (BQ25792 and BQ25756) to supply the negotiated voltage. TPS25751 only supports PPS within a 5V to 21V range according to PD 3.1 specification and is enabled through the Application Customization Tool. Product Folder Links: TPS25751 图 9-6. TPS25751D PPS with Battery Charger 图 9-7. TPS25751S PPS with Battery Charger # 9.2.2.2 Liquid Detection The TPS25751 supports liquid detection using the built-in internal ADC and GPIO with external circuitry. 图 9-8 and 图 9-9 show the hardware implementation for liquid detection with the TPS25751. The TPD2S300 is used to protect the GPIO, ADC, and LDO\_3V3 pins from over voltage conditions when there is liquid shorting VBUS to the SBU1/2 pins. 表 9-3 shows the recommended components used to implement the external liquid detection circuitry. When liquid is detected, the TPS25751 takes action to protect the Type-C port. Systems using an embedded host controller, can leverage the Host Interface for additional notification and control. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLVSH93 图 9-8. TPS25751 Liquid Detection Block Diagram - 2 GPIO Control 图 9-9. TPS25751 Liquid Detection Block Diagram - 1 GPIO Control 表 9-3. Component Recommendation | Q_Pn (GPIO PMOS) | Q_Nn (GPIO NMOS) | Rup | Rdown | |--------------------------------------|------------------------------------|--------------|------------| | CSD25480F3 (Vgsth -0.95V or similar) | CSD15380F3 (Vgsth 1.1V or similar) | 100kOhm (5%) | 1MOhm (5%) | ## 9.2.2.2.1 Liquid Detection Operation The TPS25751 supports liquid detection by measuring the voltage level across the SBU pins of the Type-C connector. When a short occurs across the SBU pins to another Type-C pin(s), the TPS25751 takes action to protect the the Type-C port by disabling the power paths and notifies the embedded controller when applicable. Once liquid has been detected, the TPS25751 continuously monitors the SBU voltage. During the SBU voltage monitoring, if the liquid/short is no longer present the TPS25751 takes action to return to normal operation. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 图 9-10. TPS25751 Liquid Detection Operation ## 9.2.2.3 BC1.2 Application The TPS25751 supports BC1.2 detection and advertisement modes and are configurable through the Web Tool. 图 9-11. BC1.2 Application Block Diargam ### 9.2.2.4 USB Data Support The TPS25751 supports USB data speed up to USB 3.2 Gen 2. When entering USB enumeration, the TPS25751 controls USB SuperSpeed Mux (TUSB1142) using GPIO controls. The GPIO control is configured through using the Application Customization Tool, GPIO events are found in the Technical Reference Manual. Product Folder Links: TPS25751 图 9-12. TPS25751D USB Data Support 图 9-13. TPS25751S USB Data Support ### 9.2.3 Application Curves # 9.2.3.1 Programmable Power Supply (PPS) Application Curves The following are captured when the TPS25751 is acting as a PPS Source. The VBUS plot shows the PPS negotiation increasing and decreasing from 5V to 21V to 5V. The PD negotiation snap shot shows the VBUS requested voltage increasing by 100mV. Product Folder Links: TPS25751 图 9-14. PPS PD Negotiation VBUS Increasing/Decreasing 图 9-15. PPS PD Negotiation Log ## 9.2.3.2 Liquid Detection Application Curves The figures below show the liquid detection behavior with corrosion mitigation disabled and enabled. Liquid is detected on both $\boxed{8}$ 9-16 and $\boxed{9}$ 9-17 on the SBU2 pin. 图 9-16. Liquid Detection Behavior - No Corrosion Mitigation 图 9-17. Liquid Detection Behavior - Corrosion Mitigation Liquid Detection occurs in burst which can be configured. When the PD Controller checks for liquid it toggles the SBU1/2 circuitry, and pulls down the SBU1/2 circuitry when liquid detection is disabled. 图 9-18. Liquid Detection and SBU1/2 Toggle Product Folder Links: TPS25751 # 9.2.3.3 BC1.2 Application Curves The plots below show the BC1.2 advertisement and detection with the TPS25751. 图 9-19. BC1.2 DCP Advertisement 图 9-20. BC1.2 CDP Advertisement Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLVSH93 图 9-21. BC1.2 DCP Detection 图 9-22. BC1.2 CDP Detection # 9.2.3.4 USB Data Support Application Curves The following show the control signals used by a USB SuperSpeed Mux. For a normal orientation, the CC1 pin is connected. For a flipped orientation, the CC2 pin is connected. 59 English Data Sheet: SLVSH93 图 9-23. USB SuperSpeed Mux Control - Normal Orientation 图 9-24. USB SuperSpeed Mux Control - Flipped Orientation # 9.3 Power Supply Recommendations ### 9.3.1 3.3-V Power ## 9.3.1.1 VIN\_3V3 Input Switch The VIN\_3V3 input is the main supply of the TPS25751 device. The VIN\_3V3 switch (see *Power Management*) is a uni-directional switch from VIN\_3V3 to LDO\_3V3, not allowing current to flow backwards from LDO\_3V3 to VIN\_3V3. This switch is on when the 3.3-V supply is available and the dead-battery flag is cleared. The recommended capacitance $C_{VIN\_3V3}$ (see *Recommended Capacitance*) must be connected from the VIN\_3V3 pin to the GND pin). #### 9.3.2 1.5-V Power The internal circuitry is powered from 1.5 V. The 1.5-V LDO steps the voltage down from LDO\_3V3 to 1.5 V. The 1.5-V LDO provides power to all internal low-voltage digital circuits which includes the digital core, and memory. The 1.5-V LDO also provides power to all internal low-voltage analog circuits. Connect the recommended capacitance $C_{LDO\ 1V5}$ (see *Recommended Capacitance*) from the LDO\_1V5 pin to the GND pin. ### 9.3.3 Recommended Supply Load Capacitance Recommended Capacitance lists the recommended board capacitances for the various supplies. The typical capacitance is the nominally rated capacitance that must be placed on the board as close to the pin as possible. The maximum capacitance must not be exceeded on pins for which it is specified. The minimum capacitance is minimum capacitance allowing for tolerances and voltage derating ensuring proper operation. ### 9.4 Layout ## 9.4.1 TPS25751D - Layout ### 9.4.1.1 Layout Guidelines Proper routing and placement maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. Best practice is to consult with board manufacturing to verify manufacturing capabilities. #### 9.4.1.1.1 Recommended Via Size Proper via stitching is recommended to carrying current for the VBUS power paths and grounding. The recommended minimum via size is shown below, but larger vias are an option for low density PCB designs. A single via is capable of carrying 1A, verify the tolerance with the board manufacturing. Vias are recommended to be tented when located close to the PD controller. 图 9-25. Recommend Minimum Via Size #### 9.4.1.1.2 Minimum Trace Widths Below are the minimum trace widths for analog and digital pins. The trace width limitations are also defined by the board manufacturing process used. Consult with manufacturing for determining the minimum trace widths and tolerance. 表 9-4. Minimum Trace Width | Route | Minimum Width (mils) | |---------------|----------------------| | CC1, CC2 | 10 | | VIN_3V3, LDO | 10 | | Component GND | 16 | Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 表 9-4. Minimum Trace Width (续) | Route | Minimum Width (mils) | |-------|----------------------| | GPIO | 4 | ## 9.4.1.2 Layout Example ## 9.4.1.2.1 TPS25751D Schematic Layout Example Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O are fanned out to provide an example for routing out all pins, not all designs utilize all of the I/O on the TPS25751D. 图 9-26. TPS25751D Example Schematic # 9.4.1.2.2 TPS25751D Layout Example - PCB Plots The following TPS25751D PCB Layout figures show the recommended layout, placement, and routing. $\label{eq:copyright @ 2024 Texas Instruments Incorporated} Product Folder Links: \textit{TPS25751}$ 图 9-27. TPS25751D PCB Layout - Top Composite 图 9-28. TPS25751D PCB Layout - Bottom Composite 图 9-29. TPS25751D PCB Layout - Top Layer Routing 图 9-30. TPS25751D PCB Layout - Internal Power Layer 图 9-31. TPS25751D PCB Layout - GND Layer 图 9-32. TPS25751D PCB Layout - Bottom Layer Product Folder Links: TPS25751 9.4.1.2.2.1 TPS25751D Component Placement LDO\_1V5 (pin 4), LDO\_3V3 (pin 1), and VIN\_3V3 (pin 38) The decoupling capacitors for LDO\_3V3, LDO\_1V5, and VIN\_3V3 (C15, C16, and C17 respectively) need to be placed as close as possible to TPS25751D device for optimal performance. For this example to minimize solution size, the decoupling capacitors are placed on the bottom layer with their ground pads directly underneath the ground pad of TPS25751D. Use a maximum of one via per pin from TPS25751D to the decoupling capacitors if placed on a different layer. Use a minimum of 10mil trace width to route these three traces, preferably with 16mil trace width if possible. ### CC1 (pin 28) and CC2 (pin 29) CC1 (C11) and CC2 (C10) capacitors need to be placed as close as possible to their respective pins and on the same layer as the TPS25751D device. When routing the CCx traces, DO NOT via to another layer in between the CCx pins of the TPS25751D to the CCx capacitors. Check to make sure the CCx capacitors are not place outside the CC trace creating an antenna, instead have the traces pass directly through the CCx capacitor pads as shown in the example layout (refer to figure 10-14). Use a minimum of 10mil trace width to ensure Vconn support (5V/0.6A). #### 9.4.1.2.2.2 TPS25751D PP5V The 10uF decoupling capacitor (C9) need to be placed as close as possible to the PP5V pins of TPS25751D. DO NOT use traces for PP5V. The PP5V power plane needs to be sized to support up to 3.6A (up to 3A for sourcing, 600mA for Vconn). When connecting the PP5V pins (pins 34 and 35) to the 5V power plane, use a minimum of 4 vias in parallel and close to the device to improve current sharing. Minimize the bottle necks cause by other vias or traces, large bottle necks reduces the efficiency of the power plane. The bulk capacitors (C6, C7, and C8) represent capacitances from the system 5V rail, these are placed further away from TPS25751D on the same PP5V power plane. Refer to figure 10-14 and figure 10-15 for placement and trace reference. #### 9.4.1.2.2.3 TPS25751D PPHV Place the PPHV decoupling capacitors (C12, C13, and C14) as close as possible to TPS25751D, these do not need to be on the same layer as the device. The PPHV power plane needs to be sized to support up to 5A of current. When connecting the PPHV plane to a different layer, use a minimum of 6 vias in parallel per layer change. It is highly recommended to have more than 6 vias if possible for layer change to improve current sharing and efficiency. ### 9.4.1.2.2.4 TPS25751D VBUS ## VBUS (pins 32 and 33) and VBUS\_IN (pins 23, 24, and 25) Place the VBUS decoupling capacitor (C1) as close as possible to TPS25751D, the capacitor does not need to be on the same layer as the device. The VBUS power plane need to be sized to support up to 5A of current if 100W application is required. When connecting the VBUS pins (pins 32 and 33) plane to a different layer, use a minimum of 3 vias per layer change. When connecting the VBUS\_IN pins (pins 23, 24, and 25) plane to a different layer, use a minimum of 6 vias per layer change. Refer to figure 10-14 and figure 10-15 for capacitors and via placement. At the Type-C port/connector, it is recommended to use minimum of 6 vias from the connector VBUS pins for layer changes. Place the 10nF caps (C2, C3, C4, and C5) and the 22V TVS diode (U2) as close as possible to the connector VBUS pins as shown in figure 10-15. When routing the VBUS power plane from the Type-C connector to the TPS25751D VBUS pins, minimize bottle necks caused by other vias and traces to improve current flow. The example layout shown in figure 10-17 uses an internal layer to route the VBUS plane from the connector to TPS25751D. ## 9.4.1.2.2.5 TPS25751D I/O (I2C, ADCINS, GPIOS) # I2C, ADCIN1/2, and GPIO pins Fan these traces out from the TPS25751D, use vias to connect the net to a routing layer if needed. For these nets, use 4mil to 10mil trace width. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25751* English Data Sheet: SLVSH93 ## I2Cc\_SDA/SCL/IRQ (pins 8, 9, and 10) and I2Ct\_SCL/SDA/IRQ (pins 16, 17, and 18) Minimize trace width changes to avoid I2C communication issues. ### ADCIN1 and ADCIN2 (pins 2 and 3) Keep the ADCINx traces away from switching elements. If a resistor divider is used, place the divider close to LDO 3V3 or LDO 1V5. ### GPIO (pins 5, 6, 7, 19, 26, 27, 37, 36, and 13) Separate GPIO traces running in parallel by a trace width. Keep the GPIOx traces away from switching elements. #### 9.4.1.2.2.6 TPS25751D DRAIN The DRAIN pad is used to dissipate heat for the internal high voltage power path (PPHV). Connect the Drain pins (pins 15 and 30) to the Drain pad underneath the TPS25751D device. Connect the through hole vias from the drain pad on the top layer to a copper pour on the bottom layer to help dissipate heat. Additional vias can be added to improve thermal dissipation. #### 9.4.1.2.2.7 TPS25751D GND The GND pad is used to dissipate heat for the TPS25751D device. Connect the GND pins (pins 11, 12, 14 and 31) to the Ground pad underneath the TPS25751D device. Connect the through hole vias from the ground pad on the top layer to a copper pour on the bottom layer to help dissipate heat. Additional vias can be added to improve thermal dissipation. Product Folder Links: TPS25751 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ### 9.4.2 TPS25751S - Layout ### 9.4.2.1 Layout Guidelines Proper routing and placement maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. Best practice is to consult with board manufacturing to verify manufacturing capabilities. ### 9.4.2.1.1 Recommended Via Size Proper via stitching is recommended to carrying current for the VBUS power paths and grounding. The recommended minimum via size is shown below, but larger vias are an option for low density PCB designs. A single via is capable of carrying 1A, verify the tolerance with the board manufacturing. Vias are recommended to be tented when located close to the PD controller. 图 9-33. Recommend Minimum Via Size #### 9.4.2.1.2 Minimum Trace Widths Below are the minimum trace widths for analog and digital pins. The trace width limitations are also defined by the board manufacturing process used. Consult with manufacturing for determining the minimum trace widths and tolerance. | Route | Minimum Width (mils) | |---------------|----------------------| | CC1, CC2 | 10 | | VIN_3V3, LDO | 10 | | Component GND | 16 | | GPIO | 4 | 表 9-5. Minimum Trace Width ### 9.4.2.2 Layout Example ## 9.4.2.2.1 TPS25751S Schematic Layout Example Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O are fanned out to provide an example for routing out all pins, not all designs utilize all of the I/O on the TPS25751S. > Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TPS25751 图 9-34. TPS25751S Example Schematic # 9.4.2.2.2 TPS25751S Layout Example - PCB Plots The following TPS25751S PCB Layout figures show the recommended layout, placement, and routing. 图 9-35. TPS25751S PCB Layout - Top Composite Product Folder Links: TPS25751 图 9-36. TPS25751S PCB Layout - Bottom Composite 图 9-37. TPS25751S PCB Layout - Top Layer Routing Product Folder Links: TPS25751 图 9-38. TPS25751S PCB Layout - Internal Power Layer 图 9-39. TPS25751S PCB Layout - GND Layer Product Folder Links: TPS25751 图 9-40. TPS25751S PCB Layout - Bottom Layer ### 9.4.2.2.2.1 TPS25751S Component Placement # LDO\_1V5 (pin 4), LDO\_3V3 (pin 1), and VIN\_3V3 (pin 32) The decoupling capacitors for LDO\_3V3, LDO\_1V5, and VIN\_3V3 (C15, C16, and C17 respectively) need to be placed as close as possible to TPS25751S device for optimal performance. For this example to minimize solution size, the decoupling capacitors are placed on the bottom layer with their ground pads directly underneath the ground pad of TPS25751S. Use a maximum of one via per pin from TPS25751S to the decoupling capacitors if placed on a different layer. Use a minimum of 10mil trace width to route these three traces, preferably with 16mil trace width if possible. ## CC1 (pin 24) and CC2 (pin 25) CC1 (C11) and CC2 (C10) capacitors need to be placed as close as possible to their respective pins and on the same layer as the TPS25751S device. When routing the CCx traces, DO NOT via to another layer in between the CCx pins of the TPS25751S to the CCx capacitors. Check to make sure the CCx capacitors are not place outside the CC trace creating an antenna, instead have the traces pass directly through the CCx capacitor pads as shown in the example layout (refer to figure 10-21). Use a minimum of 10mil trace width to ensure Vconn support (5V/0.6A). ### 9.4.2.2.2 TPS25751S PP5V The 10uF decoupling capacitor (C8) need to be placed as close as possible to the PP5V pins of TPS25751S. DO NOT use traces for PP5V. The PP5V power plane needs to be sized to support up to 3.6A (up to 3A for sourcing, 600mA for Vconn). When connecting the PP5V pins (pins 28 and 29) to the 5V power plane, use a minimum of 4 vias in parallel and close to the device to improve current sharing. Minimize the bottle necks cause by other vias or traces, large bottle necks reduces the efficiency of the power plane. The bulk capacitors (C6, C7, and C9) represent capacitances from the system 5V rail, these are placed further away from TPS25751S on the same PP5V power plane. Refer to figure 10-21 and figure 10-22 for placement and trace reference. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25751* #### 9.4.2.2.2.3 TPS25751S PP EXT Place the PP\_EXT decoupling capacitors (C12, C13, and C14) as close as possible to TPS25751S, these do not need to be on the same layer as the device. The PP\_EXT power plane needs to be sized to support up to 5A of current. When connecting the PP\_EXT plane to a different layer, use a minimum of 6 vias in parallel per layer change. It is highly recommended to have more than 6 vias if possible for layer change to improve current sharing and efficiency. ### VSYS (pin 19) The VSYS pin (pin 19) can be connected with a trace (recommended 6mil trace width) to any of the vias on the PPHV plane. It is recommended to connect to a via close to the source pin of the VSYS N-ch MOSFET(pins A2, B2, D2, and E2 of the Q1 FET in the example schematic) to improve reverse current sensing protection. Refer to section 9.3.3.2.2 for additional information on RCP. #### 9.4.2.2.2.4 TPS25751S VBUS ### **VBUS (pins 26 and 27)** Place the VBUS decoupling capacitor (C1) as close as possible to TPS25751S, the capacitor does not need to be on the same layer as the device. The VBUS power plane need to be sized to support up to 5A of current if 100W application is required. When connecting the VBUS pins (pins 26 and 27) plane to a different layer, use a minimum of 3 vias per layer change. When connecting the VBUS power plane to a different layer, use a minimum of 6 vias per layer change. Refer to figure 10-21 and figure 10-22 for capacitors and via placement. At the Type-C port/connector, it is recommended to use minimum of 6 vias from the connector VBUS pins for layer changes. Place the 10nF caps (C2, C3, C4, and C5) and the 22V TVS diode (U2) as close as possible to the connector VBUS pins as shown in figure 10-22. When routing the VBUS power plane from the Type-C connector to the TPS25751S VBUS pins, minimize bottle necks caused by other vias and traces to improve current flow. The example layout shown in figure 10-24 uses an internal layer to route the VBUS plane from the connector to TPS25751S. #### 9.4.2.2.2.5 TPS25751S I/O #### I2C, ADCIN1/2, and GPIO pins Fan these traces out from the TPS25751S, use vias to connect the net to a routing layer if needed. For these nets, use 4mil to 10mil trace width. ### I2Cc\_SDA/SCL/IRQ (pins 8, 9, and 10) and I2Ct\_SCL/SDA/IRQ (pins 15, 16, and 17) Minimize trace width changes to avoid I2C communication issues. #### ADCIN1 and ADCIN2 (pins 2 and 3) Keep the ADCINx traces away from switching elements. If a resistor divider is used, place the divider close to LDO 3V3 or LDO 1V5. ### GPIO (pins 5, 6, 7, 18, 22, 23, 31, 30, and 13) Separate GPIO traces running in parallel by a trace width. Keep the GPIOx traces away from switching elements. ### 9.4.2.2.2.6 TPS25751S PPEXT Gate Driver ### GATE\_VSYS (pin 20) The GATE\_VSYS pin (pin 20) can be connected with a trace (recommended 6mil trace width) to the gate pins of the N-ch MOSFET with source tied to PPHV. It is recommended to **NOT** via directly to the gate pin of the N-ch MOSFET, instead use via(s) to connect the GATE\_VSYS pin from the TPS25751S to the gate pin of the N-ch MOSFET. Refer to figure 10-21 and figure 10-22 for examples on how to connect the traces. #### **GATE VBUS (pin 21)** Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TPS25751 提交文档反馈 73 The GATE\_VBUS pin (pin 21) can be connected with a trace (recommended 6mil trace width) to the gate pins of the N-ch MOSFET with source tied to VBUS. It is recommended to **NOT** via directly to the gate pin of the N-ch MOSFET, instead use via(s) to connect the GATE\_VBUS pin from the TPS25751S to the gate pin of the N-ch MOSFET. Refer to figure 10-21 and figure 10-22 for examples on how to connect the traces. #### 9.4.2.2.2.7 TPS25751S GND The GND pad is used to dissipate heat for the TPS25751S device. Connect the GND pins (11, 12, 14 and 31) to the Ground pad (39) underneath the TPS25751S device. Connect the through hole vias from the ground pad on the top layer to a copper pour on the bottom layer to help dissipate heat. Additional vias can be added to improve thermal dissipation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25751* ### 10 Device and Documentation Support ### 10.1 Device Support ### 10.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ## 10.1.2 Firmware Warranty Disclaimer IN ORDER FOR THE DEVICE TO FUNCTION IN ACCORDANCE WITH THE RELEVANT SPECIFICATIONS, YOU WILL NEED TO DOWNLOAD THE LATEST VERSION OF THE FIRMWARE FOR THE DEVICE (SEE SECTION ON RECEIVING NOTIFICATION OF DOCUMENTATION AND FIRMWARE UPDATES). IF YOU DO NOT DOWNLOAD AND INCORPORATE THE LATEST VERSION OF THE FIRMWARE INTO THE DEVICE, THEN THE DEVICE IS PROVIDED "AS IS" AND TI MAKES NO WARRANTY OR REPRESENTATION WHATSOEVER IN RESPECT OF SUCH DEVICE, AND DISCLAIMS ANY AND ALL WARRANTIES AND REPRESENTATIONS WITH RESPECT TO SUCH DEVICE. FURTHER, IF YOU DO NOT DOWNLOAD AND INCORPORATE THE LATEST VERSION OF THE FIRMWARE INTO THE DEVICE, TI WILL NOT BE LIABLE FOR AND SPECIFICALLY DISCLAIMS ANY DAMAGES, INCLUDING DIRECT DAMAGES, HOWEVER CAUSED, WHETHER ARISING UNDER CONTRACT, TORT, NEGLIGENCE, OR OTHER THEORY OF LIABILITY RELATING TO THE DEVICE, EVEN IF TI IS ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. ### 10.2 Documentation Support #### 10.2.1 Related Documentation - USB-PD Specifications - USB Power Delivery Specification ### 10.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 10.4 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 Product Folder Links: TPS25751 ### 10.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. USB Type-C<sup>®</sup> is a registered trademark of USB Implementers Forum. 所有商标均为其各自所有者的财产。 ### 10.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 10.7 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 75 # 11 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Cł | nanges from Rev | ision * (Oct | ober 202 | 23) to Revis | ion A (March 2024) | Page | |----|-----------------|--------------|----------|--------------|--------------------|------| | • | 将数据表状态从 | "预告信息" | 更改为 | "量产数据" | | 1 | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: *TPS25751*English Data Sheet: SLVSH93 Copyright © 2024 Texas Instruments Incorporated www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TPS25751DREFR | Active | Production | WQFN (REF) 38 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25751D<br>BG | | TPS25751DREFR.A | Active | Production | WQFN (REF) 38 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25751D<br>BG | | TPS25751DREFR.B | Active | Production | WQFN (REF) 38 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | TPS25751SRSMR | Active | Production | VQFN (RSM) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25751S<br>BG | | TPS25751SRSMR.A | Active | Production | VQFN (RSM) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25751S<br>BG | | TPS25751SRSMR.B | Active | Production | VQFN (RSM) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25751S<br>BG | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 18-Jul-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 2-May-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS25751DREFR | WQFN | REF | 38 | 3000 | 330.0 | 12.4 | 4.3 | 6.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS25751SRSMR | VQFN | RSM | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 2-May-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS25751DREFR | WQFN | REF | 38 | 3000 | 367.0 | 367.0 | 35.0 | | TPS25751SRSMR | VQFN | RSM | 32 | 3000 | 367.0 | 367.0 | 35.0 | ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 4 x 4, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司