**TPS25200** ZHCSC71E - MARCH 2014 - REVISED JUNE 2021 # 具有高精度可调电流限值和过压钳位的 TPS25200 5V 电子保险丝 ## 1 特性 - 2.5V 至 6.5V 工作电压 - 输入可耐受高达 20V 的电压 - 7.6V 输入过压关断 - 5.25V 至 5.55V 固定过压钳位 - 0.6 μs 过压锁定响应 - · 3.5 µ s 短路响应 - 集成式 60mΩ 高侧 MOSFET - 高达 2.5A 的持续负载电流 - 2.9 A 电流下的限流精度为 ±6% - 禁用时反向电流阻断 - 内置软启动 - 与 TPS2553 引脚到引脚兼容 - 通过 UL 2367 认证 - 文件编号 169910 - R<sub>ILIM</sub> ≥ 33kΩ (最大电流为 3.12A) ## 2 应用 - USB 电源开关 - USB 从设备 - 手机/智能电话 - 3G、4G 无线数据卡 - 固态硬盘 (SSD) - 3V 或 5V 适配器供电设备 ## 3 说明 TPS25200 是一款具有高精度电流限值和过压钳位的 5V 电子保险丝。此器件可在过压和过流事件发生期间 为负载和电源提供可靠保护。 TPS25200 是一款用于保护负载的智能开关,可耐受 20V 的输入电压。如果在输入端施加了错误电压,输 出端可将电压限制在 5.4V,以保护负载。如果输入端 的电压超过 7.6V, 此器件将断开负载, 以防止对器件 和/或负载造成损坏。 TPS25200 具有 $60m\Omega$ 的内部电源开关,可用于在多 种异常情况下保护电源、器件和负载。此器件提供高达 2.5A 的持续负载电流。通过一个连接到地的电阻,可 对限流值在 85mA 到 2.9A 范围内进行设置。当发生过 载时,输出电流被限制在由 RILIM 设定的电流值上如果 出现持续过载,TPS25200将最终进入热关断模式,从 而避免自身发生损坏。 #### 器件信息 | MA 1 1 1 1 1 - C - | | | | | | |--------------------|----------|-----------------|--|--|--| | 订货编号 | 封装 | 封装尺寸 | | | | | TPS25200 | WSON (6) | 2.00mm × 2.00mm | | | | ## **Table of Contents** | 1 特性 | 1 | 8.4 Device Functional Modes | 13 | |------------------------------------------------|----|-----------------------------------------|------------------| | . · · · <u>· · · · · · · · · · · · · · · ·</u> | | 9 Application and Implementation | 14 | | - <del></del> | | 9.1 Application Information | 14 | | 4 Revision History | | 9.2 Typical Application | 14 | | 5 Pin Configuration and Functions | | 10 Power Supply Recommendations | <mark>2</mark> 1 | | 6 Specifications | | 11 Layout | 21 | | 6.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | <mark>2</mark> 1 | | 6.2 ESD Ratings | | 11.2 Layout Example | <mark>2</mark> 1 | | 6.3 Recommended Operating Conditions | | 12 Device and Documentation Support | <mark>22</mark> | | 6.4 Thermal Information | | 12.1 Documentation Support | 22 | | 6.5 Electrical Characteristics | | 12.2 接收文档更新通知 | 22 | | 6.6 Timing Requirements | | 12.3 支持资源 | | | 6.7 Typical Characteristics | | 12.4 Trademarks | | | 7 Parameter Measurement Information | | 12.5 Electrostatic Discharge Caution | | | 8 Detailed Description | | 12.6 术语表 | | | 8.1 Overview | | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | 11 | Information | 22 | | 8.3 Feature Description | | | | | | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision D (February 2020) to Revision E (June 2021) | Page | |-------------------------------------------------------------------------------|------| | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | Corrected package type | | | Corrected package type | 4 | | Changes from Revision C (September 2017) to Revision D (February 2020) | Page | | Updated Figure 9-5 | 15 | | Changes from Revision B (February 2017) to Revision C (September 2017) | Page | | • 在 <i>器件信息</i> 表中将封装从 SON 更改为 WSON | 1 | | Changes from Revision A (March 2014) to Revision B (February 2017) | Page | | • 向 <i>特性</i> 部分添加了 UL 认证状态 | 1 | | Changes from Revision * (March 2014) to Revision A (March 2014) | Page | | Changed the t <sub>off</sub> TYP value From: 0.24 ms To: 0.22 ms | 6 | | Added condition: V <sub>EN</sub> = V <sub>IN</sub> = 0 V to Figure 6-3 | 7 | | Changed Figure 6-8 graph title From: Discharge Resistance To: V <sub>IN</sub> | 7 | | • Changed 方程式 4 From = 2470 mA to = 2479 mA | 16 | # **5 Pin Configuration and Functions** 图 5-1. DRV Package 6-Pin WSON Top View 表 5-1. Pin Functions | PIN | PIN I/O | | DESCRIPTION | |-----------|---------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | "0 | DESCRIPTION | | EN | 4 | I | Logic-level control input. When is driven high, the power switch is enabled. When it is driven low, turn power switch off. This pin cannot be left floating and it must be limited below the absolute maximum rating if tied to $V_{\rm IN}$ | | FAULT | 3 | 0 | Active-low open-drain output, asserted during overcurrent, overvoltage or overtemperature. Connect a pull up resistor to the logic I/O voltage | | GND | 5 | _ | Ground connection; connect externally to PowerPAD | | ILIM | 2 | 0 | External resistor used to set current-limit threshold; Recommended 33 k $\Omega \leqslant R_{ILIM} \leqslant$ 1100 k $\Omega$ | | IN | 6 | ı | Input voltage; connect a 0.1- $\mu$ F or greater ceramic capacitor from IN to GND as close to the IC as possible | | OUT | 1 | 0 | Protected power switch V <sub>OUT</sub> | | PowerPAD™ | PAD | _ | Internally connected to GND; used to heat-sink the part to the circuit board traces. Connect PowerPAD to GND terminal externally | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range, voltage are referenced to GND (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|---------------------------------------|------------|-----------|------| | | Voltage on IN | - 0.3 | 20 | V | | | Voltage on OUT, EN, ILIM, FAULT | - 0.3 | 7 | V | | | Voltage from IN to OUT | - 7 | 20 | V | | Io | Continuous output current | Thermally | / Limited | | | | Continuous FAULT output sink current | | 25 | mA | | | Continuous ILIM output source current | | 150 | μΑ | | TJ | Operating junction temperature | Internally | / limited | | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolutemaximum- rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range, voltage are referenced to GND (unless otherwise noted) | | | MIN | MAX | UNIT | |--------------------|----------------------------------|------|------|------------| | V <sub>IN</sub> | Input voltage of IN | 2.5 | 6.5 | V | | V <sub>EN</sub> | Enable terminal voltage | 0 | 6.5 | V | | I <sub>FAULT</sub> | Continuous FAULT sink current | 0 | 10 | mA | | I <sub>OUT</sub> | Continuous output current of OUT | | 2.5 | Α | | R <sub>ILIM</sub> | Current-limit set resistors | 33 | 1100 | <b>k</b> Ω | | TJ | Operating junction temperature | - 40 | 125 | °C | ### **6.4 Thermal Information** | | | TPS25200 | | |---------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | UNIT | | | | 6 PINS | | | θ JA | Junction-to-ambient thermal resistance | 66.5 | °C/W | | θ JCtop | Junction-to-case (top) thermal resistance | 83.4 | °C/W | | θ ЈВ | Junction-to-board thermal resistance | 36.1 | °C/W | | ψ ЈТ | Junction-to-top characterization parameter | 1.6 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 36.5 | °C/W | | θ JCbot | Junction-to-case (bottom) thermal resistance | 7.6 | °C/W | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. Product Folder Links: TPS25200 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.5 Electrical Characteristics** Conditions are $-40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant +125^{\circ}\text{C}$ and $2.5 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 6.5 \text{ V}$ . $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ , $\text{R}_{\text{ILIM}} = 33 \text{ k}\Omega$ . Positive current into terminals. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted). | | PARAMETER | TEST C | TEST CONDITIONS | | TYP | MAX | UNI | | |-----------------------------------|---------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|------|--------------------|------|----------|--| | POWER | RSWITCH | 1 | | | | | | | | | | | T <sub>J</sub> = 25°C | | 60 | 70 | | | | r | IN - OUT resistance <sup>(1)</sup> | $2.5 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 5 \text{ V},$ | - 40°C ≤ T <sub>J</sub> ≤ +85°C | | 60 | 90 | mΩ | | | r <sub>DS(on)</sub> | | I <sub>OUT</sub> = 2.5 Å | - 40°C ≤ T <sub>J</sub> ≤ +125°C | | 60 | 99 | 111 22 | | | ENABL | E INPUT EN | | | | | | | | | | EN terminal turnon threshold | Input rising | | | | 1.9 | V | | | | EN terminal turnoff threshold | Input falling | | 0.6 | | | V | | | | Hyesteresis | | | | 330 <sup>(2)</sup> | | mV | | | I <sub>EN</sub> | Leakage current | V <sub>EN</sub> = 0 V or 5.5 V | | - 2 | | 2 | μA | | | DISCHA | ARGE | | | | | | | | | R <sub>DCHG</sub> | OUT discharge resistance | V <sub>OUT</sub> = 5 V, V <sub>EN</sub> = 0 V | | | 480 | 625 | Ω | | | CURRE | NT LIMIT | | | | | | | | | | | R <sub>ILIM</sub> = 33 k Ω | | 2773 | 2952 | 3127 | | | | | Current - limit, See 图 7-4 | R <sub>ILIM</sub> = 40.2 k Ω | | 2270 | 2423 | 2570 | | | | | | R <sub>ILIM</sub> = 56 k Ω | | 1620 | 1740 | 1860 | | | | los | | R <sub>ILIM</sub> = 80.6 k Ω | | 1110 | 1206 | | 1300 mA | | | | | R <sub>ILIM</sub> = 150 k Ω | | 590 | 647 | | | | | | | R <sub>ILIM</sub> = 1100 k Ω | | 40 | 83 | 130 | | | | OVEDV | OLTAGE LOCKOUT, IN | INILIM - 1100 K ss | | | | 130 | | | | V <sub>(OVLO)</sub> | · | IN rising | | 6.8 | 7.6 | 8.45 | V | | | V (OVLO) | Hysteresis | IIV Hallig | | 0.0 | 70(2) | 0.43 | mV | | | VOLTAC | GE CLAMP, OUT | | | | 700 | | 1117 | | | | OUT clamp voltage threshold | C = 1 uF B = 100 0 | V -6 F V | 5.25 | 5.4 | 5.55 | V | | | V <sub>(OVC)</sub> | | $C_L = 1 \mu F, R_L = 100 \Omega$ | , v <sub>IN</sub> - 0.5 v | 3.23 | 5.4 | 5.55 | v | | | SUPPLY | Y CURRENT | V -0VV -5V | | | 0.0 | г | | | | I <sub>IN(off)</sub> | Supply current, low-level output | $V_{EN} = 0 \text{ V}, V_{IN} = 5 \text{ V}$ | 0.1/ | | 0.8 | 4700 | μΑ | | | | | $V_{EN} = 0 \text{ or } 5 \text{ V}, V_{IN} = 2$ | | | 1000 | 1700 | | | | I <sub>IN(on)</sub> | Supply current, high-level output | V <sub>IN</sub> = 5 V,<br>No load on OUT | R <sub>ILIM</sub> = 33 k Ω | | 143 | 200 | μΑ | | | | | 14 LIM - 100 K 32 | | | 134 | 190 | | | | I <sub>REV</sub> | Reverse leakage current | $V_{OUT}$ = 6.5V, $V_{IN}$ = $V_{EN}$ measure $I_{OUT}$ | <sub>N</sub> = 0 V, T <sub>J</sub> = 25°C, | | 3 | 5 | μΑ | | | | VOLTA OF LOCKOUT IN | | | | | | | | | | VOLTAGE LOCKOUT, IN | | | | 2.35 | 2.45 | V | | | UNDER | IN rising UVLO threshold voltage | IN rising | | | | 2.70 | | | | UNDER<br>V <sub>UVLO</sub> | IN rising UVLO threshold voltage Hysteresis | IN rising | | | 30 <sup>(2)</sup> | 2.40 | mV | | | <b>UNDER</b><br>V <sub>UVLO</sub> | IN rising UVLO threshold voltage Hysteresis | IN rising | | | | 2.40 | mV | | | UNDER | IN rising UVLO threshold voltage Hysteresis | IN rising | | | | 180 | mV<br>mV | | Conditions are $-40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant +125^{\circ}\text{C}$ and $2.5 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 6.5 \text{ V}$ . $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ , $\text{R}_{\text{ILIM}} = 33 \text{ k}\Omega$ . Positive current into terminals. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted). | <u>,, </u> | · · · · · · · · · · · · · · · · · · · | | | | | |---------------------------------------------------------|---------------------------------------|-----|-------------------|-----|------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | Thermal shutdown threshold, OTSD2 | | 155 | | | | | Thermal shutdown threshold only in current-limit, OTSD1 | | 135 | | | °C | | Hysteresis | | | 20 <sup>(2)</sup> | | | - (1) Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately. - (2) These parameters are provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty. ### 6.6 Timing Requirements Conditions are $-40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant +125^{\circ}\text{C}$ and $2.5 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 6.5 \text{ V}$ . $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ , $\text{R}_{\text{ILIM}} = 33 \text{ k}\Omega$ . Positive current are into terminals. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted) | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------| | POWER SWIT | СН | | | | ' | | | t <sub>r</sub> | OUT voltage rise time | C = 1 v/C D = 100 C (222 Ø 7.2) | | 2.05 | 3.2 | mo | | t <sub>f</sub> | OUT voltage fall time | $-$ C <sub>L</sub> = 1 μF, R <sub>L</sub> = 100 $\Omega$ , (see $\mathbb{Z}$ 7-2) | | 0.18 | 0.2 | ms | | ENABLE INPU | IT EN | | | | | | | t <sub>on</sub> | Turnon time | $2.5 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 5 \text{ V}, \text{C}_{\text{L}} = 1 \mu\text{F}, \text{R}_{\text{L}} = 100 \Omega,$ | | 5.12 | 7.3 | ms | | t <sub>off</sub> | Turnoff time | (see 图 7-2) | | 0.22 | 0.3 | ms | | CURRENT LIN | NIT | | | | | | | t <sub>(IOS)</sub> | Short-circuit response time | V <sub>IN</sub> = 5 V (see 图 7-4) | | 3.5 <sup>(1)</sup> | | μs | | OVERVOLTAG | SE LOCKOUT, IN | | | | | | | t <sub>(OVLO_off_delay)</sub> | Turnoff delay for OVLO | $V_{\text{IN}}$ 5 V to 10 V with 1-V/μs ramp up rate, $V_{\text{OUT}}$ with 100- $\Omega$ load | | 0.6(1) | | μs | | FAULT FLAG | | | | | | | | | FAULT deglitch | FAULT assertion or de-assertion due to overcurrent condition | 5 | 8 | 12 | ms | <sup>(1)</sup> This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty. Product Folder Links: TPS25200 ## **6.7 Typical Characteristics** ## **6.7 Typical Characteristics (continued)** ## **7 Parameter Measurement Information** 图 7-1. Output Rise-Fall Test Load 图 7-3. Enable Timing, Active High Enable 图 7-4. Output Short Circuit Parameters ## **8 Detailed Description** ### 8.1 Overview The TPS25200 is an intelligent low voltage switch or e-Fuse with robust overcurrent and overvoltage protection which are suitable for a variety of applications. The TPS25200 current limited power switch uses N-channel MOSFETs in applications requiring up to 2.5 A of continuous load current. The device allows the user to program the current-limit threshold between 85 mA and 2.9 A (typical) via an external resistor. The device enters constant-current mode when the load exceeds the current-limit threshold. The TPS25200 Input can withstand 20-V DC voltage, but clamps $V_{OUT}$ to a precision regulated 5.4 V and shuts down in the event $V_{IN}$ exceeds 7.6 V. The device also integrates overcurrent and short circuit protection. The precision overcurrent limit helps to minimize over design of the input power supply while the fast response short circuit protection isolates the load when a short circuit is detected. #### The additional features include: - Enable the device can be put into a sleep mode for portable applications. - Overtemperature protection to safely shutdown in the event of an overcurrent event or a slight overvoltage event where the V<sub>OUT</sub> clamp is engaged over and extended period of time. - Deglitched fault reporting to filter the Fault signal to ensure the TPS25200 do not provide false fault alerts. - · Output discharge pull-down to help ensue a load is in fact off and not in some undefined operational state. - Reverse blocking when disabled to prevent back-drive from an active load inadvertently causing undetermined behavior in the application. Product Folder Links: TPS25200 ### 8.2 Functional Block Diagram A. 6.4-V Typical Clamp Voltage ## 8.3 Feature Description #### **8.3.1 Enable** This logic enable input controls the power switch and device supply current. A logic high input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels. EN can be tied to $V_{IN}$ with a pull up resistor, and is protected with an integrated zener diode. Use a sufficiently large (300-k $\Omega$ ) pull up resistor to ensure that the $V_{(EN)}$ is limited below the absolute maximum rating. ### 8.3.2 Thermal Sense The TPS25200 self protects by using two independent thermal sensing circuits that monitor the operating temperature of the power switch and disable operation if the temperature exceeds recommended operating conditions. The TPS25200 device operates in constant-current mode during an overcurrent condition, which increases the voltage drop across power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor (OTSD1) turns off the power switch when the die temperature exceeds 135°C (minimum) and the part is in current limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C. The TPS25200 also has a second ambient thermal sensor (OTSD2). The ambient thermal sensor turns off the power switch when the die temperature exceeds 155°C (minimum) regardless of whether the power switch is in current limit and turns on the power switch after the device has cooled approximately 20°C. The TPS25200 continues to cycle off and on until the fault is removed. #### **8.3.3 Overcurrent Protection** The TPS25200 thermally protects itself by thermal cycling during an extended overcurrent condition. The device turns off when the junction temperature exceeds 135°C (typical) while in current limit. The device remains off until the junction temperature cools 20°C (typical) and then restarts. The TPS25200 cycles on/off until the overload is removed (see Figure 9-13 and § 9-16). The TPS25200 responds to an overcurrent condition by limiting their output current to the I<sub>OS</sub> levels shown in $\boxtimes$ 7-4. When an overcurrent condition is detected, the device maintains a constant output current and the output voltage is reduced accordingly. During an over current event, two possible overload conditions can occur. The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS25200 ramps the output current to $I_{OS}$ . The TPS25200 devices limit the current to $I_{OS}$ until the overload condition is removed or the device begins to thermal cycle. The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within time $t_{IOS}$ (see $\boxed{8}$ 7-4). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and limits the output current to $I_{OS}$ . Similar to the previous case, the TPS25200 limits the current to $I_{OS}$ until the overload condition is removed or the device begins to thermal cycle. ### 8.3.4 FAULT Response The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature or overvoltage condition. The TPS25200 asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS25200 is designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent (8-ms typical) conditions without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limit induced fault conditions. The FAULT signal is not deglitched when the MOSFET is disabled due to an overtemperature condition but is deglitched after the device has cooled and begins to turnon. This unidirectional deglitch prevents FAULT oscillation during an overtemperature event. The FAULT signal is not deglitched when the MOSFET is disabled into OVLO or out of OVLO. The TPS25200 does not assert the FAULT during output voltage clamp mode. Connect FAULT with a pull up resistor to a low voltage I/O rail. #### 8.3.5 Output Discharge A 480- $\Omega$ (typical) output discharge dissipates stored charge and leakage current on OUT when the TPS25200 is in UVLO, disabled or OVLO. The pull down capability decreases as V<sub>IN</sub> decreases (Figure 6-8). Product Folder Links: TPS25200 12 #### 8.4 Device Functional Modes The TPS25200 $V_{IN}$ can withstand up to 20 V. Within 0 V to 20 V range, it can be divided to four modes as shown in $\boxtimes$ 8-1. 图 8-1. Output vs Input Voltage ## 8.4.1 Undervoltage Lockout (UVLO) The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted on and off cycling due to input voltage droop during turnon. ## 8.4.2 Overcurrent Protection (OCP) When 2.35 V < V<sub>IN</sub> < 5.4 V, the TPS25200 is a traditional power switch, providing overcurrent protection. #### 8.4.3 Overvoltage Clamp (OVC) When 5.4 V < $V_{IN}$ < 7.6 V, the overvoltage clamp (OVC) circuit clamps the output voltage to 5.4 V. Within this $V_{IN}$ range, the overcurrent protection remains active. ### 8.4.4 Overvoltage Lockout (OVLO) When V<sub>IN</sub> exceeds 7.6 V, the overvoltage lockout (OVLO) circuit turns off the protected power switch. ## 9 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 9.1 Application Information The TPS25200 is a 5-V eFuse with precision current limit and over-voltage clamp. When a slave device such as a mobile data-card device is hot plugged into a USB port as shown in 9-1, an input transient voltage could damage the slave device due to the cable inductance. Placing the TPS25200 at the input of mobile device as over-voltage and overcurrent protector can safeguard these slave devices. Input transients also occur when the current through the cable parasitic inductance changes abruptly. This can occur when the TPS25200 turns off the internal MOSFET in response to an overvoltage or overcurrent event. The TPS25200 can withstand the transient without a bypass bulk capacitor, or other external overvoltage protection components at input side. The TPS25200 also can be used at host side as a traditional power switch pin-to-pin compatible with the TPS2553. 图 9-1. Hot Plug Into 5V USB port with Parasitic Cable Resistance and Inductance ## 9.2 Typical Application 图 9-2. Overvoltage and Overcurrent Protector—Typical Application Schematic Use the $I_{OS}$ in the *Electrical Characteristics* table or $I_{OS}$ in 方程式 1 to select the $R_{ILIM}$ . ## 9.2.1 Design Requirements For this design example, use the desgin parameters in 表 9-1 as the input parameters. 表 9-1. Design Parameters | DESIGN PARAMETERS | EXAMPLE VALUE | |--------------------------------|---------------| | Normal input operation voltage | 5 V | | Output transient voltage | 6.5 V | | Minimum current limit | 2.1 A | | Maximum currnt limit | 2.9 A | ## 9.2.2 Detailed Design Procedure ### 9.2.2.1 Step by Step Design Produce To begin the design process a few parameters must be decided upon. The designer needs to know the following: - · Normal Input Operation Voltage - Output transient voltage - Minimum Current Limit - · Maximum Current Limit ### 9.2.2.2 Input and Output Capacitance Input and output capacitance improves the performance of the device; the actual capacitance must be optimized for the particular application. For all applications, a 0.1-µF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling. When $V_{IN}$ ramp up exceed 7.6 V, $V_{OUT}$ follows $V_{IN}$ until the TPS25200 turns off the internal MOSFET after $t_{(OVLO\_off\_delay)}$ . Since $t_{(OVLO\_off\_delay)}$ largely depends on the $V_{IN}$ ramp rate, $V_{OUT}$ sees some peak voltage. Increasing the output capacitance can lower the output peak voltage as shown in $\boxed{8}$ 9-3. 图 9-3. V<sub>OUT</sub> Peak Voltage vs C<sub>OUT</sub> (V<sub>IN</sub> Step From 5 V to 15 V with 1-V/µs Ramp Up Rate) ### 9.2.2.3 Programming the Current-Limit Threshold The overcurrent threshold is user programmable via an external resistor. The TPS25200 uses an internal regulation loop to provide a regulated voltage on the ILIM terminal. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended 1% resistor range for $R_{ILIM}$ is 33 k $\Omega \leqslant R_{ILIM} \leqslant$ 1100 k $\Omega$ to ensure stability of the internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for $R_{ILIM}$ . The current-limit threshold equations (IOS) in approximate the resulting overcurrent threshold for a given external resistor value $R_{ILIM}$ . See the *Electrical Characteristics* table for specific current limit settings. The traces routing the $R_{ILIM}$ resistor to the TPS25200 must be as short as possible to reduce parasitic effects on the current-limit accuracy. $R_{\text{ILIM}}$ can be selected to provide a current-limit threshold that occurs 1) above a minimum load current or 2) below a maximum load current. To design above a minimum current-limit threshold, find the intersection of $R_{\rm ILIM}$ and the maximum desired load current on the $I_{\rm OS(min)}$ curve and choose a value of $R_{\rm ILIM}$ below this value. Programming the current limit above a minimum threshold is important to ensure start up into full load or heavy capacitive loads. The resulting maximum current-limit threshold is the intersection of the selected value of $R_{\rm ILIM}$ and the $I_{\rm OS(max)}$ curve. To design below a maximum current-limit threshold, find the intersection of $R_{ILIM}$ and the maximum desired load current on the $I_{OS(max)}$ curve and choose a value of $R_{ILIM}$ above this value. Programming the current limit below a maximum threshold is important to avoid current limiting upstream power supplies causing the input voltage bus to droop. The resulting minimum current-limit threshold is the intersection of the selected value of $R_{ILIM}$ and the $I_{OS(min)}$ curve. See Figure 9-4 and Figure 9-5 . $$\begin{split} I_{OSmax}(mA) &= \frac{96754V}{R_{ILIM}0.985_{k\Omega}} + 30\\ I_{OSnom}(mA) &= \frac{98322V}{R_{ILIM}1.003k\Omega}\\ I_{OSmin}(mA) &= \frac{97399}{R_{ILIM}1.015_{k\Omega}} - 30 \end{split}$$ Where 33 k $\Omega \leqslant R_{ILIM} \leqslant$ 1100 k $\Omega$ . #### 9.2.2.4 Design Above a Minimum Current Limit Some applications require that current limiting cannot occur below a certain threshold. For this example, assume that 2.1 A must be delivered to the load so that the minimum desired current-limit threshold is 2100 mA. Use the $I_{OS}$ equations (方程式 1) and Figure 9-4 to select $R_{ILIM}$ as shown in 方程式 2. $$\begin{split} I_{OS\,min}(mA) &= 2100 \text{ mA} \\ I_{OS\,min}(mA) &= \frac{97399V}{R_{IL\,IM}^{1.015}k\Omega} - 30 \\ R_{IL\,IM}(k\Omega) &= \left(\frac{97399}{I_{OS(min)} + 30}\right)^{\frac{1}{1.015}} = \left(\frac{97399}{2100 + 30}\right)^{\frac{1}{1.015}} = 43.22 \text{ k}\Omega \end{split}$$ Select the closest 1% resistor less than the calculated value: $R_{ILIM}$ = 42.2 k $\Omega$ . This sets the minimum current-limit threshold at 2130 mA as shown in 方程式 3. $$I_{OSmin}(mA) = \frac{97399V}{R_{ILIM}^{1.015}k\Omega} - 30 = \frac{97399}{\left(42.2 \times 1.01\right)^{1.015}} - 30 = 2130mA \tag{3}$$ Use the $I_{OS}$ equations (方程式 1), Figure 9-4, and the previously calculated value for $R_{ILIM}$ to calculate the maximum resulting current-limit threshold as shown in 方程式 4. $$I_{OSmax}(mA) = \frac{96754}{R_{ILIM}^{0.985}} + 30$$ $$I_{OSmax}(mA) = \frac{96754}{(42.2 \times 0.99)^{0.985}} + 30 = 2479 \text{ mA}$$ (4) The resulting current-limit threshold minimum is 2130 mA and maximum is 2479 mA with $R_{ILIM} = 42.2 k\Omega \pm 1\%$ . ### 9.2.2.5 Design Below a Maximum Current Limit Some applications require that current limiting must occur below a certain threshold. For this example, assume that 2.9 A must be delivered to the load so that the minimum desired current-limit threshold is 2900 mA. Use the $I_{OS}$ equations (方程式 1) and Figure 9-5 to select $R_{ILIM}$ as shown in 方程式 5. $$I_{OSmax}(mA) = 2900mA$$ $$I_{OSmax}(mA) = \frac{96754}{R_{ILIM}^{0.985}k\Omega} + 30$$ $$R_{ILIM}(k\Omega) = \left(\frac{96754}{I_{OS(max)} - 30}\right)^{\frac{1}{0.985}} = \left(\frac{96754}{2900 - 30}\right)^{\frac{1}{0.985}} = 35.57 \text{ k}\Omega$$ (5) Select the closest 1% resistor greater than the calculated value: $R_{ILIM}$ = 36 kΩ. This sets the maximum current-limit threshold at 2894 mA as shown in $\overline{p}$ $\overline{E}$ $$I_{OSmax}(mA) = \frac{96754V}{R_{ILIM}^{0.985}k\Omega} + 30 = \frac{96754}{(36 \times 0.99)^{0.985}} + 30 = 2894mA$$ (6) Use the $I_{OS}$ equations, Figure 9-5, and the previously calculated value for $R_{ILIM}$ to calculate the minimum resulting current-limit threshold as shown in 5 $$I_{OSmin}(mA) = \frac{97399}{R_{ILIM}^{1.015}} - 30$$ $$I_{OSmin}(mA) = \frac{97399}{\left(36 \times 1.01\right)^{1.015}} - 30 = 2508mA$$ (7) The resulting minimum current-limit threshold minimum is 2592 mA and maximum is 2894 mA with $R_{ILIM}$ = 36 k $\Omega$ ± 1%. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 9.2.2.6 Power Dissipation and Junction Temperature The low on-resistance of the internal N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis. Begin by determining the $r_{DS(on)}$ of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read $r_{DS(on)}$ from the typical characteristics graph. When $V_{IN}$ is lower than $V_{(OVC)}$ , the TPS2500 is an traditional power switch. Using this value, the power dissipation can be calculated by usnig $\hbar$ 8. $$P_{D} = r_{DS(on)} \times I_{OUT}^{2}$$ (8) When $V_{IN}$ exceed $V_{(OVC)}$ , but lower than $V_{(OVLO)}$ , the TPS25200 clamp output to fixed $V_{(OVC)}$ , the power dissipation can be calculated by using 方程式 9. $$P_D = (V_{IN} - V_{(OVC)}) \times I_{OUT}$$ (9) #### where - P<sub>D</sub> = Total power dissipation (W) - $r_{DS(on)}$ = Power switch on-resistance ( $\Omega$ ) - V<sub>(OVC)</sub> = Overvoltage clamp voltage (V) - I<sub>OUT</sub> = Maximum current-limit threshold (A) This step calculates the total power dissipation of the N-channel MOSFET. Finally, calculate the junction temperature using 方程式 10. $$T_{J} = P_{D} \times \theta_{JA} + T_{A} \tag{10}$$ #### where - T<sub>A</sub> = Ambient temperature (°C) - θ <sub>JA</sub> = Thermal resistance (°C /W) - P<sub>D</sub> = Total power dissipation (W) Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined" $r_{DS(on)}$ from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance $\theta_{JA}$ , and thermal resistance is highly dependent on the individual package and board layout. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 9.2.3 Application Curves ## 10 Power Supply Recommendations The TPS25200 is designed for 2.7 V < $V_{IN}$ < 5 V (typical) voltage rails. While there is a $V_{OUT}$ clamp, it is not intended to be used to regulate $V_{OUT}$ at approximately 5.4 V with 6 V < $V_{IN}$ < 7 V. This is a protection feature only. ## 11 Layout ## 11.1 Layout Guidelines - For all applications, a 0.1-μF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling. - For output capacitance, refer to 图 9-3, low ESR ceramic cap is recommended. - The traces routing the R<sub>ILIM</sub> resistor to the device must be as short as possible to reduce parasitic effects on the current limit accuracy. - The PowerPAD must be directly connected to PCB ground plane using wide and short copper trace. ### 11.2 Layout Example ### VIA to Power Ground Plane 图 11-1. TPS25200 Board Layout ## 12 Device and Documentation Support ## **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation, see the following: #### TPS25200 EVM User's Guide ### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks PowerPAD™ and TI E2E™ are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS25200 22 ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | | | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS25200DRVR | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | | TPS25200DRVR.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | | TPS25200DRVRG4 | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | | TPS25200DRVRG4.A | Active | Production | WSON (DRV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | | TPS25200DRVT | Active | Production | WSON (DRV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | | TPS25200DRVT.A | Active | Production | WSON (DRV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | | TPS25200DRVT.B | Active | Production | WSON (DRV) 6 | 250 SMALL T&R | - | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | SKB | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 24-Jul-2025 #### OTHER QUALIFIED VERSIONS OF TPS25200: Automotive: TPS25200-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS25200DRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS25200DRVRG4 | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS25200DRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 23-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS25200DRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS25200DRVRG4 | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS25200DRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司