**TPS23525** ZHCSGZ0B - OCTOBER 2017-REVISED NOVEMBER 2017 # TPS23525: -48V 热插拔and Dual OR-ing控制器 ## 1 特性 - -10V 至 -80V 直流工作电压,绝对最大电压为 -200V - 软启动电容器断开 - 400µA 栅极拉电流 - 双路限流(基于 V<sub>DS</sub>) - 25mV ±4% (V<sub>DS</sub> 低时) - 3mV ±25% (V<sub>DS</sub> 高时) - 可编程过压 (±1.5%) 与欠压 (±2%) - 可编程迟滞 (±11%) - 集成式双路 OR-ing 控制器 - 调整电压: 25mV ±15mV - 快速关断电压: -6mV ±4mV - 超时后重试 - 16 引脚 TSSOP 封装 #### 2 应用 - 远程无线电单元 - 基带单元 - 路由器和切换器 - 小型基站 - -48V 电信基础设施 ## 3 说明 TPS23525 是一款集成式热插拔双路 OR-ing 控制器,可使大功率电信系统符合严苛的瞬态要求。该器件具有200V 的绝对最大额定电压,因此可轻松通过雷击浪涌测试 (IEC61000-4-5)。借助软启动电容器断开功能,可通过限制浪涌电流来使用较小的热插拔 FET,而不会影响瞬态响应。400μA 拉电流支持快速恢复,有助于避免雷击浪涌测试期间的系统复位。借助双路限流功能,可轻松达到 ATIS 0600315.2013 等标准所规定的掉电和输入阶跃要求。最后,该器件还可提供带可编程阈值和迟滞的精确欠压和过压保护。 TPS23525 集成有双路 OR-ing 控制器,因此非常适合用于由两个冗余电源供电的 –48V 系统。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|------------|-----------------| | TPS23525 | TSSOP (16) | 5.00mm x 4.40mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 | | | 目录 | | | | |---|-------------------------------------------------------|----------|----|--------------------------------|----| | 1 | 特性1 | | | 8.3 Feature Description | 12 | | 2 | 应用1 | | | 8.4 Device Functional Modes | 15 | | 3 | 说明1 | | 9 | Application and Implementation | 18 | | 4 | 修订历史记录 2 | | | 9.1 Application Information | 18 | | 5 | Pin Configuration and Functions | | | 9.2 Typical Application | 18 | | 6 | Specifications4 | | 10 | Power Supply Recommendations | 31 | | • | 6.1 Absolute Maximum Ratings | | 11 | Layout | 32 | | | 6.2 ESD Ratings 4 | | | 11.1 Layout Guidelines | 32 | | | 6.3 Recommended Operating Conditions 4 | | | 11.2 Layout Example | 32 | | | 6.4 Thermal Information | | 12 | 器件和文档支持 | 33 | | | 6.5 Electrical Characteristics5 | | | 12.1 器件支持 | 33 | | | 6.6 Switching Characteristics 8 | <b>;</b> | | 12.2 文档支持 | 33 | | | 6.7 Typical Characteristics | | | 12.3 接收文档更新通知 | 33 | | 7 | Parameter Measurement Information 10 | ) | | 12.4 社区资源 | 33 | | | 7.1 Relationship between Sense Voltage, Gate Current, | | | 12.5 商标 | 33 | | | and Timer10 | ) | | 12.6 静电放电警告 | 33 | | 8 | Detailed Description 11 | | | 12.7 Glossary | 33 | | | 8.1 Overview | | 13 | 机械、封装和可订购信息 | 33 | | | 8.2 Functional Block Diagram 11 | | | | | # 4 修订历史记录 | Changes from Revision A (October 2017) to Revision B | Page | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | <ul> <li>Changed Input voltage V<sub>Neg48A</sub>, V<sub>Neg48B</sub> MIN value from -1 V to -0.3 V</li> <li>Added Input voltage V<sub>Neg48A</sub>, V<sub>Neg48B</sub> through 1-kΩ resistor</li> </ul> | | | | | | Changes from Original (October 2017) to Revision A | Page | | Changes from Original (October 2017) to Revision A Changed V <sub>(D,CL SW)</sub> MIN from 1.47 V to 1.46 V | | # **5 Pin Configuration and Functions** ## **Pin Functions** | PIN | | TYPE | DESCRIPTION | |--------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | Neg48A | 1 | I | Input to the OR-ing controller for the –48A feed. The TPS23525 will regulate the drop from VEE to Neg48A to 25 mV to mimic an ideal diode. | | NC | 2 | | No connect to space high voltage pins. | | GATEB | 3 | 0 | Gate driver for the OR-ing FET of the -48V_B feed. | | GATEA | 4 | 0 | Gate driver for the OR-ing FET of the -48V_A feed. | | VEE | 5 | GND | This pin corresponds to the IC GND. Kelvin sense to the bottom of $R_{\mbox{\footnotesize{SNS}}}$ to ensure accurate current limit. | | SNS | 6 | I | Sense pin, used to measure current and regulate it. Kelvin Sense to R <sub>SNS</sub> to ensure accurate current limits. | | GATE | 7 | 0 | Gate drive for the main hot swap FET. | | SS | 8 | 0 | Pin used for soft starting the output. Connect a capacitor (C <sub>SS</sub> ) between the SS pin and -48V_OUT. The dv/dt rate on the -48V_OUT pin is proportional to the gate sourcing current divided by C <sub>SS</sub> . | | D | 9 | I | Pin used to sense the drain of the hot swap FET and to program the threshold where the hot swap switches from the CL1 and CL2. Connect a resistor from this pin to the drain of the hot swap FET (also called -48V_OUT) to program the threshold. | | TMR | 10 | 0 | Timer pin used to program the duration when the hot swap FET can be in current limit. Program this time by adding a capacitor between the TMR pin and VEE. | | OV | 11 | I | Input over voltage comparator. Tie a resistor divider to program the threshold where the device turns off due to over voltage event. | | UVEN | 12 | I | Input under voltage comparator. Tie a resistor divider to program the threshold where the device turns on. | | VCC | 13 | S | Clamped supply. Tie to RTN through resistor. | | PGb | 14 | 0 | Power Good Bar, which is an open drain output that indicated when the power is good and the load can start drawing full power. PGb goes low when the hot swap is fully on and the DC/DC can draw full power. | | NC | 15 | | No connect to space high voltage pins. | | Neg48B | 16 | I | Input to the OR-ing controller for the –48B feed. The TPS23525 will regulate the drop from VEE to Neg48B to 25 mV to mimic an ideal diode. | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------|-------------------------------------------------------------|-------------|-----|------| | Supply voltage | V <sub>VCC</sub> (current into V <sub>CC</sub> <10 mA) | -0.3 | 20 | V | | Input voltage | $V_{SNS}, V_{OV}$ | -0.3 | 6.5 | ٧ | | Input voltage | V <sub>UVEN</sub> , V <sub>D</sub> , V <sub>SS</sub> | -0.3 | 30 | V | | Innut valtage | V <sub>Neg48A</sub> , V <sub>Neg48B</sub> | -0.3 | 200 | V | | Input voltage | $V_{Neg48A}$ , $V_{Neg48B}$ through 1-k $\Omega$ resistor | -2 | 200 | V | | 0 | V <sub>GATE</sub> , V <sub>GATEA</sub> , V <sub>GATEB</sub> | -0.3 | VCC | V | | Output voltage | $V_{TMR}$ | -0.3 | 6.5 | V | | Output voltage | $V_{PGb}$ | -0.3 | 200 | V | | Operating junction ter | mperature, T <sub>J</sub> | J –40 125 ° | | °C | | Storage temperature, | T <sub>stg</sub> | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-------------------------------------------------------------|------------------------------------------------------|------|---------|------| | $V_{VCC}$ | Supply voltage (current into V <sub>CC</sub> <10 mA) | 0 | 20 | V | | V <sub>SNS</sub> , V <sub>OV</sub> | Input voltage | 0 | 5.5 | V | | V <sub>UVEN</sub> , V <sub>D</sub> , V <sub>SS</sub> | Input voltage | 0 | 18 | V | | V <sub>Neg48A</sub> , V <sub>Neg48B</sub> | Input voltage, through 1-kΩ resistor | -0.2 | 150 | V | | V <sub>GATE</sub> , V <sub>GATEA</sub> , V <sub>GATEB</sub> | Output voltage | 0 | VCC | V | | $V_{TMR}$ | Output voltage | 0 | 5.5 | V | | $V_{PGb}$ | Output voltage | 0 | 80 | V | | C <sub>SS</sub> | Capacitance | 1 | 200 | nF | | R <sub>SS</sub> | Resistance | 1 | 10 | kΩ | | R <sub>D</sub> | Resistance | 120 | 2,000 | kΩ | | R <sub>NEG48VA</sub> , R <sub>NEG48VB</sub> | Resistance | | 1 | kΩ | ## 6.4 Thermal Information | | | TPS23525 | | |----------------------|-------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 98.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 31.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 44.3 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **Thermal Information (continued)** | | | TPS23525 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | 16 PINS | | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 43.6 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | °C/W | ## 6.5 Electrical Characteristics $-40 ^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125 ^{\circ}\text{C}, \ 1.1 \text{ mA} < \text{I}_{\text{VCC}} < 10 \text{ mA}, \ \text{V}_{(\text{UVEN})} = 2 \text{ V}, \ \text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0 \text{ V}, \ \text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z} \ , \ \text{V}_{(\text{TMR})} = 0 \ \text{V}, \ -1 \ \text{V} < \text{V}_{\text{NEG48Vx}} < 150 \ \text{V}, \ \text{; All pin voltages are relative to VEE (unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------|------| | VCC - Clamped | Supply | | | | <u> </u> | | | V <sub>(UVLO_VCC)</sub> | UVLO on VCC | rising | 9 | 9.5 | 10 | V | | V <sub>(UVLO_VCC,hyst)</sub> | UVLO hysteresis on VCC | hysteresis | | 1 | | V | | V <sub>(VCC)</sub> | VCC regulation | 1.1< I <sub>(VCC)</sub> < 10 mA (current into VCC) | 12 | 14.5 | 18 | V | | | | V <sub>VCC</sub> = 10 V. Off | | | 1 | mA | | lα | Quiescent Current | V <sub>VCC</sub> = 10 V. On | | | 1 | mA | | ·u | Quiosconi Guironi | V <sub>VCC</sub> = 10 V, Gate, GATEA, GATEB in regulation | | | 1.1 | mA | | UVEN – Under V | oltage and Enable | | | | ٠ | | | V <sub>(UVEN_T)</sub> | Threshold voltage for V <sub>(UVEN)</sub> | | 0.985 | 1 | 1.015 | V | | I <sub>(UV_hyst)</sub> | Hysteresis current, sourcing from UV pin | V <sub>UV</sub> = 1.5 V | 9 | 10 | 11.2 | μΑ | | OV – Over Volta | ge | | | | | | | $V_{(OV\_T)}$ | Threshold voltage for V <sub>OV</sub> | | 0.98 | 1 | 1.02 | V | | I <sub>(OV_hyst)</sub> | Hysteresis current, sourcing from OV pin | V <sub>OV</sub> = 1.5 V | 9 | 10 | 11.2 | μΑ | | TMR – Timer | | | | | | | | V <sub>TMR</sub> | Voltage on timer when part times out. | $V_D = 0 \text{ V, TMR } \uparrow$ , measure $V_{TMR}$ when $V_{GATE} = 0$ | 1.47 | 1.5 | 1.53 | V | | $V_{TMR2}$ | Voltage on timer when part times out. | $V_D = 1 \text{ V, TMR } \uparrow$ , measure $V_{TMR}$ when $V_{GATE} = 0$ | 0.735 | 0.75 | 0.765 | V | | 1 | Timer Sourcing current when in fault condition or when | $V_{SNS} = 0.1 \text{ V}, V_D = 0 \text{ V}, V_{TMR} = 0 \text{ V},$ measure I out from TMR | 9 | 10 | 11 | μΑ | | I <sub>TMR,SRs</sub> | retrying. | $V_{SNS} = 0.1 \text{ V}, \text{ VD} = 2 \text{ V}, V_{TMR} = 0 \text{ V},$ measure I out from TMR | 45 | 50 | 55 | μΑ | | I <sub>TMR,SNC</sub> | Timer sinking current when not in fault condition. | $V_{SNS} = 0 \text{ V}, V_D = 0 \text{ V}, V_{TMR} = 2 \text{ V},$ | 1.5 | 2 | 2.5 | μΑ | | V <sub>TMR,RETRY</sub> | Voltage on timer when the timer starts going back up in retry. Retry version only. | $V_{SNS} = 0 \text{ V}, V_D = 0 \text{ V}, TMR \uparrow = 2 \text{ V}, TMR \downarrow, measure V_{TMR} when I into TMR change polarity$ | 0.475 | 0.5 | 0.525 | V | | N <sub>RETRY</sub> | Number of retry duty cycles.<br>Retry version only. | | | 64 | | | | D <sub>RETRY</sub> | Retry duty cycle. Retry version only. | | | 0.4% | | | | I <sub>GATE,TIMER</sub> | Gate Sourcing Current Threshold When timer starts to run. | $V_G$ = 5 V, $V_D$ = 2 V, $V_{SNS}$ ↑, measure $I_{GATE}$ when TMR sources current | 5 | 10 | 15 | μΑ | | V <sub>SNS,TMR1</sub> | Sense Voltage when Timer starts to run. | $V_D = 2 \text{ V}, V_{TMR} = 0 \text{ V}, V_G = 5 \text{ V}; V_{SNS} \uparrow, \text{ measure } V_{SNS} \text{ when TMR} $ sources current | 1.5 | 2.5 | | mV | # **Electrical Characteristics (continued)** $-40 ^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125 ^{\circ}\text{C}, \ 1.1 \text{ mA} < \text{I}_{\text{VCC}} < 10 \text{ mA}, \ \text{V}_{(\text{UVEN})} = 2 \text{ V}, \ \text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0 \text{ V}, \ \text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z} \ , \ \text{V}_{(\text{TMR})} = 0 \text{ V}, \ -1 \text{V} < \text{V}_{\text{NEG48Vx}} < 150 \text{ V}, \ \text{; All pin voltages are relative to VEE (unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------| | V <sub>SNS,TMR2</sub> | Sense Voltage when Timer starts to run. | $V_D = 0 \text{ V}, V_{TMR} = 0 \text{ V}, V_G = 5 \text{ V}; \\ V_{SNS} \uparrow, \text{ measure } V_{SNS} \text{ when TMR} \\ \text{sources current}$ | 23.25 | 24.5 | | mV | | SNS – Sense Pin | For Current Limit | | | | | | | I <sub>SNS,LEAK</sub> | Leakage current on sense pin | | -2 | | 2 | μA | | V <sub>SNS,CL1</sub> | Current limit | $V_{TMR} = 0 \text{ V. } V_{GATE} = 5 \text{ V. } V_{D} = 0 \text{ V}$<br>$V_{SNS} \uparrow$ , measure when $I_{GATE} = 0$ ; | 24 | 25 | 26 | mV | | $V_{SNS,FST}$ | fast trip current limit | $V_{TMR} = 0$ V. $V_{GATE} = 5$ V. $V_{D} = 0$ V. $V_{SNS} \uparrow$ , measure when $I_{GATE} > 100$ mA | 45 | 50 | 55 | mV | | V <sub>SNS,CL2</sub> | Fold Back Current Limit | $V_{TMR} = 0 \text{ V}, V_{GATE} = 5 \text{ V}, V_{D} = 5 \text{ V}, V_{SNS} \uparrow, \text{measure when } I_{GATE} = 0;$ | 2.25 | 3 | 3.75 | mV | | V <sub>SNS,FST2</sub> | Fast Trip during start-up | $V_{TMR} = 0 \text{ V}, V_{GATE} = 5 \text{ V}, V_{D} = 5 \text{ V}, V_{SNS} \uparrow, \text{Measure when } I_{GATE} > 100 \text{ mA}$ | 6 | 9 | 12 | mV | | GATE – Gate Dri | ve for Main Hot Swap FET | | | | | | | V <sub>(VCC-GATE)</sub> | Output gate voltage | V <sub>(SNS)</sub> = 0 V | | | 1 | V | | I <sub>(GATE,SRS,NORM)</sub> | Sourcing Current during normal operation. | $V_{(TMR)} = 0 \text{ V. } V_{(GATE)} = 8 \text{ V. } V_{D} = 0$<br>V, $V_{(SNS)} = 0 \text{ V}$ | 250 | 400 | | μΑ | | I <sub>(GATE,SRS,START)</sub> | Sourcing Current during star-<br>up | $V_{(TMR)} = 0 \text{ V. } V_{(GATE)} = 5 \text{ V. } V_{D} = 0$<br>V, $V_{(SNS)} = 0 \text{ V}$ | 15 | 20 | 25 | μΑ | | I <sub>(GATE,wkpd)</sub> | Weak pull down current | V <sub>(SNS)</sub> = 0 V. V <sub>UVEN</sub> = 0 V | 3 | 5 | 7 | mA | | I <sub>(GATE,FST)</sub> | Fast Pull down current with 10mV overdrive | | 0.4 | 1 | 1.5 | Α | | D – Drain Sense | | | | | | | | $R_{(D,INT)}$ | Resistance from the drain pin to GND. | | 28.5 | 30 | 31.5 | kΩ | | $V_{(D,CL\_SW)}$ | Voltage on drain that switches between two current limits | $\begin{array}{l} V_{(TMR)} = 0 \ V, \ V_{(GATE)} = 5 \ V, \ V_{(SNS)} = \\ 20 \ mV, \ D\uparrow, \ measure \ V \ when \ I_{(GATE)} \\ = 0 \end{array}$ | 1.46 | 1.5 | 1.54 | V | | $V_{(D,TMR\_SW)}$ | Voltage on drain that switches the V <sub>TMR</sub> threshold. | $V_{(TMR)} = 1 \text{ V}, V_{(GATE)} = 5 \text{ V}, V_{(SNS)} = 20 \text{ mV}, D\uparrow, \text{ measure V when } I_{(GATE)} = 0$ | 0.73 | 0.75 | 0.77 | V | | $V_{(D,TMR\_SW,hyst)}$ | hysteresis for V <sub>(D,TMR,SW)</sub> | hysteresis | | 75 | | mV | | SS (Soft Start) | <b>.</b> | , | | | | | | I <sub>(SS,PD)</sub> | Pull down current when not in inrush | V <sub>SS</sub> = 5 V | 100 | | | mA | | R <sub>(SS,GATE)</sub> | Resistance between GATE and SS in the start-up phase | | | 80 | | Ω | | Neg48A, Neg48B | | | | | · | | | | | $V_{Neg48x} = -50 \text{ mV}, \text{ GATEx ON}$ | -2 | | 2 | μΑ | | I <sub>(lkg,Neg48x)</sub> | Leakage current | $V_{\text{Neg48x}} = -100 \text{ mV}, \text{ GATEx ON}$ | -7 | | 7 | μΑ | | | | V <sub>Neg48x</sub> = 150 V, GATEx off | | | 30 | μΑ | | $V_{(FWD)}$ | Forward regulation voltage of the OR-ing controller. $V_{FWD} = V_{EE} - V_{(NEG48Vx)}$ | | 10 | 25 | 40 | mV | | $V_{(FWD,FST)}$ | Forward voltage where a fast pull up is activated. | $V_{GATEx}$ = 5 V. $V_{VEE}$ - $V_{Neg48Vx}$ ↑ measure when $I_{GATEx}$ = 100 $\mu$ A | 50 | 80 | 105 | mV | | V <sub>(RV)</sub> | Fast reverse trip voltage. | | 2 | 6 | 10 | mV | | GATEA, GATEB | | | | | | | | V <sub>VCC-GATEx</sub> | Gate Output Voltage. | | | 0.65 | 1.1 | V | # **Electrical Characteristics (continued)** $-40 ^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 125 ^{\circ}\text{C}, \ 1.1 \text{ mA} < \text{I}_{\text{VCC}} < 10 \text{ mA}, \ \text{V}_{(\text{UVEN})} = 2 \text{ V}, \ \text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0 \text{ V}, \ \text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z} \ , \ \text{V}_{(\text{TMR})} = 0 \ \text{V}, \ -1 \ \text{V} < \text{V}_{\text{NEG48Vx}} < 150 \ \text{V}, \ \text{; All pin voltages are relative to VEE (unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|-----|------|--|--| | I <sub>(GATEx,SRS)</sub> | Gate sourcing current in regulation | $V_{VEE} - V_{Neg48Vx} = 50 \text{ mV}$ | | 5 | | μΑ | | | | I <sub>(GATEx,SINK)</sub> | Gate sinking current in regulation | $V_{VEE} - V_{Neg48Vx} = 0$ | | 5 | | μΑ | | | | R <sub>GATE,SRC,FST</sub> | Pull up resistance in fast sourcing mode. | $V_{VEE} - V_{Neg48Vx} = 100$ mV; Measure current at $V_{GATEx} = 0$ V. $R = V_{VCC/I}$ | | 10 | | kΩ | | | | I <sub>(GATEx,FST)</sub> | Fast Gate pull down current | $V_{(VEE)} - V_{Neg48x} = -15 \text{ mV}$ | 0.4 | 1 | 1.5 | Α | | | | PGb (Power God | od Bar) | | | | | | | | | V <sub>(GATE,PGb)</sub> | Threshold on GATE that triggers PGb to assert. | Raise V <sub>GATE</sub> until PGb asserts | 6.5 | 7.25 | 8 | V | | | | V <sub>(PGb,PD)</sub> | Pull down strength on PGb | PGb sinking 1 mA | | | 1.5 | V | | | | I <sub>(PGb,LEAK)</sub> | leakage current on PGb pin | | | | 1 | μΑ | | | | OTSD (Over Ten | OTSD (Over Temperature Shut Down) | | | | | | | | | T <sub>SD</sub> | Shutdown temperature | Temp Rising | 135 | 155 | 175 | °C | | | | T <sub>SD,hyst</sub> | Shutdown temperature<br>Hysteresis | | | 8 | | °C | | | # 6.6 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------|---------|----------|------| | VCC – Clar | nped Supply | | | | | | t <sub>ID</sub> | Insertion Delay | $V_{VCC}$ : 0 V $\rightarrow$ 10 V, measure delay before $V_{GATE} \uparrow$ | 32 | ms | | | UVEN | | | | <u>"</u> | | | T <sub>UV,degl</sub> | Deglitch on UVEN | | 4 | | μs | | ov | | | | | | | T <sub>OV,degl</sub> | Deglitch on OV | | 4 | | μs | | SNS | | | | * | | | T <sub>SNS,FST,R</sub><br>ESP | Response time to large over current | V <sub>SNS</sub> steps from 0 mV to 60 mV.<br>Measure time for GATE to come<br>down. | 300 | | ns | | Neg48VA, I | NEG48VB | | | | | | T <sub>Neg48Vx,FS</sub><br>T,RESP | Response time to large reverse current | V <sub>NEG48Vx</sub> steps from -40 mV to 15 mV. Measure time for GATEx to come down. | 300 | | ns | | PGb | | | | | | | | Deglitch of PGb. (raise GATE, | Power Good $\uparrow$ (V <sub>(GATE)</sub> 0 V $\rightarrow$ 10 V)<br>Look for PGb $\downarrow$ | 1 | | ms | | t <sub>PGb,DEGL</sub> | measure delay between GATE and PGb) | Power Good $\downarrow$ (V <sub>(GATE)</sub> 10 V $\rightarrow$ 0 V)<br>Look for PGb $\uparrow$ | 32 | | ms | ## 6.7 Typical Characteristics Unless otherwise noted: $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ , 1.1 mA < $\text{I}_{\text{VCC}}$ < 10 mA, $\text{V}_{(\text{UVEN})} = 2 \text{ V}$ , $\text{V}_{(\text{OV})} = \text{V}_{(\text{SNS})} = \text{V}_{(\text{D})} = 0 \text{ V}$ , $\text{V}_{(\text{SS})} = \text{GATEx} = \text{Hi-Z}$ , $\text{V}_{(\text{TMR})} = 0 \text{ V}$ , $-1 \text{ V} < \text{V}_{\text{NEG48Vx}} < 150 \text{ V}$ , ; ## 7 Parameter Measurement Information ## 7.1 Relationship between Sense Voltage, Gate Current, and Timer The diagram below illustrates the relationship between the $V_{SNS}$ (voltage across $R_{SNS}$ ), Gate current, and the timer operation. The diagram is intended to help explain the various parameters in the electrical characteristic table and is not drawn to scale. Note that $I_{GATE}$ reduces as the sense voltage approaches the current limit threshold and it equals zero at the current limit regulation point. To ensure that the timer always runs when the IC is in regulation the timer starts at a slightly positive $I_{GATE}$ . Figure 7. Relationship Between Timer, Gate Current, and Sense Voltage (V<sub>GATE</sub> = 5 V) ## 8 Detailed Description #### 8.1 Overview The TPS23525 is an integrated hot swap and Dual OR-ing controller that enables high power telecom systems to comply with stringent transient requirements. The soft start cap disconnect allows soft start at start-up and disconnects the soft start cap during normal operation. This allows for the use of smaller hot swap FETs without hurting the transient response. The 400 $\mu$ A sourcing current allows fast recovery, which helps to avoid system resets during lightning surge tests. The dual current limit makes it easier to pass brown outs and input steps such as required by the ATIS 0600315.2013. Finally, the TPS23525 offers accurate under voltage and over voltage protection with programmable thresholds and hysteresis. The TPS23525 integrates a dual OR-ing controller, making it ideal for -48 V systems fed by two redundant supplies. The OR-ing controller will turn off if any reverse current is detected. ## 8.2 Functional Block Diagram ## 8.3 Feature Description #### 8.3.1 Current Limit The TPS23525 utilizes two current limit thresholds: - I<sub>CL1</sub> also referred to as high current limit threshold, which is used when the V<sub>DS</sub> of the hot swap FET is low. - I<sub>CL2</sub> lower current limit threshold, which is used when the V<sub>DS</sub> of the hot swap FET is high. This dual level protection scheme ensures that the part has a higher chance of riding out voltage steps and other transients due to the higher current limit at low $V_{DS}$ , while protecting the MOSFET during start into short and hotshort events, by setting a lower current limit threshold for conditions with high $V_{DS}$ . The transition threshold is programmed with a resistor that is connected from the drain of the hot swap FET to the D pin of the TPS23525. The figure below illustrates an example with a $I_{CL1}$ set to 25 A and $I_{CL2}$ set to 3 A. Note that compared to a traditional SOA protection scheme this approach allows better utilization of the SOA in the 10 V < $V_{DS}$ . < 40-V range, which is critical in riding through transients and voltage steps. Note that in both cases the TPS23525 regulated the gate voltage to enforce the current limit. However, this regulation is not very fast and doesn't offer the best protection against hot-shorts on the output. To protect in this scenario a fast comparator is used, which quickly pulls down the gate in case of severe over current events (2x bigger than V<sub>CL1</sub>). Figure 8. Dual Current Limit vs FET Power Limit ## 8.3.1.1 Programming the CL Switch-Over Threshold The $V_{DS}$ threshold when the TPS23525 switches over from $I_{CL1}$ to $I_{CL2}$ ( $V_{D,SW}$ ) can be computed using Equation 1. For example, if a 15-V switch over is desired, $R_D$ should be set to 270 k $\Omega$ . $$V_{DS,SW} = \frac{1.5 \text{ V} \times (30 \text{ k}\Omega + \text{R}_D)}{30 \text{ k}\Omega}$$ (1) ## 8.3.1.2 Programming CL1 The current limit at low V<sub>DS</sub> (I<sub>Cl 1</sub>) of the TPS23525 can be computed using Equation 2 below. $$I_{CL1} = \frac{V_{SNS,CL1}}{R_{SNS}}$$ (2) #### **Feature Description (continued)** To compute $I_{CL1}$ for a 1-m $\Omega$ sense resistor use Equation 3 below. $$I_{CL1} = \frac{V_{SNS,CL1}}{R_{SNS}} = \frac{25 \text{ mV}}{1 \text{ m}\Omega} = 25 \text{ A}$$ (3) #### 8.3.1.3 Programming CL2 The current limit at high V<sub>DS</sub> (I<sub>Cl 2</sub>) of the TPS23525 can be computed using Equation 4 below. $$I_{CL2} = \frac{V_{SNS,CL2}}{R_{SNS}}$$ (4) To compute $I_{CL2}$ for a 1-m $\Omega$ sense resistor use Equation 5 below. $$I_{CL2} = \frac{V_{SNS,CL2}}{R_{SNS}} = \frac{3 \text{ mV}}{1 \text{ m}\Omega} = 3 \text{ A}$$ (5) ## 8.3.1.4 Computing the Fast Trip Threshold The fast trip threshold is set to 2x the $I_{CL1}$ when operating at low $V_{DS}$ and its set to 3x the $I_{CL2}$ when operating at high $V_{DS}$ . #### 8.3.2 Soft Start Disconnect The inrush current into the output capacitor ( $C_{OUT}$ ) can be limited by placing a capacitor between the SS (Soft Start) pin and the drain of the hot swap MOSFET. In that case the inrush current can be computed using equation below. $$I_{INR} = \frac{C_{OUT} \times I_{GATE,SRS,START}}{C_{SS}} = \frac{660 \,\mu\text{F} \times 20 \,\mu\text{A}}{33 \,\text{nF}} = 0.4 \,\text{A} \tag{6}$$ Note that with most hot swap the $C_{SS}$ pin is tied simply to the gate pin, but this can interfere with performance during normal operation if transients or short circuits are encountered. In addition the $C_{SS}$ capacitor tends to pull up the gate during hot plug and cause shoot through current if it is always tied to the gate. For that reason the TPS23525 has a disconnect switch between the gate pin and the SS pin as well as a discharge resistor. During the initial hot plug and during the insertion delay the switch between SS and GATE is open and SS is being discharged to GND through a resistor. Then during start-up SS and GATE are connected to limit the slew rate. Once in normal operation the SS pin is not tied to GATE and it is not shorted to GND, which prevents it from interfering with the operation during transients. Figure 9. Implementation of SS Disconnect ## **Feature Description (continued)** #### 8.3.3 Timer Timer is a critical feature in the hot swap, which manages the stress level in the MOSFET. The timer will source and sink current into the timer capacitor as follows: - Not in current limit: sink 2 μA - If the part is in current limit and $V_{GATE} < V_{GATE,TH}$ , the timer sources current as follows: - $V_D < V_{D.CL~SW}$ : source 10 $\mu$ A - $V_D > V_{D.CL~SW}$ : source 50 $\mu$ A The TPS23525 times out and shuts down the hot swap as follows. - If V<sub>D</sub> < V<sub>D,TMR</sub> sw then the hot swap times out when V<sub>TMR</sub> reaches 1.5 V. - If $V_D > V_{D,TMR SW}$ then the hot swap times out when $V_{TMR}$ reaches 0.75 V. The above behavior maximizes the ability of the hot swap to ride out voltage steps, while ensuring that the FET remains safe even if the part can not ride out a voltage step. A cool down period follows after the part times out. During this time the timer performs the following: - Discharge C<sub>TMR</sub> with a 2-µA current source until 0.5 V - Charge C<sub>TMR</sub> with a 10-μA current source until it is back to 1.5 V. - Repeat the above 64 times - Discharge timer to 0 V. The part attempts to restart after finishing the above. If the UVEN signal is toggled while the 64 cycles are in progress the part restarts immediately after the 64 cycles are completed. The timer operates as follows when recovering from POR: - If V<sub>TMR</sub> < 0.5 V:</li> - Proceed to regular startup - Do not discharge V<sub>TMR</sub> - If V<sub>TMR</sub> > 0.5 V: - Go through 64 charge/discharge cycles - Discharge V<sub>TMR</sub> - Proceed to startup The Time Out $(T_{TO})$ can be computed using the equations below. Note that the time out depends on the $V_{DS}$ of the MOSFET. $$T_{TO} = \frac{C_{TMR} \times V_{TMR}}{I_{TMR,SRS}}$$ (7) $$T_{TO}(V_D < 0.75 \text{ V}) = \frac{C_{TMR} \times 1.5 \text{ V}}{10 \text{ } \mu\text{A}}$$ (8) $$T_{TO}(0.75 \text{ V} < V_D < 1.5 \text{ V}) = \frac{C_{TMR} \times 0.75 \text{ V}}{10 \text{ }\mu\text{A}}$$ (9) $$T_{TO}(V_D > 1.5 \text{ V}) = \frac{C_{TMR} \times 0.75 \text{ V}}{50 \text{ } \mu\text{A}}$$ (10) ## **Feature Description (continued)** #### 8.3.4 OR-ing The TPS23525 features integrated OR-ing that controls the external MOSFET in a way to emulate an ideal diode. The TPS23525 will regulate the forward drop across the OR-ing FET to 25 mV. This is accomplished by controlling the $V_{GS}$ of the MOSFET. As the current decreases the $V_{GS}$ is also decreased, which effectively increases the $R_{DSON}$ of the MOSFET. This process is regulated with a low gain amplifier that is gate (OR-ing FET) pole compensated. The lower gain helps ensure stability over various operating conditions. The regulating amplifier ensures that there is no DC reverse current. However, the amplifier is not very fast and thus it is paired with a fast comparator. This comparator quickly turns off the FET if there is significant reverse current detected. Figure 10. Simplified Diagram of OR-ing Block #### 8.4 Device Functional Modes Figure 11. Simplified Hot Swap State Machine ## **Device Functional Modes (continued)** The Figure above shows a simplified state machine of the hot swap controller. It has 4 distinct operating states and the controller switches between these states based on the following signals: - Ving\_rc: This means that both the input voltage is in the right range and the IC has power with Vcc. A 4-µs delay is added for deglitching. If the input voltage is above the OV threshold, input voltage is below the UV threshold, or VCC is below its internal UVLO, Ving\_rc will be low. - TimeOut: This signal comes from the timer block and will be asserted Hi if the IC has timed out due to an over-current condition. This signal is also Hi while the timer is going through the restart cycles. Once the cycles are completed this signal will go Low. - ins over: This signal states that the insertion delay has been completed and the hot swap is ready to start-up. - FT: this is the fast trip signal coming from the fast trip comparator. It goes Hi if an extreme over current event is detected. - PG: Internal Power good signal. This is high when the hot swap is fully on and the load can draw full power. For PG to be Hi, the GATE has to be Hi and the drain pin needs to be below 0.75 V. - PG\_degl: This is a deglitched version of the PG and is the signal used to move between states and controls the external PGb pin. #### 8.4.1 OFF State In this state the hot swap FET is turned off and the controller is waiting to start-up. The controller can be in this state due to any of these scenarios: - Input voltage is not in the valid range. - The hot swap is in the cool down state and the timer is going through the retry cycle after a fault condition such as output hot short or over current. - VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly. #### 8.4.2 Insertion Delay State In this state the hot swap FET is turned off and the controller is waiting for the insertion delay to finish. This allows the input supply to settle after a Hot Plug. If any of the following occur, the controller will be kicked back to the OFF state: - Input voltage is not in the valid range. - VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly. Once the insertion delay is finished, the controller will move to the Start-up state. #### 8.4.3 Start-up State In this state the controller is turning on and charging the output cap. The operation is set as follows: - The SS pin is internally connected to the GATE pin to allow for output dv/dt control. - · Lower gate sourcing current is applied to the GATE pin to allow for smaller SS caps. - The lower current limit setting of V<sub>SNS,CL2</sub> and a lower fast trip setting of V<sub>SNS,FST2</sub> is used to minimize the MOSFET stress in case of a fault condition. If any of the following occur, the controller will be kicked back to the OFF state: - Input voltage is not in the valid range. - The timer times out due to over-current. - VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly. - Fast trip is triggered. Once the PG\_degl signal goes Hi, the controller will move to the Normal Operation state. #### 8.4.4 Normal Operation State In this state the hot swap is fully on and the operation is set as follows: - · The SS pin is disconnected from the GATE pin to improve transient response. - The full gate sourcing current is used to improve transient response. - · The current limit and fast trip threshold are a function of the D pin to optimize the transient response while ## **Device Functional Modes (continued)** protecting the MOSFET. If any of the following occur, the controller will be kicked back to the OFF state: - PG\_degl goes low. - · The timer times out due to over-current. - VCC is below its UVLO threshold and the IC doesn't have enough power to operate properly. Note that if the input voltage is outside the valid range or the fast trip is triggered, the hot swap FET will turn off, but the controller will not exit the Normal Operation state. In this case the PG signal would go low immediately. If this condition persists, the PG\_degl will go low as well and the controller would move to the OFF state. This operation prevents the controller from re-starting the system during quick transients. ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The TPS23525 is a hot swap controller for –48-V applications and is used to manage inrush current and protect downstream circuitry and the upstream bus in case of fault conditions. The following key scenarios should be considered when designing a –48-V hot swap circuit: - Start Up. - Output of a hot swap is shorted to ground while the hot swap is on. This is often referred to as a Hot Short. - Powering up a board when the output and ground are shorted. This is usually called a start-into-short. - Input lightning surge. Here it is usually desired to avoid damage to downstream circuitry and to avoid system restarts. These scenarios place a lot of stress on the hot swap MOSFET and the board designer should take special care to ensure that the MOSFET stays within it's Safe Operating Area (SOA) under all of these conditions. A detailed design example is provided below and the key equations are written out. Note that solving all of these equations by hand is cumbersome and can result in errors. Instead, TI recommends using the TPS2352X Design Calculator provided on the product page. ## 9.2 Typical Application Figure 12. Application Diagram for Design Example ## **Typical Application (continued)** #### 9.2.1 Design Requirements The table below summarizes the design parameters that must be known before designing a hot swap circuit. When charging the output capacitor through the hot swap MOSFET, the FET's total energy dissipation equals the total energy stored in the output capacitor (1/2CV²). Thus both the input voltage and output capacitance will determine the stress experienced by the MOSFET. The maximum load power will drive the current limit and sense resistor selection. In addition, the maximum load current, maximum ambient temperature, and the thermal properties of the PCB ( $R_{\theta CA}$ ) will drive the selection of the MOSFET's $R_{DSON}$ and the number of MOSFETs used. $R_{\theta CA}$ is a strong function of the layout and the amount of copper that is connected to the drain of the MOSFET. Air cooling will also reduce $R_{\theta CA}$ substantially. Finally, it's important to know what transients the circuit has to pass in order to size up the input protection accordingly. Table 1. Design Requirements for a -38 V to -60 V, 400-W Protection Circuit | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------------------------------|---------------------------------------------| | Input voltage range | −38 V to −60 V | | Maximum Load Power | 400 W | | Output Capacitance | 660 μF | | Location of Output Cap | After EMI filter with ~5 µH of inductance. | | Maximum Ambient Temperature | 85°C | | MOSFET R <sub>0CA</sub> (function of layout) | 20°C/W | | Pass "Hot-Short" on Output? | Yes | | Pass a "Start into short"? | Yes | | Is the load off until PG asserted? | Yes | | Max Input Inductance | 10 μH | | Level of IEC61000-4-5 to pass | 2-kV Line to Line with 2-Ω series impedance | | Pass Reverse Hook Up | Yes | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Selecting $R_{SNS}$ Before selecting $R_{SNS}$ , first compute the maximum load current. For this example the worst case load current happens at the minimum input voltage of 38 V. Thus the maximum current is 400 W/38 V = 10.5 A. To provide some margin, set the target current limit to 12 A and compute $R_{SNS}$ using equation below: $$R_{SNS,CLC} = \frac{V_{SNS,CL1}}{I_{CL1}} = \frac{25 \text{ mV}}{12 \text{ A}} = 2.08 \text{ m}\Omega$$ (11) Use next available $R_{SNS}$ of 2 m $\Omega$ . ## 9.2.2.2 Selecting Soft Start Setting: $C_{SS}$ and $C_{SS,VEE}$ First, compute the minimum inrush current where the timer will trip using equation below. $$I_{INR,TMR} = \frac{V_{SNS,TMR2}}{R_{SNS}} = \frac{1.5 \text{ mV}}{2 \text{ m}\Omega} = 0.75 \text{ A}$$ (12) To avoid running the timer the inrush current needs to be sufficiently low. Target 0.4 A of inrush current to allow margin, and compute the target $C_{SS}$ using equation below. $$c_{SS} = \frac{c_{OUT,MAX} \times I_{GATE,SRS,START}}{I_{INR,TGT}} = \frac{792 \, \mu F \times 20 \, \mu A}{0.4 \, A} = 39.6 \, nF \tag{13}$$ Next choose, the next available $C_{SS}$ greater than 39.6 nF. For this example 43 nF was used, which assumes a 33 nF and 10 nF cap in parallel. This results in an inrush current of 0.37 A at max $C_{OUT}$ (792 $\mu$ F) and inrush current of 0.31 A at typical $C_{OUT}$ (660 $\mu$ F). Also it is recommended to add a capacitor between the soft start pin and VEE ( $C_{SS,VEE}$ ) to improve immunity to input voltage noise during soft start. It's recommended to chose a capacitor that's 3x larger than $C_{SS}$ . In this case a 150 nF capacitor was chosen. Finally the start-up time at maximum input voltage can be computed using the equation below: $$T_{START}\left(V_{IN,MAX}\right) = \frac{c_{SS} \times V_{IN,MAX}}{I_{GATE,SRS,START}} = \frac{43nF \times 60 \,\text{V}}{20 \,\mu\text{A}} = 129 \,\text{ms} \tag{14}$$ ## 9.2.2.3 Selecting $V_{DS}$ Switch Over Threshold The $V_{DS}$ threshold where the current limit switches from CL1 to CL2 can be programmed using $R_D$ . In general a higher threshold improves ability to ride through voltage steps, brown outs, and other transients. However, a larger setting can also expose the MOSFET to more stress, because the larger current limit is now allowed at higher $V_{DS}$ voltages. If there are no specific voltage step requirements, 20 V is a good starting point. Use the equation below to compute the target $R_D$ . $$R_{D} = 30 \text{ k}\Omega \times \left(\frac{V_{DS,SW}}{1.5 \text{ V}} - 1\right) = 370 \text{ k}\Omega$$ (15) #### 9.2.2.4 Timer Selection The timer determines how long the hot swap can be in current limit before timing out and can be programmed using $C_{TMR}$ . In general a longer time out $(T_{TO})$ improves ability to ride through voltage steps, brown outs, and other transients. However, a larger setting can also expose the MOSFET to more stress, because it takes longer for the FET to shut down during fault conditions. If there are no specific voltage step or transient requirements, 2 ms is a good starting point. Use the equation below to compute the target $C_{TMR}$ . Choose the next available capacitor value of 15 nF, which results in a 2.25 ms time out. $$C_{TMR} = \frac{T_{TO} \times I_{TMR,SRS}}{V_{TMR}} = \frac{2 \text{ ms} \times 10 \text{ } \mu\text{A}}{1.5 \text{ V}} = 13.3 \text{nF}$$ (16) #### 9.2.2.5 MOSFET Selection and SOA Checks When selecting MOSFETs for the -48~V application the three key parameters are: $V_{DS}$ rating, $R_{DSON}$ , and safe operating area (SOA). For this application the CSD19535KTT was selected to provide a 100 V $V_{DS}$ rating, low $R_{DSON}$ , and sufficient SOA. After selecting the MOSFET, it is important to double check that it has sufficient SOA to handle the key stress scenarios: start-up, output Hot Short, and Start into Short. MOSFET's SOA is usually specified at a case temperature of 25°C and should be derated based on the maximum case temperature expected in the application. Compute the maximum case temperature using the equation below. Note that the $R_{DSON}$ will vary with temperature and solving the equation below could be a repetitive process. The CSD19535KTT, has a maximum 3.4 m $\Omega$ $R_{DSON}$ at room temperature and is ~1.5x higher at 100°C. N stands for the number of MOSFETs used in parallel. $$T_{C,MAX} = T_{A,MAX} + R_{\theta CA} \times \left(\frac{I_{LOAD,MAX}}{N}\right)^{2} \times R_{DSON}(T_{J})$$ (17) $$T_{C,MAX} = 85 \text{ °C} + 20 \text{ °} \frac{\text{C}}{\text{W}} \times (10.5 \text{ A})^2 \times (3.4 \times 1.5 \text{ m}\Omega) = 96.3 \text{ °C}$$ (18) Next the stress the MOSFET will experience during operation should be compared to the FETs capability. First, consider the power up. The inrush current with max $C_{OUT}$ will be 0.37 A and the inrush will last for 129 ms. Note that the power dissipation of the FET will start at $V_{IN,MAX} \times I_{INR}$ and reduce to zero as the $V_{DS}$ of the MOSFET is reduced. The SOA curve of a typical MOSFET assume the same power dissipation for a given time. A conservative approach is to assume an equivalent power profile where $P_{FET} = V_{IN,MAX} \times I_{INR}$ for t = Tstart-up/2. In this instance, the SOA can be checked by looking at a 60 V, 0.4 A, 64.5 ms pulse. Based on the SOA of the CSD19535KTT, it can handle 60 V, 1.8 A for 10 ms and it can handle 60 V, 1 A for 100 ms. The SOA at $T_{C} = 25^{\circ}$ C for 64.5 ms can be extrapolated by approximating SOA vs time as a power function as shown in equations below: $$I_{SOA}(t) = a \times t^{m}$$ (19) $$m = \frac{\ln (I_{SOA}(t_1)/I_{SOA}(t_2))}{\ln (t_1/t_2)} = \frac{\ln (\frac{1.8 \text{ A}}{1 \text{ A}})}{\ln (\frac{10 \text{ ms}}{100 \text{ ms}})} = -0.25$$ (20) $$a = \frac{I_{SOA}(t_2)}{t_2^m} = \frac{1 \text{ A}}{(100 \text{ ms})^{-0.25}} = 3.16 \text{ A} \times (\text{ms})^{0.25}$$ (21) $$I_{SOA}$$ (64.5 ms, 25 °C) = 3.16 A× (ms) $^{0.52}$ × (64.5 ms) $^{-0.25}$ = 1.12 A (22) Finally, the FET SOA needs to be derated based on the maximum case temperature as shown below. Note that the FET can handle 0.59 A, while it will have 0.37 A during start-up. Thus there is a lot of margin during this test condition. $$I_{SOA}$$ (64.5 ms, $T_{C,MAX}$ ) = 1.12 A × $\frac{175 \text{ °C} - 96.3 \text{ °C}}{175 \text{ °C} - 25 \text{ °C}}$ = 0.59 A (23) A similar approach should be taken to compute the FETs SOA capability during a Hot Short and start into short. As shown in the following figure, during a start into short the gate is coming up very slowly due to a large capacitance tied to the gate through the SS pin. Thus it is more stressful than a Hot Short and should be used for worst case SOA calculations. To compare the FET stress during start-up into short to the SOA curves the stress needs to be approximated as a square pulse as showing in the figure below. In this example, the stress is approximated with a 1.1 ms (Teq), 1.5 A, 60 V pulse. The FET can handle 6 A, 60 V for 1 ms and 1.8 A, 60 V for 10 ms. Using approximation and temp derating as shown earlier, the FET's capability can be computed as 3 A, 60 V, for 1.1 ms at 96°C. 3 A is significantly larger than 1.5 A implying good margin. Figure 13. Teq During a Start Into a Short The final operating point to check is the operation with high current and $V_{DS}$ just below the $V_{DS,SW}$ threshold. In this example, the time out would be 1.1ms (one half of the time out at Vd = 0 V), the current will be 12.5 A, and the voltage would be 20 V. Looking up the SOA curve, the FET can handle 30 A, 20 V for 1 ms and 10 A, 20 V for 10 ms. Repeating previously shown approximations and temp derating, the FET's capability is computed to be 16 A, 20 V, for 1.1 ms at 96°C. Again this is below the worst case operating point of 12.5 A and 20 V suggesting good margin. #### 9.2.2.6 Input Cap, Input TVS, and OR-ing FET selection This design example is sized for an application that needs to pass a 2 kV, $2\Omega$ lightning strike per IEC61000-4-5. This equates to almost 1000 A of input current that needs to be clamped. In addition, the design needs to pass reverse hook up and thus the TVS needs to be bi directional. A ceramic transient voltage suppressor (2x B72540T6500S162) CT2220K50E2G was used to clamp this huge surge of current. According to it's datasheet it can clamp 500 A of current to 150 V. Note that the lightning strike can be positive or negative. The worst case voltage is dropped across the OR-ing FETs when the strike is positive (–48 V line goes above RTN). If the output of the OR-ing is –48 V and the input goes to +150 V that is a 200 V drop. Thus BSC320N20NS3 was chosen for the OR-ing FETs. This is a 200 V FET with a 32 m $\Omega$ R<sub>DSON</sub> at room temperature. 2 of these were used in parallel to minimize power loss and manage thermal. Finally a 0.1 $\mu$ F input bypass cap is recommended. #### 9.2.2.7 EMI Filter Consideration In this example it is assumed that the EMI filter is right after the hot swap and the bulk cap is after the EMI filter. The EMI filter adds significant inductance and needs to be accounted for. During a Hot Short, the inductor builds up significant current that needs to go somewhere after the FET opens. For that a free wheeling diode should be used along with a snubber. For this example a 150 V, SMA diode was used: STPS1150A. The snubber consisted of a $10-\Omega$ resistor in series with a $1-\mu F$ ceramic capacitor. In addition a $0.1-\mu F$ ceramic cap was tied directly on the output. (27) #### 9.2.2.8 Under Voltage and Over Voltage Settings Both the threshold and hysteresis can be programmed for under voltage and over voltage protection. In general the rising UV threshold should be set sufficiently below the minimum input voltage and the falling OV threshold should be set sufficiently above the maximum input voltage to account for tolerances. For this example a rising UV threshold of 37 V and a falling UV threshold of 35 V was chosen as the target. First, choose $R_{\text{UV}1}$ based on the 2 V UV hysteresis as shown below. $$R_{UV1} = \frac{V_{UV,hyst,tgt}}{i_{UV,hyst}} = \frac{2 V}{10 \mu A} = 200 k\Omega$$ (24) Once R<sub>UV1</sub> is known R<sub>UV2</sub> can be computed based on the target rising UV threshold as shown below. $$R_{UV2} = \frac{R_{UV1}}{V_{UV,TGT,Rising} - 1 V} = \frac{200 \text{ k}\Omega}{37 \text{ V} - 1 \text{ V}} = 5.56 \text{ k}\Omega$$ (25) The OV setting can be programmed in a similar fashion as shown in equations below. $$R_{OV1} = \frac{V_{OV,hyst,tgt}}{i_{OV,hyst}} = \frac{3 \text{ V}}{10 \text{ }\mu\text{A}} = 300 \text{ }k\Omega$$ (26) $$R_{OV2} = \frac{R_{OV1}}{V_{OV,TGT,Rising} - 1 V} = \frac{300 \text{ k}\Omega}{65 \text{ V} - 1 \text{ V}} = 4.68 \text{ k}\Omega$$ (28) Optional filtering capacitors can be added to the UV and OV to improve immunity to noise and transients on the input bus. These should be tuned based on system requirements and input inductance. In this example place holders were added to the PCB, but the components were not populated. ## 9.2.2.9 Choosing $R_{VCC}$ and $C_{VCC}$ The VCC is used as internal supply rail and is a shunt regulator. To ensure stability of internal loop a minimum of 0.1 $\mu$ F is required for $C_{VCC}$ . To ensure reasonable power on time it is recommended to keep $C_{VCC}$ below 1 $\mu$ F. $R_{VCC}$ should be sized in such a way to ensure that sufficient current is supplied to the IC at minimum operating voltage corresponding to the falling UV threshold. To allow for some margin it is recommended that the current through $R_{VCC}$ is at least 1.2x of $I_{Q,MAX}$ when RTN = Falling UV threshold and VCC = 10 V (minimum recommended operating voltage on VCC). For this example $R_{VCC}$ of 16.2 $k\Omega$ was used. #### 9.2.2.10 Power Good Interface to Downstream DC/DC It's critical to keep the downstream DC/DC off while the hot swap is charging the bulk capacitor. This can be accomplished through the PGb pin. Note that the VEE of the hot swap and the DC/DC are different and the Power Good can not be directly tied to the EN or UV of the DC/DC. The application circuit below provides a simple way to control the downstream converter with the PGb pin of the hot swap. Figure 14. Interface to DC/DC # TEXAS INSTRUMENTS #### 9.2.3 Application Curves ## 10 Power Supply Recommendations In general, the TPS23525 is designed to have robust operation from a non-ideal -48 V bus with various transients such as the lightning surge. The IC is powered through RVCC making it more immune to supply drop outs and high voltage spikes. Regardless, TI recommends following several key precautions: - Always test the solution with the various transients that can be encountered in the systems. This especially applies to transients that were not tested with TI's EVM. - If large input ripple is expected during start-up, increase the ratio of C<sub>SS, VEE</sub> to C<sub>SS</sub> to reduce input current ripple at start-up. - Operating from large input inductance (>40 µH) can cause instability to the current limit loop or oscillations during start-up. Add a capacitor from Gate to VEE to help stabilize the current limit loop. Add an input snubber if oscillations are observed at start-up. ## 11 Layout ## 11.1 Layout Guidelines There are several things to keep in mind during layout of the TPS23525 circuit: - The VEE and SNS pin need to have a Kelvin Sense connection to the sense resistor. - The VEE trace carries current and needs to be thick and short in order to minimize IR drop and to avoid introducing current sensing error. - It is recommended to use a net-tie to separate the power plane coming into the R<sub>SNS</sub> and the Kelvin connection to VEE. - Connect the Neg48Vx filtering caps, UVEN resistor divider, OV resistor divider, and TMR cap to the "VEE" to insure maximum accuracy. - The filtering caps on Neg48VB, Neg48VA, and SNS should be placed as close to the IC as possible. ## 11.2 Layout Example Figure 57. Layout Example ## 12 器件和文档支持 ## 12.1 器件支持 #### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类 产品或服务单独或与任何TI产品或服务一起的表示或认可。 ## 12.2 文档支持 #### 12.2.1 相关文档 如需相关文档,请参阅: 《TPS23525EVM-815 评估模块用户指南》(SLVUB36) ## 12.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。请单击右上角的提醒我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 设计支持 #### 12.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 ▲ SSD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 #### 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,也 不会对此文档进行修订。如欲获取此数据表的浏览器版本,请参阅左侧的导航栏。 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TPS23525PWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 23525 | | TPS23525PWR.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 23525 | | TPS23525PWT | Active | Production | TSSOP (PW) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 23525 | | TPS23525PWT.B | Active | Production | TSSOP (PW) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 23525 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS23525PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TPS23525PWT | TSSOP | PW | 16 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS23525PWR | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | TPS23525PWT | TSSOP | PW | 16 | 250 | 213.0 | 191.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司