**TMUX1119** ZHCSJ88C - DECEMBER 2018 - REVISED FEBRUARY 2024 # TMUX1119 5V、低泄漏电流、2:1 精密开关 # 1 特性 宽电源电压范围: 1.08V 至 5.5V 低漏电流:3pA 低导通电阻: 1.8Ω 低电荷注入: - 6pC 工作温度范围:-40°C 至+125°C 兼容 1.8V 逻辑电平 失效防护逻辑 轨到轨运行 双向信号路径 先断后合开关 ESD 保护 HBM: 2000V # 2 应用 - 超声波扫描仪 - 患者监护和诊断 - 血糖监测仪 - 光学模块 - 光纤传输 - 远程无线电单元 - 数据采集系统 - 半导体测试设备 - 工厂自动化和工业控制 - 流量变送器 - 可编程逻辑控制器 (PLC) - 模拟输入模块 - 电池测试 ## 3 说明 TMUX1119 是一种互补金属氧化物半导体 (CMOS) 单 极双投 (2:1) 开关。1.08V 至 5.5V 的宽工作电源电压 范围使其适用于从医疗设备到工业系统的各种应用。该 器件可在源极 (Sx) 和漏极 (D) 引脚上支持从 GND 到 V<sub>DD</sub> 范围的双向模拟和数字信号。所有逻辑输入均具有 兼容 1.8V 逻辑的阈值, 当器件在有效电源电压范围内 运行时,这些阈值可实现 TTL 和 CMOS 逻辑兼容性。 失效防护逻辑电路允许先在控制引脚上施加电压,然后 在电源引脚上施加电压,从而保护器件免受潜在的损 TMUX1119 是精密开关和多路复用器器件系列的一部 分。这些器件具有非常低的导通和关断泄漏电流以及较 低的电荷注入,因此可用于高精度测量应用。3nA的 低电源电流和小型封装选项使其可用于便携式应用。 #### 封装信息 | 器件型号 | 中型号 對装 <sup>(1)</sup> 對装尺寸 <sup>(2)</sup> | | |----------|-------------------------------------------|---------------| | TMUX1119 | DCK (SC70, 6) | 2mm × 2.1mm | | | DBV (SOT-23, 6) | 2.9mm × 2.8mm | - 有关详细信息,请参阅节 11 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 # **Table of Contents** | 1 特性 1 | 6.9 Bandwidth | 18 | |----------------------------------------------------------------|-----------------------------------------------------|-----------------| | . · · · _<br>2 应用 1 | 7 Detailed Description | 19 | | | 7.1 Overview | 19 | | 4 Pin Configuration and Functions2 | 7.2 Functional Block Diagram | 19 | | 5 Specifications3 | 7.3 Feature Description | 19 | | 5.1 Absolute Maximum Ratings3 | 7.4 Device Functional Modes | 21 | | 5.2 ESD Ratings3 | 7.5 Truth Tables | | | 5.3 Recommended Operating Conditions3 | 8 Application and Implementation | | | 5.4 Thermal Information4 | 8.1 Application Information | 22 | | 5.5 Electrical Characteristics (V <sub>DD</sub> = 5V ±10 %)4 | 8.2 Typical Application | | | 5.6 Electrical Characteristics (V <sub>DD</sub> = 3.3V ±10 %)5 | 8.3 Power Supply Recommendations | | | 5.7 Electrical Characteristics (V <sub>DD</sub> = 1.8V ±10 %) | 8.4 Layout | | | 5.8 Electrical Characteristics (V <sub>DD</sub> = 1.2V ±10 %) | 9 Device and Documentation Support | | | 6 Parameter Measurement Information13 | 9.1 Documentation Support | | | 6.1 On-Resistance | 9.2 Receiving Notification of Documentation Updates | | | 6.2 Off-Leakage Current13 | 9.3 支持资源 | | | 6.3 On-Leakage Current14 | 9.4 Trademarks | 25 | | 6.4 Transition Time14 | 9.5 静电放电警告 | 25 | | 6.5 Break-Before-Make15 | 9.6 术语表 | 25 | | 6.6 Charge Injection15 | 10 Revision History | 25 | | 6.7 Off Isolation | 11 Mechanical, Packaging, and Orderable | | | 6.8 Crosstalk16 | Information | <mark>26</mark> | | | | | # 4 Pin Configuration and Functions 图 4-1. DCK Package, 6-Pin SC70 (Top View) 图 4-2. DBV Package, 6-Pin SOT-23 (Top View) ## 表 4-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I I FE | DESCRIPTION | | SEL | 1 | I | Select pin: controls state of the switch according to 表 7-1. (Logic Low = S1 to D, Logic High = S2 to D) | | VDD | 2 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu\text{F}$ to $10\mu\text{F}$ between $V_{DD}$ and GND. | | GND | 3 | Р | Ground (0V) reference | | S1 | 4 | I/O | Source pin 1. Can be an input or output. | | D | 5 | I/O | Drain pin. Can be an input or output. | | S2 | 6 | I/O | Source pin 2. Can be an input or output. | (1) I = input, O = output, I/O = input and output, P = power # **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|------| | $V_{DD}$ | Supply voltage | - 0.5 | 6 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SEL) | - 0.5 | 6 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SEL) | - 30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | - 0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | I <sub>DC</sub> ± 10 % <sup>(3)</sup> | I <sub>DC</sub> ± 10 % <sup>(3)</sup> | mA | | Is or I <sub>D (PEAK)</sub> | Source and drain peak current: (1 ms period maximum, 10% duty cycle maximum) (Sx, D) | lpeak ± 10 % <sup>(3)</sup> | Ipeak ± 10 % <sup>(3)</sup> | mA | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | | P <sub>tot</sub> | Total power dissipation <sup>(4) (5)</sup> | | 300 | mW | | T <sub>J</sub> | Junction temperature | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) Refer to Recommended Operating Conditions for I<sub>DC</sub> and I<sub>Peak</sub> ratings - (4) For DCK(SC70) package: P<sub>tot</sub> derates linearly above TA=77°C by 4.11mW/°C - (5) For DGS(SOT-23) package: Ptot derates linearly above TA=86°C by 4.71mW/°C ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-----------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Florida Addition the street | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------------------------|--------------------------------------------------------|------------|------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------| | V <sub>DD</sub> | Supply voltage | | 1.08 | | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) | (Sx, D) | 0 | | $V_{DD}$ | V | | V <sub>SEL</sub> | Logic control input pin voltage (SEL) | | 0 | | 5.5 | V | | T <sub>A</sub> | Ambient temperature | | - 40 | | 125 | °C | | | Continuous automatathurunda automatath | Tj = 25°C | | 150 | | | | | | Tj = 85°C | | 120 | | mA | | IDC | Continuous current through switch | Tj = 125°C | | 60 | | mA | | | | Tj = 130°C | | 50 | 5.5<br>V <sub>DD</sub><br>5.5<br>125<br>50<br>20<br>60<br>60<br>60<br>60<br>60<br>60<br>60<br>60<br>60<br>6 | mA | | | | Tj = 25°C | | 300 | | mA | | I <sub>DC</sub> | Peak current through switch(1 ms period maximum, | Tj = 85°C | | 300 | | mA | | l peak | 10% duty cycle maximum) | Tj = 125°C | | 180 | | mA | | | | Tj = 130°C | | 0 V <sub>DD</sub> 0 5.5 40 125 150 120 60 50 300 300 | mA | | Product Folder Links: TMUX1119 提交文档反馈 ## **5.4 Thermal Information** | | | TMU | X1119 | | |-------------------------------|----------------------------------------------|------------|--------------|------| | THERMAL METRIC <sup>(1)</sup> | | DCK (SC70) | DBV (SOT-23) | UNIT | | | | 6 PINS | 6 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 243.1 | 212.3 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 206.0 | 156.7 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 128.3 | 96.5 | °C/W | | Ψлт | Junction-to-top characterization parameter | 107.8 | 80.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 128.0 | 96.2 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Electrical Characteristics ( $V_{DD}$ = 5V ±10 %) At $T_A = 25^{\circ}C$ , $V_{DD} = 5V$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|-------------------------------------------------------------------|------------------|---------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.8 | 4 | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10mA$ | - 40°C to +85°C | | | 4.5 | Ω | | | | Refer to 节 6.1 | - 40°C to +125°C | | | 4.9 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.13 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 0.4 | Ω | | | Giamos | Refer to 节 6.1 | - 40°C to +125°C | | | 0.5 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.85 | | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | $I_{SD} = 10mA$ | - 40°C to +85°C | | | 1.4 | Ω | | FLAI | | Refer to 节 6.1 | - 40°C to +125°C | | | 1.6 | Ω | | | | V <sub>DD</sub> = 5V | 25°C | - 0.08 | ±0.005 | 0.08 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off $V_D = 4.5V / 1.5V$ $V_S = 1.5V / 4.5V$ Refer to 节 6.2 | - 40°C to +85°C | - 0.3 | | 0.3 | nA | | | | | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 5V | 25°C | - 0.025 | ±0.003 | 0.025 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 2.5V$ | - 40°C to +85°C | - 0.3 | | 0.3 | nA | | ·S(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 0.95 | | 0.95 | nA | | | | V <sub>DD</sub> = 5V | 25°C | - 0.1 | ±0.01 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 4.5V / 1.5V$ | - 40°C to +85°C | - 0.35 | | 0.35 | nA | | 'S(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | L | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 1.49 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μA | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | | 2 | pF | 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TMUX1119 # 5.5 Electrical Characteristics ( $V_{DD}$ = 5V ±10 %) (续) At $T_A = 25^{\circ}C$ , $V_{DD} = 5V$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|----------------------------------------|------------------|-----|-------|-----|------| | POWER SUPPLY I | | | | | | | | | | V | 1 | 25°C | | 0.003 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = UV or 5.5V | - 40°C to +125°C | | | 1 | μA | | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>e</sub> = 3V | 25°C | | 12 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | | | 18 | ns | | | | Refer to 节 6.4 | - 40°C to +125°C | | | 19 | ns | | | | V <sub>c</sub> = 3V | 25°C | | 8 | | ns | | | Break before make time | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to 节 6.5 | - 40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $R_S = 0\Omega$ , $C_L = 1 \text{ nF}$ | 25°C | | - 6 | | рС | | 0 | | f = 1MHz | 25°C | | - 65 | | dB | | Oiso | Oil isolation | f = 10MHz | 25°C | | - 45 | | dB | | V | Connectelle | f = 1MHz | 25°C | | - 65 | | dB | | ^TALK | Crosstalk | f = 10MHz | 25°C | | - 45 | | dB | | BW | Bandwidth | | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 20 | | pF | <sup>(1)</sup> When $V_S$ is 4.5V, $V_D$ is 1.5V, and vice versa. # 5.6 Electrical Characteristics ( $V_{DD} = 3.3V \pm 10 \%$ ) At $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------|-----------------------------------------------------------------------|------------------|-----|------|-------------------------------|------| | ANALC | OG SWITCH | | | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 3.7 | 8.8 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 9.5 | Ω | | | | Refer to 节 6.1 | - 40°C to +125°C | | | 9.5<br>9.8<br>3<br>0.4<br>0.5 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.13 | .13 | Ω | | A RON I | On-resistance matching between channels | I <sub>SD</sub> = 10mA<br>Refer to 节 6.1 | - 40°C to +85°C | | | 0.4 | Ω | | | Giamicis | | - 40°C to +125°C | | | 0.5 | Ω | | | | $V_S = 0V$ to $V_{DD}$<br>$I_{SD} = 10$ mA<br>Refer to $\ddagger 6.1$ | 25°C | | 1.9 | | Ω | | R <sub>ON</sub> | On-resistance flatness | | - 40°C to +85°C | | 2 | | Ω | | FLAT | | | - 40°C to +125°C | | 2.2 | | Ω | Product Folder Links: TMUX1119 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 # 5.6 Electrical Characteristics ( $V_{DD}$ = 3.3V ±10 %) (续) At $T_A = 25$ °C, $V_{DD} = 3.3V$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|---------------------------------------------------------------------------|------------------|--------|--------|-------|------| | | | V <sub>DD</sub> = 3.3V | 25°C | - 0.05 | ±0.001 | 0.05 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 3V / 1V | - 40°C to +85°C | - 0.1 | | 0.1 | nA | | 'S(OFF) | Source on loanage carroin | V <sub>S</sub> = 1V / 3V<br>Refer to 节 6.2 | - 40°C to +125°C | - 0.5 | | 0.5 | nA | | | | V <sub>DD</sub> = 3.3V | 25°C | - 0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 3V / 1V$ | - 40°C to +85°C | - 0.35 | | 0.35 | nΑ | | ·2(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 2 | | 2 | nΑ | | LOGIC | INPUTS (SEL) | | | | | | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 1.35 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to 125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | • | · | | | | | | 1 | V supply current | Logic inputs = 0V or 5.5V | 25°C | | 0.003 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs – 0v or 5.5v | - 40°C to +125°C | | | 0.8 | μΑ | | DYNAN | IIC CHARACTERISTICS | • | • | | | | | | | | V <sub>S</sub> = 2V | 25°C | | 14 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | | | 20 | ns | | | | Refer to 节 6.4 | - 40°C to +125°C | | | 21 | ns | | | | V <sub>S</sub> = 2V | 25°C | | 9 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200\Omega, C_L = 15pF$ | - 40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to 节 6.5 | - 40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_D$ = 1V<br>$R_S$ = 0 $\Omega$ , $C_L$ = 1 nF<br>Refer to $\dagger$ 6.6 | 25°C | | - 6 | | pC | | 0 | Off Includion | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 1MHz<br>Refer to $\ddagger$ 6.7 | 25°C | | - 65 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 10MHz<br>Refer to $\ddagger$ 6.7 | 25°C | | - 45 | | dB | | v | Crantally | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 1MHz<br>Refer to $\ddagger$ 6.8 | 25°C | | - 65 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 10MHz<br>Refer to $\ddagger$ 6.8 | 25°C | | - 45 | | dB | | BW | Bandwidth | $R_L$ = 50Ω, $C_L$ = 5pF<br>Refer to $\ddagger$ 6.9 | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | | pF | # 5.6 Electrical Characteristics ( $V_{DD}$ = 3.3V ±10 %) (续) At $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------|-----------------|------|-----|-----|-----|------| | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 20 | · | pF | <sup>(1)</sup> When $V_S$ is 3V, $V_D$ is 1V, and vice versa. # 5.7 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) At $T_A = 25$ °C, $V_{DD} = 1.8V$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------|------------------|--------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 40 | | Ω | | R <sub>ON</sub> | On-resistance | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 80 | Ω | | | | Refer to 节 6.1 | - 40°C to +125°C | | | 80 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.4 | | Ω | | ∆ R <sub>ON</sub> | On-resistance matching between channels | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 1.5 | Ω | | | Giamos | Refer to 节 6.1 | - 40°C to +125°C | | | 1.5 | Ω | | | | V <sub>DD</sub> = 1.98V | 25°C | - 0.05 | ±0.003 | 0.05 | nA | | l <sub>a/ace</sub> , | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1.62V / 1V | - 40°C to +85°C | - 0.1 | | 0.1 | nA | | I <sub>S(OFF)</sub> | Source on realitage current | V <sub>S</sub> = 1V / 1.62V<br>Refer to 节 6.2 | - 40°C to +125°C | - 0.5 | | 0.5 | nA | | | | V <sub>DD</sub> = 1.98V | 25°C | - 0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 1.62V / 1V$ | - 40°C to +85°C | - 0.5 | | 0.5 | nA | | 'S(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | • | | | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | • | | | | V supply current | Logio inputo = 0\/ or 5 5\/ | 25°C | | 0.001 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | - 40°C to +125°C | | | 0.85 | μΑ | | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 28 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | | | 44 | ns | | | | Refer to 节 6.4 | - 40°C to +125°C | | | 44 | ns | | | | V <sub>S</sub> = 1V | 25°C | | 16 | | ns | | t <sub>OPEN</sub><br>(BBM) | Break before make time | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | 1 | | | ns | | (INION) | | Refer to 节 6.5 | - 40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_D$ = 1V $R_S$ = 0Ω, $C_L$ = 1 nF Refer to $\dagger$ 6.6 | 25°C | | - 3 | | pC | Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 # 5.7 Electrical Characteristics ( $V_{DD}$ = 1.8V ±10 %) (续) At $T_A = 25$ °C, $V_{DD} = 1.8V$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TEST CONDITIONS TA | | | | | |--------------------------------------|------------------------|------------------------------------------------------------------|--------------------|------|-----|--|--| | 0 | Off Isolation | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 1MHz<br>Refer to $\dagger$ 6.7 | 25°C | - 65 | dB | | | | O <sub>ISO</sub> | Oli Isolation | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 10MHz<br>Refer to $\dagger$ 6.7 | 25°C | - 45 | dB | | | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 1MHz<br>Refer to $\ddagger$ 6.8 | f = 1MHz 25°C | | | | | | | Ciostain | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 10MHz<br>Refer to $\ddagger$ 6.8 | 25°C | - 45 | dB | | | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$ | 25°C | 250 | MHz | | | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | 6 | pF | | | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | 20 | pF | | | <sup>(1)</sup> When $V_{\mbox{\scriptsize S}}$ is 1.62V, $V_{\mbox{\scriptsize D}}$ is 1V, and vice versa. # 5.8 Electrical Characteristics ( $V_{DD}$ = 1.2V ±10 %) At $T_A = 25$ °C, $V_{DD} = 1.2V$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------------|----------------------------------------------|------------------|--------|--------|-------|------| | ANALO | G SWITCH | | | | | ' | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 70 | | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10mA$ | - 40°C to +85°C | | | 105 | Ω | | | | Refer to 节 6.1 | - 40°C to +125°C | | | 105 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.4 | | Ω | | ∆ R <sub>ON</sub> | On-resistance matching between channels | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 1.5 | Ω | | | CHAINEIS | Refer to 节 6.1 | - 40°C to +125°C | | | 1.5 | Ω | | I <sub>S(OFF)</sub> | | V <sub>DD</sub> = 1.32V | 25°C | - 0.05 | ±0.003 | 0.05 | nA | | | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V | - 40°C to +85°C | - 0.1 | | 0.1 | nA | | | | V <sub>S</sub> = 0.8V / 1V<br>Refer to 节 6.2 | - 40°C to +125°C | - 0.5 | | 0.5 | nA | | | Channel on leakage current | V <sub>DD</sub> = 1.32V | 25°C | - 0.1 | ±0.005 | 0.1 | nA | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub> | | Switch On $V_D = V_S = 1V / 0.8V$ | - 40°C to +85°C | - 0.5 | | 0.5 | nA | | ·S(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 0.96 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | · | · | • | | ' | | 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated 3 Product Folder Links: TMUX1119 # 5.8 Electrical Characteristics ( $V_{DD}$ = 1.2V ±10 %) (续) At $T_A = 25$ °C, $V_{DD} = 1.2$ V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------------------|----------------------------------|------------------------------------------------------------------|------------------|------|-------|-----|------| | | \/ | L - min immute - 0)/ - m 5 5)/ | 25°C | | 0.003 | | μΑ | | I <sub>DD</sub> V <sub>DD</sub> supply current | | Logic inputs = 0V or 5.5V | - 40°C to +125°C | | | 0.7 | μΑ | | DYNAI | IC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 55 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200\Omega, C_L = 15pF$ | - 40°C to +85°C | | | 190 | ns | | | | Refer to 节 6.4 | - 40°C to +125°C | | | 190 | ns | | | | V <sub>S</sub> = 1V | 25°C | | 28 | | ns | | t <sub>open</sub><br>(BBM) | Break before make time | $R_L = 200\Omega, C_L = 15pF$ | - 40°C to +85°C | 1 | | | ns | | (DDIVI) | | Refer to 节 6.5 | - 40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_D$ = 1V<br>$R_S$ = 0Ω, $C_L$ = 1 nF<br>Refer to $\dagger$ 6.6 | 25°C | | - 2 | | рC | | | 0.4.1.1. | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 1MHz<br>Refer to $\ddagger$ 6.7 | 25°C | - 65 | | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 10MHz<br>Refer to $\ddagger$ 6.7 | 25°C | | - 45 | | dB | | V | Connectelle | $R_L$ = 50 $\Omega$ , $C_L$ = 5pF<br>f = 1MHz<br>Refer to 节 6.8 | 25°C | | - 65 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50Ω, $C_L$ = 5pF<br>f = 10MHz<br>Refer to $\ddagger$ 6.8 | 25°C | | - 45 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 20 | | pF | Product Folder Links: TMUX1119 # **Typical Characteristics** at $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted) <sup>(1)</sup> When $V_S$ is 1V, $V_D$ is 0.8V, and vice versa. # **Typical Characteristics** at $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted) # **Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) Product Folder Links: TMUX1119 # **Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) Product Folder Links: TMUX1119 ## **6 Parameter Measurement Information** ### 6.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol R<sub>ON</sub> is used to denote onresistance. The measurement setup used to measure R<sub>ON</sub> is shown in 🛚 6-1. Voltage (V) and current (I<sub>SD</sub>) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 图 6-1. On-Resistance Measurement Setup ### 6.2 Off-Leakage Current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . 图 6-2. Off-Leakage Measurement Setup Product Folder Links: TMUX1119 ### 6.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. 86-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 图 6-3. On-Leakage Measurement Setup #### **6.4 Transition Time** Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 8 6-4 shows the setup used to measure transition time, denoted by the symbol treansition. 图 6-4. Transition-Time Measurement Setup Copyright © 2024 Texas Instruments Incorporated #### 6.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 86-5 shows the setup used to measure break-before-make delay, denoted by the symbol $t_{OPEN(BBM)}$ . 图 6-5. Break-Before-Make Delay Measurement Setup # 6.6 Charge Injection The TMUX1119 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . 86-6 shows the setup used to measure charge injection from Drain (D) to Source (Sx). 图 6-6. Charge-Injection Measurement Setup Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 #### 6.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. 86 6-7 shows the setup used to measure, and the equation used to calculate off isolation. 图 6-7. Off Isolation Measurement Setup Off Isolation = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (1) #### 6.8 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. 86-8 shows the setup used to measure, and the equation used to calculate crosstalk. 图 6-8. Crosstalk Measurement Setup *提交文档反馈* Copyright © 2024 Texas Instruments Incorporated Channel-to-Channel Crosstalk = $$20 \cdot Log \left( \frac{V_{OUT}}{V_S} \right)$$ (2) Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 17 Product Folder Links: TMUX1119 ## 6.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. 86-9 shows the setup used to measure bandwidth. 图 6-9. Bandwidth Measurement Setup Product Folder Links: TMUX1119 ## 7 Detailed Description #### 7.1 Overview The TMUX1119 is an 2:1, 1-ch. (SPDT), analog switch where the input is controlled with a single select (SEL) control pin. #### 7.2 Functional Block Diagram 图 7-1. TMUX1119 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Bidirectional Operation The TMUX1119 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). The device has very similar characteristics in both directions and supports both analog and digital signals. #### 7.3.2 Rail to Rail Operation The valid signal path input/output voltage for TMUX1119 ranges from GND to $V_{DD}$ . #### 7.3.3 1.8V Logic Compatible Inputs The TMUX1119 has 1.8V logic compatible control for the logic control input (SEL). The logic input threshold scales with supply but still provide 1.8V logic control when operating at 5.5V supply voltage. 1.8V logic level inputs allow the TMUX1119 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8V logic implementations refer to Simplifying Design with 1.8V logic Muxes and Switches #### 7.3.4 Fail-Safe Logic The TMUX1119 supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5V. regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pin of the TMUX1119 to be ramped to 5.5V while $V_{DD}$ = 0V. Additionally, the feature enables operation of the TMUX1119 with V<sub>DD</sub> = 1.2V while allowing the select pin to interface with a logic level of another device up to 5.5V. Product Folder Links: TMUX1119 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 #### 7.3.5 Ultra-Low Leakage Current The TMUX1119 provides extremely low on-leakage and off-leakage currents. The TMUX1119 is capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. 7-2 shows typical leakage currents of the TMUX1119 versus temperature. 图 7-2. Leakage Current vs Temperature ### 7.3.6 Ultra-Low Charge Injection The TMUX1119 has a transmission gate topology, as shown in 🖺 7-3. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. 图 7-3. Transmission Gate Topology Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TMUX1119* The TMUX1119 has special charge-injection cancellation circuitry that reduces the drain-to-source charge injection to -6pC at $V_D$ = 1V as shown in $\boxed{8}$ 7-4. 图 7-4. Charge Injection vs Drain Voltage ### 7.4 Device Functional Modes The select (SEL) pin of the TMUX1119 controls which switch is connected to the drain of the device. When a given input is not selected, that source pin is in high impedance mode (HI-Z). The control pins can be as high as 5.5V. # 7.5 Truth Tables 表 7-1. TMUX1119 Truth Table | CONTROL LOGIC (SEL) | Selected Source (Sx) Connected To Drain (D) Pin | |---------------------|-------------------------------------------------| | 0 | S1 | | 1 | S2 | Product Folder Links: TMUX1119 ## 8 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 元件规格, TI 不担保其准确性和完整性。TI 的客户负责确定元件是否适合其用途,以及验证和测试其设计实现以确认系统功能。 ## 8.1 Application Information The TMUX11xx family offers ultra-low input and output leakage currents and low charge injection. These devices operate up to 5.5V, and offer true rail-to-rail input and output of both analog and digital signals. The TMUX1119 has a low on-capacitance which allows faster settling time when multiplexing inputs in the time domain. These features make the TMUX11xx devices a family of precision, high-performance switches and multiplexers for low-voltage applications. ### 8.2 Typical Application 8-1 shows an ultrasonic gas meter front end. The ultrasonic front end design utilizes time of flight (TOF) measurement to determine the amount of gas flowing in a pipe. The circuit utilizes the MSP430FR5994, two ultra low power operational amplifiers, OPA835 and OPA836, along with two TMUX1119, 2:1 precision switches. 图 8-1. Ultrasonic Gas Meter System #### 8.2.1 Design Requirements For this design example, use the parameters listed in $\frac{1}{2}$ 8-1. PARAMETERS VALUES Supply (V<sub>DD</sub>) 5V I/O signal range 0V to V<sub>DD</sub> (Rail to Rail) Control logic thresholds 1.8V compatible Single-shot standard deviation (STD) <2ns</td> Zero-flow drift (ZFD) <1ns</td> 表 8-1. Design Parameters Copyright © 2024 Texas Instruments Incorporated #### 8.2.2 Detailed Design Procedure The TMUX1119 can be operated without any external components except for the supply decoupling capacitors. All inputs passing through the switch must fall within the recommend operating conditions of the TMUX1119, including signal range and continuous current. For this design with a supply of 5V the signal range can be 0V to 5V, and the maximum continuous current can be 30mA. The TMUX1119 device is a bidirectional, single-pole double-throw (SPDT) switch that offers low on-resistance, low leakage, and low power. These features make this device suitable for portable and power sensitive applications such as ultrasonic gas metering systems. The two TMUX1119 devices are used to switch the transmission and reception signals from the MCU to the two transceivers in an efficient manner without distortion. Exceptional on-resistance flatness, leakage performance, and charge injection allows the TMUX1119 to be utilized in place of the TS5A9411 in Ultrasonic Gas Meter Front-End With MSP430™ Reference Design. For a more detailed analysis of the entire system refer to the *reference design*. ## 8.2.3 Application Curve The TMUX1119 is capable of switching signals with minimal distortion because of the ultra-low leakage currents and excellent On-resistance flatness. 8 8-2 shows how the on-resistance of the TMUX1119 varies with different supply voltages. 图 8-2. On-Leakage vs Source or Drain Voltage ### 8.3 Power Supply Recommendations The TMUX1119 operates across a wide supply range of 1.08V to 5.5V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the V<sub>DD</sub> supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F from V<sub>DD</sub> to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using lowimpedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. Product Folder Links: TMUX1119 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ### 8.4 Layout #### 8.4.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self – inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 8 8-3 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 图 8-3. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. ⊠ 8-4 shows an example of a PCB layout with the TMUX1119. Some key considerations are as follows: - Decouple the V<sub>DD</sub> pin with a 0.1µF capacitor, placed as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. ### 8.4.2 Layout Example 图 8-4. TMUX1119 Layout Example Copyright © 2024 Texas Instruments Incorporated ## 9 Device and Documentation Support # 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Ultrasonic Gas Meter Front-End With MSP430™ Reference Design. - Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit. - Texas Instruments, Improve Stability Issues with Low CON Multiplexers. - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches. - Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches. - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers. - Texas Instruments, QFN/SON PCB Attachment. - Texas Instruments, Quad Flatpack No-Lead Logic Packages. ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 9.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ### 10 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision B (May 2020) to Revision C (February 2024) | Page | |------------------------------------------------------------------|------| | Updated Is or Id (Continuous Current) values | 3 | | Added Ipeak values to Recommended Operating Conditions table | 3 | | | | | Changes from Revision A (November 2019) to Revision B (May 2020) | Page | 将 DBV 封装的状态从*产品预发布* 更改为*量产数据* .......1 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 | Added Thermal information for DBV package | 4 | |-----------------------------------------------------------------------|------| | Changes from Revision * (December 2018) to Revision A (November 2019) | Page | | • 将数据表标题从 <i>精密模拟多路复用器</i> 更改为 <i>精密开关</i> | 1 | | • 更改了 <i>应用</i> 列表 | 1 | | Changed Thermal Information for DCK package | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TMUX1119* www.ti.com 7-Aug-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TMUX1119DBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26HT | | TMUX1119DBVR.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26HT | | TMUX1119DCKR | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU SN<br> NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | 1DF | | TMUX1119DCKR.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 1DF | | TMUX1119DCKRG4 | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1DF | | TMUX1119DCKRG4.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1DF | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 7-Aug-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1119DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1119DCKR | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1119DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | TMUX1119DCKRG4 | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX1119DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1119DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1119DCKR | SC70 | DCK | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TMUX1119DCKRG4 | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. 4. Falls within JEDEC MO-203 variation AB. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司