**TLV6700** ZHCSHH1B - JANUARY 2018 - REVISED NOVEMBER 2019 # 具有 400mV 基准电压的 TLV6700 微功耗、18V 窗口比较器 # 1 特性 - 宽电源电压范围: 1.8V 至 18V - 可调节阈值: 低至 400mV - 高阈值精度: - 25°C 时最高为 0.5% - 在工作温度范围内最高为 1.0% - 低静态电流: 5.5µA(典型值) - 开漏输出 - 内部迟滞: 5.5mV (典型值) - 温度范围: -40°C 至 125°C - 封装: - 薄型 SOT-23-6 - WSON-6 # 2 应用 - 笔记本电脑和平板电脑 - 智能手机 - 数码相机 - 视频游戏控制器 - 继电器和断路器 - 便携式医疗设备 - 门窗传感器 - 便携式电池供电类产品 # 简化方框图 1.8 V to 18 V OUTA OUTA OUTA OUTB Reference GND # 3 说明 TLV6700 是一个工作电压范围为 1.8V 至 18V 的高电压窗口比较器。该器件拥有两个内部基准电压为 400mV 的高精度比较器和两个额定电压为 18V 的开漏输出。TLV6700 可以作为窗口比较器使用,也可以作为两个独立的比较器使用。可以使用外部电阻器设定监控电压。 当 INA+ 上的电压下降至低于 (V<sub>ITP</sub> - V<sub>HYS</sub>)时,OUTA 被驱动至低电平,当电压返回到相应阈值 (V<sub>ITP</sub>) 之上时,OUTA 变为高电平。当 INB- 上的电压上升至高于 V<sub>ITP</sub>时,OUTB 被驱动至低电平,当电压下降至低于相应阈值 (V<sub>ITP</sub> - V<sub>HYS</sub>) 时,OUTB 变为高电平。 TLV6700 中的两个比较器都具有用于抑制短时毛刺脉冲的内置迟滞,从而确保稳定的输出运行,不会引起误触发。 TLV6700 采用薄型 SOT-23-6 和无引线 WSON-6 封装, 所有封装型号的额定结温范围为 -40°C 至 125°C。 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |---------|------------|-----------------| | TLV6700 | SOT-23 (6) | 2.90mm × 1.60mm | | TLV6700 | WSON (6) | 1.50mm × 1.50mm | (1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。 | 1 | 特性 1 | | 8.3 Feature Description | 9 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | | 8.4 Device Functional Modes | 11 | | 3 | 说明1 | 9 | Application and Implementation | 12 | | 4 | 修订历史记录 | | 9.1 Application Information | 12 | | 5 | Device Comparison Table | | 9.2 Typical Application | 15 | | 6 | Pin Configuration and Functions | | 9.3 Do's and Don'ts | 17 | | 7 | Specifications4 | 10 | Power Supply Recommendations | 18 | | • | 7.1 Absolute Maximum Ratings | 11 | Layout | 18 | | | 7.2 ESD Ratings | | 11.1 Layout Guidelines | 18 | | | 7.3 Recommended Operating Conditions | | 11.2 Layout Example | 19 | | | 7.4 Thermal Information | 12 | 器件和文档支持 | 20 | | | 7.5 Electrical Characteristics | | 12.1 器件支持 | 20 | | | 7.6 Timing Requirements | | 12.2 接收文档更新通知 | 20 | | | 7.7 Switching Characteristics | | 12.3 社区资源 | 20 | | | 7.8 Typical Characteristics | | 12.4 商标 | 20 | | 8 | Detailed Description9 | | 12.5 静电放电警告 | 20 | | • | 8.1 Overview | | 12.6 Glossary | 20 | | | 8.2 Functional Block Diagram | 13 | 机械、封装和可订购信息 | 20 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Revision A (April 2018) to Revision B | Page | |----------------------------------------------------|------| | 已添加 添加了 WSON-6 封装 | 1 | | Changes from Original (Jan 2018) to Revision A | Page | | • 已更改 将"预告信息"更改为"生产数据"发布 | 1 | # 5 Device Comparison Table **Table 1. TLV67xx Integrated Comparator Family** | PART NUMBER | CONFIGURATION | OPERATING<br>VOLTAGE RANGE | THRESHOLD ACCURACY OVER TEMPERATURE | |-------------|------------------------------|----------------------------|-------------------------------------| | TLV6700 | Window | 1.8 V to 18 V | 1% | | TLV6703 | Non-Inverting Single Channel | 1.8 V to 18 V | 1% | | TLV6710 | Window | 1.8 V to 36 V | 0.75% | | TLV6713 | Non-Inverting Single Channel | 1.8 V to 36 V | 0.75% | # 6 Pin Configuration and Functions # **Pin Functions** | | PIN | | 1/0 | DECORIDATION | |------|-----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DDC | DSE | 1/0 | DESCRIPTION | | GND | 2 | 5 | _ | Ground | | INA+ | 3 | 4 | I | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this terminal drops below the threshold voltage (V <sub>ITP</sub> – V <sub>HYS</sub> ), OUTA is driven low. | | INB- | 4 | 3 | I | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this terminal exceeds the threshold voltage (V <sub>ITP</sub> ), OUTB is driven low. | | OUTA | 1 | 6 | 0 | INA+ comparator open-drain output. OUTA is driven low when the voltage at this comparator is below ( $V_{\rm ITP} - V_{\rm HYS}$ ). The output goes high when the sense voltage returns above the respective threshold ( $V_{\rm ITP}$ ). | | OUTB | 6 | 1 | 0 | INB— comparator open-drain output. OUTB is driven low when the voltage at this comparator exceeds $V_{\rm ITP}$ . The output goes high when the sense voltage returns below the respective threshold ( $V_{\rm ITP}-V_{\rm HYS}$ ). | | VDD | 5 | 2 | ı | Supply voltage input. Connect a 1.8-V to 18-V supply to VDD to power the device. Good analog design practice is to place a 0.1-µF ceramic capacitor close to this pin. | # 7 Specifications # 7.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------------|-------------------------|------|-----|------| | Voltage <sup>(2)</sup> | $V_{DD}$ | -0.3 | 20 | V | | | OUTA, OUTB | -0.3 | 20 | V | | | INA+, INB- | -0.3 | 7 | V | | Current | Output terminal current | | 40 | mA | | Operating junction temperature, T <sub>J</sub> | | -40 | 125 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |----------|----------------|------------|-----|---------|------| | $V_{DD}$ | Supply voltage | | 1.8 | 18 | V | | $V_{I}$ | Input voltage | INA+, INB- | 0 | 6.5 | V | | Vo | Output voltage | OUTA, OUTB | 0 | 18 | V | # 7.4 Thermal Information | | | TLV6 | 700 | | |----------------------|----------------------------------------------|--------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDC<br>(SOT) | DSE<br>(WSON) | UNIT | | | | 6 PINS | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 204.6 | 194.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 50.5 | 128.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 54.3 | 153.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.8 | 11.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 52.8 | 157.4 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>2)</sup> All voltages are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.5 Electrical Characteristics Over the operating temperature range of $T_J = -40^{\circ}C$ to 125°C, and 1.8 V < $V_{DD}$ < 18 V, unless otherwise noted. Typical values are at $T_J = 25^{\circ}C$ and $V_{DD} = 5$ V. | 71 | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------|------------------------------------------------------------|-------|-------|-------|------------| | V <sub>(POR)</sub> | Power-on reset voltage <sup>(1)</sup> | $V_{OL}max = 0.2 \text{ V}, I_{(OUTA/B)} = 15 \mu\text{A}$ | | | 0.8 | V | | V | Desitive going input threshold voltage | V <sub>DD</sub> = 1.8V and 18 V, T <sub>J</sub> = 25°C | 398 | 400 | 402.5 | ~\/ | | V <sub>IT+</sub> | Positive-going input threshold voltage | $V_{DD} = 1.8V$ and 18 V, $T_{J} = -40^{\circ}C$ to 125°C | 396 | | 404 | mV | | V | Negative going input threshold voltage | V <sub>DD</sub> = 1.8V and 18 V, T <sub>J</sub> = 25°C | 391.6 | 394.5 | 397.5 | mV | | $V_{IT-}$ | Negative-going input threshold voltage | $V_{DD} = 1.8V$ and 18 V, $T_{J} = -40^{\circ}C$ to 125°C | 387 | | 400 | mv | | V <sub>hys</sub> | Hysteresis voltage (hys = $V_{IT+} - V_{IT-}$ ) | | | 5.5 | 12 | mV | | I <sub>(INA+)</sub> | Input current (at the INA+ terminal) | V <sub>DD</sub> = 1.8 V and 18 V, V <sub>I</sub> = 6.5 V | -25 | 1 | 25 | nA | | I <sub>(INB-)</sub> | Input current (at the INB- terminal) | V <sub>DD</sub> = 1.8 V and 18 V, V <sub>I</sub> = 0.1 V | -15 | 1 | 15 | nA | | | | V <sub>DD</sub> = 1.3 V, I <sub>O</sub> = 0.4 mA | | | 250 | | | V <sub>OL</sub> | Low-level output voltage | $V_{DD} = 1.8 \text{ V}, I_{O} = 3 \text{ mA}$ | | | 250 | mV | | | | V <sub>DD</sub> = 5 V, I <sub>O</sub> = 5 mA | | | 250 | | | | Ones drain authort leakage augrent | $V_{DD}$ = 1.8 V and 18 V, $V_{O}$ = $V_{DD}$ | | | 300 | <b>~</b> Λ | | I <sub>lkg(OD)</sub> | Open-drain output leakage-current | V <sub>DD</sub> = 1.8 V, V <sub>O</sub> = 18 V | | | 300 | nA | | | | V <sub>DD</sub> = 1.8 V, no load | | 5.5 | 11 | | | | Cumply ourrent | V <sub>DD</sub> = 5 V | | 6 | 13 | μA | | I <sub>DD</sub> | Supply current | V <sub>DD</sub> = 12 V | | 6 | 13 | | | | | V <sub>DD</sub> = 18 V | | 7 | 13 | | | | Start-up delay <sup>(2)</sup> | | | 150 | 450 | μs | | UVLO | Undervoltage lockout <sup>(3)</sup> | V <sub>DD</sub> falling | 1.3 | | 1.7 | V | <sup>(1)</sup> The lowest supply voltage (V<sub>DD</sub>) at which output is active; t<sub>r(VDD)</sub> > 15 µs/V. Below V<sub>(POR)</sub>, the output cannot be determined. (2) During power on, V<sub>DD</sub> must exceed 1.8 V for 450 µs (max) before the output is in a correct state. (3) When V<sub>DD</sub> falls below UVLO, OUTA is driven low and OUTB goes to high impedance. The outputs cannot be determined below V<sub>(POR)</sub>. # 7.6 Timing Requirements over operating temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>PHL</sub> | High-to-low propagation delay <sup>(1)</sup> | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>R <sub>P</sub> = 10 k $\Omega$ , V <sub>OH</sub> = 0.9 × V <sub>DD</sub> , V <sub>OL</sub> = 400 mV,<br>see Figure 1 | | 18 | | μs | | t <sub>PLH</sub> | Low-to-high propagation delay <sup>(1)</sup> | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>$R_P$ = 10 k $\Omega$ , $V_{OH}$ = 0.9 × $V_{DD}$ , $V_{OL}$ = 400 mV,<br>see Figure 1 | | 29 | | μs | <sup>(1)</sup> High-to-low and low-to-high refers to the transition at the input terminals (INA+ and INB-). # 7.7 Switching Characteristics Over operating temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|------| | t <sub>r</sub> | Output rise time | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>$R_P$ = 10 k $\Omega$ , $V_O$ = (0.1 to 0.9) × $V_{DD}$ | | 2.2 | | μs | | t <sub>f</sub> | Output fall time | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>$R_P$ = 10 k $\Omega$ , $V_O$ = (0.1 to 0.9) × $V_{DD}$ | | 0.22 | | μs | Figure 1. Timing Diagram # 7.8 Typical Characteristics at $T_J = 25$ °C and $V_{DD} = 5$ V (unless otherwise noted) # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** Figure 8. Supply Current (I<sub>DD</sub>) vs Output Sink Current Figure 9. Output Voltage Low (V<sub>OL</sub>) vs Output Sink Current (-40°C) Figure 10. Output Voltage Low (V<sub>OL</sub>) vs Output Sink Current (0°C) Figure 11. Output Voltage Low (V<sub>OL</sub>) vs Output Sink Current (25°C) Figure 12. Output Voltage Low (V<sub>OL</sub>) vs Output Sink Current (85°C) Figure 13. Output Voltage Low (V<sub>OL</sub>) vs Output Sink Current (125°C) # 8 Detailed Description ### 8.1 Overview The TLV6700-Q1 device combines two comparators for overvoltage and undervoltage detection. The TLV6700-Q1 has a wide-supply voltage range (1.8 V to 18 V) with a high-accuracy rising-input threshold of 400 mV (1% over temperature) and built-in hysteresis. The outputs are also rated to 18 V, independant of supply voltage, and can sink up to 40 mA. The TLV6700-Q1 is designed to assert the output signals, as shown in Table 2. Each input terminal can be set to monitor any voltage above 0.4 V using an external resistor divider network. Each input pin has very low input leakage current, allowing the use of large resistor dividers without sacrificing system accuracy. With the use of two input terminals of different polarities, the TLV6700-Q1 forms a window comparator. The relationship between the inputs and the outputs is shown in Table 2. Broad voltage thresholds can be supported that allow the device to be used in a wide array of applications. | CONDITION | OUTPUT | OUTPUT STATE | |--------------------------|-----------|-------------------------| | INA+ > V <sub>IT+</sub> | OUTA high | Output A high impedance | | INA+ < V <sub>IT</sub> - | OUTA low | Output A sinking | | INB-> V <sub>IT+</sub> | OUTB low | Output B sinking | | INB- < V <sub>IT-</sub> | OUTB high | Output B high impedance | Table 2. TLV6700-Q1 Truth Table # 8.2 Functional Block Diagram # 8.3 Feature Description ### 8.3.1 Inputs (INA+, INB-) The TLV6700-Q1 device combines two comparators. Each comparator has one external input (inverting and noninverting); the other input is connected to the internal reference. The comparator rising threshold is designed and trimmed to be equal to the reference voltage (400 mV). Both comparators also have a built-in falling hysteresis that makes the device less sensitive to supply rail noise and ensures stable operation. The comparator inputs can swing from ground to 6.5 V, regardless of the device supply voltage used. Although not required in most cases, good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the comparator input for extremely noisy applications to reduce sensitivity to transients and layout parasitics. For comparator A, the corresponding output (OUTA) is driven to logic low when the input INA+ voltage drops below ( $V_{IT+} - V_{hys}$ ). When the voltage exceeds $V_{IT+}$ , the output (OUTA) goes to a high-impedance state; see Figure 1. # **Feature Description (continued)** For comparator B, the corresponding output (OUTB) is driven to logic low when the voltage at input INB–exceeds $V_{IT+}$ . When the voltage drops below $V_{IT+} - V_{hys}$ the output (OUTB) goes to a high-impedance state; see Figure 1. Together, these comparators form a window-detection function as discussed in the *Window Comparator* section. # 8.3.2 Outputs (OUTA, OUTB) In a typical TLV6700-Q1 application, the outputs are connected to a GPIO input of the processor (such as a digital signal processor [DSP], central processing unit [CPU], field-programmable gate array [FPGA], or application-specific integrated circuit [ASIC]). The TLV6700-Q1 device provides two open-drain outputs (OUTA and OUTB). Pullup resistors must be used to hold these lines high when the output goes to high impedance (not asserted). By connecting pullup resistors to the proper voltage rails, the outputs can be connected to other devices at the correct interface-voltage levels. The TLV6700-Q1 outputs can be pulled up to 18 V, independent of the device supply voltage. By using wired-OR logic, OUTA and OUTB can merge into one logic signal that goes low if either outputs are asserted because of a fault condition. Table 2 and the *Inputs (INA+, INB-)* section describe how the outputs are asserted or deasserted. See Figure 1 for a timing diagram that describes the relationship between threshold voltages and the respective output. # 8.3.3 Window Comparator The inverting and noninverting configuration of the comparators forms a window-comparator detection circuit using a resistor divider network, as illustrated in Figure 14 and Figure 15. The input terminals can monitor any system voltage above 400 mV with the use of a resistor divider network. The INA+ and INB- terminals monitor for undervoltage and overvoltage conditions, respectively. Figure 14. Window Comparator Block Diagram # **Feature Description (continued)** Figure 15. Window Comparator Timing Diagram # 8.3.4 Immunity to Input Terminal Voltage Transients The TLV6700-Q1 device is relatively immune to short voltage transient spikes on the input terminals. Sensitivity to transients depends on both transient duration and amplitude; see the *Minimum Pulse Duration vs Threshold Overdrive Voltage* curve (Figure 7) in the *Typical Characteristics* section. # 8.4 Device Functional Modes # 8.4.1 Normal Operation $(V_{DD} > UVLO)$ When the voltage on $V_{DD}$ is greater than 1.8 V for at least 150 $\mu$ s, the OUTA and OUTB signals correspond to the voltage on INA+ and INB- as listed in Table 2. # 8.4.2 Undervoltage Lockout ( $V_{(POR)} < V_{DD} < UVLO$ ) When the voltage on $V_{DD}$ is less than the device UVLO voltage, and greater than the power-on reset voltage, $V_{(POR)}$ , the OUTA and OUTB signals are asserted and high impedance, respectively, regardless of the voltage on INA+ and INB-. # 8.4.3 Power-On Reset $(V_{DD} < V_{(POR)})$ When the voltage on $V_{DD}$ is lower than the required voltage to internally pull the asserted output to GND ( $V_{(POR)}$ ), both outputs are in a high-impedance state. # 9 Application and Implementation # **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The TLV6700-Q1 device is a wide-supply voltage window comparator that operates over a $V_{DD}$ range of 1.8 V to 18 V. The device has two high-accuracy comparators with an internal 400-mV reference and two open-drain outputs rated to 18 V for overvoltage and undervoltage detection. The device can be used either as a window comparator or as two independent voltage monitors. The monitored voltages are set with the use of external resistors. # 9.1.1 V<sub>PULLUP</sub> to a Voltage Other Than V<sub>DD</sub> The outputs are often tied to $V_{DD}$ through a resistor. However, some applications may require the outputs to be pulled up to a higher or lower voltage than $V_{DD}$ to correctly interface with the input terminals of other devices. Figure 16. Interfacing to Voltages Other Than $V_{\text{DD}}$ # **Application Information (continued)** # 9.1.2 Monitoring V<sub>DD</sub> Many applications monitor the same rail that is powering $V_{DD}$ . In these applications the resistor divider is simply connected to the $V_{DD}$ rail. Figure 17. Monitoring the Same Voltage as V<sub>DD</sub> # 9.1.3 Monitoring a Voltage Other Than $V_{DD}$ Some applications monitor rails other than the one that is powering $V_{DD}$ . In these types of applications the resistor divider used to set the desired thresholds is connected to the rail that is being monitored. # **Application Information (continued)** NOTE: The inputs can monitor a voltage higher than $V_{DD}$ max with the use of an external resistor divider network. Figure 18. Monitoring a Voltage Other Than $V_{\text{DD}}$ # 9.2 Typical Application The TLV6700-Q1 device is a wide-supply voltage window comparator that operates over a V<sub>DD</sub> range of 1.8 to 18 V. The monitored voltages are set with the use of external resistors, so the device can be used either as a window comparator or as two independent overvoltage and undervoltage monitors. Figure 19. Typical Application Schematic # 9.2.1 Design Requirements For this design example, use the values summarized in Table 3 as the input parameters. **Table 3. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | | | |-------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--| | Monitored voltage | 12-V nominal rail with maximum rising and falling thresholds of ±10% | V <sub>MON(UV)</sub> = 10.99 V (8.33%) ±2.94%,<br>V <sub>MON(OV)</sub> = 13.14 V (8.33%) ±2.94% | | | # 9.2.2 Detailed Design Procedure ### 9.2.2.1 Resistor Divider Selection Use Equation 1 through Equation 4 to calculate the resistor divider values and target threshold voltages. $$R_T = R_1 + R_2 + R_3 \tag{1}$$ Select a value for R<sub>T</sub> such that the current through the divider is approximately 100 times higher than the input current at the INA+ and INB- terminals. The resistors can have high values to minimize current consumption as a result of low-input bias current without adding significant error to the resistive divider. See the application note *Optimizing Resistor Dividers at a Comparator Input* (SLVA450) for details on sizing input resistors. Use Equation 2 to calculate the value of R<sub>3</sub>. $$R_3 = \frac{R_T}{V_{MON(OV)}} \times V_{IT+}$$ where: V<sub>MON(OV)</sub> is the target voltage at which an overvoltage condition is detected (2) Use Equation 3 or Equation 4 to calculate the value of R<sub>2</sub>. $$R_2 = \left(\frac{R_T}{V_{MON} (no UV)} \times V_{IT+}\right) - R_3$$ where: $V_{MON(no\ UV)}$ is the target voltage at which an undervoltage condition is removed as $V_{MON}$ rises (3) $$R_2 = \left[ \frac{R_T}{V_{MON(UV)}} \times (V_{IT+} - V_{hys}) \right] - R_3$$ where: $$V_{MON(UV)}$$ is the target voltage at which an undervoltage condition is detected (4) The worst-case tolerance can be calculated by referring to Equation 13 in application report SLVA450, *Optimizing Resistor Dividers at a Comparator Input* (available for download at www.ti.com). An example of the rising threshold error, $V_{MON(OV)}$ , is given in Equation 5. % ACC = % TOL( $$V_{\text{IT+(INB)}}$$ ) + 2 × $\left[1 - \frac{V_{\text{IT+(INB)}}}{V_{\text{MON(OV)}}}\right]$ × % TOL<sub>R</sub> = 1% + 2 × $\left[1 - \frac{0.4}{13.2}\right]$ × 1% = 2.94% (5) # 9.2.2.2 Pullup Resistor Selection To ensure proper voltage levels, the pullup resistor value is selected by ensuring that the pullup voltage divided by the resistor does not exceed the sink-current capability of the device. This confirmation is calculated by verifying that the pullup voltage minus the output-leakage current ( $I_{lkg(OD)}$ ) multiplied by the resistor is greater the desired logic-high voltage. These values are specified in the *Electrical Characteristics* table. Use Equation 6 to calculate the value of the pullup resistor. $$\frac{\left(V_{HI} - V_{PU}\right)}{I_{lkg(OD)}} \ge R_{PU} \ge \frac{V_{PU}}{I_{O}} \tag{6}$$ # 9.2.2.3 Input Supply Capacitor Although an input capacitor is not required for stability, connecting a 0.1- $\mu F$ low equivalent series resistance (ESR) capacitor across the $V_{DD}$ terminal and GND terminal is good analog design practice. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. ### 9.2.2.4 Input Capacitors Although not required in most cases, for extremely noisy applications, placing a 1-nF to 10-nF bypass capacitor from the comparator inputs (INA+, INB-) to the GND terminal is good analog design practice. This capacitor placement reduces device sensitivity to transients. # 9.2.3 Application Curves At $T_J = 25^{\circ}C$ # 9.3 Do's and Don'ts It is good analog design practice to have a $0.1-\mu F$ decoupling capacitor from $V_{DD}$ to GND. If the monitored rail is noisy, connect decoupling capacitors from the comparator inputs to GND. Do not use resistors for the voltage divider that cause the current through them to be less than 100 times the input current of the comparators without also accounting for the effect to the accuracy. Do not use pullup resistors that are too small, because the larger current sunk by the output then exceeds the desired low-level output voltage $(V_{OL})$ . # 10 Power Supply Recommendations The TLV6700-Q1 has a 20 V absolute maximum rating on the VDD pin, with a recommended operating condition of 18V. If the voltage supply that is providing power to VDD is susceptible to any large voltage transient that may exceed 20 V, or if the supply exhibits high voltage slew rates greater than 1 V/ $\mu$ s, take additional precautions. Place an RC filter between the supply and VDD to filter any high-frequency transient surges on the VDD pin. A 100- $\Omega$ resistor and 0.01- $\mu$ F capacitor is required in these cases, as shown in Figure 22. Figure 22. Using an RC Filter to Remove High-Frequency Disturbances on VDD # 11 Layout # 11.1 Layout Guidelines Placing a $0.1-\mu F$ capacitor close to the $V_{DD}$ terminal to reduce the input impedance to the device is good analog design practice. The pullup resistors can be separated if separate logic functions are needed (as shown in Figure 23) or both resistors can be tied to a single pullup resistor if a logical AND function is desired. # 11.2 Layout Example Figure 23. TLV6700-Q1 Layout Schematic # 12 器件和文档支持 # 12.1 器件支持 # 12.1.1 开发支持 DIP 适配器评估模块可以将 SOT-23-6 封装转换为标准 DIP-6 引脚排列以便轻松构建原型和进行工作台评估。 # 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的*通知我*进行注册,即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 # 12.3 社区资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. # 12.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 🕵 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 # 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 17-Jun-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|---------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TLV6700DDCR | Active | Production | SOT-23-<br>THIN (DDC) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1151 | | TLV6700DDCR.A | Active | Production | SOT-23-<br>THIN (DDC) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1151 | | TLV6700DDCT | Active | Production | SOT-23-<br>THIN (DDC) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1151 | | TLV6700DDCT.A | Active | Production | SOT-23-<br>THIN (DDC) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1151 | | TLV6700DSER | Active | Production | WSON (DSE) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HD | | TLV6700DSER.A | Active | Production | WSON (DSE) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HD | | TLV6700DSERG4 | Active | Production | WSON (DSE) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HD | | TLV6700DSERG4.A | Active | Production | WSON (DSE) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HD | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 17-Jun-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### OTHER QUALIFIED VERSIONS OF TLV6700: Automotive : TLV6700-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV6700DDCR | SOT-23-<br>THIN | DDC | 6 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV6700DDCT | SOT-23-<br>THIN | DDC | 6 | 250 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV6700DSER | WSON | DSE | 6 | 3000 | 178.0 | 8.4 | 1.7 | 1.7 | 0.95 | 4.0 | 8.0 | Q2 | | TLV6700DSERG4 | WSON | DSE | 6 | 3000 | 178.0 | 8.4 | 1.7 | 1.7 | 0.95 | 4.0 | 8.0 | Q2 | www.ti.com 18-Jun-2025 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV6700DDCR | SOT-23-THIN | DDC | 6 | 3000 | 213.0 | 191.0 | 35.0 | | TLV6700DDCT | SOT-23-THIN | DDC | 6 | 250 | 213.0 | 191.0 | 35.0 | | TLV6700DSER | WSON | DSE | 6 | 3000 | 205.0 | 200.0 | 33.0 | | TLV6700DSERG4 | WSON | DSE | 6 | 3000 | 205.0 | 200.0 | 33.0 | SMALL OUTLINE TRANSISTOR # NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC MO-193. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design. PLASTIC SMALL OUTLINE - NO LEAD # NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司