#### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-μs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

- Controlled Baseline
  - One Assembly
  - One Test Site
  - One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree<sup>†</sup>
- Four 12-Bit Digital-to-Analog Converters (DACs)
- Programmable Settling Time of Either 3 μs or 9 μs (Typ)
- TMS320<sup>™</sup> DSP Family, (Q)SPI<sup>™</sup>, and Microwire<sup>™</sup> Compatible Serial Interface
- Internal Power-On Reset
- Low Power Consumption: 8 mW, Slow Mode – 5-V Supply 3.6 mW, Slow Mode – 3-V Supply
- Reference Input Buffer
- Voltage Output Range . . . 2× the Reference Input Voltage

#### description

The TLV5614 is a quadruple 12-bit voltage output digital-to-analog converter (DAC) with a flexible four-wire serial interface. The four-wire serial interface allows glueless interface to TMS320<sup>TM</sup> DSP family, SPI<sup>TM</sup>, QSPI<sup>TM</sup>, and Microwire<sup>TM</sup> serial ports. The TLV5614 is programmed with a 16-bit serial word comprised of a DAC address, individual DAC control bits, and a 12-bit DAC value. The device has provision for two supplies – one digital supply for the serial interface (via pins DV<sub>DD</sub> and DGND), and one for the DACs,

- Monotonic Overtemperature
- Dual 2.7-V to 5.5-V Supply (Separate Digital and Analog Supplies)

SGLS355 - JUNE 2006

- Hardware Power Down (10 nA)
- Software Power Down (10 nA)
- Simultaneous Update

#### applications

- Battery-Powered Test Instruments
- Digital Offset and Gain Adjustment
- Industrial Process Controls
- Machine and Motion Control Devices
- Communications
- Arbitrary Waveform Generation

<sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.



reference buffers, and output buffers (via pins  $AV_{DD}$  and AGND). Each supply is independent of the other and can be any value between 2.7 V and 5.5 V. The dual supplies allow a typical application where the DAC is controlled via a microprocessor operating on a 3-V supply (also used on pins  $DV_{DD}$  and DGND), with the DACs operating on a 5-V supply. The digital and analog supplies can be tied together.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TMS320 is a trademark of Texas Instruments. All other trademarks are the property of their respective owners

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



#### description (continued)

The resistor string output voltage is buffered by a 2× gain rail-to-rail output buffer. The buffer features a Class AB output stage to improve stability and reduce settling time. A rail-to-rail output stage and a power-down mode makes it ideal for single-voltage, battery-based applications. The settling time of the DAC is programmable to allow the designer to optimize speed versus power dissipation. The settling time is chosen by the control bits within the 16-bit serial input string. A high-impedance buffer is integrated on the REFINAB and REFINCD terminals to reduce the need for a low source-impedance drive to the terminal. REFINAB and REFINCD allow DAC A and B to have a different reference voltage than DAC C and D.

The TLV5614 is implemented with a CMOS process and is available in a 16-terminal TSSOP package. The TLV5614M is characterized for operation from  $-55^{\circ}$ C to  $125^{\circ}$ C.

| ATALEADEE OF HONO |               |  |  |  |  |
|-------------------|---------------|--|--|--|--|
| т.                | PACKAGE       |  |  |  |  |
| TA                | TSSOP (PW)    |  |  |  |  |
| –55°C to 125°C    | TLV5614MPWREP |  |  |  |  |

| AVAILABLE | OPTIONS |
|-----------|---------|
|-----------|---------|



# 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 – JUNE 2006 **TLV5614-EP**



functional block diagram



# **TLV5614-EP** 2.7-V TO 5.5-V 12-BIT 3- $\mu s$ QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006

**Terminal Functions** 

| TERMIN  | IAL |     |                                                                                                                                                                            |
|---------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO. | 1/0 | DESCRIPTION                                                                                                                                                                |
| AGND    | 9   |     | Analog ground                                                                                                                                                              |
| AVDD    | 16  |     | Analog supply                                                                                                                                                              |
| CS      | 6   | I   | Chip select. This terminal is active low.                                                                                                                                  |
| DGND    | 8   |     | Digital ground                                                                                                                                                             |
| DIN     | 4   | Ι   | Serial data input                                                                                                                                                          |
| DVDD    | 1   |     | Digital supply                                                                                                                                                             |
| FS      | 7   | I   | Frame synchronization. The falling edge of the frame synchronization pulse indicates the start of a serial data frame shifted out to the TLV5614.                          |
| PD      | 2   | I   | Power down. Powers down all DACs (overriding their individual power down settings) and all output stages. This terminal is active low.                                     |
| LDAC    | 3   | I   | Load DAC. When LDAC is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is low. |
| REFINAB | 15  | Ι   | Voltage reference input for DAC A and B                                                                                                                                    |
| REFINCD | 10  | Ι   | Voltage reference input for DAC C and D                                                                                                                                    |
| SCLK    | 5   | Ι   | Serial clock input                                                                                                                                                         |
| OUTA    | 14  | 0   | DAC A                                                                                                                                                                      |
| OUTB    | 13  | 0   | DAC B                                                                                                                                                                      |
| OUTC    | 12  | 0   | DAC C                                                                                                                                                                      |
| OUTD    | 11  | 0   | DAC D                                                                                                                                                                      |







### **TLV5614-EP** 2.7-V TO 5.5-V 12-BIT 3- $\mu$ s QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SGLS355 - JUNE 2006

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, (DV <sub>DD</sub> , AV <sub>DD</sub> to GND)                    | 7 V                        |
|---------------------------------------------------------------------------------|----------------------------|
| Supply voltage difference (AV <sub>DD</sub> to DV <sub>DD</sub> )2.8 V to 2.8 V |                            |
| Digital input voltage range                                                     | DV <sub>DD</sub> + 0.3 V   |
| Reference input voltage range                                                   | ) AV <sub>DD</sub> + 0.3 V |
| Operating free-air temperature range, T <sub>A</sub>                            | ·55°C to 125°C             |
| Storage temperature range, T <sub>stg</sub> –65°C to 150°C                      | ·65°C to 150°C             |
| Lead temperature 1,6 mm (1/16 in) from case for 10 s                            | 260°C                      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                                                                |                          | MIN | NOM   | MAX                   | UNIT |
|----------------------------------------------------------------|--------------------------|-----|-------|-----------------------|------|
|                                                                | 5-V supply               | 4.5 | 5     | 5.5                   |      |
| Supply voltage, AV <sub>DD</sub> , DV <sub>DD</sub>            | 3-V supply               | 2.7 | 3     | 3.3                   | V    |
| Liek level disited input veltage Mar                           | DV <sub>DD</sub> = 2.7 V | 2   |       |                       | V    |
| High-level digital input voltage, VIH                          | DV <sub>DD</sub> = 5.5 V | 2.4 |       |                       | v    |
| Low-level digital input voltage, VIL                           | DV <sub>DD</sub> = 2.7 V |     |       | 0.6                   | V    |
|                                                                | DV <sub>DD</sub> = 5.5 V |     |       | 1                     | V    |
|                                                                | 5-V supply, See Note 1   | 0   | 2.048 | V <sub>DD</sub> – 1.5 | V    |
| Reference voltage, $V_{ref}$ to REFINAB, REFINCD terminal      | 3-V supply, See Note 1   | 0   | 1.024 | V <sub>DD</sub> – 1.5 | V    |
| Load resistance, RL                                            |                          | 2   | 10    |                       | kΩ   |
| Load capacitance, CL                                           |                          |     |       | 100                   | pF   |
| Serial clock rate, SCLK                                        |                          |     |       | 20                    | MHz  |
| Operating free-air temperature                                 |                          | -55 |       | 125                   | °C/W |
| Package thermal resistance, junction to ambient, $\theta_{JA}$ |                          |     | 108.4 |                       | °C/W |

NOTE 1: Voltages greater than AV<sub>DD</sub>/2 cause output saturation for large DAC codes.



# TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-us QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SGLS355 - JUNE 2006

electrical characteristics over recommended operating free-air temperature range, V<sub>ref</sub> = 2.048 V, AV<sub>DD</sub> = DV<sub>DD</sub> = 5 V and V<sub>ref</sub> = 1.024 V for AV<sub>DD</sub> = DV<sub>DD</sub> = 3 V (unless otherwise noted)

#### static DAC specifications

|                 | PARAMETER                                          |               | TEST CONDITIONS       | MIN | TYP  | MAX  | UNIT               |
|-----------------|----------------------------------------------------|---------------|-----------------------|-----|------|------|--------------------|
|                 | Resolution                                         |               |                       | 12  |      |      | bits               |
|                 | Integral nonlinearity (INL), end p                 | oint adjusted | See Note 1            |     | ±1.5 | ±4   | LSB                |
|                 | Differential nonlinearity (DNL)                    |               | See Note 2            |     | ±0.5 | ±1   | LSB                |
| E <sub>ZS</sub> | Zero-scale error (offset error at z                | ero scale)    | See Note 3            |     |      | ±12  | mV                 |
|                 | Zero-scale error temperature coefficient           |               | See Note 4            |     | 10   |      | ppm/°C             |
| EG              | Gain error                                         |               | See Note 5            |     |      | ±0.7 | % of FS<br>voltage |
|                 | Gain-error temperature coefficient                 |               | See Note 6            |     | 10   |      | ppm/°C             |
| DODD            | Power-supply rejection ratio Zero scale Full scale | Zero scale    |                       |     | -80  |      | dB                 |
| PSRR            |                                                    | Full scale    | See Note 7 and Note 8 |     | -80  |      | dB                 |

NOTES: 1. The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

2. The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1-LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.

4. Zero-scale-error temperature coefficient is given by: EZS TC = [EZS (T<sub>max</sub>) - EZS (T<sub>min</sub>)E/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> - T<sub>min</sub>).

5. Gain error is the deviation from the ideal output (2  $V_{ref} - 1$  LSB) with an output load of 10 kΩ, excluding the effects of the zero error. 6. Gain temperature coefficient is given by: E<sub>G</sub> TC = [E<sub>G</sub>(T<sub>max</sub>) - E<sub>G</sub> (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> - T<sub>min</sub>).

7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the AV<sub>DD</sub> from 5 ± 0.5 V and 3 ± 0.3 V dc, and measuring the proportion of this signal imposed on the zero-code output voltage.

8. Full-scale rejection ratio (EG-RR) is measured by varying the AV<sub>DD</sub> from 5 ± 0.5 V and 3 ± 0.3 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero-scale change.

#### individual DAC output specifications

|    | PARAMETER                       | TEST CONDITIONS                 | MIN | TYP | MAX                   | UNIT               |
|----|---------------------------------|---------------------------------|-----|-----|-----------------------|--------------------|
| VO | Voltage output range            | $R_L = 10 \ k\Omega$            | 0   |     | AV <sub>DD</sub> -0.4 | V                  |
|    | Output load regulation accuracy | $R_L = 2 k\Omega vs 10 k\Omega$ |     | 0.1 | 0.25                  | % of FS<br>voltage |

#### reference inputs (REFINAB, REFINCD)

|                           | PARAMETER                                            | TEST CONDITIONS                                    |            | MIN | TYP | MAX                   | UNIT  |
|---------------------------|------------------------------------------------------|----------------------------------------------------|------------|-----|-----|-----------------------|-------|
| VI                        | Input voltage range                                  | See Note 1                                         | See Note 1 |     |     | AV <sub>DD</sub> -1.5 | V     |
| RI                        | Input resistance                                     |                                                    |            |     | 10  |                       | MΩ    |
| CI                        | Input capacitance                                    |                                                    |            |     |     |                       | pF    |
|                           | Reference feed through                               | REFIN = 1 Vpp at 1 kHz + 1.024 Vdc<br>(see Note 2) |            |     | -75 |                       | dB    |
|                           | Defense en la set han de lath                        |                                                    | Slow       |     | 0.5 |                       | N411- |
| Reference input bandwidth | REFIN = 0.2 V <sub>PP</sub> + 1.024-Vdc large signal | Fast                                               |            | 1   |     | MHz                   |       |

NOTES: 1. Reference input voltages greater than VDD/2 cause output saturation for large DAC codes.

2. Reference feedthrough is measured at the DAC output, with an input code = 000 hex and a Vref (REFINAB or REFINCD) input = 1.024 Vdc + 1 Vpp at 1 kHz.



### **TLV5614-EP** 2.7-V TO 5.5-V 12-BIT 3- $\mu$ s QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SGLS355 - JUNE 2006

electrical characteristics over recommended operating free-air temperature range,  $V_{ref} = 2.048 V$ ,  $AV_{DD} = DV_{DD} = 5 V$  and  $V_{ref} = 1.024 V$  for  $AV_{DD} = DV_{DD} = 3 V$  (unless otherwise noted) (continued)

### digital inputs (DIN, CS, LDAC, PD)

|                 | PARAMETER                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------|-----------------|-----|-----|-----|------|
| Ι <sub>Η</sub>  | High-level digital input current | $V_I = V_{DD}$  |     |     | ±1  | μΑ   |
| ١ <sub>IL</sub> | Low-level digital input current  | $V_{I} = 0 V$   |     |     | ±1  | μA   |
| Cl              | Input capacitance                |                 |     | 3   |     | pF   |

#### power supply

| PARAMETER |                                           | TEST CONDITION                                                | TEST CONDITIONS |  | TYP | MAX | UNIT |
|-----------|-------------------------------------------|---------------------------------------------------------------|-----------------|--|-----|-----|------|
| IDD       | Power-supply current                      | 5-V supply,                                                   | Slow            |  | 1.6 | 2.4 |      |
|           |                                           | No load, Clock running,<br>All inputs 0 V or V <sub>DD</sub>  | Fast            |  | 3.8 | 5.6 |      |
|           |                                           | 3-V supply,                                                   | Slow            |  | 1.2 | 1.8 | mA   |
|           |                                           | No load, Clock running,<br>All inputs 0 V or DV <sub>DD</sub> | Fast            |  | 3.2 | 4.8 |      |
|           | Power-down supply current (see Figure 13) |                                                               |                 |  | 10  |     | nA   |

#### analog output dynamic performance

|                   | PARAMETER                                                          | TEST CONDITIONS                                                                                                                            | TEST CONDITIONS |    |      |
|-------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----|------|
| 00                |                                                                    | $C_L = 100 \text{ pF}, \text{ R}_L = 10 \text{ k}\Omega,$<br>V <sub>Ω</sub> = 10% to 90%,                                                  | Fast            | 5  | V/µs |
| SR                | Output slew rate                                                   | V <sub>0</sub> = 10% to 90%,<br>V <sub>ref</sub> = 2.048 V, 1024 V                                                                         | Slow            | 1  | V/µs |
|                   |                                                                    | To ±0.5 LSB, C <sub>L</sub> = 100 pF,                                                                                                      | Fast            | 3  |      |
| t <sub>s</sub>    | Output settling time                                               | $R_{L} = 10 \text{ k}\Omega$ , See Note 1                                                                                                  | Slow            | 9  | μs   |
|                   |                                                                    | To $\pm 0.5$ LSB, C <sub>I</sub> = 100 pF, Fast                                                                                            |                 | 1  | _    |
| <sup>t</sup> s(c) | Output settling time, code to code $R_L = 10 k\Omega$ , See Note 2 | $R_L = 10 k\Omega$ , See Note 2                                                                                                            | Slow            | 2  | μs   |
|                   | Glitch energy                                                      | Code transition from 7FF to 800                                                                                                            |                 | 10 | nV-s |
| SNR               | Signal-to-noise ratio                                              | Sine wave generated by DAC                                                                                                                 |                 | 74 | dB   |
| S/(N+D)           | Signal-to-noise + distortion                                       | Sine wave generated by DAC,<br>Reference voltage = $1.024$ at 3 V and $2.048$ at 5 V,<br>$f_s = 400$ KSPS, $f_{OUT} = 1.1$ -kHz sine wave, |                 |    | dB   |
| THD               | Total harmonic distortion                                          |                                                                                                                                            |                 |    | dB   |
| SFDR              | Spurious-free dynamic range                                        | $C_{L} = 100 \text{ pF}, R_{L} = 10 \text{ k}\Omega, BW = 20 \text{ kHz}$                                                                  | 2               | 70 | dB   |

NOTES: 1. Settling time is the time for the output signal to remain within ±0.5 LSB of the final measured value for a digital input code change of FFF hex to 080 hex for 080 hex to FFF hex.

2. Settling time is the time for the output signal to remain within ±0.5 LSB of the final measured value for a digital input code change of one count.



#### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006

electrical characteristics over recommended operating free-air temperature range,  $V_{ref} = 2.048 \text{ V}$ ,  $AV_{DD} = DV_{DD} = 5 \text{ V}$  and  $V_{ref} = 1.024 \text{ V}$  for  $AV_{DD} = DV_{DD} = 3 \text{ V}$  (unless otherwise noted) (continued)

#### digital input timing requirements

|                         |                                                                                                                                                                                                                                                        | MIN | NOM | MAX | UNIT |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> su(CS–FS)  | Setup time, CS low before FS↓                                                                                                                                                                                                                          | 10  |     |     | ns   |
| <sup>t</sup> su(FS–CK)  | Setup time, FS low before first negative SCLK edge                                                                                                                                                                                                     | 8   |     |     | ns   |
| <sup>t</sup> su(C16–FS) | Setup time, sixteenth negative SCLK edge after FS low on which bit D0 is sampled before rising edge of FS                                                                                                                                              | 10  |     |     | ns   |
| <sup>t</sup> su(C16–CS) | Setup time. The first positive SCLK edge after D0 is sampled before $\overline{CS}$ rising edge. If FS is used instead of the SCLK positive edge to update the DAC, then the setup time is between the FS rising edge and $\overline{CS}$ rising edge. | 10  |     |     | ns   |
| <sup>t</sup> wH         | Pulse duration, SCLK high                                                                                                                                                                                                                              | 25  |     |     | ns   |
| t <sub>wL</sub>         | Pulse duration, SCLK low                                                                                                                                                                                                                               | 25  |     |     | ns   |
| tsu(D)                  | Setup time, data ready before SCLK falling edge                                                                                                                                                                                                        | 8   |     |     | ns   |
| <sup>t</sup> h(D)       | Hold time, data held valid after SCLK falling edge                                                                                                                                                                                                     | 5   |     |     | ns   |
| <sup>t</sup> wH(FS)     | Pulse duration, FS high                                                                                                                                                                                                                                |     | 60  |     | ns   |





Figure 2. Timing Diagram



TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-μs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006





#### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006





TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-μs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006





# **TLV5614-EP** 2.7-V TO 5.5-V 12-BIT 3- $\mu$ s QUADRUPLE DIGITAL-TO-ANALOG CONVERTER SGLS355 – JUNE 2006



Figure 15



### **APPLICATION INFORMATION**

#### general function

The TLV5614 is a 12-bit single-supply DAC based on a resistor string architecture. The device consists of a serial interface, speed and power-down control logic, a reference input buffer, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by external reference) is given by:

$$2 \text{ REF } \frac{\text{CODE}}{2^n} \text{ [V]}$$

where REF is the reference voltage and CODE is the digital input value within the range of  $0_{10}$  to  $2^n$ -1, where n = 12 (bits). The 16-bit data word, consisting of control bits and the new DAC value, is illustrated in the *data format* section. A power-on reset initially resets the internal latches to a defined state (all bits zero).

#### serial interface

Explanation of data transfer: First, the device has to be enabled with  $\overline{CS}$  set to low. Then, a falling edge of FS starts shifting the data bit per bit (starting with the MSB) to the internal register on the falling edges of SCLK. After 16 bits have been transferred or FS rises, the content of the shift register is moved to the DAC latch, which updates the voltage output to the new level.

The serial interface of the TLV5614 can be used in two basic modes:

- Four wire (with chip select)
- Three wire (without chip select)

Using chip select (four-wire mode), it is possible to have more than one device connected to the serial port of the data source (DSP or microcontroller). The interface is compatible with the TMS320 DSP family. Figure 16 shows an example with two TLV5614s connected directly to a TMS320 DSP.



Figure 16. TMS320<sup>™</sup> Interface

TMS320 is a trademark of Texas Instruments.



#### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006

#### **APPLICATION INFORMATION**

#### serial interface (continued)

If there is no need to have more than one device on the serial bus, then  $\overline{CS}$  can be tied low. Figure 17 shows an example of how to connect the TLV5614 to a TMS320, SPI, or Microwire port using only three pins.



Figure 17. Three-Wire Interface

Notes on SPI and Microwire: Before the controller starts the data transfer, the software has to generate a falling edge on the I/O pin connected to FS. If the word width is 8 bits (SPI and Microwire), two write operations must be performed to program the TLV5614. After the write operation(s), the DAC output is updated automatically on the next positive clock edge, following the sixteenth falling clock edge.

#### serial clock frequency and update rate

The maximum serial clock frequency is given by:

$$f_{SCLKmax} = \frac{1}{t_{wH(min)} + t_{wL(min)}} = 20 \text{ MHz}$$

The maximum update rate is:

$$f_{UPDATEmax} = \frac{1}{16 \left( t_{wH(min)} + t_{wL(min)} \right)} = 1.25 \text{ MHz}$$

Note that the maximum update rate is a theoretical value for the serial interface, since the settling time of the TLV5614 has to be considered also.

#### data format

The 16-bit data word for the TLV5614 consists of two parts:

|   | Control bits | (D15 | D12) |
|---|--------------|------|------|
| - |              | (010 | D(Z) |

• New DAC value (D11 . . . D0)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7  | D6       | D5        | D4    | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|-----|----------|-----------|-------|----|----|----|----|
| A1  | A0  | PWR | SPD |     |     |    |    | Nev | v DAC va | lue (12 b | oits) |    |    |    |    |

X: Don't care

| SPD: Speed control bit: | $1 \rightarrow fast mode$  | $0 \rightarrow \text{slow mode}$ |
|-------------------------|----------------------------|----------------------------------|
| PWR: Power control bit: | $1 \rightarrow power down$ | $0 \rightarrow normal operation$ |



#### APPLICATION INFORMATION

#### data format (continued)

In power-down mode, all amplifiers within the TLV5614 are disabled. A particular DAC (A, B, C, D) of the TLV5614 is selected by A1 and A0 within the input word.

| A1 | A0 | DAC |
|----|----|-----|
| 0  | 0  | A   |
| 0  | 1  | В   |
| 1  | 0  | С   |
| 1  | 1  | D   |

#### TLV5614 interfaced to TMS320C203 DSP

#### hardware interfacing

Figure 18 shows an example of how to connect the TLV5614 to a TMS320C203 DSP. The serial port is configured in burst mode, with FSX generated by the TMS320C203 to provide the frame synchronization (FS) input to the TLV5614. Data is transmitted on the DX line, with the serial clock input on the CLKX line. The general-purpose input/output port bits, IO0 and IO1, are used to generate the chip select ( $\overline{CS}$ ) and DAC latch update ( $\overline{LDAC}$ ) inputs to the TLV5614. The active-low power down ( $\overline{PD}$ ) is pulled high all the time to ensure the DACs are enabled.



Figure 18. TLV5614 Interfaced With TMS320C203

#### software

The application example outputs a differential in-phase (sine) signal between the VOUTA and VOUTB pins, and its quadrature (cosine) signal as the differential signal between VOUTC and VOUTD.

The on-chip timer is used to generate interrupts at a fixed frequency. The related interrupt service routine pulses  $\overline{\text{LDAC}}$  low to update all four DACs simultaneously, then fetches and writes the next sample to all four DACs. The samples are stored in a look-up table, which describes two full periods of a sine wave.

The synchronous serial port of the DSP is used in burst mode. In this mode, the processor generates an FS pulse preceding the MSB of every data word. If multiple, contiguous words are transmitted, a violation of the  $t_{su}$ (C16–FS) timing requirement occurs. To avoid this, the program waits until the transmission of the previous word has been completed.



#### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-μs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 – JUNE 2006

**APPLICATION INFORMATION** 

\_\_\_\_\_ ; -; Processor: TMS320C203 running at 40 MHz ; Description: ; This program generates a differential in-phase (sine) on (OUTA-OUTB) and it's ; quadrature (cosine) as a differential signal on (OUTC-OUTD). ; The DAC codes for the signal samples are stored as a table of 64 12-bit values, ; describing 2 periods of a sine function. A rolling pointer is used to address the ; table location in the first period of this waveform, from which the DAC A samples ; are read. The samples for the other 3 DACs are read at an offset to this rolling ; pointer: Function sine Offset from rolling pointer 0 DAC ; Α inverse sine 16 B ; C D cosine 8 inverse cosine24 ; ; ; The on-chip timer is used to generate interrupts at a fixed rate. The interrupt ; service routine first pulses LDAC low to update all DACs simultaneously ; with the values which were written to them in the previous interrupt. Then all ; 4 DAC values are fetched and written out through the synchronous serial interface ; Finally, the rolling pointer is incremented to address the next sample, ready for ; the next interrupt. ; © 1998, Texas Instruments Inc. ;-----; ------ I/O and memory mapped regs ------.include "regs.asm" -----jump vectors ------.ps Oh b start int1 b b int23 b timer\_isr; ----- variables -----temp .equ 0060h r\_ptr .equ 0061h r\_ptr .equ 0001m iosr\_stat .equ 0062h DACa\_ptr .equ 0063h DACb\_ptr .equ 0064h DACc\_ptr .equ 0065h DACd\_ptr .equ 0066h ;-----constants-----; DAC control bits to be OR'ed onto data ; all fast mode DACa\_control .equ 01000h DACb\_control .equ 05000h DACc\_control .equ 09000h DACd\_control .equ 0d000h ;---- tables ------.ds 02000h sinevals .word 00800h .word 0097Ch .word 00AE9h .word 00C3Ah .word 00D61h .word 00E53h .word 00F07h .word 00F76h .word 00F9Ch .word 00F76h .word 00F07h .word 00E53h



#### **APPLICATION INFORMATION**

|                | 0000011          |
|----------------|------------------|
| .word          | 00D61h           |
| .word          | 00C3Ah           |
| .word          | 00AE9h           |
| .word          | 0097Ch           |
| .word          | 00800h           |
| -              | 00684h           |
|                |                  |
| .word          | 00517h           |
| .word          | 003C6h           |
| .word          | 0029Fh           |
| .word          | 001ADh           |
|                | 000F9h           |
| .word<br>.word | 0008Ah           |
| -              |                  |
| .word          | 00064h           |
| .word          | 0008Ah           |
| .word          | 000F9h           |
| .word          | 001ADh           |
| .word          | 0029Fh           |
| -              | 0025FN<br>003C6h |
|                |                  |
| .word          | 00517h           |
| .word          | 00684h           |
| .word          | 00800h           |
| .word          | 0097Ch           |
| .word          | 00AE9h           |
|                | 00C3Ah           |
| .word          |                  |
| .word          | 00D61h           |
| .word          | 00E53h           |
| .word          | 00F07h           |
| .word          | 00F76h           |
| .word          | 00F9Ch           |
| -              | 00F76h           |
| .word          |                  |
| .word          | 00F07h           |
| .word          | 00E53h           |
| .word          | 00D61h           |
| .word          | 00C3Ah           |
| .word          | 00AE9h           |
| -              | 0097Ch           |
| -              |                  |
| .word          | 00800h           |
| .word          | 00684h           |
| .word          | 00517h           |
| .word          | 003C6h           |
| .word          | 0029Fh           |
| .word          | 001ADh           |
|                |                  |
| .word          | 000F9h           |
| .word          | 0008Ah           |
| .word          | 00064h           |
| .word          | 0008Ah           |
| .word          | 000F9h           |
| .word          | 001ADh           |
|                |                  |
| .word          | 0029Fh           |
| .word          | 003C6h           |
| .word          | 00517h           |
| .word          | 00684h           |
| u              |                  |



### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-μs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SGLS355 – JUNE 2006

#### **APPLICATION INFORMATION**

; -; Main Program ;-----.ps 1000h .entry start ; --; disable interrupts \_\_\_\_\_ ;--setc INTM ; disable maskable interrupts #Offffh, IFR; clear all interrupts splk splk #0004h, IMR; timer interrupts unmasked ;-----\_\_\_\_\_ ; set up the timer ; timer period set by values in PRD and TDDR ; period = (CLKOUT1 period) x (1+PRD) x (1+TDDR) ; examples for TMS320C203 with 40MHz main clock ; Timer rate TDDR PRD ; 80 kHz 9 24 (18h) ; 50 kHz 9 39 (27h) ;-----\_\_\_\_\_ prd\_val.equ 0018h tcr\_val.equ 0029h tcr\_val.equ splk #0000h, temp; clear timer temp, TIM out splk #prd\_val, temp; set PRD temp, PRD out #tcr\_val, temp; set TDDR, and TRB=1 for auto-reload splk temp, TCR out ;----\_\_\_\_\_ \_\_\_\_\_ \_\_\_\_\_ ; Configure IO0/1 as outputs to be : ; IOO CS - and set high ; IO1 LDAC - and set high \_\_\_\_\_ \_\_\_ \_\_\_\_\_ ; -temp, ASPCR; configure as output in lacl temp or #0003h sacl temp out temp, ASPCR temp, IOSR; set them high in lacl temp or #0003h sacl temp out temp, IOSR ;-----\_\_\_\_\_ ; set up serial port for ; SSPCR.TXM=1 Transmit mode - generate -SSPCR.MCM=1 Clock mode - internal clock source ;-----\_\_\_\_\_ splk #0000Eh, temp temp, SSPCR; reset transmitter out splk #0002Eh, temp out temp, SSPCR ;-----\_\_\_\_\_ ; reset the rolling pointer ;-----\_\_\_\_\_ lacl #000h sacl r\_ptr ;-----\_\_\_\_\_ ; enable interrupts ;----clrc INTM ; enable maskable interrupts \_\_\_\_\_ ; ; loop forever!



TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 – JUNE 2006

#### **APPLICATION INFORMATION**

| next idle ;wait for interrupt b next                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ;:                                                                                                                                                                                                                                                                                        |
| done b done ;hang there                                                                                                                                                                                                                                                                   |
| ;; Interrupt Service Routines                                                                                                                                                                                                                                                             |
| ;int1 ret ; do nothing and return<br>int23 ret ; do nothing and return<br>timer isr:                                                                                                                                                                                                      |
| <pre>in iosr_stat, IOSR; store IOSR value into variable space<br/>lacl iosr_stat ; load acc with iosr status<br/>and #0FFFDh ; reset IO1 - LDAC low<br/>sacl temp ;</pre>                                                                                                                 |
| out temp, IOSR ;<br>or #0002h ; set IO1 - LDAC high<br>sacl temp ;                                                                                                                                                                                                                        |
| out temp, IOSR ;<br>and #0FFFEh ; reset IOO - CS low<br>sacl temp ;                                                                                                                                                                                                                       |
| out temp, IOSR ;<br>lacl r_ptr ; load rolling pointer to accumulator<br>add #sinevals ; add pointer to table start<br>sacl DACa_ptr ; to get a pointer for next DAC a sample<br>add #08h ; add 8 to get to DAC C pointer<br>sacl DACc ptr                                                 |
| add #08h ; add 8 to get to DAC B pointer<br>sacl DACb_ptr                                                                                                                                                                                                                                 |
| add #08h ; add 8 to get to DAC D pointer<br>sacl DACd_ptr<br>mar *,ar0 ; set ar0 as current AR                                                                                                                                                                                            |
| ; DAC A<br>lar ar0, DACa_ptr; ar0 points to DAC a sample<br>lacl * ; get DAC a sample into accumulator<br>or #DACa_control; OR in DAC A control bits<br>sacl temp ;<br>sacl temp ;                                                                                                        |
| out temp, SDTR ; send data<br>;                                                                                                                                                                                                                                                           |
| ; We must wait for transmission to complete before writing next word to the SDTR.;<br>TLV5614/04 interface does not allow the use of burst mode with the full packet; rate, as<br>we need a CLKX -ve edge to clock in last bit before FS goes high again,; to allow SPI<br>compatibility. |
| rpt #016h ; wait long enough for this configuration<br>nop ; of MCLK/CLKOUT1 rate                                                                                                                                                                                                         |
| ; DAC B<br>lar ar0, dacb_ptr; ar0 points to DAC a sample<br>lacl * ; get DAC a sample into accumulator<br>or #DACb_control; OR in DAC B control bits<br>sacl temp ;<br>out temp, SDTR ; send data<br>rpt #016h ; wait long enough for this configuration<br>nop ; of MCLK/CLKOUT1 rate    |
| <pre>; DAC C     lar ar0, dacc_ptr; ar0 points to dac a sample     lacl * ; get DAC a sample into accumulator     or #DACc_control; OR in DAC C control bits     sacl temp ;     temp ;</pre>                                                                                             |
| out temp, SDTR; send data<br>rpt #016h ; wait long enough for this configuration<br>nop ; of MCLK/CLKOUT1 rate                                                                                                                                                                            |

#### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN SGLS355 - JUNE 2006

**APPLICATION INFORMATION** 

| ; DAC D<br>lar<br>lacl<br>or<br>sacl<br>out | *<br>#dacd_control<br>temp           | ptr; ar0 points to DAC a sample<br>; get DAC a sample into accumulator<br>; OR in DAC D control bits<br>;<br>; send data                                                                                    |
|---------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| add<br>and<br>sacl                          | #1h<br>#001Fh<br>r_ptr<br>#016h      | ; load rolling pointer to accumulator<br>; increment rolling pointer<br>; count 0-31 then wrap back round<br>; store rolling pointer<br>; wait long enough for this configuration<br>; of MCLK/CLKOUT1 rate |
| lacl<br>or<br>sacl<br>out                   | #0001h<br>temp<br>temp, IOSR<br>intm | ; load acc with iosr status<br>; set IO0 - CS high<br>;                                                                                                                                                     |



#### **APPLICATION INFORMATION**

#### TLV5614 interfaced to MCS<sup>®</sup>51 microcontroller

#### hardware interfacing

Figure 19 shows an example of how to connect the TLV5614 to an MCS<sup>®</sup>51 Microcontroller. The serial DAC input data and external control signals are sent via I/O port 3 of the controller. The serial data is sent on the RxD line, with the serial clock output on the TxD line. Port 3 bits 3, 4, and 5 are configured as outputs to provide the DAC latch update (LDAC), chip select ( $\overline{CS}$ ) and frame sync (FS) signals for the TLV5614. The active low power down pin ( $\overline{PD}$ ) of the TLV5614 is pulled high to ensure that the DACs are enabled.



Figure 19. TLV5614 Interfaced With MCS<sup>®</sup>51

#### software

The example is the same as for the TMS320C203 in this data sheet, but adapted for a MCS<sup>®</sup>51 controller. It generates a differential in-phase (sine) signal between the VOUTA and VOUTB pins, and its quadrature (cosine) signal is the differential signal between VOUTC and VOUTD.

The on-chip timer is used to generate interrupts at a fixed frequency. The related interrupt service routine pulses  $\overline{\text{LDAC}}$  low to update all four DACs simultaneously, then fetches and writes the next sample to all four DACs. The samples are stored as a look-up table, which describes one full period of a sine wave.

The serial port of the controller is used in Mode 0, which transmits 8 bits of data on RxD, accompanied by a synchronous clock on TxD. Two writes, concatenated together, are required to write a complete word to the TLV5614. The  $\overline{CS}$  and FS signals are provided in the required fashion through control of IO port 3, which has bit addressable outputs.



### TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-μs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SGLS355 – JUNE 2006

#### **APPLICATION INFORMATION**

;-\_\_\_\_\_ ; Processor: 80C51 ; Description: ; This program generates a differential in-phase (sine) on (OUTA-OUTB) ; and it's quadrature (cosine) as a differential signal on (OUTC-OUTD). ; © 1998, Texas Instruments Inc. \_\_\_\_\_ ;------NAME GENIQ CODE MAIN SEGMENT SEGMENT ISR CODE SINTBL SEGMENT CODE DATA IDATA VAR1 SEGMENT STACK SEGMENT ;-----\_\_\_\_\_ ; Code start at address 0, jump to start ;------CSEG AT 0 LJMP start ; Execution starts at address 0 on power-up. \_\_\_\_\_ ; Code in the timer0 interrupt vector ;------CSEG AT OBH ; Jump vector for timer 0 interrupt is 000Bh LJMP timer0isr ;-----; Global variables need space allocated ;-----RSEG VAR1 temp ptr: DS 1 1 rolling ptr: DS \_\_\_\_\_ Interrupt service routine for timer 0 interrupts \_\_\_\_\_ \_\_\_\_\_ ; -RSEG TSR timer0isr: PUSH PSW ACC PUSH CLR INT1 ; pulse LDAC low ; to latch all 4 previous values at the same time SETB INT1 ; 1st thing done in timer isr => fixed period CLR TO ; set CS low ; The signal to be output on each DAC is a sine function. ; One cycle of a sine wave is held in a table @ sinevals ; as 32 samples of msb, 1sb pairs (64 bytes). ; We have ; one pointer which rolls round this table, rolling ptr, ; incrementing by 2 bytes (1 sample) on each interrupt (at the end of ; this routine). ; The DAC samples are read at an offset to this rolling pointer: ; DAC Function Offset from rolling ptr А sine ; 0 inverse sine 32 В ; С cosine 16 ; inverse cosine48 D MOV DPTR, #sinevals; set DPTR to the start of the table ; of sine signal values R7,rolling\_ptr; R7 holds the pointer MOV ; into the sine table A,R7 ; get DAC A msb A,@A+DPTR ; msb of DAC A is in the ACC MOV MOVC



#### **APPLICATION INFORMATION**

|     | CLR<br>MOV                                            | T1<br>SBUF,A                               | ;;          | transmit it - set FS low<br>send it out the serial port                                                                                                                                       |
|-----|-------------------------------------------------------|--------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | INC<br>MOV<br>MOVC<br>A MSB                           | A,R7<br>A,@A+DPTR                          | ;           | increment the pointer in R7<br>to get the next byte from the table<br>which is the lsb of this sample, now in ACC                                                                             |
|     |                                                       | TI,A MSB TX                                | ;<br>;<br>; | wait for transmit to complete<br>clear for new transmit<br>and send out the lsb of DAC A                                                                                                      |
|     | ; DAC<br>; in t<br>MOV<br>ADD                         | he sine table<br>A,R7<br>A,#0FH            | -<br>;<br>; | De taken from 16 bytes (8 samples) further on<br>this gives a cosine function<br>pointer in R7<br>add 15 - already done one INC<br>wrap back round to 0 if > 64<br>pointer back in R7         |
| л т |                                                       |                                            | ;;          | get DAC C msb from the table<br>set control bits to DAC C address                                                                                                                             |
| A_I | JNB<br>JNB<br>SETB                                    | TI,A_LSB_TX                                | ;<br>;      | wait for DAC A lsb transmit to complete<br>toggle FS                                                                                                                                          |
| C I | CLR T1<br>CLR<br>MOV<br>INC<br>MOV<br>MOVC<br>ISB TX: | R7<br>A,R7<br>A,@A+DPTR                    | ;;;;;       | clear for new transmit<br>and send out the msb of DAC C<br>increment the pointer in R7<br>to get the next byte from the table<br>which is the lsb of this sample, now in ACC                  |
| C_1 | JNB<br>CLR<br>MOV                                     | TI,C_MSB_TX<br>TI                          | ;;;         | wait for transmit to complete<br>clear for new transmit<br>and send out the lsb of DAC C                                                                                                      |
|     | ; DAC<br>; in t<br>MOV<br>ADD<br>ANL                  | he sine table<br>A,R7<br>A,#0FH<br>A,#03FH | ;;;         | be taken from 16 bytes (8 samples) further on<br>this gives an inverted sine function<br>pointer in R7<br>add 15 - already done one INC<br>wrap back round to 0 if > 64<br>pointer back in R7 |
|     | MOVC<br>ORL                                           | A,@A+DPTR<br>A,#02H                        | ;<br>;      | get DAC B msb from the table<br>set control bits to DAC B address                                                                                                                             |
| C_I | JSB_TX:<br>JNB<br>SETB<br>CLR                         | TI,C_LSB_TX<br>T1<br>T1                    | ;           | wait for DAC C lsb transmit to complete toggle FS                                                                                                                                             |
|     | CLR<br>MOV                                            | TI<br>SBUF,A                               |             | clear for new transmit<br>and send out the msb of DAC B                                                                                                                                       |
|     | ; get<br>INC<br>MOV<br>MOVC                           | DAC B LSB<br>R7<br>A,R7<br>A,@A+DPTR       | ;           | increment the pointer in R7<br>to get the next byte from the table<br>which is the lsb of this sample, now in ACC                                                                             |
| B_M | ISB_TX:<br>JNB<br>CLR<br>MOV                          | TI,B_MSB_TX<br>TI<br>SBUF,A                | ;           | wait for transmit to complete<br>clear for new transmit<br>and send out the lsb of DAC B                                                                                                      |
|     | ; DAC                                                 |                                            |             | be taken from 16 bytes (8 samples) further on<br>this gives an inverted cosine function                                                                                                       |



# TLV5614-EP 2.7-V TO 5.5-V 12-BIT 3-µs QUADRUPLE DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SGLS355 – JUNE 2006

**APPLICATION INFORMATION** 

MOV A,R7 ; pointer in R7 A,#0FH ; add 15 - already done one INC ADD A,#03FH ; wrap back round to 0 if > 64 ANL R7,A; pointer back in R7A,@A+DPTR; get DAC D msb from the tableA,#03H; set control bits to DAC D address MOV MOVC ORL B\_LSB TX: JNB TI, B LSB TX ; wait for DAC B lsb transmit to complete Τ1 ; toggle FS SETB CLR Т1 CLR TI ; clear for new transmit MOV SBUF, A ; and send out the msb of DAC D R7 ; increment the pointer in R7 A,R7 ; to get the next byte from the table A,@A+DPTR ; which is the lsb of this sample, now in ACC INC MOV MOVC D MSB TX: JNB TI,D MSB TX ; wait for transmit to complete ; clear for new transmit TI CLR MOV SBUF,A ; and send out the lsb of DAC D ; increment the rolling pointer to point to the next sample ; ready for the next interrupt A,rolling\_ptr MOV ; add 2 to the rolling pointer ; wrap back round to 0 if > 64 ADD A,#02H ANL A,#03FH MOV rolling ptr,A; store in memory again D LSB TX: TI,D\_LSB\_TX ; wait for DAC D lsb transmit to complete TI ; clear for next transmit T1 ; FS high JNB CLR SETB Τ1 SETB ; CS high ΤO POP ACC POP PSW RETI ;-----; Stack needs definition RSEG STACK ; 16 Byte Stack! DS 10h \_\_\_\_\_ ; Main program code ;------RSEG MAIN start: SP,#STACK-1 ; first set Stack Pointer MOV SCON,A ; set serial port 0 to mode 0
TMOD,#02H ; set timer 0 to mode 2 - auto-reload
TH0,#038H ; set TH0 for 5kHs interrupts
INT1 ; set LDAC = 1
T1 ; set FS = 1
T0 ; set CS = 1
ET0 ; enable timer 0 interrupts
EA ; enable all interrupts
rolling ptr,A; set rolling pointer to 0 CLRA MOV MOV MOV SETB SETB SETB SETB SETB rolling\_ptr,A; set rolling pointer to 0 MOV ; start timer 0 SETB TR0 always: SJMP always ; while(1) ! RET ;------; Table of 32 sine wave samples used as DAC data ;-----\_\_\_\_\_ RSEG SINTBL



#### **APPLICATION INFORMATION**

| sineval<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW<br>DW | 01000H<br>0903EH<br>05097H<br>0305CH<br>0B086H<br>070CAH<br>0F06EH<br>0F06EH<br>0F06EH<br>0F06EH<br>0F06EH<br>0F06EH<br>0F06CH<br>0F020H<br>070CAH<br>0B086H<br>0305CH |
|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                       |                                                                                                                                                                        |
| DW                                                                                    | 05097H                                                                                                                                                                 |
| DW                                                                                    | 0903EH                                                                                                                                                                 |
| DW                                                                                    | 01000H                                                                                                                                                                 |
| DW                                                                                    | 06021H                                                                                                                                                                 |
| DW                                                                                    | 0A0E8H                                                                                                                                                                 |
| DW                                                                                    | 0C063H                                                                                                                                                                 |
| DW                                                                                    | 040F9H                                                                                                                                                                 |
| DW                                                                                    | 080B5H                                                                                                                                                                 |
| DW<br>DW                                                                              | 0009FH<br>00051H                                                                                                                                                       |
| DW                                                                                    | 00031H<br>00026H                                                                                                                                                       |
| DW                                                                                    | 00020H                                                                                                                                                                 |
| DW                                                                                    | 0009FH                                                                                                                                                                 |
| DW                                                                                    | 080B5H                                                                                                                                                                 |
| DW                                                                                    | 040F9H                                                                                                                                                                 |
| DW                                                                                    | 0C063H                                                                                                                                                                 |
| DW                                                                                    | 0A0E8H                                                                                                                                                                 |
| DW                                                                                    | 06021H                                                                                                                                                                 |
| END                                                                                   |                                                                                                                                                                        |





#### **PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|---------------------|
| TLV5614MPWREP         | Active        | Production        | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | (4)<br>NIPDAU                 | (5)<br>Level-1-260C-UNLIM  | -55 to 125   | 5614EP              |
| TLV5614MPWREP.A       | Active        | Production        | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 5614EP              |
| V62/06602-01XE        | Active        | Production        | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 5614EP              |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV5614-EP :

Catalog : TLV5614



NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



Texas

STRUMENTS

Pin1 Quadrant

Q1

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |
|---|----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|
|   | Device                     | •     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) |
|   | TLV5614MPWREP              | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV5614MPWREP | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated