











TLV320ADC3100

ZHCSHY2-MARCH 2018

# 适用于声控系统和便携式音频的 TLV320ADC3100 低功耗立体声 ADC

### 1 特性

- 立体声音频 ADC:
  - 92dBA 信噪比
  - 支持从 8kHz 到 96kHz 的 ADC 采样率
- 具有可编程系数和内置处理块的灵活数字滤波:
  - 针对语音的低延迟无限脉冲响应 (IIR) 滤波器
  - 针对音频的线性相位有限脉冲响应 (FIR) 滤波器
  - 多达5个附加的可编程双二阶滤波器
  - 可编程高通滤波器
- 四个具有可配置自动增益控制 (AGC) 功能的音频输入:
  - 在单端或者全差分配置中可编程
  - 可选三态,用于轻松与其他音频器件进行互操作
- 低功耗并具有广泛模块功率控制:
  - 6mW 单声道录制, 8kHz
  - 11mW 立体声录制, 8kHz
  - 10mW 单声道录制,48kHz
  - 17mW 立体声录制,48kHz
- 可编程麦克风偏置
- 用于时钟生成的可编程锁相环路 (PLL)
- I<sup>2</sup>C 控制总线
- 音频串行数据总线支持 I<sup>2</sup>S、左平衡和右平衡、 DSP、PCM 和 TDM 模式
- 电源:
  - 模拟: 2.7V 至 3.6V
  - 数字:内核: 1.65V 至 1.95V,
    - I/O: 1.1V-3.6V
- 封装: 4mm × 4mm, 24 引脚 RGE (VQFN)

### 2 应用

- 声控系统
- 智能扬声器、支持语音的助理
- 便携式低功耗音频系统
- 噪声消除系统
- 适用于数字音频的前端语音或音频处理器

### 3 说明

TLV320ADC3100 是一款低功耗、立体声音频模数转换器 (ADC),此器件支持 8kHz 至 96kHz 的采样率并具有一个可提供高达 40dB 模拟增益或自动增益控制 (AGC) 的集成可编程增益放大器。还提供粗糙衰减为 0dB,-6dB,或者关闭的前端输入。此输入在一个单端组合或者完全差分配置中可编程。通过 I<sup>2</sup>C 接口可提供广泛的基于寄存器的功率控制,从而启用单声道或者立体声录音。TLV320ADC3100 集成了可编程通道增益、数字音量控制、锁相环 (PLL)、可编程双二阶滤波器和低延迟滤波模式。利用可以根据具体应用需求进行选择的预编程内置处理块 (PRB),可以优化性能和功耗。TLV320ADC3100 的低功耗和灵活性特性使其非常适合电池供电便携式设备。TLV320ADC3100 与TLV320ADC3101 在外形和软件上兼容。

### 器件信息(1)

| 器件型号          | 封装        | 封装尺寸 (标称值)      |
|---------------|-----------|-----------------|
| TLV320ADC3100 | VQFN (24) | 4.00mm x 4.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

### 功能方框图







# 目录

| 1 | 特性 1                                                                 |    | 8.2 Functional Block Diagram   | 12   |
|---|----------------------------------------------------------------------|----|--------------------------------|------|
| 2 | 应用 1                                                                 |    | 8.3 Feature Description        | 12   |
| 3 | 说明 1                                                                 |    | 8.4 Device Functional Modes    | 40   |
| 4 | 修订历史记录                                                               |    | 8.5 Programming                | 40   |
| 5 |                                                                      |    | 8.6 Register Maps              | 42   |
|   | 说明(续)3                                                               | 9  | Application and Implementation | . 87 |
| 6 | Pin Configuration and Functions4                                     |    | 9.1 Application Information    | 87   |
| 7 | Specifications5                                                      |    | 9.2 Typical Application        |      |
|   | 7.1 Absolute Maximum Ratings 5                                       | 10 | Power Supply Recommendations   |      |
|   | 7.2 ESD Ratings 5                                                    |    |                                |      |
|   | 7.3 Recommended Operating Conditions 5                               | 11 | Layout                         |      |
|   | 7.4 Thermal Information 5                                            |    | 11.1 Layout Guidelines         | 93   |
|   | 7.5 Electrical Characteristics                                       |    | 11.2 Layout Example            | 93   |
|   | 7.6 Timing Requirements: I <sup>2</sup> S, LJF, RJF Timing in Master | 12 | 器件和文档支持                        | . 94 |
|   | Mode                                                                 |    | 12.1 文档支持                      |      |
|   | 7.7 Timing Requirements: DSP Timing in Master Mode. 8                |    | 12.2 接收文档更新通知                  | 94   |
|   | 7.8 Timing Requirements: I <sup>2</sup> S, LJF, RJF Timing in Slave  |    | 12.3 社区资源                      | 94   |
|   | Mode 8                                                               |    | 12.4 商标                        |      |
|   | 7.9 Timing Requirements: DSP Timing in Slave Mode 8                  |    | 12.5 静电放电警告                    |      |
|   | 7.10 Typical Characteristics                                         |    | 12.6 Glossary                  |      |
| 8 | Detailed Description 12                                              | 13 | 机械、封装和可订购信息                    |      |
| • |                                                                      | 13 | 仍仍以 到 农作 円 6 网 后 忌             | . 94 |
|   | 8.1 Overview                                                         |    |                                |      |
|   |                                                                      |    |                                |      |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期      | 修订版本 | 说明      |
|---------|------|---------|
| 2018年3月 | *    | 最初发布版本。 |



### 5 说明 (续)

AGC 可在宽范围的启动(7ms 至 1.4s)和衰减(50ms 至 22.4s)时间内进行编程。包含一项用于避免噪声抽吸的可编程噪声门功能。提供了针对语音和电话进行优化的低延迟中断识别寄存器 (IIR) 滤波器,并且提供了针对音频进行优化的线性相位有限脉冲响应 (FIR) 滤波器。还提供了可编程 IIR 滤波器,这些滤波器可用于声音均衡或者消除噪声分量。可以对音频串行总线进行编程,以支持 I<sup>2</sup>S、左平衡、右平衡、数字信号处理器 (DSP)、脉冲编码调制 (PCM) 和时分多路复用 (TDM) 模式。音频总线可以在主/从模式下运行。

包括一个用于灵活时钟生成的可编程集成 PLL,并且为来自各种可用 MCLK 的所有标准音频速率提供支持,这些 MCLK 的工作频率从 512kHz 到 50MHz 不等,其中包括最常用的 12MHz、13MHz、16MHz、19.2MHz 和 19.68MHz 系统时钟频率。

# 6 Pin Configuration and Functions



### **Pin Functions**

| PIN         | N             | TYPE | DESCRIPTION                                                                        |  |  |
|-------------|---------------|------|------------------------------------------------------------------------------------|--|--|
| NAME        |               |      | DESCRIPTION                                                                        |  |  |
| AVDD        | 10            | Р    | Analog voltage supply, 2.7 V–3.6 V                                                 |  |  |
| AVSS        | 9             | Р    | Analog ground supply, 0 V                                                          |  |  |
| BCLK        | 1             | I/O  | Audio serial data bus bit clock                                                    |  |  |
| DOUT        | 3             | 0    | Audio serial data bus data output                                                  |  |  |
| DVDD        | 22            | Р    | Digital core voltage supply, 1.65 V–1.95 V                                         |  |  |
| DVSS        | 23            | Р    | Digital ground supply, 0 V                                                         |  |  |
| GPIO1       | 19            | I/O  | General-purpose input/output 1, multifunction pin based on register programming    |  |  |
| I2C_ADR0    | 15            | I    | LSB of I <sup>2</sup> C bus address                                                |  |  |
| I2C_ADR1    | 16            | I    | LSB + 1 of I <sup>2</sup> C bus address                                            |  |  |
| IN2L(P)     | 7             | I    | Microphone or line analog input (left-channel single-ended or differential plus)   |  |  |
| IN2R(P)     | 12            | I    | Microphone or line analog input (right-channel single-ended or differential plus)  |  |  |
| IN3L(M)     | 6             | I    | Microphone or line analog input (left-channel single-ended or differential minus)  |  |  |
| IN3R(M)     | 13            | I    | Microphone or line analog input (right-channel single-ended or differential minus) |  |  |
| IOVDD       | 21            | Р    | I/O voltage supply, 1.1 V-3.6 V                                                    |  |  |
| MCLK        | 24            | I    | Master clock input                                                                 |  |  |
| MICBIAS1    | 5             | 0    | MICBIAS1 bias voltage output                                                       |  |  |
| NC          | 8, 11, 14, 20 | _    | No connection                                                                      |  |  |
| RESET       | 4             | I    | Reset                                                                              |  |  |
| SCL         | 17            | I/O  | I <sup>2</sup> C serial clock                                                      |  |  |
| SDA         | 18            | I/O  | I <sup>2</sup> C serial data input/output                                          |  |  |
| WCLK        | 2             | I/O  | Audio serial data bus word clock                                                   |  |  |
| Thermal pad | Pad           | _    | Connect the thermal pad to AVSS.                                                   |  |  |



# 7 Specifications

www.ti.com.cn

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                    |                               | MIN                 | MAX                  | UNIT |
|--------------------|-------------------------------|---------------------|----------------------|------|
|                    | AVDD to AVSS                  | -0.3                | 3.9                  | V    |
|                    | IOVDD to DVSS                 | -0.3                | 3.9                  | V    |
|                    | DVDD to DVSS                  | -0.3                | 2.5                  | V    |
|                    | Digital input voltage to DVSS | -0.3                | IOVDD + 0.3          | V    |
|                    | Analog input voltage to AVSS  | -0.3                | AVDD + 0.3           | V    |
|                    | Operating temperature         | -40                 | 85                   | °C   |
| T <sub>J</sub> Max | Junction temperature          |                     | 105                  | °C   |
|                    | Power dissipation             | (T <sub>J</sub> Max | $(-T_A)/\theta_{JA}$ | W    |
| T <sub>stg</sub>   | Storage temperature           | -65                 | 125                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) ESD complacence tested to EIA/JESD22-A114-B and passed.

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Floatroatatio disaborgo | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1000 | .,   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |       | V    |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                                      | MIN  | NOM   | MAX  | UNIT |
|----------------|------------------------------------------------------|------|-------|------|------|
| AVDD           | Analog supply voltage <sup>(1)</sup>                 | 2.7  | 3.3   | 3.6  | V    |
| DVDD           | Digital core supply voltage <sup>(1)</sup>           | 1.65 | 1.8   | 1.95 | V    |
| IOVDD          | Digital I/O supply voltage <sup>(1)</sup>            | 1.1  | 1.8   | 3.6  | V    |
| VI             | Analog full-scale, 0-dB input voltage (AVDD = 3.3 V) |      | 0.707 |      | Vrms |
|                | Digital output load capacitance                      |      | 10    |      | pF   |
| T <sub>A</sub> | Operating free-air temperature                       | -40  |       | 85   | °C   |

<sup>(1)</sup> Analog voltage values are with respect to AVSS; digital voltage values are with respect to DVSS.

### 7.4 Thermal Information

|                        |                                              | TLV320ADC3100 |      |
|------------------------|----------------------------------------------|---------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RGE (VQFN)    | UNIT |
|                        |                                              | 24 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 33.9          | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 34.1          | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 11.5          | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.4           | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 11.5          | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 3.2           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.5 Electrical Characteristics

at 25°C, AVDD = 3.3 V, IOVDD = 1.8 V, DVDD = 1.8 V,  $f_S$  = 48-kHz, and 16-bit audio data (unless otherwise noted)

|       | PARAMETER                                              | TEST CONDITIONS                                                                               | MIN                                                                          | TYP    | MAX        | UNIT |
|-------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------|------------|------|
| AUDIO | ADC                                                    |                                                                                               | 0.707 1.35 ected 80 92  92  -90 -75 0.003% 0.017% input 46 out 68 -73 0.7 40 |        |            |      |
|       | Input signal level (0-dB)                              | Single-ended input                                                                            |                                                                              | 0.707  |            | Vrms |
|       | Input common-mode voltage                              | Single-ended input                                                                            |                                                                              | 1.35   |            | Vrms |
| SNR   | Signal-to-noise ratio,<br>A-weighted <sup>(1)(2)</sup> | f <sub>S</sub> = 48 kHz, 0-dB PGA gain, IN1 inputs selected and AC-shorted to ground          | 80                                                                           | 92     |            | dB   |
|       | Dynamic range,<br>A-weighted <sup>(1)(2)</sup>         | f <sub>S</sub> = 48 kHz; 1-kHz, –60-dB, full-scale input applied at IN1 inputs; 0-dB PGA gain |                                                                              | 92     |            | dB   |
| THD   | Total harmonic distortion                              | f <sub>S</sub> = 48 kHz; 1-kHz, -2-dB, full-scale input                                       |                                                                              |        | <b>-75</b> | dB   |
| טחו   | Total Harmonic distortion                              | applied at IN1 inputs; 0-dB PGA gain                                                          |                                                                              | 0.003% | 0.017%     |      |
| PSRR  | Dower cumply rejection ratio                           | 234 Hz, 100 mV <sub>PP</sub> on AVDD, single-ended input                                      |                                                                              | 46     |            | dB   |
| PSKK  | Power-supply rejection ratio                           | 234 Hz, 100 mV <sub>PP</sub> on AVDD, differential input                                      |                                                                              | 68     |            | uБ   |
|       | ADC channel separation                                 | 1 kHz, -2-dB IN2L to IN2R                                                                     |                                                                              | -73    |            | dB   |
|       | ADC gain error                                         | 1 kHz input, 0-dB PGA gain                                                                    | n 0.7                                                                        | 0.7    |            | dB   |
|       | ADC programmable-gain amplifier maximum gain           | 1-kHz input tone, $R_{SOURCE}$ < 50 $\Omega$                                                  |                                                                              | 40     |            | dB   |
|       | ADC programmable-gain amplifier step size              |                                                                                               |                                                                              | 0.502  |            | dB   |
|       |                                                        | IN1 inputs, routed to single ADC, input mix attenuation = 0 dB                                |                                                                              | 35     |            |      |
|       | Input resistance                                       | IN2 inputs, input mix attenuation = 0 dB                                                      |                                                                              | 35     |            | kΩ   |
|       |                                                        | IN1 inputs, input mix attenuation = -6 dB                                                     |                                                                              | 62.5   |            |      |
|       |                                                        | IN2 inputs, input mix attenuation = -6 dB                                                     |                                                                              | 62.5   |            |      |
|       | Input capacitance                                      |                                                                                               |                                                                              | 10     |            | pF   |
|       | Input level control minimum attenuation setting        |                                                                                               |                                                                              | 0      |            | dB   |
|       | Input level control maximum attenuation setting        |                                                                                               |                                                                              | 6      |            | dB   |
|       | Input level control attenuation step size              |                                                                                               |                                                                              | 6      |            | dB   |

Ratio of output level with 1-kHz, full-scale, sine-wave input, to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.
 All performance measurements done with 20-kHz, low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may

<sup>(2)</sup> All performance measurements done with 20-kHz, low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD and lower SNR and dynamic range readings than shown in the *Electrical Characteristics* table. The low-pass filter removes out-of-band noise that, although not audible, may affect dynamic specification values.



## **Electrical Characteristics (continued)**

at  $25^{\circ}$ C, AVDD = 3.3 V, IOVDD = 1.8 V, DVDD = 1.8 V,  $f_{S}$  = 48-kHz, and 16-bit audio data (unless otherwise noted)

|                 | PARAMETER                                                 |                        | TEST CONDITIONS                                         | MIN            | TYP                 | MAX            | UNIT      |
|-----------------|-----------------------------------------------------------|------------------------|---------------------------------------------------------|----------------|---------------------|----------------|-----------|
| ADC D           | DIGITAL DECIMATION FILTER (f                              | s = 48 kHz)            | <u>'</u>                                                |                |                     |                |           |
|                 | Filter gain from 0 f <sub>S</sub> to 0.39 f <sub>S</sub>  | Filter A,              | AOSR = 128 or 64                                        |                | ±0.1                |                | dB        |
|                 | Filter gain from 0.55 f <sub>S</sub> to 64 f <sub>S</sub> | Filter A,              | AOSR = 128 or 64                                        |                | -73                 |                | dB        |
|                 | Filter group delay                                        | Filter A,              | AOSR = 128 or 64                                        |                | 17 / f <sub>S</sub> |                | S         |
|                 | Filter gain from 0 f <sub>S</sub> to 0.39 f <sub>S</sub>  | Filter B, A            | AOSR = 64                                               |                | ±0.1                |                | dB        |
|                 | Filter gain from 0.60 f <sub>S</sub> to 32 f <sub>S</sub> | Filter B, A            | AOSR = 64                                               |                | -46                 |                | dB        |
|                 | Filter group delay                                        | Filter B, A            | AOSR = 64                                               |                | 11 / f <sub>S</sub> |                | S         |
|                 | Filter gain from 0 f <sub>S</sub> to 0.39 f <sub>S</sub>  | Filter C,              | AOSR = 32                                               |                | ±0.033              |                | dB        |
|                 | Filter gain from 0.28 f <sub>S</sub> to 16 f <sub>S</sub> | Filter C,              | AOSR = 32                                               |                | -60                 |                | dB        |
|                 | Filter group delay                                        | Filter C,              | AOSR = 32                                               |                | 11 / f <sub>S</sub> |                | S         |
| MICRO           | OPHONE BIAS                                               |                        | ·                                                       |                |                     |                |           |
|                 |                                                           |                        |                                                         |                | 2                   |                |           |
|                 | Bias voltage                                              | Programi               | mable settings, load = 750 Ω                            | 2.25           | 2.5                 | 2.75           | V         |
|                 |                                                           |                        |                                                         |                | AVDD - 0.2          |                |           |
|                 | Current sourcing                                          | 2.5-V set              | 2.5-V setting                                           |                |                     | 4              | mA        |
|                 | Integrated noise                                          |                        | Hz to 20 kHz, A-weighted, 1-µF between MICBIAS and AGND |                | 3.3                 |                | μV<br>rms |
| DIGITA          | AL I/O                                                    | •                      | ·                                                       |                |                     |                | •         |
| V <sub>IL</sub> | Input low level                                           | Ι <sub>ΙL</sub> = 5 μΑ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                   | -0.3           |                     | 0.3 x<br>IOVDD | V         |
| V <sub>IH</sub> | Input high level (3)                                      | I <sub>IH</sub> = 5 μΑ | A                                                       | 0.7 ×<br>IOVDD |                     |                | V         |
| V <sub>OL</sub> | Output low level                                          | I <sub>IH</sub> = 2 T  | ΓL loads                                                |                |                     | 0.1 x<br>IOVDD | V         |
| V <sub>OH</sub> | Output high level                                         | I <sub>OH</sub> = 2 T  | TL loads                                                | 0.8 ×<br>IOVDD |                     |                | V         |
| SUPPI           | LY CURRENT (f <sub>S</sub> = 48 kHz, AVDI                 | D = 3.3 V, D           | VDD = IOVDD = 1.8 V)                                    |                |                     |                |           |
|                 | Mono record                                               | AVDD                   | DLL and ACC off                                         |                | 2                   |                | m A       |
|                 | Mono record                                               | DVDD                   | PLL and AGC off                                         |                | 1.9                 |                | mA        |
|                 | 01                                                        | AVDD                   | DI L 1 A O O - "                                        |                | 4                   |                | ^         |
|                 | Stereo record                                             | DVDD                   | PLL and AGC off                                         |                | 2.1                 |                | mA        |
|                 | DU                                                        | AVDD                   | Additional power consumed when                          | 1.1            |                     |                | m- ^      |
|                 | PLL                                                       | DVDD                   | PLL is powered                                          |                |                     |                | mA        |
|                 | Danier danie                                              | AVDD                   | All supply voltages applied, all blocks                 |                | 0.04                |                | ^         |
|                 | Power down                                                | DVDD                   | programmed in lowest power state                        |                | 0.7                 |                | μA        |

<sup>(3)</sup> When IOVDD < 1.6 V, the minimum  $V_{IH}$  is 1.1 V.

# TEXAS INSTRUMENTS

### 7.6 Timing Requirements: I2S, LJF, RJF Timing in Master Mode

specified at 25°C, DVDD = 1.8 V, all timing specifications are measured at characterization; see 🛭 1 for a timing diagram

|                          |                               | IOVDD = 1.8 V | IOVDD = 3.3 V | UNIT  |
|--------------------------|-------------------------------|---------------|---------------|-------|
|                          |                               | MIN MA        | X MIN M       | AX    |
| t <sub>d</sub> (WS)      | BCLK, WCLK delay time         |               | 20            | 15 ns |
| t <sub>d</sub> (DO-WS)   | BCLK, WCLK to DOUT delay time |               | 25            | 20 ns |
| t <sub>d</sub> (DO-BCLK) | BCLK to DOUT delay time       |               | 20            | 15 ns |
| t <sub>r</sub>           | Rise time                     |               | 20            | 15 ns |
| t <sub>f</sub>           | Fall time                     | 2             | 20            | 15 ns |

### 7.7 Timing Requirements: DSP Timing in Master Mode

specified at 25°C, DVDD = 1.8 V, all timing specifications are measured at characterization; see 🛭 2 for a timing diagram

|                          |                         | IOVDD = 1.8 V | IOVDD = 1.8 V |         | LINUT |
|--------------------------|-------------------------|---------------|---------------|---------|-------|
|                          |                         | MIN M         | ΑX            | MIN MAX | UNIT  |
| t <sub>d</sub> (WS)      | BCLK, WCLK delay time   |               | 25            | 15      | ns    |
| t <sub>d</sub> (DO-BCLK) | BCLK to DOUT delay time |               | 25            | 15      | ns    |
| t <sub>r</sub>           | Rise time               |               | 20            | 15      | ns    |
| t <sub>f</sub>           | Fall time               |               | 20            | 15      | ns    |

### 7.8 Timing Requirements: I<sup>2</sup>S, LJF, RJF Timing in Slave Mode

specified at 25°C, DVDD = 1.8 V, all timing specifications are measured at characterization; see ₹ 3 for a timing diagram

|                          |                                                   | IOVDD = 1 | IOVDD = 1.8 V |     | IOVDD = 3.3 V |      |
|--------------------------|---------------------------------------------------|-----------|---------------|-----|---------------|------|
|                          |                                                   | MIN       | MAX           | MIN | MAX           | UNIT |
| t <sub>H</sub> (BCLK)    | BCLK high period                                  | 35        |               | 35  |               | ns   |
| t <sub>L</sub> (BCLK)    | BCLK low period                                   | 35        |               | 35  |               | ns   |
| t <sub>s</sub> (WS)      | BCLK, WCLK setup time                             | 10        |               | 6   |               | ns   |
| t <sub>h</sub> (WS)      | BCLK, WCLK hold time                              | 10        |               | 6   |               | ns   |
| t <sub>d</sub> (DO-WS)   | BCLK, WCLK to DOUT delay time (for LJF mode only) |           | 30            |     | 30            | ns   |
| t <sub>d</sub> (DO-BCLK) | BCLK to DOUT delay time                           |           | 25            |     | 20            | ns   |
| t <sub>r</sub>           | Rise time                                         |           | 16            |     | 8             | ns   |
| t <sub>f</sub>           | Fall time                                         |           | 16            |     | 8             | ns   |

### 7.9 Timing Requirements: DSP Timing in Slave Mode

specified at 25°C, DVDD = 1.8 V, all timing specifications are measured at characterization; see 🛭 4 for a timing diagram

|                          |                         | IOVDD = | 1.8 V | IOVDD = 3 | 3.3 V | UNIT |
|--------------------------|-------------------------|---------|-------|-----------|-------|------|
|                          |                         | MIN     | MAX   | MIN       | MAX   | UNII |
| t <sub>H</sub> (BCLK)    | BCLK high period        | 35      |       | 35        |       | ns   |
| t <sub>L</sub> (BCLK)    | BCLK low period         | 35      |       | 35        |       | ns   |
| t <sub>s</sub> (WS)      | BCLK, WCLK setup time   | 10      |       | 8         |       | ns   |
| t <sub>h</sub> (WS)      | BCLK, WCLK hold time    | 10      |       | 8         |       | ns   |
| t <sub>d</sub> (DO-BCLK) | BCLK to DOUT delay time |         | 25    |           | 20    | ns   |
| t <sub>r</sub>           | Rise time               |         | 15    |           | 8     | ns   |
| t <sub>f</sub>           | Fall time               |         | 15    |           | 8     | ns   |





图 1. I<sup>2</sup>S, LJF, RJF Timing in Master Mode



图 2. DSP Timing in Master Mode



图 3. I<sup>2</sup>S, LJF, RJF Timing in Slave Mode





NOTE: The WCLK falling edge is arbitrary inside a frame.

图 4. DSP Timing in Slave Mode



# 7.10 Typical Characteristics

at 25°C, AVDD = 3.3 V, IOVDD = 1.8 V, DVDD = 1.8 V,  $f_S$  = 48-kHz, and 16-bit audio data (unless otherwise noted)



### 8 Detailed Description

### 8.1 Overview

The TLV320ADC3100 is a flexible, low-power, stereo audio analog-to-digital converter (ADC) with extensive feature integration, intended for applications in voice-activated systems, portable computing, communication, and entertainment applications. The device integrates a host of features to reduce cost, board space, and power consumption in space-constrained, battery-powered, portable applications. The TLV320ADC3100 is form-factor and software compatible with the more feature-rich TLV320ADC3101, which has additional features such as a programmable miniDSP.

The TLV320ADC3100 consists of the following blocks:

- Stereo audio multibit delta-sigma ADC (8 kHz–96 kHz)
- Programmable digital filter engines including biquads
- Register-configurable combinations of up to four single-ended or two differential audio inputs
- Fully programmable phase-locked loop (PLL) with extensive ADC clock-source and divider options for maximum end-system design flexibility

Communication to the TLV320ADC3100 for control is via a two-wire I<sup>2</sup>C interface. The I<sup>2</sup>C interface supports both standard and fast communication modes.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Hardware Reset

The TLV320ADC3100 requires a hardware reset after power up for proper operation. After all power supplies are at their specified values, the RESET pin must be driven low for at least 10 ns. If this reset sequence is not performed, the TLV320ADC3100 may not respond properly to register reads or writes.

### 8.3.2 PLL Start-up

When the PLL is powered on, a start-up delay of approximately 10 ms occurs after the power-up command of the PLL and before the clocks are available to the TLV320ADC3100. This delay is to ensure stable operation of the PLL and clock-divider logic.



### Feature Description (接下页)

### 8.3.3 Software Power Down

By default, all circuit blocks are powered down following a reset condition. Hardware power up of each circuit block can be controlled by writing to the appropriate control register. This approach allows the lowest power-supply current for the functionality required. However, when a block is powered down, all register settings are maintained as long as power is applied to the device.

### 8.3.4 Audio Data Converters

The TLV320ADC3100 supports the following standard audio sampling rates: 8 kHz, 11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz, 88.2 kHz, and 96 kHz. The converters can also operate at different sampling rates in various combinations, as described in this section.

The TLV320ADC3100 supports a wide range of options for generating clocks for the ADC section as well as the digital interface section and the other control blocks; see ₹ 27. The ADC clocks require a source reference clock. The clock can be provided on the device pins MCLK and BCLK. The source reference clock for the ADC section can be chosen by programming the ADC\_CLKIN value on page 0, register 4, bits 1:0. The ADC\_CLKIN can then be routed through highly flexible clock dividers (see ₹ 27) to generate various clocks required for the ADC and programmable digital filter sections. In the event that the desired audio or programmable digital filter clocks cannot be generated from the external reference clocks on MCLK and BCLK, the TLV320ADC3100 also provides the option of using an on-chip PLL that supports a wide range of fractional multiplication values to generate the required system clocks. Starting from ADC\_CLKIN, the TLV320ADC3100 provides several programmable clock dividers to support a variety of sampling rates for the ADC and the clocks for the programmable digital filter section.

### 8.3.5 Digital Audio Data Serial Interface

Audio data are transferred between the host processor and the TLV320ADC3100 via the digital-audio serial-data interface, or audio bus. The audio bus on this device is flexible, including left- or right-justified data options, support for I<sup>2</sup>S or pulse code modulation (PCM) protocols, programmable data-length options, a time-division multiplexing (TDM) mode for multichannel operation, flexible master and slave configurability for each bus clock line, and the ability to directly communicate with multiple devices within a system.

The audio serial interface on the TLV320ADC3100 has an extensive I/O control for communication with two independent processors for audio data. The processors can communicate with the device one at a time. This feature is enabled by register programming of the various pin selections.

The audio bus of the TLV320ADC3100 can be configured for left- or right-justified, I<sup>2</sup>S, DSP, or TDM modes of operation, where communication with standard telephony PCM interfaces is supported within the TDM mode. These modes are all MSB-first, with the data width programmable in 16, 20, 24, or 32 bits by configuring page 0, register 27, bits 5:4. In addition, the word clock and bit clock can be independently configured in either master or slave mode for flexible connectivity to a wide variety of processors. The word clock is used to define the beginning of a frame, and can be programmed as either a pulse or a square-wave signal. The frequency of this clock corresponds to the maximum-selected ADC sampling frequency.

The bit clock is used to clock in and out the digital audio data across the serial bus. When in master mode, this signal can be programmed to generate variable clock pulses by controlling the bit-clock divider in page 0, register 30; see 27. Accommodating various word lengths as well as supporting the case when multiple TLV320ADC3100s share the same audio bus may require that the number of bit-clock pulses in a frame be adjusted.

The TLV320ADC3100 also includes a feature to offset the position of the start of a data transfer with respect to the word clock. There are two configurations that allow using either a single offset for both channels or to use separate offsets. The Ch\_Offset\_1 reference represents the value in page 0, register 28 and Ch\_Offset\_2 represents the value in page 0, register 37. When page 0, register 38, bit 0 is set to zero (time-slot-based channel assignment is disabled), the offset of both channels is controlled, in terms of number of bit clocks, by the programming in page 0, register 28 (Ch\_Offset\_1). When page 0, register 38, bit 0 = 1 (time-slot-based channel assignment enabled), the first channel is controlled, in terms of number of bit clocks, by the programming in page 0, register 28 (Ch\_Offset\_1), and the second channel is controlled, in terms of number of bit clocks, by the programming in page 0, register 37 (Ch\_Offset\_2), where register 37 programs the delay between the first word and the second word. Also, the relative order of the two channels can be swapped, depending on the programmable register bit (page 0, register 38, bit 4) that enables swapping of the channels.

### Feature Description (接下页)

The TLV320ADC3100 also supports a feature for inverting the bit clock polarity used for transferring the audio data as compared to the default clock polarity used. This feature can be used independently of the audio interface mode chosen. The bit clock polarity can be configured by writing to page 0, register 29, bit 3.

The TLV320ADC3100 further includes programmability (page 0, register 27, bit 0) to place DOUT in the high-impedance state at the end of data transfer (that is, at the end of the bit cycle corresponding to the LSB of a channel). By combining this capability with the ability to program at what bit clock in a frame the audio data begins, TDM can be accomplished, resulting in multiple ADCs able to use a single audio serial data bus. To further enhance the tri-state capability, the TLV320ADC3100 can be put in a high-impedance state a half bit cycle earlier by setting page 0, register 38, bit 1 to 1. When the audio serial data bus is powered down while configured in master mode, the pins associated with the interface are put into a high-impedance output state.

Either or both of the two channels can be disabled in LJF, I<sup>2</sup>S, and DSP modes by using page 0, register 38, bits 3:2. 图 10 shows the interface timing when both channels are enabled and early tri-stating is enabled. 图 11 shows the effect of setting page 0, register 38, bit 2, first channel disabled, and setting page 0, register 27, bit 0 to 1, which enables placing DOUT in the high-impedance state. If placing DOUT in the high-impedance state is disabled, then the DOUT signal is driven to logic level 0.



图 11. First Channel Disabled, Second Channel Enabled, Tri-Stating Enabled

The sync signal for the ADC filter is not generated based on the disabled channel. The sync signal for the filter corresponds to the beginning of the earlier of the two channels. If the first channel is disabled, the filter sync is generated at the beginning of the second channel, if enabled. If both channels are disabled, there is no output to the serial bus, and the filter sync corresponds to the beginning of the frame.

By default, when the word clocks and bit clocks are generated by the TLV320ADC3100, these clocks are active only when the ADC is powered up within the device. This internal clock gating is done to save power. However, the internal clock gating architecture also supports a feature wherein both the word clocks and bit clocks can be active even when the codec in the device is powered down. This feature is useful when using the TDM mode with multiple codecs on the same bus or when word clocks or bit clocks are used in the same system as general-purpose clocks.

DOUT\_Tristate



Feature Description (接下页)

### 8.3.5.1 Right-Justified Mode

In right-justified mode, the LSB of the left channel is valid on the rising edge of the bit clock preceding the falling edge of word clock. Similarly, the LSB of the right channel is valid on the rising edge of the bit clock preceding the rising edge of the word clock. 图 12 shows the right-justified mode timing.



图 12. Right-Justified Mode Timing Diagram

For right-justified mode, the number of bit clocks per frame must be greater than twice the programmed word-length of the data.

注 The time-slot-based mode is not available in the right-justified mode.

### 8.3.5.2 Left-Justified Mode

In left-justified mode, the MSB of the right channel is valid on the rising edge of the bit clock following the falling edge of the word clock. Similarly, the MSB of the left channel is valid on the rising edge of the bit clock following the rising edge of the word clock. 图 13 shows the standard timing of the left-justified mode.



图 13. Left-Justified Mode (Standard Timing)

# TEXAS INSTRUMENTS

### Feature Description (接下页)

14 shows the left-justified mode with Ch\_Offset\_1 = 1.



图 14. Left-Justified Mode With Ch Offset 1 = 1

■ 15 shows the left-justified mode with Ch\_Offset\_1 = 0 and bit clock inverted.



图 15. Left-Justified Mode With Ch Offset 1 = 0, Bit Clock Inverted

For left-justified mode, the number of bit clocks per frame must be greater than twice the programmed word length of the data. Also, the programmed offset value must be less than the number of bit clocks per frame by at least the programmed word length of the data.

When the time-slot-based channel assignment is disabled (page 0, register 38, bit 0 = 0), the left and right channels have the same offset Ch\_Offset\_1 (page 0, register 28), and each edge of the word clock starts data transfer for one of the two channels, depending on whether or not channel swapping is enabled. Data bits are valid on the rising edges of the bit clock. With the time-slot-based channel assignment enabled (page 0, register 38, bit 0 = 1), the left and right channels have independent offsets (Ch\_Offset\_1 and Ch\_Offset\_2). The rising edge of the word clock starts data transfer for the first channel after a delay of its programmed offset (Ch\_Offset\_1) for this channel. Data transfer for the second channel starts after a delay of its programmed offset (Ch\_Offset\_2) from the LSB of the first-channel data. The falling edge of the word clock is not used.

With no channel swapping, the MSB of the left channel is valid on the (Ch\_Offset\_1 + 1)th rising edge of the bit clock following the rising edge of the word clock. Consequently, the MSB of the right channel is valid on the (Ch\_Offset\_1 + 1)th rising edge of the bit clock following the falling edge of the word clock. The timing diagram of 14 illustrates the operation in this case, with an offset of 1. Because channel swapping is not enabled, the left-channel data are before the right-channel data. With channel swapping enabled, the MSB of the right channel is valid on the (Ch\_Offset\_1 + 1)th rising edge of the bit clock following the rising edge of the word clock. Thus, the MSB of the left channel is valid on the (Ch\_Offset\_1 + 1)th rising edge of the bit clock following the falling edge of the word clock. The timing diagram of 15 depicts the operation in this case, with an offset of 1. As shown in the diagram, the right-channel data of a frame are before the left-channel data of that frame because of channel swapping. Otherwise, the behavior is similar to the case where channel swapping is disabled. The MSB of the right-channel data is valid on the second rising edge of the bit clock after the rising edge of the word clock, as a result of an offset of 1. Similarly, the MSB of the left-channel data is valid on the second rising edge of the bit clock after the falling edge of the word clock.

-RD(n+1)



www.ti.com.cn

Feature Description (接下页)

Ch Offset 1 = 1

# WORD CLOCK | Right Channel | Left C

图 16. Left-Justified Mode With Ch Offset 1 = 1, Channel Swapping Enabled

Ch Offset 1 = 1

When the time-based-slot mode is enabled with no channel swapping, the MSB of the left channel is valid on the (Offset1 + 1)th rising edge of the bit clock following the rising edge of the word clock. Thus, the MSB of the right channel is valid on the (Ch\_Offset\_2 + 1)th rising edge of the bit clock following the LSB of the left channel.

₹ 17 shows the operation with time-based-slot mode enabled, Ch\_Offset\_1 = 0, and Ch\_Offset\_2 = 1. The MSB of the left channel is valid on the first rising edge of the bit clock after the rising edge of the word clock. Data transfer for the right channel does not wait for the falling edge of the word clock, and the MSB of the right channel is valid on the second rising edge of the bit clock after the LSB of the left channel.



图 17. Left-Justified Mode, Time-Based-Slot Mode Enabled, Ch\_Offset\_1 = 0, Ch\_Offset\_2 = 1

When the time-based-slot mode is enabled and channel swapping is enabled, the MSB of the right channel is valid on the (Ch\_Offset\_1 + 1)th rising edge of the bit clock following the rising edge of the word clock. Thus, the MSB of the left channel is valid on the (Ch\_Offset\_2 + 1)th rising edge of the bit clock following the LSB of the right channel. ₹ 18 illustrates the operation in this mode with Ch\_Offset\_1 = 0 and Ch\_Offset\_2 = 1. The MSB of the right channel is valid on the first rising edge of the bit clock after the rising edge of the word clock. Data transfer for the left channel starts following the completion of data transfer for the right channel without waiting for the falling edge of the word clock. The MSB of the left channel is valid on the second rising edge of the bit clock after the LSB of the right channel.

### Feature Description (接下页)



图 18. Left-Justified Mode, Time-Based-Slot Mode Enabled, Ch\_Offset\_1 = 0, Ch\_Offset\_2 = 1, Channel Swapping Enabled

### 8.3.5.3 PS Mode

In I<sup>2</sup>S mode, the MSB of the left channel is valid on the second rising edge of the bit clock after the falling edge of the word clock. Similarly, the MSB of the right channel is valid on the second rising edge of the bit clock after the rising edge of the word clock. 图 19 shows the standard I<sup>2</sup>S timing.



图 19. I<sup>2</sup>S Mode (Standard Timing)

3 20 shows the I<sup>2</sup>S mode timing with Ch Offset 1 = 2.



图 20.  $I^2$ S Mode With Ch\_Offset\_1 = 2



## Feature Description (接下页)

§ 21 shows the I²S mode timing with Ch\_Offset\_1 = 0 and the bit clock inverted.



图 21. I<sup>2</sup>S Mode With Ch\_Offset\_1 = 0, Bit Clock Inverted

For the I<sup>2</sup>S mode, the number of bit clocks per channel must be greater than or equal to the programmed word length of the data. Also, the programmed offset value must be less than the number of bit clocks per frame by at least the programmed word length of the data.

### 8.3.5.4 DSP Mode

In DSP mode, the rising edge of the word clock starts the data transfer with the left-channel data first and is immediately followed by the right-channel data. Each data bit is valid on the falling edge of the bit clock. 图 22 shows the standard timing for the DSP mode.



图 22. DSP Mode (Standard Timing)



图 23. DSP Mode With Ch Offset 1 = 1

### Feature Description (接下页)



图 24. DSP Mode With Ch\_Offset\_1 = 0, Bit Clock Inverted

For DSP mode, the number of bit clocks per frame must be greater than twice the programmed word length of the data. Also, the programmed offset value must be less than the number of bit clocks per frame by at least the programmed word length of the data.

₹ 25 shows the DSP time-slot-based mode without channel swapping, and with Ch\_Offset\_1 = 0 and Ch\_Offset\_2 = 3. The MSB of the left channel data is valid on the first falling edge of the bit clock after the rising edge of the word clock. Because the right channel has an offset of 3, the MSB of its data is valid on the third falling edge of the bit clock after the LSB of the left-channel data. As in the case of other modes, the serial output bus is put in the high-impedance state, if tri-stating of the output is enabled, during all extra bit-clock cycles in the frame.



图 25. DSP Mode, Time-Slot-Based Mode Enabled, Ch\_Offset\_1 = 0, Ch\_Offset\_2 = 3



Feature Description (接下页)

₹ 26 shows the timing diagram for the DSP mode with left and right channels swapped, Ch\_Offset\_1 = 0, and Ch\_Offset\_2 = 3. The MSB of the right channel is valid on the first falling edge of the bit clock after the rising edge of the word clock. Similarly, the MSB of the left channel is valid three bit-clock cycles after the LSB of right channel because the offset for the left channel is 3.



图 26. DSP Mode, Time-Slot-Based Mode Enabled, Ch\_Offset\_1 = 0, Ch\_Offset\_2 = 3, Channel Swap Enabled

### 8.3.6 Audio Clock Generation

The audio converters in the fully programmable filter mode of the TLV320ADC3100 require an internal audio master clock at a frequency of  $\ge$  N × f<sub>S</sub>, where N = IADC (page 0, register 21) when filter mode (page 0, register 61) equals zero; otherwise, N equals the instruction count from the ADC processing blocks (see  $\frac{1}{5}$  6). The master clock is obtained from an external clock signal applied to the device.

The device can accept an MCLK input from 512 kHz to 50 MHz, which can then be passed through either a programmable divider or a PLL to get the proper internal audio master clock required by the device. The BCLK input can also be used to generate the internal audio master clock.

A primary concern is proper operation of the TLV320ADC3100 at various sample rates with the limited MCLK frequencies available in the system. This device includes a programmable PLL to accommodate such situations. The integrated PLL can generate audio clocks from a wide variety of possible MCLK inputs, with particular focus paid to the standard MCLK rates already widely used.

When the PLL is enabled:

 $f_S = (PLLCLK_IN \times K \times R) / (NADC \times MADC \times AOSR \times P)$ 

where

- P = 1, 2, 3,..., 8
- R = 1, 2, ..., 16
- K = J.D
- J = 1, 2, 3, ..., 63
- D = 0000, 0001, 0002, 0003, ..., 9998, 9999
- PLLCLK\_IN can be MCLK or BCLK, selected by page 0, register 4, bits 3:2

P, R, J, and D are register programmable. J is the integer portion of K (the numbers to the left of the decimal point), whereas D is the fractional portion of K (the numbers to the right of the decimal point, assuming four digits of precision).

### **Examples:**

If K = 8.5, then J = 8, D = 5000

If K = 7.12, then J = 7, D = 1200

If K = 14.03, then J = 14, D = 0300

If K = 6.0004, then J = 6, D = 0004

(1)



### Feature Description (接下页)

When the PLL is enabled and D = 0000, the following conditions must be satisfied to meet specified performance:

512 kHz  $\leq$  (PLLCLK\_IN / P)  $\leq$  20 MHz 80 MHz  $\leq$  (PLLCLK\_IN  $\times$  K  $\times$  R / P)  $\leq$  110 MHz  $4 \leq J \leq$  55

When the PLL is enabled and D  $\neq$  0000, the following conditions must be satisfied to meet specified performance:

10 MHz  $\leq$  PLLCLK \_IN / P  $\leq$  20 MHz 80 MHz  $\leq$  PLLCLK \_IN  $\times$  K  $\times$  R / P  $\leq$  110 MHz 4  $\leq$  J  $\leq$  11 R = 1

### **Example:**

For MCLK = 12 MHz,  $f_S$  = 44.1 kHz, NADC = 8, MADC = 2, and AOSR = 128: Select P = 1, R = 1, K = 7.5264, which results in J = 7, D = 5264

### Example:

For MCLK = 12 MHz,  $f_S$  = 48 kHz , NADC = 8, MADC = 2, and AOSR = 128: Select P = 1, R = 1, K = 8.192, which results in J = 8, D = 1920

 $\frac{1}{5}$  1 lists several example cases of typical MCLK rates and how to program the PLL to achieve sample rates of  $f_S = 44.1$  kHz or 48 kHz with NADC = 8, MADC = 2, and AOSR = 128.

### 表 1. Typical MCLK Rates

|                           |   |   | y pioui ii |      |                         |         |  |
|---------------------------|---|---|------------|------|-------------------------|---------|--|
| MCLK (MHz)                | Р | R | J          | D    | ACHIEVED f <sub>S</sub> | % ERROR |  |
| f <sub>S</sub> = 44.1 kHz |   |   |            |      |                         |         |  |
| 2.8224                    | 1 | 1 | 32         | 0    | 44,100.00               | 0.0000  |  |
| 5.6448                    | 1 | 1 | 16         | 0    | 44,100.00               | 0.0000  |  |
| 12.0                      | 1 | 1 | 7          | 5264 | 44,100.00               | 0.0000  |  |
| 13.0                      | 1 | 1 | 6          | 9474 | 44,099.71               | -0.0007 |  |
| 16.0                      | 1 | 1 | 5          | 6448 | 44,100.00               | 0.0000  |  |
| 19.2                      | 1 | 1 | 4          | 7040 | 44,100.00               | 0.0000  |  |
| 19.68                     | 1 | 1 | 4          | 5893 | 44,100.30               | 0.0007  |  |
| 48.0                      | 4 | 1 | 7          | 5264 | 44,100.00               | 0.0000  |  |
| f <sub>S</sub> = 48 kHz   |   | • | •          |      |                         |         |  |
| 2.048                     | 1 | 1 | 48         | 0    | 48,000.00               | 0.0000  |  |
| 3.072                     | 1 | 1 | 32         | 0    | 48,000.00               | 0.0000  |  |
| 4.096                     | 1 | 1 | 24         | 0    | 48,000.00               | 0.0000  |  |
| 6.144                     | 1 | 1 | 16         | 0    | 48,000.00               | 0.0000  |  |
| 8.192                     | 1 | 1 | 12         | 0    | 48,000.00               | 0.0000  |  |
| 12.0                      | 1 | 1 | 8          | 1920 | 48,000.00               | 0.0000  |  |
| 13.0                      | 1 | 1 | 7          | 5618 | 47,999.71               | -0.0006 |  |
| 16.0                      | 1 | 1 | 6          | 1440 | 48,000.00               | 0.0000  |  |
| 19.2                      | 1 | 1 | 5          | 1200 | 48,000.00               | 0.0000  |  |
| 19.68                     | 1 | 1 | 4          | 9951 | 47,999.79               | -0.0004 |  |
| 48.0                      | 4 | 1 | 8          | 1920 | 48,000.00               | 0.0000  |  |



図 27 shows a detailed diagram of the guide cleak continue of the TI V220ADC2100



NOTE: MADC × AOSR ≥ IADC, where IADC is the number of instructions (instruction count) for the ADC MAC engine. IADC is programmable from 2, 4,..., 510. The convention used in this figure is page number: register number (reset value).

图 27. Audio Clock Generation Processing

### 8.3.7 Stereo Audio ADC

The TLV320ADC3100 includes a stereo audio ADC that uses a delta-sigma modulator with 128-times oversampling in single-rate mode, followed by a digital decimation filter. The ADC supports sampling rates from 8 kHz to 48 kHz in single-rate mode, and up to 96 kHz in dual-rate mode. Whenever the ADC is in operation, the device requires that an audio master clock be provided and appropriate audio clock generation be set up within the device.

In order to provide optimal system power dissipation, the stereo ADC can be powered one channel at a time, to support when only mono record capability is required. In addition, both channels can be fully or partially powered down.

The integrated digital decimation filter removes high-frequency content and down-samples the audio data from an initial sampling rate of  $128 \, f_S$  to the final output sampling rate of  $f_S$ . The decimation filter provides a linear phase output response with a group delay of  $17 \, / \, f_S$ . The -3-dB bandwidth of the decimation filter extends to  $0.45 \, f_S$  and scales with the sample rate ( $f_S$ ). The filter has a minimum 73-dB attenuation over the stop band from  $0.55 \, f_S$  to  $64 \, f_S$ . Independent digital high-pass filters are also included with each ADC channel, with a corner frequency that can be set independently by programmable coefficients or can be disabled entirely.

Because of the oversampling nature of the audio ADC and the integrated digital decimation filtering, requirements for analog antialiasing filtering are relaxed. The TLV320ADC3100 integrates a second-order analog antialiasing filter with 20-dB attenuation at 1 MHz. This filter, combined with the digital decimation filter, provides sufficient antialiasing filtering without requiring additional external components.

The ADC is preceded by a programmable gain amplifier (PGA) that allows analog gain control from 0 dB to 40 dB in steps of 0.5 dB. The PGA gain changes are implemented with an internal soft-stepping algorithm that only changes the actual volume level by one 0.5-dB step every one or two ADC output samples, depending on the register programming (see register page 0, register 81). This soft-stepping specifies that volume control changes occur smoothly with no audible artifacts. On reset, the PGA gain defaults to a mute condition, and upon power down, the PGA soft-steps the volume to mute before shutting down. A read-only flag is set whenever the gain applied by the PGA equals the desired value set by the register. The soft-stepping control can also be disabled by programming a register bit.

### 8.3.8 Audio Analog Inputs

### 8.3.8.1 Digital Volume Control

The TLV320ADC3100 also has a digital volume-control block with a range from -12 dB to 20 dB (as shown in 表 2) in steps of 0.5 dB. This block is set by programming page 0, registers 83 and 84 for the left and right channels, respectively.

表 2. Digital Volume Control for the ADC

| DESIRED GAIN<br>(dB) | LEFT, RIGHT CHANNEL<br>PAGE 0, REGISTERS 83 AND 84, BITS 6:0 |  |
|----------------------|--------------------------------------------------------------|--|
| -12                  | 110 1000                                                     |  |
| -11.5                | 110 1001                                                     |  |
| -11                  | 110 1010                                                     |  |
|                      |                                                              |  |
| -0.5                 | 111 1111                                                     |  |
| 0                    | 000 0000 (default)                                           |  |
| 0.5                  | 000 0001                                                     |  |
|                      |                                                              |  |
| 19.5                 | 010 0111                                                     |  |
| 20                   | 010 1000                                                     |  |



www.ti.com.cn ZHCSHY2 – MARCH 2018

During volume control changes, the soft-stepping feature is used to avoid audible artifacts. The soft-stepping rate can be set to either 1 or 2 gain steps per sample. Soft-stepping can also be entirely disabled. This soft-stepping is configured via page 0, register 81, bits 1:0, and is common to soft-stepping control for the analog PGA. During power-down of an ADC channel, this volume control soft-steps down to –12 dB before powering down. Resulting from the soft-stepping control, soon after changing the volume control setting or powering down the ADC channel, the actual applied gain may be different from the one programmed through the control register. The TLV320ADC3100 provides feedback through the read-only flags in page 0, register 36, bit 7 for the left channel and page 0, register 36, bit 3 for the right channel.

### 8.3.8.2 Fine Digital Gain Adjustment

Additionally, the gain in each channel is finely adjustable in steps of 0.1 dB. This feature is useful when trying to match the gain between channels. By programming page 0, register 82, the gain can be adjusted from 0 dB to -0.4 dB in steps of 0.1 dB. This feature, in combination with the regular digital volume control, allows the gains through the left and right channels be matched in the range of -0.5 dB to 0.5 dB with a resolution of 0.1 dB.

#### 8.3.8.3 AGC

The TLV320ADC3100 includes automatic gain control (AGC) for ADC recording. AGC can be used to maintain a nominally constant output level when recording speech. As opposed to manually setting the PGA gain, in the AGC mode, the circuitry automatically adjusts the PGA gain as the input signal becomes overly loud or very weak, such as when a person speaking into a microphone moves closer to or farther from the microphone. The AGC algorithm has several programmable parameters (including target gain, attack and decay time constants, noise threshold, and maximum PGA applicable) that allow the algorithm to be fine-tuned for any particular application. The algorithm uses the absolute average of the signal (which is the average of the absolute value of the signal) as a measure of the nominal amplitude of the output signal. Because the gain can be changed at the sample interval time, the AGC algorithm operates at the ADC sample rate.

- Target level represents the nominal output level at which the AGC attempts to hold the ADC output signal level. The TLV320ADC3100 allows programming of eight different target levels that can be programmed from -5.5 dB to -24 dB relative to a full-scale signal. Because the TLV320ADC3100 reacts to the signal absolute average and not to peak levels, TI recommends that the target level be set with enough margin to avoid clipping at the occurrence of loud sounds.
- Attack time determines how quickly the AGC circuitry reduces the PGA gain when the output signal level
  exceeds the target level resulting from an increase in input signal level. A wide range of attack-time
  programmability is supported in terms of number of samples (that is, the number of ADC sample-frequency
  clock cycles).
- **Decay time** determines how quickly the PGA gain is increased when the output signal level falls below the target level resulting from a reduction in input signal level. A wide range of decay-time programmability is supported in terms of number of samples (that is, the number of ADC sample-frequency clock cycles).
- Noise threshold. If the input signal level falls below the noise threshold, the AGC considers the duration that the signal level remains below the threshold as silence, and thus brings down the gain to 0 dB in steps of 0.5 dB every sample period and sets the noise-threshold flag. The gain stays at 0 dB unless the input signal average rises above the noise threshold setting, thus preventing noise from being amplified in the absence of a signal. The noise threshold level in the AGC algorithm is programmable from –30 dB to –90 dB of full-scale. When the AGC noise threshold is set to –70 dB, –80 db, or –90 dB, the maximum applicable microphone input PGA setting must be greater than or equal to 11.5 dB, 21.5 dB, or 31.5 dB, respectively. This operation includes hysteresis and debounce to prevent the AGC gain from cycling between high gain and 0 dB when signals are near the noise threshold level. The noise (or silence) detection feature can also be entirely disabled.
- Maximum applicable PGA allows the maximum gain applied by the AGC to be restricted. This restriction can
  be used for limiting PGA gain in situations where environmental noise is greater than the programmed noise
  threshold. Microphone input maximum PGA can be programmed from 0 dB to 40 dB in steps of 0.5 dB.
- Hysteresis, as the name suggests, determines a window around the noise threshold that must be exceeded to detect if the recorded signal is indeed either noise or signal. If the energy of the recorded signal is initially greater than the noise threshold, then the AGC recognizes the signal as noise only when the energy of the recorded signal falls below the noise threshold by a value given by hysteresis. Similarly, after the recorded signal is recognized as noise, for the AGC to recognize the sound as a signal, its energy must exceed the noise threshold by a value given by the hysteresis setting. In order to prevent the AGC from jumping between noise and signal states (which can happen when the energy of the recorded signal is very close to the noise



threshold), a non-zero hysteresis value must be chosen. The hysteresis feature can also be disabled.

- Debounce time (noise and signal) determines the hysteresis in time domain for noise detection. The AGC continuously calculates the energy of the recorded signal. If the calculated energy is less than the set noise threshold, then the AGC does not increase the input gain to achieve the target level. However, to handle audible artifacts that can occur when the energy of the input signal is very close to the noise threshold, the AGC checks if the energy of the recorded signal is less than the noise threshold for a duration greater than the noise debounce time. Similarly, the AGC starts increasing the input-signal gain to reach the target level when the calculated energy of the input signal is greater than the noise threshold. Again, to avoid audible artifacts when the input-signal energy is very close to noise threshold, the energy of the input signal must continuously exceed the noise threshold value for the signal debounce time. If the debounce times are kept very small, then audible artifacts can result by rapidly enabling and disabling the AGC function. At the same time, if the debounce time is kept too large, then the AGC can take more time to respond to changes in input signal levels with respect to the noise threshold. Both noise and signal debounce time can be disabled.
- The AGC noise threshold flag is a read-only flag indicating that the input signal has levels lower than the
  noise threshold, and thus is detected as noise (or silence). In such a condition, the AGC applies a gain of
  0 dB.
- Gain applied by the AGC is a read-only register setting that gives a real-time feedback to the system on the gain applied by the AGC to the recorded signal. This setting, along with the target setting, can be used to determine the input signal level. In a steady state situation:

Target level (dB) = gain applied by AGC (dB) + input signal level (dB)

When the AGC noise threshold flag is set, then the status of the gain applied by the AGC is not valid.

- The AGC saturation flag is a read-only flag indicating that the ADC output signal has not reached its target level. However, the AGC is unable to increase the gain further because the required gain is higher than the maximum allowed PGA gain. Such a situation can happen when the input signal has very low energy and the noise threshold is also set very low. When the AGC noise threshold flag is set, the status of the AGC saturation flag must be ignored.
- The ADC saturation flag is a read-only flag indicating an overflow condition in the ADC channel. On overflow, the signal is clipped and distortion results. This distortion typically happens when the AGC target level is kept very high and the energy in the input signal increases faster than the attack time.
- An AGC low-pass filter is used to help determine the average level of the input signal. This average level is compared to the programmed detection levels in the AGC to provide the correct functionality. This low-pass filter is in the form of a first-order IIR filter. Two 8-bit registers are used to form the 16-bit digital coefficient, as shown in the *Register Maps* section. In this way, a total of six registers are programmed to form the three IIR coefficients. 公式 2 shows how the transfer function of the filter is implemented for signal-level detection:

$$H(z) = \frac{N_0 + N_1 z^{-1}}{2^{15} - D_1 z^{-1}}$$

where

- Coefficient N0 can be programmed by writing into page 4, registers 2 and 3
- Coefficient N1 can be programmed by writing into page 4, registers 4 and 5
- Coefficient D1 can be programmed by writing into page 4, registers 6 and 7
- N0, N1, and D1 are 16-bit, 2s-complement numbers, and their default values implement a low-pass filter with cutoff at 0.002735 x ADC\_f<sub>S</sub>

表 3 lists various AGC programming options. The AGC can be used only if the analog microphone input is routed to the ADC channel.

28 illustrates the input and output signals along with the decay and attack times of the AGC.



### 表 3. AGC Parameter Settings

| FUNCTION                     | CONTROL REGISTER<br>LEFT ADC                                                | CONTROL REGISTER<br>RIGHT ADC                                                  | ВІТ              |
|------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------|
| AGC enable                   | Page 0, register 86                                                         | Page 0, register 94                                                            | 7                |
| Target level                 | Page 0, register 86                                                         | Page 0, register 94                                                            | 6:4              |
| Hysteresis                   | Page 0, register 87                                                         | Page 0, register 95                                                            | 7:6              |
| Noise threshold              | Page 0, register 87                                                         | Page 0, register 95                                                            | 5:1              |
| Maximum applicable PGA       | Page 0, register 88                                                         | Page 0, register 96                                                            | 6:0              |
| Time constants (attack time) | Page 0, register 89                                                         | Page 0, register 97                                                            | 7:0              |
| Time constants (decay time)  | Page 0, register 90                                                         | Page 0, register 98                                                            | 7:0              |
| Debounce time (noise)        | Page 0, register 91                                                         | Page 0, register 99                                                            | 4:0              |
| Debounce time (signal)       | Page 0, register 92                                                         | Page 0, register 100                                                           | 3:0              |
| Gain applied by the AGC      | Page 0, register 93                                                         | Page 0, register 101                                                           | 7:0 (read-only)  |
| AGC noise-threshold flag     | Page 0, register 45 (sticky flag),<br>Page 0, register 47 (non-sticky flag) | Page 0, register 45 (sticky flag),<br>Page 0, register 47 (non-sticky<br>flag) | 6:5 (read-only)  |
| AGC saturation flag          | Page 0, register 36 (sticky flag)                                           | Page 0, register 36 (sticky flag)                                              | 5, 1 (read-only) |
| ADC saturation flag          | Page 0, register 42 (sticky flag),<br>Page 0, register 43 (non-sticky flag) | Page 0, register 42 (sticky flag),<br>Page 0, register 43 (non-sticky<br>flag) | 3:2 (read-only)  |



版权 © 2018, Texas Instruments Incorporated



The TLV320ADC3100 includes two analog audio input pins, which can be configured as one fully-differential pair and one single-ended input, or as three single-ended audio inputs. These pins connect through series resistors and switches to the virtual ground terminals of two fully differential operational amplifiers (one per ADC and PGA channel). By selecting to turn on only one set of switches per operational amplifier at a time, the inputs can be effectively multiplexed to each ADC PGA channel.

By selecting to turn on multiple sets of switches per operational amplifier at a time, mixing can also be achieved. Mixing of multiple inputs can easily lead to PGA outputs that exceed the range of the internal operational amplifiers, resulting in saturation and clipping of the mixed output signal. Whenever mixing is being implemented, take adequate precautions to avoid such a saturation case from occurring. In general, the mixed signal must not exceed 2  $V_{PP}$  (single-ended) or 4  $V_{PP}$  (differential).

In most mixing applications, there is also a general requirement to adjust the levels of the individual signals being mixed. For example, if a soft signal and a large signal are to be mixed and played together, the soft signal generally must be amplified to a level comparable to the large signal before mixing. In order to accommodate this requirement, the TLV320ADC3100 includes an input level control on each of the individual inputs before they are mixed or multiplexed into the ADC PGAs, with programmable attenuation at 0 dB, –6 dB, or off.

注

This input-level control is not intended to be a volume control, but instead used for coarse level setting. Finer soft-stepping of the input level is implemented in this device by the ADC PGA.

29 shows various available configurations for the audio input.



图 29. TLV320ADC3100 Available Audio Input Path Configurations

表 4 lists the available routing configurations for the audio signals on the TLV320ADC3100.

### 表 4. TLV320ADC3100 Audio Signals

| AUDIO SIGNALS AVAILA | ABLE TO THE LEFT ADC | AUDIO SIGNALS AVAILA | BLE TO THE RIGHT ADC |
|----------------------|----------------------|----------------------|----------------------|
| SINGLE-ENDED INPUTS  | DIFFERENTIAL INPUTS  | SINGLE-ENDED INPUTS  | DIFFERENTIAL INPUTS  |
| IN2L(P)              | IN2L(P), IN3L(M)     | IN2R(P)              | IN2R(P), IN3R(M)     |
| IN3L(M)              | IN2R(P), IN3R(M)     | IN3R(M)              | IN2L(P), IN3L(M)     |



Inputs can be selected as single-ended instead of fully differential, and mixing or multiplexing into the ADC PGAs is also possible in this mode. However, an input pair cannot be selected as fully differential for connection to one ADC PGA and simultaneously selected as single-ended for connection to the other ADC PGA channel. However, an input can be selected or mixed into both the left and right channel PGAs, as long as the PGA has the same configuration for both channels (either both single-ended or both fully differential).

### 8.3.9 Input Impedance and VCM Control

The TLV320ADC3100 includes several programmable settings to control the analog input pins, particularly when the pins are not selected for connection to an ADC PGA. The default option allows unselected inputs to be put into a high-impedance state. However, the pins on the device do include protection diode circuits connected to AVDD and AVSS. Thus, if any voltage is driven onto a pin approximately one diode drop (~0.6 V) above AVDD or one diode drop below AVSS, these protection diodes begin conducting current, resulting in an effective impedance that no longer appears as a high-impedance state.

Another programmable option for unselected analog inputs is to weakly hold those inputs at the common-mode input voltage of the ADC PGA (determined by an internal band-gap voltage reference). This feature is useful to keep the AC-coupling capacitors connected to the analog inputs biased up at a normal DC level, thus avoiding the need for them to charge up suddenly when the input is changed from being unselected to selected for connection to an ADC PGA. This option is controlled in page 1, register 52 through page 1, register 57. This option must be disabled when an input is selected for connection to an ADC PGA or selected for the analog input bypass path, because the input can corrupt the recorded input signal if left operational when an input is selected.

In most cases, the analog input pins on the TLV320ADC3100 must be AC-coupled to analog input sources, the only exception generally being if an ADC is used for DC voltage measurement. The AC-coupling capacitor causes a high-pass filter pole to be inserted into the analog signal path, so the size of the capacitor must be chosen to move that filter pole sufficiently low in frequency to cause minimal effect on the processed analog signal. The input impedance of the analog inputs, when selected for connection to an ADC PGA, varies with the setting of the input-level control, starting at approximately 35 kΩ with an input-level control setting of 0 dB, and 62.5-kΩ when the input-level control is set at –6 dB. For example, using a 0.1-μF, AC-coupling capacitor at an analog input results in a high-pass filter pole of 45.5 Hz when the 0-dB, input-level control setting is selected. ₹ 5 lists various mixer gains and microphone PGA ranges to set a high-pass corner for the application.

| MIXER GAIN (dB) | MICROPHONE PGA RANGE (dB) | INPUT IMPEDANCE ( $\Omega$ ) |
|-----------------|---------------------------|------------------------------|
| 0               | 0–5.5                     | 35,000                       |
| 0               | 6–11.5                    | 38,889                       |
| 0               | 12–17.5                   | 42,000                       |
| 0               | 18–23.5                   | 44,074                       |
| 0               | 24–29.5                   | 45,294                       |
| 0               | 30–35.5                   | 45,960                       |
| 0               | 36–40                     | 46,308                       |
| -6              | 0–5.5                     | 62,222                       |
| -6              | 6–11.5                    | 70,000                       |
| -6              | 12–17.5                   | 77,778                       |
| -6              | 18–23.5                   | 84,000                       |
| -6              | 24–29.5                   | 88,148                       |
| -6              | 30–35.5                   | 90,588                       |
| -6              | 36–40                     | 91,919                       |

表 5. Single-Ended Input Impedance vs PGA Ranges<sup>(1)</sup>

### 8.3.10 MICBIAS Generation

The TLV320ADC3100 includes a programmable microphone bias output (MICBIAS1) capable of providing output voltages of 2 V or 2.5 V (both derived from the on-chip, band-gap voltage) with 4-mA, output-current drive capability. In addition, the MICBIAS output can be programmed to switch to AVDD directly through an on-chip switch, or powered down completely when not needed, for power savings. This function is controlled by register programming in page 1, register 51.

<sup>(1)</sup> Valid when only one input is enabled.

### 8.3.11 ADC Decimation Filtering and Signal Processing

The TLV320ADC3100 ADC channel includes a built-in digital decimation filter to process the oversampled data from the delta-sigma modulator to generate digital data at the Nyquist sampling rate with high dynamic range. The decimation filter can be chosen from three different types, depending on the required frequency response, group delay, and sampling rate.

### 8.3.11.1 Processing Blocks

The TLV320ADC3100 offers a range of processing blocks that implement various signal processing capabilities along with decimation filtering. These processing blocks provide a choice of how much and what type of signal processing is used and which decimation filter is applied.

The signal processing blocks available are:

- First-order IIR
- Scalable number of biquad filters
- Variable-tap FIR filter
- AGC

The processing blocks are tuned for common cases and can achieve high antialias filtering or low group delay in combination with various signal processing effects such as audio effects and frequency shaping. The available first-order IIR, biquad, and FIR filters have fully user-programmable coefficients. The ADC processing blocks can be selected by writing to page 0, register 61. The default (reset) processing block is PRB\_R1. 表 6 lists the available processing blocks for the ADC.

### 表 6. ADC Processing Blocks

| -                    |         |                      |                                 |                      |        |                        |           |
|----------------------|---------|----------------------|---------------------------------|----------------------|--------|------------------------|-----------|
| PROCESSING<br>BLOCKS | CHANNEL | DECIMATION<br>FILTER | FIRST-ORDER<br>IIR<br>AVAILABLE | NUMBER OF<br>BIQUADS | FIR    | REQUIRED<br>AOSR VALUE | INSTR CTR |
| PRB_R1               | Stereo  | Α                    | Yes                             | 0                    | No     | 128, 64                | 188       |
| PRB_R2               | Stereo  | Α                    | Yes                             | 5                    | No     | 128, 64                | 240       |
| PRB_R3               | Stereo  | Α                    | Yes                             | 0                    | 25-tap | 128, 64                | 236       |
| PRB_R4               | Right   | Α                    | Yes                             | 0                    | No     | 128, 64                | 96        |
| PRB_R5               | Right   | А                    | Yes                             | 5                    | No     | 128, 64                | 120       |
| PRB_R6               | Right   | Α                    | Yes                             | 0                    | 25-tap | 128, 64                | 120       |
| PRB_R7               | Stereo  | В                    | Yes                             | 0                    | No     | 64                     | 88        |
| PRB_R8               | Stereo  | В                    | Yes                             | 3                    | No     | 64                     | 120       |
| PRB_R9               | Stereo  | В                    | Yes                             | 0                    | 20-tap | 64                     | 128       |
| PRB_R10              | Right   | В                    | Yes                             | 0                    | No     | 64                     | 46        |
| PRB_R11              | Right   | В                    | Yes                             | 3                    | No     | 64                     | 60        |
| PRB_R12              | Right   | В                    | Yes                             | 0                    | 20-tap | 64                     | 64        |
| PRB_R13              | Right   | С                    | Yes                             | 0                    | No     | 32                     | 70        |
| PRB_R14              | Stereo  | С                    | Yes                             | 5                    | No     | 32                     | 124       |
| PRB_R15              | Stereo  | С                    | Yes                             | 0                    | 25-tap | 32                     | 120       |
| PRB_R16              | Right   | С                    | Yes                             | 0                    | No     | 32                     | 36        |
| PRB_R17              | Right   | С                    | Yes                             | 5                    | No     | 32                     | 64        |
| PRB_R18              | Right   | С                    | Yes                             | 0                    | 25-tap | 32                     | 62        |

### 8.3.11.2 Processing Blocks: Details

**STRUMENTS** 

图 30 shows the signal chain for a first-order IIR with AGC gain compensation, using filter A.



图 30. Signal Chain for PRB\_R1 and PRB\_R4

图 31 shows the signal chain for a five-biquad, first-order IIR with AGC gain compensation, using filter A.



图 31. Signal Chain for PRB\_R2 and PRB\_R5

图 32 shows the signal chain for a 25-tap FIR, first-order IIR with AGC gain compensation, using filter A.



图 32. Signal Chain for PRB\_R3 and PRB\_R6

33 shows the signal chain for a first-order IIR with AGC gain compensation, using filter B.



图 33. Signal Chain for PRB\_R7 and PRB\_R10

图 34 shows the signal chain for a three-biquad, first-order IIR with AGC gain compensation, using filter B.



图 34. Signal Chain for PRB\_R8 and PRB\_R11



图 35. Signal Chain for PRB\_R9 and PRB\_R12





图 36. Signal Chain for PRB\_R13 and PRB\_R16

图 37 shows the signal chain for a five-biquad, first-order IIR with AGC gain compensation, using filter C.



图 37. Signal Chain for PRB\_R14 and PRB\_R17

38 shows the signal chain for a 25-tap FIR, first-order IIR with AGC gain compensation, using filter C.



图 38. Signal for PRB\_R15 and PRB\_R18

# TEXAS INSTRUMENTS

### 8.3.11.3 User-Programmable Filters

Depending on the selected processing block, different types and orders of digital filtering are available. A first-order IIR filter is always available, and is useful to filter out possible DC components of the signal efficiently. Up to five biquad sections, or alternatively up to 25-tap FIR filters, are available for specific processing blocks. The coefficients of the available filters are arranged as sequentially indexed coefficients in two banks. If adaptive filtering is chosen, the coefficient banks can be switched while the processor is running.

The coefficients of these filters, as shown in  $\frac{1}{8}$  7, are each 16 bits wide, in 2s-complement format, and occupy two consecutive 8-bit registers in the register space. Specifically, the filter coefficients, shown in  $\frac{1}{8}$  39, are in 1.15 (one dot 15) format with a range from  $\frac{1}{6}$  10 (0x8000) to 0.999969482421875 (0x7FFF).

表 7. ADC First-Order IIR Filter Coefficients

| FILTER          | FILTER COEFFICIENT | ADC COEFFICIENT, LEFT CHANNEL | ADC COEFFICIENT, RIGHT CHANNEL |
|-----------------|--------------------|-------------------------------|--------------------------------|
|                 | N0                 | C4 (page 4, registers 8, 9)   | C36 (page 4, registers 72, 73) |
| First-order IIR | N1                 | C5 (page 4, registers 10, 11) | C37 (page 4, registers 74, 75) |
|                 | D1                 | C6 (page 4, registers 12, 13) | C38 (page 4, registers 76, 77) |



Largest Positive Number = 0.1111 1111 1111 111 = 0.999969482421875 = 1.0 – 1 LSB Largest Negative Number

= 1.0000 0000 0000 000 = 0 x 8000 = -1.0 (by definition)

图 39. 2s-Complement Coefficient Format

### 8.3.11.3.1 First-Order IIR Section

公式 3 gives the transfer function for the first-order IIR filter.

$$H(z) = \frac{N_0 + N_1 z^{-1}}{2^{15} - D_1 z^{-1}}$$
(3)

The frequency response for the first-order IIR section with default coefficients is flat at a gain of 0 dB.



### 8.3.11.3.2 Biquad Section

公式 4 gives the transfer function of each biquad filter.

$$H(z) = \frac{N_0 + 2 \times N_1 z^{-1} + N_2 z^{-2}}{2^{15} - 2 \times D_1 z^{-1} - D_2 z^{-2}}$$
(4)

The frequency response for each of the biquad sections with default coefficients is flat at a gain of 0 dB. 表 8 lists the available coefficients for the five biquad filters.

表 8. ADC Biquad Filter Coefficients

| FILTER   | FILTER COEFFICIENT | ADC COEFFICIENT, LEFT CHANNEL  | ADC COEFFICIENT, RIGHT CHANNEL   |
|----------|--------------------|--------------------------------|----------------------------------|
|          | N0                 | C7 (page 4, registers 14, 15)  | C39 (page 4, registers 78, 79)   |
|          | N1                 | C8 (page 4, registers 16, 17)  | C40 (page 4, registers 80, 81)   |
| BIQUAD A | N2                 | C9 (page 4, registers 18, 19)  | C41 (page 4, registers 82, 83)   |
|          | D1                 | C10 (page 4, registers 20, 21) | C42 (page 4, registers 84, 85)   |
|          | D2                 | C11 (page 4, registers 22, 23) | C43 (page 4, registers 86, 87)   |
|          | N0                 | C12 (page 4, registers 24, 25) | C44 (page 4, registers 88, 89)   |
|          | N1                 | C13 (page 4, registers 26, 27) | C45 (page 4, registers 90, 91)   |
| BIQUAD B | N2                 | C14 (page 4, registers 28, 29) | C46 (page 4, registers 92, 93)   |
|          | D1                 | C15 (page 4, registers 30, 31) | C47 (page 4, registers 94, 95)   |
|          | D2                 | C16 (page 4, registers 32, 33) | C48 (page 4, registers 96, 97)   |
|          | N0                 | C17 (page 4, registers 34, 35) | C49 (page 4, registers 98, 99)   |
|          | N1                 | C18 (page 4, registers 36, 37) | C50 (page 4, registers 100, 101) |
| BIQUAD C | N2                 | C19 (page 4, registers 38, 39) | C51 (page 4, registers 102, 103) |
|          | D1                 | C20 (page 4, registers 40, 41) | C52 (page 4, registers 104, 105) |
|          | D2                 | C21 (page 4, registers 42, 43) | C53 (page 4, registers 106, 107) |
|          | N0                 | C22 (page 4, registers 44, 45) | C54 (page 4, registers 108, 109) |
|          | N1                 | C23 (page 4, registers 46, 47) | C55 (page 4, registers 110, 111) |
| BIQUAD D | N2                 | C24 (page 4, registers 48, 49) | C56 (page 4, registers 112,113)  |
|          | D1                 | C25 (page 4, registers 50, 51) | C57 (page 4, registers 114, 115) |
|          | D2                 | C26 (page 4, registers 52, 53) | C58 (page 4, registers 116, 117) |
|          | N0                 | C27 (page 4, registers 54, 55) | C59 (page 4, registers 118, 119) |
|          | N1                 | C28 (page 4, registers 56, 57) | C60 (page 4, registers 120, 121) |
| BIQUAD E | N2                 | C29 (page 4, registers 58, 59) | C61 (page 4, registers 122,123)  |
|          | D1                 | C30 (page 4, registers 60, 61) | C62 (page 4, registers 124, 125) |
|          | D2                 | C31 (page 4, registers 62, 63) | C63 (page 4, registers 126, 127) |
|          | ·                  |                                | •                                |

# TEXAS INSTRUMENTS

### 8.3.11.3.3 FIR Section

Six of the available ADC processing blocks offer FIR filters for signal processing. PRB\_R9 and PRB\_R12 feature a 20-tap FIR filter, whereas the processing blocks PRB\_R3, PRB\_R6, PRB\_R15, and PRB\_R18 feature a 25-tap FIR filter. 公式 5 gives the transfer function of the Mth order FIR filter that is reconfigurable based on the processing block chosen.

$$H(z) = \sum_{n=0}^{M} FIR_n z^{-n}$$

M = 24 for PRB\_R3, PRB\_R6, PRB\_R15, and PRB\_R18

(5)

The coefficients of the FIR filters correspond to the ADC coefficient space as listed in 表 9 and are 16-bit, 2s-complement format. There is no default transfer function for the FIR filter. When the FIR filter is used, all applicable coefficients must be programmed.

### 表 9. ADC FIR Filter Coefficients

| FILTER COEFFICIENT | ADC COEFFICIENT, LEFT CHANNEL  | ADC COEFFICIENT, RIGHT CHANNEL   |
|--------------------|--------------------------------|----------------------------------|
| FIR0               | C7 (page 4, registers 14, 15)  | C39 (page 4, registers 78, 79)   |
| FIR1               | C8 (page 4, registers 16, 17)  | C40 (page 4, registers 80, 81)   |
| FIR2               | C9 (page 4, registers 18, 19)  | C41 (page 4, registers 82, 83)   |
| FIR3               | C10 (page 4, registers 20, 21) | C42 (page 4, registers 84, 85)   |
| FIR4               | C11 (page 4, registers 22, 23) | C43 (page 4, registers 86, 87)   |
| FIR5               | C12 (page 4, registers 24, 25) | C44 (page 4, registers 88, 89)   |
| FIR6               | C13 (page 4, registers 26, 27) | C45 (page 4, registers 90, 91)   |
| FIR7               | C14 (page 4, registers 28, 29) | C46 (page 4, registers 92, 93)   |
| FIR8               | C15 (page 4, registers 30, 31) | C47 (page 4, registers 94, 95)   |
| FIR9               | C16 (page 4, registers 32, 33) | C48 (page 4, registers 96, 97)   |
| FIR10              | C17 (page 4, registers 34, 35) | C49 (page 4, registers 98, 99)   |
| FIR11              | C18 (page 4, registers 36, 37) | C50 (page 4, registers 100, 101) |
| FIR12              | C19 (page 4, registers 38, 39) | C51 (page 4, registers 102, 103) |
| FIR13              | C20 (page 4, registers 40, 41) | C52 (page 4, registers 104, 105) |
| FIR14              | C21 (page 4, registers 42, 43) | C53 (page 4, registers 106, 107) |
| FIR15              | C22 (page 4, registers 44, 45) | C54 (page 4, registers 108, 109) |
| FIR16              | C23 (page 4, registers 46, 47) | C55 (page 4, registers 110, 111) |
| FIR17              | C24 (page 4, registers 48, 49) | C56 (page 4, registers 112, 113) |
| FIR18              | C25 (page 4, registers 50, 51) | C57 (page 4, registers 114, 115) |
| FIR19              | C26 (page 4, registers 52, 53) | C58 (page 4, registers 116, 117) |
| FIR20              | C27 (page 4, registers 54, 55) | C59 (page 4, registers 118, 119) |
| FIR21              | C28 (page 4, registers 56, 57) | C60 (page 4, registers 120, 121) |
| FIR22              | C29 (page 4, registers 58, 59) | C61 (page 4, registers 122, 123) |
| FIR23              | C30 (page 4, registers 60, 61) | C62 (page 4, registers 124, 125) |
| FIR24              | C31 (page 4, registers 62, 63) | C63 (page 4, registers 126, 127) |

### 8.3.11.4 Decimation Filter

The TLV320ADC3100 offers three different types of decimation filters. The integrated digital decimation filter removes high-frequency content and downsamples the audio data from an initial sampling rate of AOSR  $\times$  f<sub>S</sub> to the final output sampling rate of f<sub>S</sub>. Decimation filtering is achieved using a higher-order cascaded integrator-comb (CIC) filter followed by linear-phase FIR filters. The decimation filter cannot be chosen by itself; this filter is implicitly set through the chosen processing block.

This section describes the properties of the available filters A, B, and C.



#### 8.3.11.4.1 Decimation Filter A

This filter is intended for use at sampling rates up to 48 kHz. When configuring this filter, the oversampling ratio of the ADC can either be 128 or 64. For highest performance, the oversampling ratio must be set to 128. Filter A can also be used for 96 kHz at an AOSR of 64. 表 10 specifies the performance of filter A. 图 40 shows the frequency response for filter A.

表 10. Specification for ADC Decimation Filter A

| PARAMETER                    | CONDITION                              | VALUE (Typical)     | UNIT |
|------------------------------|----------------------------------------|---------------------|------|
| AOSR = 128                   |                                        | <u> </u>            |      |
| Filter gain pass band        | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.062               | dB   |
| Filter gain stop band        | 0.55 f <sub>S</sub> -64 f <sub>S</sub> | -73                 | dB   |
| Filter group delay           |                                        | 17 / f <sub>S</sub> | S    |
| Pass-band ripple, 8 kSPS     | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.062               | dB   |
| Pass-band ripple, 44.18 kSPS | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.05                | dB   |
| Pass-band ripple, 48 kSPS    | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.05                | dB   |
| AOSR = 64                    |                                        |                     |      |
| Filter gain pass band        | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.062               | dB   |
| Filter gain stop band        | 0.55 f <sub>S</sub> -32 f <sub>S</sub> | -73                 | dB   |
| Filter group delay           |                                        | 17 / f <sub>S</sub> | S    |
| Pass-band ripple, 8 kSPS     | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.062               | dB   |
| Pass-band ripple, 44.18 kSPS | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.05                | dB   |
| Pass-band ripple, 48 kSPS    | 0 f <sub>S</sub> -0.39 f <sub>S</sub>  | 0.05                | dB   |
| Pass-band ripple, 96 kSPS    | 0 kHz–20 kHz                           | 0.1                 | dB   |



ADC channel response for decimation filter A (red line corresponds to -73 dB)

图 40. ADC Decimation Filter A, Frequency Response



#### 8.3.11.4.2 Decimation Filter B

Filter B is intended to support sampling rates up to 96 kHz at an oversampling ratio of 64. 表 11 specifies the performance of filter B. 图 41 shows the frequency response for filter B.

表 11. Specification for ADC Decimation Filter B

| PARAMETER                    | CONDITION                             | VALUE (Typical)     | UNIT |
|------------------------------|---------------------------------------|---------------------|------|
| AOSR = 64                    | ·                                     |                     |      |
| Filter gain pass band        | 0 f <sub>S</sub> -0.39 f <sub>S</sub> | ±0.077              | dB   |
| Filter gain stop band        | 0.6 f <sub>S</sub> -32 f <sub>S</sub> | -46                 | dB   |
| Filter group delay           |                                       | 11 / f <sub>S</sub> | S    |
| Pass-band ripple, 8 kSPS     | 0 f <sub>S</sub> -0.39 f <sub>S</sub> | 0.076               | dB   |
| Pass-band ripple, 44.18 kSPS | 0 f <sub>S</sub> -0.39 f <sub>S</sub> | 0.06                | dB   |
| Pass-band ripple, 48 kSPS    | 0 f <sub>S</sub> -0.39 f <sub>S</sub> | 0.06                | dB   |
| Pass-band ripple, 96 kSPS    | 0 kHz-20 kHz                          | 0.11                | dB   |



ADC channel response for decimation filter B (red line corresponds to -44 dB)

图 41. ADC Decimation Filter B, Frequency Response

www.ti.com.cn

#### 8.3.11.4.3 Decimation Filter C

Filter type C, along with an AOSR of 32, is specially designed for 192-kSPS operation of the ADC. The pass band, which extends up to  $0.11 \times f_S$  (corresponds to 21 kHz), is suited for audio applications.  $\frac{1}{5}$  12 specifies the performance of filter C.

表 12. Specifications for ADC Decimation Filter C

| PARAMETER                                                 | CONDITION                              | VALUE (Typical)     | UNIT |
|-----------------------------------------------------------|----------------------------------------|---------------------|------|
| Filter gain from 0 f <sub>S</sub> to 0.11 f <sub>S</sub>  | 0 f <sub>S</sub> -0.11 f <sub>S</sub>  | ±0.033              | dB   |
| Filter gain from 0.28 f <sub>S</sub> to 16 f <sub>S</sub> | 0.28 f <sub>S</sub> -16 f <sub>S</sub> | -60                 | dB   |
| Filter group delay                                        |                                        | 11 / f <sub>S</sub> | S    |
| Pass-band ripple, 8 kSPS                                  | 0 f <sub>S</sub> -0.11 f <sub>S</sub>  | 0.033               | dB   |
| Pass-band ripple, 44.18 kSPS                              | 0 f <sub>S</sub> -0.11 f <sub>S</sub>  | 0.033               | dB   |
| Pass-band ripple, 48 kSPS                                 | 0 f <sub>S</sub> -0.11 f <sub>S</sub>  | 0.032               | dB   |
| Pass-band ripple, 96 kSPS                                 | 0 f <sub>S</sub> -0.11 f <sub>S</sub>  | 0.032               | dB   |
| Pass-band ripple, 192 kSPS                                | 0 kHz–20 kHz                           | 0.086               | dB   |



ADC channel response for decimation filter C (red line corresponds to -60 dB)

图 42. ADC Decimation Filter C, Frequency Response

#### 8.3.11.5 ADC Data Interface

The decimation filter and signal processing block in the ADC channel passes 32-bit data words to the audio serial interface one time every frame (WCLK). During each frame (WCLK), a pair of data words (for the left and right channels) is passed. The audio serial interface rounds the data to the required word length of the interface before converting to serial data per the different modes for audio serial interface.

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

#### 8.3.12 TLV320ADC3100 Comparison

表 13 lists a comparison between the TLV320ADC3100, TLV320ADC3101, and TLV320ADC3001. The TLV320ADC3100 is form-factor and software compatible with the TLV320ADC3101.

表 13. Device Comparison Table

| FEATURES                   | TLV320ADC3101           | TLV320ADC3001                             | TLV320ADC3100           |
|----------------------------|-------------------------|-------------------------------------------|-------------------------|
| Number of ADCs             | 2                       | 2                                         | 2                       |
| Number of inputs/outputs   | 6, digital I / f        | 3, digital I / f                          | 4, digital I / f        |
| Resolution (bits)          | 24                      | 24                                        | 24                      |
| Control interface          | I <sup>2</sup> C        | I <sup>2</sup> C                          | I <sup>2</sup> C        |
| Digital audio interface    | LJ, RJ, I2S, DSP, TDM   | LJ, RJ, I2S, DSP, TDM                     | LJ, RJ, I2S, DSP, TDM   |
| Digital microphone support | Yes                     | No                                        | No                      |
| Number of GPIOs            | 2                       | 0                                         | 1                       |
| Number of Microphone bias  | 2                       | 1                                         | 1                       |
| Package                    | 4-mm × 4-mm, 24-pin QFN | 2.24-mm × 2.16-mm, 16-pin<br>DSBGA (WCSP) | 4-mm × 4-mm, 24-pin QFN |

#### 8.4 Device Functional Modes

#### 8.4.1 Recording Mode

The recording mode is activated when the ADC blocks are enabled. The record path operates from 8 kHz to 48 kHz in single-rate mode and up to 96 kHz in dual-rate mode. This mode contains programmable input channel configurations supporting single-ended and differential setups. In order to provide optimal system power management, the stereo recording path can be powered up one channel at time, to support when only mono record capability is required. Digital signal processing blocks can remove audible noise that may be introduced by mechanical coupling. The TLV320ADC3100 includes automatic gain control (AGC).

#### 8.5 Programming

# 8.5.1 Digital Control Serial Interface

#### 8.5.1.1 $^{\circ}$ C Control Mode

The TLV320ADC3100 supports the  $I^2C$  control protocol and is capable of both standard and fast modes. Standard mode is up to 100 kHz and fast mode is up to 400 kHz. When in  $I^2C$  control mode, the TLV320ADC3100 can be configured for one of four different addresses, using the  $I^2C$  and  $I^2C$  and  $I^2C$  pins, which control the two LSBs of the device address. The five MSBs of the device address are fixed as 0011 0 and cannot be changed, whereas the two LSBs are given by  $I^2C$  addresses resulting from this configuration.

表 14. I<sup>2</sup>C Slave Device Addresses for I2C\_ADR1, I2C\_ADR0 Settings

| I2C_ADR1 | I2C_ADR0 | DEVICE ADDRESS |
|----------|----------|----------------|
| 0        | 0        | 0011 000       |
| 0        | 1        | 0011 001       |
| 1        | 0        | 0011 010       |
| 1        | 1        | 0011 011       |

I<sup>2</sup>C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on the I<sup>2</sup>C bus only drive the bus lines low by connecting them to ground; they never drive the bus lines high. Instead, the bus wires are pulled high by pullup resistors, so the bus wires are high when no device is driving them low. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.

Communication on the I<sup>2</sup>C bus always takes place between two devices, one acting as the master and the other acting as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction of the master. Some I<sup>2</sup>C devices can act as masters or slaves, but the TLV320ADC3100 can only act as a slave device.



ZHCSHY2-MARCH 2018 www.ti.com.cn

An I2C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data are transmitted across the I<sup>2</sup>C bus in groups of eight bits. To send a bit on the I<sup>2</sup>C bus, the SDA line is driven to the appropriate level when SCL is low (a low on SDA indicates the bit is 0; a high indicates the bit is 1). When the SDA line has settled, the SCL line is brought high, then low. This pulse on SCL clocks the SDA bit into the receiver shift register.

The I<sup>2</sup>C bus is bidirectional: the SDA line is used both for transmitting and receiving data. When a master reads from a slave, the slave drives the data line; when a master sends to a slave, the master drives the data line. Under normal circumstances, the master drives the clock line.

Most of the time the bus is idle, no communication is taking place, and both lines are high. When communication is taking place, the bus is active. Only master devices can start a communication by causing a START condition on the bus. Normally, the data line is only allowed to change state when the clock line is low. If the data line changes state when the clock line is high, the state is either a START condition or its counterpart, a STOP condition. A START condition is when the clock line is high and the data line goes from high to low. A STOP condition is when the clock line is high and the data line goes from low to high.

After the master issues a START condition, the master sends a byte indicating the slave device to communicate with. This byte is called the address byte. Each device on an I<sup>2</sup>C bus has a unique 7-bit address that is used to respond with. (Slaves can also have 10-bit addresses; see the I<sup>2</sup>C specification for details.) The master sends an address in the address byte, together with a bit that indicates whether the slave device is to be read from or written to.

Every byte transmitted on the I<sup>2</sup>C bus, whether address or data, is acknowledged with an acknowledge bit. When a master has finished sending a byte (eight data bits) to a slave, the master stops driving SDA and waits for the slave to acknowledge the byte. The slave acknowledges the byte by pulling SDA low. The master then sends a clock pulse to clock the acknowledge bit. Similarly, when a master has finished reading a byte, the master pulls SDA low to acknowledge this read to the slave. The master then sends a clock pulse to clock the bit.

A not-acknowledge is performed by leaving SDA high during an acknowledge cycle. If the master attempts to address a device not present on the bus, then the master receives a not-acknowledge because no device is present at that address to pull the line low.

When a master has finished communicating with a slave, the master may issue a STOP condition. When a STOP condition is issued, the bus becomes idle again. A master may also issue another START condition. If a START condition is issued when the bus is active, this condition is called a repeated START condition.

The TLV320ADC3100 also responds to and acknowledges a general call, which consists of the master issuing a command with a slave address byte of 00h. 8 43 and 44 show timing diagrams for 12 write and read operations, respectively.



图 43. I<sup>2</sup>C Write



图 44. I<sup>2</sup>C Read



In the case of an I<sup>2</sup>C register write, if the master does not issue a STOP condition, then the device enters autoincrement mode. So in the next eight clocks, the data on SDA are treated as the data for the next incremental register.

Similarly, after the device has transmitted the 8-bit data from the addressed register for an I<sup>2</sup>C register read, and if the master issues an acknowledge, the slave then takes control of the SDA bus and transmits the next eight clocks of data for the next incremental register.

#### 8.6 Register Maps

#### 8.6.1 Control Registers

This section describes the control registers for the TLV320ADC3100 in detail. All registers are eight bits in width, with bit 7 referring to the most-significant bit of each register and bit 0 referring to the least-significant bit.

Pages 0, 1, 4, 5, and 32-47 are available. All other pages are reserved. Do not read from or write to reserved pages.

The procedure for register access is:

- Select page N (write data N to register 0 regardless of the current page number)
- Read or write data from or to valid registers in page N
- Select new page M (write data M to register 0 regardless of the current page number)
- · Read or write data from or to valid registers in page M
- Repeat as needed

表 15. Page, Register Map

| REGISTER NO.                                                                                        | REGISTER NAME                                    |  |  |  |  |
|-----------------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--|--|
| PAGE 0: (Clock Multipliers and Dividers, Serial Interfaces, Flags, GPIO Interrupts and Programming) |                                                  |  |  |  |  |
| 0                                                                                                   | Page Control Register                            |  |  |  |  |
| 1                                                                                                   | S/W RESET                                        |  |  |  |  |
| 2                                                                                                   | Reserved                                         |  |  |  |  |
| 3                                                                                                   | Reserved                                         |  |  |  |  |
| 4                                                                                                   | Clock-Gen Multiplexing                           |  |  |  |  |
| 5                                                                                                   | PLL P and R-VAL                                  |  |  |  |  |
| 6                                                                                                   | PLL J-VAL                                        |  |  |  |  |
| 7                                                                                                   | PLL D-VAL MSB                                    |  |  |  |  |
| 8                                                                                                   | PLL D-VAL LSB                                    |  |  |  |  |
| 9–17                                                                                                | Reserved                                         |  |  |  |  |
| 18                                                                                                  | ADC NADC                                         |  |  |  |  |
| 19                                                                                                  | ADC MADC                                         |  |  |  |  |
| 20                                                                                                  | ADC AOSR                                         |  |  |  |  |
| 21                                                                                                  | ADC IADC                                         |  |  |  |  |
| 22                                                                                                  | ADC Digital Engine Decimation                    |  |  |  |  |
| 23–24                                                                                               | Reserved                                         |  |  |  |  |
| 25                                                                                                  | CLKOUT MUX                                       |  |  |  |  |
| 26                                                                                                  | CLKOUT M Divider                                 |  |  |  |  |
| 27                                                                                                  | ADC Audio Interface Control 1                    |  |  |  |  |
| 28                                                                                                  | Data Slot Offset Programmability 1 (Ch_Offset_1) |  |  |  |  |
| 29                                                                                                  | ADC Interface Control 2                          |  |  |  |  |
| 30                                                                                                  | BCLK N Divider                                   |  |  |  |  |
| 31                                                                                                  | Secondary Audio Interface Control 1              |  |  |  |  |
| 32                                                                                                  | Secondary Audio Interface Control 2              |  |  |  |  |
| 33                                                                                                  | Secondary Audio Interface Control 3              |  |  |  |  |
| 34                                                                                                  | I <sup>2</sup> S Sync                            |  |  |  |  |



# Register Maps (接下页)

表 15. Page, Register Map (接下页)

| REGISTER NO. | REGISTER NAME                                    |  |  |  |
|--------------|--------------------------------------------------|--|--|--|
| 35           | Reserved                                         |  |  |  |
| 36           | ADC Flag Register                                |  |  |  |
| 37           | Data Slot Offset Programmability 2 (Ch_Offset_2) |  |  |  |
| 38           | I <sup>2</sup> S TDM Control Register            |  |  |  |
| 39–41        | Reserved                                         |  |  |  |
| 42           | Interrupt Flags (Overflow)                       |  |  |  |
| 43           | Interrupt Flags (Overflow)                       |  |  |  |
| 44           | Reserved                                         |  |  |  |
| 45           | Interrupt Flags-ADC                              |  |  |  |
| 46           | Reserved                                         |  |  |  |
| 47           | Interrupt Flags-ADC                              |  |  |  |
| 48           | INT1 Interrupt Control                           |  |  |  |
| 49           | INT2 Interrupt Control                           |  |  |  |
| 50           | Reserved                                         |  |  |  |
| 51           | Reserved                                         |  |  |  |
| 52           | GPIO1 Control                                    |  |  |  |
| 53           | DOUT (Out Pin) Control                           |  |  |  |
| 54–56        | Reserved                                         |  |  |  |
| 57           | ADC Sync Control 1                               |  |  |  |
| 58           | ADC Sync Control 2                               |  |  |  |
| 59           | ADC CIC Filter Gain Control                      |  |  |  |
| 60           | Reserved                                         |  |  |  |
| 61           | ADC Processing Block Selection                   |  |  |  |
| 62           | Programmable Instruction Mode Control Bits       |  |  |  |
| 63–79        | Reserved                                         |  |  |  |
| 80           | Reserved                                         |  |  |  |
| 81           | ADC Digital                                      |  |  |  |
| 82           | ADC Fine Volume Control                          |  |  |  |
| 83           | Left ADC Volume Control                          |  |  |  |
| 84           | Right ADC Volume Control                         |  |  |  |
| 85           | ADC Phase Compensation                           |  |  |  |
| 86           | Left AGC Control 1                               |  |  |  |
| 87           | Left AGC Control 2                               |  |  |  |
| 88           | Left AGC Maximum Gain                            |  |  |  |
| 89           | Left AGC Attack Time                             |  |  |  |
| 90           | Left AGC Decay Time                              |  |  |  |
| 91           | Left AGC Noise Debounce                          |  |  |  |
| 92           | Left AGC Signal Debounce                         |  |  |  |
| 93           | Left AGC Gain                                    |  |  |  |
| 94           | Right AGC Control 1                              |  |  |  |
| 95           | Right AGC Control 2                              |  |  |  |
| 96           | Right AGC Maximum Gain                           |  |  |  |
| 97           | Right AGC Attack Time                            |  |  |  |
| 98           | Right AGC Decay Time                             |  |  |  |
| 99           | Right AGC Noise Debounce                         |  |  |  |
| 100          | Right AGC Signal Debounce                        |  |  |  |

# TEXAS INSTRUMENTS

# Register Maps (接下页)

# 表 15. Page, Register Map (接下页)

| REGISTER NO.                                                      | REGISTER NAME                                        |  |  |  |  |
|-------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|
| 101                                                               | Right AGC Gain                                       |  |  |  |  |
| 102–127                                                           | Reserved                                             |  |  |  |  |
| PAGE1: (ADC Routing, PGA,                                         | Power-Controls, and so forth)                        |  |  |  |  |
| 0                                                                 | Page Control Register                                |  |  |  |  |
| 1–25                                                              | Reserved                                             |  |  |  |  |
| 26                                                                | Dither Control                                       |  |  |  |  |
| 27–50                                                             | Reserved                                             |  |  |  |  |
| 51                                                                | MICBIAS Control                                      |  |  |  |  |
| 52                                                                | Left ADC Input Selection for Left PGA                |  |  |  |  |
| 53                                                                | Reserved                                             |  |  |  |  |
| 54                                                                | Left ADC Input Selection for Left PGA                |  |  |  |  |
| 55                                                                | Right ADC Input Selection for Right PGA              |  |  |  |  |
| 56                                                                | Reserved                                             |  |  |  |  |
| 57                                                                | Right ADC Input Selection for Right PGA              |  |  |  |  |
| 58                                                                | Reserved                                             |  |  |  |  |
| 59                                                                | Left Analog PGA Setting                              |  |  |  |  |
| 60                                                                | Right Analog PGA Setting                             |  |  |  |  |
| 61                                                                | ADC Low-Current Modes                                |  |  |  |  |
| 62                                                                | ADC Analog PGA Flags                                 |  |  |  |  |
| 63–127                                                            | Reserved                                             |  |  |  |  |
| PAGE 2: Reserved. Do not re                                       | ad or write to this page.                            |  |  |  |  |
| PAGE 3: Reserved. Do not re                                       | ad or write to this page.                            |  |  |  |  |
| PAGE 4: ADC Programmable                                          | Coefficients RAM (1:63)                              |  |  |  |  |
| PAGE 5: ADC Programmable Coefficients RAM (65:127)                |                                                      |  |  |  |  |
| PAGES 6–31: Reserved. Do not read from or write to these pages.   |                                                      |  |  |  |  |
| PAGES 32-47: ADC DSP Instruction RAM (Inst_0-Inst_511)            |                                                      |  |  |  |  |
| Page 32 Instructions Inst_0-Inst_31                               |                                                      |  |  |  |  |
| Page 33 Instructions Inst_32-Inst_63                              |                                                      |  |  |  |  |
| Page 34 Instruction Inst_64-I                                     | nst_95 through Page 47 Instruction Inst_480-Inst_511 |  |  |  |  |
| PAGES 48–255: Reserved. Do not read from or write to these pages. |                                                      |  |  |  |  |

表 16 lists the access codes for the TLV320ADC3100 registers.

# 表 16. TLV320ADC3100 Access Type Codes

| Access Type | Code | Description                            |
|-------------|------|----------------------------------------|
| R           | R    | Read                                   |
| R-W         | R/W  | Read or write                          |
| W           | W    | Write                                  |
| -n          |      | Value after reset or the default value |



# 8.6.2 Control Registers, Page 0: Clock Multipliers and Dividers, Serial Interfaces, Flags, Interrupts and Programming of GPIOs

注

Valid pages are 0, 1, 4, 5, 32-47. All other pages are reserved (do not access).

#### 8.6.2.1 Register 0: Page Control Register (address = 0d) [reset = 0000 0000b], Page 0

#### 图 45. Register 0: Page Control



#### 表 17. Register 0: Page Control Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                        |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PAGE SEL | R/W  | Oh    | 0000 0000: Page 0 selected<br>0000 0001: Page 1 selected<br><br>1111 1110: Page 254 selected (reserved)<br>1111 1111: Page 255 selected (reserved) |

#### 8.6.2.2 Register 1: Software Reset (address = 01d) [reset = 00h], Page 0

#### 图 46. Register 1: Software Reset

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0      |
|----------|----------|----------|----------|----------|----------|----------|--------|
| Reserved | SW_RST |
| R-0h     | W-0h   |

#### 表 18. Register 1: Software Reset Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                      |
|-----|----------|------|-------|------------------------------------------------------------------|
| 7:1 | Reserved | R    | 0h    | Reserved. Write only zeros to these bits.                        |
| 0   | SW_RST   | W    |       | Don't care     Self-clearing software reset for control register |

#### 8.6.2.3 Register 2: Reserved (address = 02d) [reset = 00h], Page 0

#### 图 47. Register 2: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-0h     |

#### 表 19. Register 2: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                              |
|-----|----------|------|-------|----------------------------------------------------------|
| 7:0 | Reserved | R    | 0h    | Reserved. Do not write any value other than reset value. |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# Instruments

#### 8.6.2.4 Register 3: Reserved (address = 03d) [reset = XXh], Page 0

#### 图 48. Register 3: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 20. Register 3: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

#### 8.6.2.5 Register 4: Clock-Gen Multiplexing (address = 04d) [reset = 00h], Page 0

# 图 49. Register 4: Clock-Gen Multiplexing<sup>(1)</sup>

| 7        | 6        | 5        | 4        | 3     | 2     | 1     | 0      |
|----------|----------|----------|----------|-------|-------|-------|--------|
| Reserved | Reserved | Reserved | Reserved | PLL_C | CLKIN | CODEC | _CLKIN |
| R-0h     | R-0h     | R-0h     | R-0h     | R/W-  | -00h  | R/W-  | 00h    |

(1) See 🛭 27 for more details on clock generation multiplexing and dividers.

#### 表 21. Register 4: Clock-Gen Multiplexing Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                     |
|-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved    | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                        |
| 3:2 | PLL_CLKIN   | R/W  | 00h   | 00: PLL_CLKIN = MCLK (device pin) 01: PLL_CLKIN = BCLK (device pin) 10: Reserved. Do not use. 11: PLL_CLKIN = logic level 0                     |
| 1:0 | CODEC_CLKIN | R/W  | 00h   | 00: CODEC_CLKIN = MCLK (device pin) 01: CODEC_CLKIN = BCLK (device pin) 10: Reserved. Do not use. 11: CODEC_CLKIN = PLL_CLK (generated on-chip) |

#### 8.6.2.6 Register 5: PLL P and R-VAL (address = 05d) [reset = 11h], Page 0

#### 图 50. Register 5: PLL P and R-VAL

| 7      | 6 | 5        | 4 | 3 | 2     | 1     | 0 |
|--------|---|----------|---|---|-------|-------|---|
| PLL ON |   | PLL DIV  |   |   | PLL M | ULT R |   |
| R/W-0h |   | R/W-001h |   |   | R/W-0 | 0001h |   |

# 表 22. Register 5: PLL P and R-VAL Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                               |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PLL ON     | R/W  | 0h    | 0: PLL is powered down 1: PLL is powered up                                                                                                               |
| 6:4 | PLL DIV    | R/W  | 001h  | 000: PLL divider P = 8 001: PLL divider P = 1 010: PLL divider P = 2 110: PLL divider P = 6 111: PLL divider P = 7                                        |
| 3:0 | PLL MULT R | R/W  | 0001h | 0000: PLL multiplier R = 16<br>0001: PLL multiplier R = 1<br>0010: PLL multiplier R = 2<br><br>1110: PLL multiplier R = 14<br>1111: PLL multiplier R = 15 |

www.ti.com.cn ZHCSHY2-MARCH 2018

#### 8.6.2.7 Register 6: PLL J-VAL (address = 06d) [reset = 0000 0100b], Page 0

#### 图 51. Register 6: PLL J-VAL

| 7        | 6        | 5 | 4 | 3      | 2     | 1 | 0 |
|----------|----------|---|---|--------|-------|---|---|
| Reserved | Reserved |   |   | PLL 、  | J-VAL |   |   |
| R/W-0h   | R/W-0h   |   |   | R/W-00 | 0100h |   |   |

#### 表 23. Register 6: PLL J-VAL Field Descriptions

| Bit | Field     | Туре | Reset    | Description                                                                                                                                                                                                                    |
|-----|-----------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved  | R/W  | 0h       | Reserved. Write only zeros to these bits.                                                                                                                                                                                      |
| 5:0 | PLL J-VAL | R/W  | 00 0100h | 00 0000: Do not use (reserved) 00 0001: PLL multiplier J = 1 00 0010: PLL multiplier J = 2 00 0011: PLL multiplier J = 3 00 0100: PLL multiplier J = 4 (default) 11 1110: PLL multiplier J = 62 11 1111: PLL multiplier J = 63 |

#### 8.6.2.8 Register 7: PLL D-VAL MSB (address = 07d) [reset = 00h], Page 0

This register is updated when page 0, register 8 is written immediately after page 0, register 7 is written.

# 图 52. Register 7: PLL D-VAL MSB

| 7        | 6        | 5 | 4 | 3       | 2       | 1 | 0 |
|----------|----------|---|---|---------|---------|---|---|
| Reserved | Reserved |   |   | PLL D-\ | /AL MSB |   |   |
| R/W-0h   | R/W-0h   |   |   | R/W-00  | 0 0000h |   |   |

#### 表 24. Register 7: PLL D-VAL MSB Field Descriptions

|   | Bit | Bit Field Type I |     | Reset    | Description                               |
|---|-----|------------------|-----|----------|-------------------------------------------|
|   | 7:6 | Reserved         | R/W | 0h       | Reserved. Write only zeros to these bits. |
| Ī | 5:0 | PLL D-VAL MSB    | R/W | 00 0000h | PLL fractional multiplier bits 13:8.      |

#### 8.6.2.9 Register 8: PLL D-VAL LSB (address = 08d) [reset = 00h], Page 0

This register must be written immediately after writing to page 0, register 7.

#### 图 53. Register 8: PLL D-VAL LSB



#### 表 25. Register 8: PLL D-VAL LSB Field Descriptions

| Bit | Field         | Туре | Reset | Description                         |
|-----|---------------|------|-------|-------------------------------------|
| 7:0 | PLL D-VAL LSB | R/W  | 0h    | PLL fractional multiplier bits 7:0. |

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# 8.6.2.10 Registers 9–17: Reserved (addresses = 09d, 10d, 11d, 12d, 13d, 14d, 15d, 16d, 17d) [reset = XXh], Page 0

#### 图 54. Registers 9-17: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 26. Registers 9-17: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |

# 8.6.2.11 Register 18: ADC NADC Clock Divider (address = 18d) [reset = 0000 0001b], Page 0

#### 图 55. Register 18: ADC NADC Clock Divider

| 7            | 6             | 5            | 4 | 3 | 2 | 1 | 0 |  |
|--------------|---------------|--------------|---|---|---|---|---|--|
| NADC CLK PWR |               | NADC CLK DIV |   |   |   |   |   |  |
| R/W-0h       | R/W-000 0001h |              |   |   |   |   |   |  |

#### 表 27. Register 18: ADC NADC Clock Divider Field Descriptions

| Bit | Field        | Туре | Reset        | Description                                                                                                                                                                            |
|-----|--------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | NADC CLK PWR | R/W  | Oh           | NADC clock divider power control: 0: NADC clock divider is powered down 1: NADC clock divider is powered up                                                                            |
| 6:0 | NADC CLK DIV | R/W  | 000<br>0001h | NADC value: 000 0000: NADC clock divider = 128 000 0001: NADC clock divider = 1 000 0010: NADC clock divider = 2 111 1110: NADC clock divider = 126 111 1111: NADC clock divider = 127 |

#### 8.6.2.12 Register 19: ADC MADC Clock Divider (address = 19d) [reset = 0000 0001b], Page 0

#### 图 56. Register 19: ADC MADC Clock Divider

| 7            | 6 | 5             | 4 | 3 | 2 | 1 | 0 |  |
|--------------|---|---------------|---|---|---|---|---|--|
| MADC CLK PWR |   | MADC CLK DIV  |   |   |   |   |   |  |
| R/W-0h       |   | R/W-000 0001h |   |   |   |   |   |  |

#### 表 28. Register 19: ADC MADC Clock Divider Field Descriptions

| Bit | Field        | Туре | Reset        | Description                                                                                                                                                                                |
|-----|--------------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MADC CLK PWR |      |              | O: ADC MADC clock divider is powered down     ADC MADC clock divider is powered up                                                                                                         |
| 6:0 | MADC CLK DIV | R/W  | 000<br>0001h | 000 0000: MADC clock divider = 128<br>000 0001: MADC clock divider = 1<br>000 0010: MADC clock divider = 2<br><br>111 1110: MADC clock divider = 126<br>111 1111: MADC clock divider = 127 |



ZHCSHY2-MARCH 2018 www.ti.com.cn

#### 8.6.2.13 Register 20: ADC AOSR (address = 20d) [reset = 1000 0000b], Page 0

#### 图 57. Register 20: ADC AOSR<sup>(1)</sup>

| 7        | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------|----------------|---|---|---|---|---|---|--|--|--|
| ADC AOSR |                |   |   |   |   |   |   |  |  |  |
|          | R/W-1000 0000h |   |   |   |   |   |   |  |  |  |

(1) The AOSR must be an integral multiple of the ADC decimation factor.

#### 表 29. Register 20: ADC AOSR Field Descriptions

| Bit | Field    | Туре | Reset         | Description                                                                                           |
|-----|----------|------|---------------|-------------------------------------------------------------------------------------------------------|
| 7:0 | ADC AOSR | R/W  | 1000<br>0000h | ADC oversampling value (AOSR):<br>0000 0000: AOSR = 256<br>0000 0001: AOSR = 1<br>0000 0010: AOSR = 2 |
|     |          |      |               | <br>1111 1110: AOSR = 254<br>1111 1111: AOSR = 255                                                    |

# 8.6.2.14 Register 21: ADC IADC (address = 21d) [reset = 1000 0000b], Page 0

# 图 58. Register 21: ADC IADC(1)

| 7 | 6              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|---|----------------|---|---|---|---|---|---|--|--|--|
|   | ADC IADC       |   |   |   |   |   |   |  |  |  |
|   | R/W-1000 0000h |   |   |   |   |   |   |  |  |  |

(1) The IADC must be an integral multiple of the ADC decimation factor.

#### 表 30. Register 21: ADC IADC Field Descriptions

| Bit | Field    | Туре | Reset         | Description                                                                                                                                                                                                                  |
|-----|----------|------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ADC IADC | R/W  | 1000<br>0000h | 0000 0000: Reserved. Do not use.  Number of instructions for the ADC digital filter engine (IADC): 0000 0001: IADC = 2 0000 0010: IADC = 4 1011 1111: IADC = 382 1100 0000: IADC = 384 1100 0001-1111 1111: IADC = Up to 510 |

#### 8.6.2.15 Register 22: ADC Digital Filter Engine Decimation (address = 22d) [reset = 0000 0100b], Page 0

#### 图 59. Register 22: ADC Digital Filter Engine Decimation

| 7        | 6        | 5        | 4        | 3 | 2      | 1      | 0 |
|----------|----------|----------|----------|---|--------|--------|---|
| Reserved | Reserved | Reserved | Reserved |   | DEC F  | RATIO  |   |
| R-0h     | R-0h     | R-0h     | R-0h     |   | R/W- 0 | )1000h |   |

#### 表 31. Register 22: ADC Digital Filter Engine Decimation Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                            |
|-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved  | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                               |
| 3:0 | DEC RATIO | R/W  | 0100h | 0000: Decimation ratio in the ADC digital filter engine = 16 0001: Decimation ratio in the ADC digital filter engine = 1 0010: Decimation ratio in the ADC digital filter engine = 2   |
|     |           |      |       | 1101: Decimation ratio in the ADC digital filter engine = 13 1110: Decimation ratio in the ADC digital filter engine = 14 1111: Decimation ratio in the ADC digital filter engine = 15 |

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# 8.6.2.16 Registers 23-24 (addresses) = 23d, 24d) [reset = XXh], Page 0

#### 图 60. Registers 23-24

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 32. Registers 23-24 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |

#### 8.6.2.17 Register 25: CLKOUT MUX (address = 25d) [reset = 00h], Page 0

# 图 61. Register 25: CLKOUT MUX

| 7        | 6        | 5        | 4        | 3        | 2 | 1          | 0 |
|----------|----------|----------|----------|----------|---|------------|---|
| Reserved | Reserved | Reserved | Reserved | Reserved |   | CDIV_CLKIN |   |
| R-0h     | R-0h     | R-0h     | R-0h     | R-0h     |   | R/W-000h   |   |

#### 表 33. Register 25: CLKOUT MUX Field Descriptions

| Bit  | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                            |
|------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3  | Reserved   | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                               |
| 2: 0 | CDIV_CLKIN | R/W  | 000h  | 000: CDIV_CLKIN = MCLK (device pin) 001: CDIV_CLKIN = BCLK (device pin) 010: Reserved. Do not use. 011: CDIV_CLKIN = PLL_CLK (generated on-chip) 100: Reserved. Do not use. 101: Reserved. Do not use. 110: CDIV_CLKIN = ADC_CLK (generated on-chip) 111: CDIV_CLKIN = ADC_MOD_CLK (generated on-chip) |

# 8.6.2.18 Register 26: CLKOUT M Divider (address = 26d) [reset = 0000 0001b], Page 0

# 图 62. Register 26: CLKOUT M Divider

| 7                | 6 | 5            | 4 | 3             | 2 | 1 | 0 |
|------------------|---|--------------|---|---------------|---|---|---|
| CLKOUT M DIV PWR |   | CLKOUT M DIV |   |               |   |   |   |
| R/W-0h           |   |              |   | R/W-000 0001h | ) |   |   |

#### 表 34. Register 26: CLKOUT M Divider Field Descriptions

| Bit | Field            | Туре | Reset        | Description                                                                                                                                                                      |
|-----|------------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CLKOUT M DIV PWR | R/W  | 0h           | CLKOUT M divider is powered down     CLKOUT M divider is powered up                                                                                                              |
| 6:0 | CLKOUT M DIV     | R/W  | 000<br>0001h | 000 0000: CLKOUT divider M = 128<br>000 0001: CLKOUT divider M = 1<br>000 0010: CLKOUT divider M = 2<br><br>111 1110: CLKOUT divider M = 126<br>111 1111: CLKOUT divider M = 127 |

www.ti.com.cn ZHCSHY2-MARCH 2018

# 8.6.2.19 Register 27: ADC Audio Interface Control 1 (address = 27d) [reset = 00h], Page 0

#### 图 63. Register 27: ADC Audio Interface Control 1

| 7               | 6       | 5            | 4                         | 3      | 2    | 1        | 0              |
|-----------------|---------|--------------|---------------------------|--------|------|----------|----------------|
| ADC in          | terface | ADC interfac | ADC interface word length |        | WCLK | Reserved | Tri-State DOUT |
| R/W-00h R/W-00h |         | -00h         | R/W-0h                    | R/W-0h | R-0h | R/W-0h   |                |

#### 表 35. Register 27: ADC Audio Interface Control 1 Field Descriptions

| Bit | Field                     | Туре | Reset | Description                                                                                                                                                     |
|-----|---------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ADC interface             | R/W  | 00h   | 00: ADC interface = I <sup>2</sup> S 01: ADC interface = DSP 10: ADC interface = RJF 11: ADC interface = LJF                                                    |
| 5:4 | ADC interface word length | R/W  | 00h   | 00: ADC interface word length = 16 bits 01: ADC interface word length = 20 bits 10: ADC interface word length = 24 bits 11: ADC interface word length = 32 bits |
| 3   | BCLK                      | R/W  | 0h    | 0: BCLK is input 1: BCLK is output                                                                                                                              |
| 2   | WCLK                      | R/W  | 0h    | 0: WCLK is input<br>1: WCLK is output                                                                                                                           |
| 1   | Reserved                  | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                        |
| 0   | Tri-State DOUT            | R/W  | 0h    | 0: Tri-stating of DOUT: disabled 1: Tri-stating of DOUT: enabled                                                                                                |

#### 8.6.2.20 Register 28: Data Slot Offset Programmability 1 (Ch\_Offset\_1) (address = 28d) [reset = 00h], Page 0

#### 图 64. Register 28: Data Slot Offset Programmability 1 (Ch\_Offset\_1)



#### 表 36. Register 28: Data Slot Offset Programmability 1 (Ch\_Offset\_1) Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                               |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CH_OFFSET_1 | R/W  | 0h    | 0000 0000: Offset = 0 BCLKs. Offset is measured with respect to WCLK rising edge in DSP mode. (1) 0000 0001: Offset = 1 BCLKs 0000 0010: Offset = 2 BCLKs |
|     |             |      |       | <br>1111 1110: Offset = 254 BCLKs<br>1111 1111: Offset = 255 BCLKs                                                                                        |

<sup>(1)</sup> Usage controlled by page 0, register 38, bit 0.

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.21 Register 29: ADC Interface Control 2 (address = 29d) [reset = 0000 0010b], Page 0

#### 图 65. Register 29: ADC Interface Control 2



#### 表 37. Register 29: ADC Interface Control 2 Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                                                                          |
|-----|--------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved                 | R/W  | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                             |
| 3   | BCLK_INVERT              | R/W  | 0h    | 0: BCLK is not inverted (valid for both primary and secondary BCLK) 1: BCLK is inverted (valid for both primary and secondary BCLK)                                                                                                  |
| 2   | BWCLK_PWR codec inactive | R/W  | Oh    | 0: BCLK and WCLK are active even with the codec powered down: disabled (valid for both primary and secondary BCLK) 1: BCLK and WCLK are active even with the codec powered down: enabled (valid for both primary and secondary BCLK) |
| 1:0 | BDIV_CLKIN               | R/W  | 10h   | 00: Reserved. Do not use. 01: Reserved. Do not use. 10: BDIV_CLKIN = ADC_CLK (generated on-chip) 11: BDIV_CLKIN = ADC_MOD_CLK (generated on-chip)                                                                                    |

#### 8.6.2.22 Register 30: BCLK N Divider (address = 30d) [reset = 0000 0001b], Page 0

#### 图 66. Register 30: BCLK N Divider

| 7          | 6 | 5 | 4 | 3             | 2 | 1 | 0 |
|------------|---|---|---|---------------|---|---|---|
| BCLK N PWR |   |   |   | BCLK N DIV    |   |   |   |
| R/W-0h     |   |   |   | R/W-000 0001h |   |   |   |

#### 表 38. Register 30: BCLK N Divider Field Descriptions

| Bit | Field      | Туре | Reset        | Description                                                                                                                                                                      |
|-----|------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BCLK N PWR | R/W  | 0h           | 0: BCLK N divider is powered down 1: BCLK N divider is powered up                                                                                                                |
| 6:0 | BCLK N DIV | R/W  | 000<br>0001h | 000 0000: CLKOUT divider N = 128<br>000 0001: CLKOUT divider N = 1<br>000 0010: CLKOUT divider N = 2<br><br>111 1110: CLKOUT divider N = 126<br>111 1111: CLKOUT divider N = 127 |



#### 8.6.2.23 Register 31: Secondary Audio Interface Control 1 (address = 31d) [reset = 00h], Page 0

#### 图 67. Register 31: Secondary Audio Interface Control 1

| 7        | 6          | 5         | 4        | 3          | 2        | 1        | 0        |
|----------|------------|-----------|----------|------------|----------|----------|----------|
| Reserved | Sec BCLK f | rom GPIO1 | Sec BCLK | from GPIO1 | Reserved | Reserved | Reserved |
| R-0h     | R/W        | -00h      | R/W      | /-00h      | R/W-0h   | R/W-0h   | R-0h     |

#### 表 39. Register 31: Secondary Audio Interface Control 1 Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                         |
|-----|---------------------|------|-------|-------------------------------------------------------------------------------------|
| 7   | Reserved            | R    | 0h    | Reserved. Do not write any value other than reset value.                            |
| 6:5 | Sec BCLK from GPIO1 | R/W  | 00h   | 00: Secondary BCLK is obtained from the GPIO1 pin 01, 10, 11: Reserved. Do not use. |
| 4:3 | Sec WCLK from GPIO1 | R/W  | 00h   | 00: Secondary WCLK is obtained from the GPIO1 pin 01, 10, 11: Reserved. Do not use. |
| 2:1 | Reserved            | R/W  | 0h    | Reserved. Do not use.                                                               |
| 0   | Reserved            | R    | 0h    | Reserved. Do not write any value other than reset value.                            |

# 8.6.2.24 Register 32: Secondary Audio Interface Control 2 (address = 32d) [reset = 00h], Page 0

# 图 68. Register 32: Secondary Audio Interface Control 2

| 7        | 6        | 5        | 4        | 3              | 2              | 1        | 0        |
|----------|----------|----------|----------|----------------|----------------|----------|----------|
| Reserved | Reserved | Reserved | Reserved | Choice of BCLK | Choice of WCLK | Reserved | Reserved |
| R-0h     | R-0h     | R-0h     | R-0h     | R/W-0h         | R/W-0h         | R-0h     | R-0h     |

#### 表 40. Register 32: Secondary Audio Interface Control 2 Field Descriptions

| Bit | Field          | Туре                                                          | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                              |
|-----|----------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 7:4 | Reserved       | R 0h Reserved. Do not write any value other than reset value. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved. Do not write any value other than reset value. |
| 3   | Choice of BCLK | R/W                                                           | 0h 0: Primary BCLK is used for audio interface and clocking 1: Secondary BCLK is used for audio interface and clocking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                          |
| 2   | Choice of WCLK | R/W                                                           | 0h 0: Primary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio interface and clocking 1: Secondary WCLK is used for audio int |                                                          |
| 1:0 | Reserved       | R                                                             | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved. Do not write any value other than reset value. |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.25 Register 33: Secondary Audio Interface Control 3 (address = 33d) [reset = 0001 0000b], Page 0

#### 图 69. Register 33: Secondary Audio Interface Control 3

| 7                      | 6                           | 5 4                    | 3 2                         | 1        | 0        |
|------------------------|-----------------------------|------------------------|-----------------------------|----------|----------|
| Source of Primary BCLK | Source of Secondary<br>BCLK | Source of Primary WCLK | Source of Secondary<br>WCLK | Reserved | Reserved |
| R/W-0h                 | R/W-0h                      | R/W-01h                | R/W-00h                     | R-0h     | R-0h     |

#### 表 41. Register 33: Secondary Audio Interface Control 3 Field Descriptions

| Bit | Field                    | Туре | Reset | Description                                                                                                                                                                    |
|-----|--------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Source of Primary BCLK   | R/W  | 0h    | Primary BCLK output = internally generated BCLK clock     Primary BCLK output = secondary BCLK                                                                                 |
| 6   | Source of Secondary BCLK | R/W  | 0h    | Secondary BCLK output = primary BCLK     Secondary BCLK output = internally generated BCLK clock                                                                               |
| 5:4 | Source of Primary WCLK   | R/W  | 01h   | 00: Reserved. Do not use. 01: Primary WCLK output = internally generated ADC_f <sub>S</sub> clock (default) 10: Primary WCLK output = secondary WCLK 11: Reserved. Do not use. |
| 3:2 | Source of Secondary WCLK | R/W  | 00h   | 00: Secondary WCLK output = primary WCLK 01: Reserved. Do not use. 10: Secondary WCLK output = internally generated ADC_f <sub>S</sub> clock 11: Reserved. Do not use.         |
| 1:0 | Reserved                 | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                       |

# 8.6.2.26 Register 34: fS Sync (address = 34d) [reset = 00h], Page 0

# 图 70. Register 34: I<sup>2</sup>S Sync

| 7               | 6                    | 5                       | 4        | 3        | 2        | 1                      | 0                               |
|-----------------|----------------------|-------------------------|----------|----------|----------|------------------------|---------------------------------|
| I2C hang detect | I2C hang detect flag | I2C general-call accept | Reserved | Reserved | Reserved | Re-sync logic disabled | Re-sync without soft-<br>muting |
| R/W-0h          | R-0h                 | R/W-0h                  | R-0h     | R-0h     | R-0h     | R/W-0h                 | R/W-0h                          |

# 表 42. Register 34: I<sup>2</sup>S Sync Field Descriptions

| Bit              | Field                       | Туре | Reset | Description                                                                                                                                               |  |  |
|------------------|-----------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7                | I2C hang detect             | R/W  | 0h    | O: Internal logic is enabled to detect the I <sup>2</sup> C hang and react accordingly  1: Internal logic is disabled to detect the I <sup>2</sup> C hang |  |  |
| 6 <sup>(1)</sup> | I2C hang detect flag        | R    | 0h    | 0: I <sup>2</sup> C hang is not detected 1: I <sup>2</sup> C hang detected flag; when set, this bit is cleared only af reading this register              |  |  |
| 5                | I2C general-call accept     | R/W  | 0h    | 0: I <sup>2</sup> C general-call address is ignored<br>1: Device accepts I <sup>2</sup> C general-call address                                            |  |  |
| 4:2              | Reserved                    | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                  |  |  |
| 1                | Re-sync logic disabled      | R/W  | 0h    | Re-sync logic is disabled for the ADC     Re-sync stereo ADC with codec interface if the group delay changed by more than ±ADC_f <sub>S</sub> / 4         |  |  |
| 0                | Re-sync without soft-muting | R/W  | 0h    | Re-sync is done without soft-muting the channel for the ADC     Re-sync is done by internally soft-muting the channel for the ADC                         |  |  |

<sup>(1)</sup> Read-only bit. Writes to this bit are not used anywhere.



www.ti.com.cn ZHCSHY2 – MARCH 2018

# 8.6.2.27 Register 35: Reserved (address = 35d) [reset = XXh], Page 0

# 图 71. Register 35: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 43. Register 35: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

# 8.6.2.28 Register 36: ADC Flag Register (address = 36d) [reset = 00h], Page 0

#### 图 72. Register 36: ADC Flag Register

| 7                 | 6                   | 5                   | 4        | 3                 | 2                   | 1                   | 0        |
|-------------------|---------------------|---------------------|----------|-------------------|---------------------|---------------------|----------|
| L-ADC PGA<br>gain | L-ADC<br>powered up | L-AGC not saturated | Reserved | R-ADC PGA<br>gain | R-ADC<br>powered up | R-AGC not saturated | Reserved |
| R-0h              | R-0h                | R-0h                | R-0h     | R-0h              | R-0h                | R-0h                | R-0h     |

#### 表 44. Register 36: ADC Flag Register Field Descriptions

| Bit              | Field               | Туре | Reset | Description                                                                                       |
|------------------|---------------------|------|-------|---------------------------------------------------------------------------------------------------|
| 7 <sup>(1)</sup> | L-ADC PGA gain      | R    | 0h    | 0: Left ADC PGA, applied gain ≠ programmed gain 1: Left ADC PGA, applied gain = programmed gain   |
| 6 <sup>(1)</sup> | L-ADC powered up    | R    | 0h    | 0: Left ADC powered down 1: Left ADC powered up                                                   |
| 5 <sup>(1)</sup> | L-AGC not saturated | R    | 0h    | Useft AGC not saturated     Left AGC applied gain = maximum applicable gain by the left AGC       |
| 4                | Reserved            | R    | 0h    | Reserved. Do not write any value other than reset value.                                          |
| 3 <sup>(1)</sup> | R-ADC PGA gain      | R    | 0h    | 0: Right ADC PGA, applied gain ≠ programmed gain 1: Right ADC PGA, applied gain = programmed gain |
| 2 <sup>(1)</sup> | R-ADC powered up    | R    | 0h    | 0: Right ADC powered down 1: Right ADC powered up                                                 |
| 1 <sup>(1)</sup> | R-AGC not saturated | R    | 0h    | Right AGC not saturated     Right AGC applied gain = maximum applicable gain by the right AGC     |
| 0                | Reserved            | R    | 0h    | Reserved. Do not write any value other than reset value.                                          |

<sup>(1)</sup> Read-only bits. Writes to this bit are not used anywhere.

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.29 Register 37: Data Slot Offset Programmability 2 (Ch\_Offset\_2) (address = 37d) [reset = 00h], Page 0

#### 图 73. Register 37: Data Slot Offset Programmability 2 (Ch\_Offset\_2)



#### 表 45. Register 37: Data Slot Offset Programmability 2 (Ch\_Offset\_2) Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                         |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CH OFFSET 2 | R/W  | Oh    | 0000 0000: Offset = 0 BCLKs. Offset is measured with respect to the end of the first channel <sup>(1)</sup> 0000 0001: Offset = 1 BCLKs 0000 0010: Offset = 2 BCLKs |
|     |             |      |       | <br>1111 1110: Offset = 254 BCLKs<br>1111 1111: Offset = 255 BCLKs                                                                                                  |

<sup>(1)</sup> Usage is controlled by page 0, register 38, bit 0, TIME\_SLOT\_MODE\_ENABLE.

# 8.6.2.30 Register 38: $l^2$ S TDM Control Register (address = 38d) [reset = 0000 0010b], Page 0

#### 图 74. Register 38: I<sup>2</sup>S TDM Control Register

| 7        | 6        | 5        | 4                    | 3      | 2         | 1             | 0              |
|----------|----------|----------|----------------------|--------|-----------|---------------|----------------|
| Reserved | Reserved | Reserved | Channel swap disable | Channe | l disable | EARLY_3-STATE | TIME_SLOT_MODE |
| R-0h     | R-0h     | R-0h     | R/W-0h               | R/W    | ′-00h     | R/W-1h        | R/W-0h         |

#### 表 46. Register 38: I<sup>2</sup>S TDM Control Register Field Descriptions

| Bit | Field                | Туре | Reset | Description                                                                                                                                                                                                                                                          |
|-----|----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved             | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                             |
| 4   | Channel swap disable | R/W  | 0h    | 0: Channel swap disabled 1: Channel swap enabled                                                                                                                                                                                                                     |
| 3:2 | Channel disable      | R/W  | 00h   | 00: Both left and right channels enabled 01: Left channel enabled 10: Right channel enabled 11: Both left and right channels disabled                                                                                                                                |
| 1   | EARLY_3-STATE        | R/W  | 1h    | 0: EARLY_3-STATE disabled 1: EARLY_3-STATE enabled                                                                                                                                                                                                                   |
| 0   | TIME_SLOT_MODE       | R/W  | Oh    | O: TIME_SLOT_MODE disabled – both channel offsets controlled by Ch_Offset_1 (page 0, register 28)  1: TIME_SLOT_MODE enabled – channel-1 offset controlled by Ch_Offset_1 (page 0, register 28) and channel-2 offset controlled by Ch_Offset_2 (page 0, register 37) |

# 8.6.2.31 Registers 39-41 (addresses) = 39d, 40d, 41d) [reset = XXh], Page 0

#### 图 75. Registers 39-41

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 47. Registers 39-41 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |

**STRUMENTS** 

#### 8.6.2.32 Register 42: Interrupt Flags (Overflow) (address = 42d) [reset = 00h], Page 0

#### 图 76. Register 42: Interrupt Flags (Overflow)

| 7        | 6        | 5        | 4        | 3                      | 2                       | 1                                | 0        |
|----------|----------|----------|----------|------------------------|-------------------------|----------------------------------|----------|
| Reserved | Reserved | Reserved | Reserved | Left ADC overflow flag | Right ADC overflow flag | ADC barrel-shifter overflow flag | Reserved |
| R-0h     | R-0h     | R-0h     | R-0h     | R-0h                   | R-0h                    | R-0h                             | R-0h     |

#### 表 48. Register 42: Interrupt Flags (Overflow) Field Descriptions

| Bit              | Field                            | Туре | Reset | Description                             |
|------------------|----------------------------------|------|-------|-----------------------------------------|
| 7:4              | Reserved                         | R    | 0h    | Reserved                                |
| 3 <sup>(1)</sup> | Left ADC overflow flag           | R    | 0h    | Left ADC overflow flag                  |
| 2 <sup>(1)</sup> | Right ADC overflow flag          | R    | 0h    | Right ADC overflow flag                 |
| 1 <sup>(1)</sup> | ADC barrel-shifter overflow flag | R    | 0h    | ADC barrel-shifter output-overflow flag |
| 0                | Reserved                         | R    | 0h    | Reserved                                |

<sup>(1)</sup> Sticky flag bits. These are read-only bits. These bits are automatically cleared when read and are set only if a new source trigger occurs.

#### 8.6.2.33 Register 43: Interrupt Flags (Overflow) (address = 43d) [reset = 00h], Page 0

#### 图 77. Register 43: Interrupt Flags (Overflow)

| 7        | 6        | 5        | 4        | 3              | 2              | 1                                | 0        |
|----------|----------|----------|----------|----------------|----------------|----------------------------------|----------|
| Reserved | Reserved | Reserved | Reserved | L-ADC Overflow | R-ADC Overflow | ADC barrel-shifter overflow flag | Reserved |
| R-0h     | R-0h     | R-0h     | R-0h     | R-0h           | R-0h           | R-0h                             | R-0h     |

#### 表 49. Register 43: Interrupt Flags (Overflow) Field Descriptions

| Bit | Field                            | Туре | Reset | Description                             |
|-----|----------------------------------|------|-------|-----------------------------------------|
| 7:4 | Reserved                         | R    | 0h    | Reserved                                |
| 3   | L-ADC Overflow                   | R    | 0h    | Left ADC overflow flag                  |
| 2   | R-ADC Overflow                   | R    | 0h    | Right ADC overflow flag                 |
| 1   | ADC barrel-shifter overflow flag | R    | 0h    | ADC barrel-shifter output-overflow flag |
| 0   | Reserved                         | R    | 0h    | Reserved                                |

#### 8.6.2.34 Register 44: Reserved (address = 44d) [reset = XXh], Page 0

#### 图 78. Register 44: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 50. Register 44: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

# 8.6.2.35 Register 45: Interrupt Flags—ADC (address = 45d) [reset = 00h], Page 0

#### 图 79. Register 45: Interrupt Flags—ADC

| 7        | 6                                   | 5                                    | 4                                                              | 3                                                         | 2        | 1        | 0        |
|----------|-------------------------------------|--------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------|----------|----------|----------|
| Reserved | Left AGC<br>Noise<br>Threshold Flag | Right AGC<br>Noise<br>Threshold Flag | ADC digital filter<br>engine standard<br>interrupt-port output | ADC digital filter engine auxiliary interrupt-port output | Reserved | Reserved | Reserved |
| R-0h     | R-0h                                | R-0h                                 | R-0h                                                           | R-0h                                                      | R-0h     | R-0h     | R-0h     |

#### 表 51. Register 45: Interrupt Flags—ADC Field Descriptions

| Bit | Field                                                     | Туре | Reset | Description <sup>(1)</sup>                                                                                                                                    |
|-----|-----------------------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                                  | R    | 0h    | Reserved                                                                                                                                                      |
| 6   | Left AGC Noise Threshold Flag                             | R    | Oh    | O: Left ADC signal power is greater than the noise threshold for the left AGC  1: Left ADC signal power is less than the noise threshold for the left AGC     |
| 5   | Right AGC Noise Threshold Flag                            | R    | Oh    | O: Right ADC signal power is greater than the noise threshold for the right AGC  1: Right ADC signal power is less than the noise threshold for the right AGC |
| 4   | ADC digital filter engine standard interrupt-port output  | R    | 0h    | ADC digital filter engine standard interrupt-port output                                                                                                      |
| 3   | ADC digital filter engine auxiliary interrupt-port output | R    | 0h    | ADC digital filter engine auxiliary interrupt-port output                                                                                                     |
| 2:0 | Reserved                                                  | R    | 0h    | Reserved                                                                                                                                                      |

<sup>(1)</sup> Sticky flag bits. These are read-only bits. These bits are automatically cleared when read and are set only if a new source trigger occurs.

#### 8.6.2.36 Register 46: Reserved (address = 46d) [reset = XXh], Page 0

# 图 80. Register 46: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 52. Register 46: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

ZHCSHY2-MARCH 2018 www.ti.com.cn

# 8.6.2.37 Register 47: Interrupt Flags—ADC (address = 47d) [reset = 00h], Page 0

# 图 81. Register 47: Interrupt Flags—ADC

| 7        | 6                  | 5                  | 4                                    | 3                                    | 2        | 1        | 0        |
|----------|--------------------|--------------------|--------------------------------------|--------------------------------------|----------|----------|----------|
| Reserved | L-ADC power status | R-ADC power status | ADC Filt Std-Out Instantaneous Value | ADC Filt Aux-Out Instantaneous Value | Reserved | Reserved | Reserved |
| R-0h     | R-0h               | R-0h               | R-0h                                 | R-0h                                 | R-0h     | R-0h     | R-0h     |

#### 表 53. Register 47: Interrupt Flags—ADC Field Descriptions

| Bit | Field                                   | Туре | Reset | Description                                                                                                                                                      |
|-----|-----------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved                                | R    | 0h    | Reserved                                                                                                                                                         |
| 6   | L-ADC power status                      | R    | 0h    | O: Left ADC signal power is greater than the noise threshold for the left AGC  1: Left ADC signal power is less than the noise threshold for the left AGC        |
| 5   | R-ADC power status                      | R    | 0h    | O: Right ADC signal power is greater than the noise threshold for the right AGC  1: Right ADC signal power is less than the noise threshold for the right AGC    |
| 4   | ADC Filt Std-Out Instantaneous<br>Value | R    | 0h    | ADC digital filter engine standard interrupt-port output. This bit indicates the instantaneous value of the interrupt port at the time of reading the register.  |
| 3   | ADC Filt Aux-Out Instantaneous<br>Value | R    | 0h    | ADC digital filter engine auxiliary interrupt-port output. This bit indicates the instantaneous value of the interrupt port at the time of reading the register. |
| 2:0 | Reserved                                | R    | 0h    | Reserved                                                                                                                                                         |

# 8.6.2.38 Register 48: INT1 Interrupt Control (address = 48d) [reset = 00h], Page 0

# 图 82. Register 48: INT1 Interrupt Control

| 7        | 6        | 5        | 4                          | 3        | 2                              | 1                                       | 0                     |
|----------|----------|----------|----------------------------|----------|--------------------------------|-----------------------------------------|-----------------------|
| Reserved | Reserved | Reserved | INT1 uses ADC<br>AGC noise | Reserved | INT1 uses<br>Engine interrupts | INT1 uses ADC data-<br>ready interrupts | No. of INT1<br>Pulses |
| R-0h     | R-0h     | R-0h     | R/W-0h                     | R-0h     | R/W-0h                         | R/W-0h                                  | R/W-0h                |

# 表 54. Register 48: INT1 Interrupt Control Field Descriptions

| Bit | Field                               | Туре | Reset | Description                                                                                                                                                                                       |
|-----|-------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved                            | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                          |
| 4   | INT1 uses ADC AGC noise             | R/W  | Oh    | O: ADC AGC noise interrupt is not used in the generation of INT1 interrupt     1: ADC AGC noise interrupt is used in the generation of INT1 interrupt                                             |
| 3   | Reserved                            | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                          |
| 2   | INT1 uses Engine interrupts         | R/W  | Oh    | O: Engine-generated interrupts and overflow flags are not used in the generation of INT1 interrupt 1: Engine-generated interrupts and overflow flags are used in the generation of INT1 interrupt |
| 1   | INT1 uses ADC data-ready interrupts | R/W  | Oh    | O: ADC data-available interrupt is not used in the generation of INT1 interrupt     1: ADC data-available interrupt is used in the generation of INT1 interrupt                                   |
| 0   | No. of INT1 Pulses                  | R/W  | 0h    | 0: INT1 is only one pulse (active high) of duration typical 2 ms<br>1: INT1 is multiple pulses (active high) of duration typical 2 ms<br>and period 4 ms, until flag register 42 or 45 is read    |

# 8.6.2.39 Register 49: INT2 Interrupt Control (address = 49d) [reset = 00h], Page 0

#### 图 83. Register 49: INT2 Interrupt Control

| 7        | 6        | 5        | 4                          | 3        | 2                              | 1                                       | 0                     |
|----------|----------|----------|----------------------------|----------|--------------------------------|-----------------------------------------|-----------------------|
| Reserved | Reserved | Reserved | INT2 Uses ADC<br>AGC Noise | Reserved | INT2 Uses<br>Engine Interrupts | INT2 Uses ADC Data-<br>Ready Interrupts | No. of INT2<br>Pulses |
| R-0h     | R-0h     | R-0h     | R/W-0h                     | R-0h     | R/W-0h                         | R/W-0h                                  | R/W-0h                |

#### 表 55. Register 49: INT2 Interrupt Control Field Descriptions

| Bit | Field                                  | Туре | Reset | Description                                                                                                                                                                                     |
|-----|----------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved                               | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                        |
| 4   | INT2 Uses ADC AGC Noise                | R/W  | Oh    | O: ADC AGC noise interrupt is not used in the generation of INT2 interrupt     1: ADC AGC noise interrupt is used in the generation of INT2 interrupt                                           |
| 3   | Reserved                               | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                        |
| 2   | INT2 Uses Engine Interrupts            | R/W  | Oh    | Engine-generated interrupts and overflow flags are not used in the generation of INT2 interrupt     Engine-generated interrupts and overflow flags are used in the generation of INT2 interrupt |
| 1   | INT2 Uses ADC Data-Ready<br>Interrupts | R/W  | Oh    | O: ADC data-available interrupt is not used in the generation of INT2 interrupt     1: ADC data-available interrupt is used in the generation of INT2 interrupt                                 |
| 0   | No. of INT2 Pulses                     | R/W  | 0h    | 0: INT2 is only one pulse (active high) of duration typical 2 ms<br>1: INT2 is multiple pulses (active high) of duration typical 2 ms<br>and period 4 ms, until flag register 42 or 45 is read  |

#### 8.6.2.40 Register 50: Reserved (address = 50d) [reset = XXh], Page 0

#### 图 84. Register 50: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 56. Register 50: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

#### 8.6.2.41 Register 51: Reserved (address = 51d) [reset = 00h], Page 0

# 图 85. Register 51: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R/W-0h   |

# 表 57. Register 51: Reserved

| Bit | Field    | Туре | Reset | Description                                              |
|-----|----------|------|-------|----------------------------------------------------------|
| 7:0 | Reserved | R/W  | 0h    | Reserved. Do not write any value other than reset value. |



www.ti.com.cn

# 8.6.2.42 Register 52: GPIO1 Control (address = 52d) [reset = 00h], Page 0

#### 图 86. Register 52: GPIO1 Control

| 7        | 6        | 5 | 4         | 3     | 2 | 1                | 0         |
|----------|----------|---|-----------|-------|---|------------------|-----------|
| Reserved | Reserved |   | GPIO      | 1 SEL |   | GPIO1 IN BUF VAL | GPIO1 VAL |
| R-0h     | R-0h     |   | R/W-0000h |       |   | R-0h             | R/W-0h    |

#### 表 58. Register 52: GPIO1 Control Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Reserved         | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5:2 | GPIO1 SEL        | R/W  | 0000h | 0000: GPIO1 disabled (input and output buffers powered down) 0001: GPIO1 is in input mode (can be used as secondary BCLK input, secondary WCLK input, or in ClockGen block) 0010: GPIO1 is used as general-purpose input (GPI) 0011: GPIO1 output = general-purpose output 0100: GPIO1 output = CLKOUT output (source determined by CDIV_CLKIN_REG; page 0, register 25) 0101: GPIO1 output = INT1 output 0110: GPIO1 output = INT2 output 0111: Reserved. Do not use. 1000: GPIO1 output = secondary BCLK output for codec interface 1001: GPIO1 output = secondary WCLK output for codec interface 1010: DMDIN output = ADC_MOD_CLK output for the digital microphone 1011–1111: Reserved. Do not use. |
| 1   | GPIO1 IN BUF VAL | R    | 0h    | GPIO1 input buffer value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0   | GPIO1 VAL        | R/W  | Oh    | 0: GPIO1 value = 0 when bits 5:2 are programmed to 0011 (general-purpose output) 1: GPIO1 value = 1 when bits 5:2 are programmed to 0011 (general-purpose output)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

# 8.6.2.43 Register 53: DOUT (OUT Pin) Control (address = 53d) [reset = 0001 0010b], Page 0

# 图 87. Register 53: DOUT (OUT Pin) Control

| 7        | 6        | 5        | 4                  | 3 | 2            | 1 | 0        |
|----------|----------|----------|--------------------|---|--------------|---|----------|
| Reserved | Reserved | Reserved | DOUT bus-keeper EN |   | DOUT FUNC SE | L | DOUT VAL |
| R-0h     | R-0h     | R-0h     | R/W-1h             |   | R/W-001h     |   | R/W-0h   |

# 表 59. Register 53: DOUT (OUT Pin) Control Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                 |
|-----|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved           | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                    |
| 4   | DOUT bus-keeper EN | R/W  | 1h    | 0: DOUT bus keeper enabled 1: DOUT bus keeper disabled                                                                                                                                                                                                                                                                      |
| 3:1 | DOUT FUNC SEL      | R/W  | 001h  | 000: DOUT disabled (output buffer powered down) 001 DOUT = primary DOUT output for codec interface 010: DOUT = general-purpose output 011: DOUT = CLKOUT output 100: DOUT = INT1 output 101: DOUT = INT2 output 110: DOUT = secondary BCLK output for codec interface 111: DOUT = secondary WCLK output for codec interface |
| 0   | DOUT VAL           | R/W  | 0h    | DOUT value = 0 when bits 3:1 are programmed to 010 (general-purpose output) DOUT value = 1 when bits 3:1 are programmed to 010 (general-purpose output)                                                                                                                                                                     |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

#### TEXAS INSTRUMENTS

#### 8.6.2.44 Registers 54-56 (addresses) = 54d, 55d, 56d) [reset = XXh], Page 0

#### 图 88. Registers 54-56

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 60. Registers 54-56 Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

#### 8.6.2.45 Register 57: ADC Sync Control 1 (address = 57d) [reset = 00h], Page 0

#### 图 89. Register 57: ADC Sync Control 1

| 7        | 6 | 5 | 4             | 3             | 2    | 1 | 0 |
|----------|---|---|---------------|---------------|------|---|---|
| SYNC SEL |   |   | CUS           | STOM SYNC SET | TING |   |   |
| R/W-0h   |   |   | R/W-000 0000h |               |      |   |   |

#### 表 61. Register 57: ADC Sync Control 1 Field Descriptions

| Bit | Field                | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                      |
|-----|----------------------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SYNC1 SEL            | R/W  | 0h        | Default synchronization     Custom synchronization                                                                                                                                                                                                                                                               |
| 6:0 | CUSTOM SYNC1 SETTING | R/W  | 000 0000h | 000 0000: Custom synchronization window size = 0 instructions 000 0001: Custom synchronization window size = 2 instructions (±1 instruction) 000 0010: Custom synchronization window size = 4 instructions (±2 instructions) 111 1111: Custom synchronization window size = 254 instructions (±127 instructions) |

#### 8.6.2.46 Register 58: ADC Sync Control 2 (address = 58d) [reset = 00h], Page 0

#### 图 90. Register 58: ADC Sync Control 2

| 7 | 6                   | 5 | 4       | 3        | 2 | 1 | 0 |  |
|---|---------------------|---|---------|----------|---|---|---|--|
|   | CUSTOM SYNC2 TARGET |   |         |          |   |   |   |  |
|   |                     |   | R/W-000 | 00 0000h |   |   |   |  |

#### 表 62. Register 58: ADC Sync Control 2 Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                                                                                |
|-----|---------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CUSTOM SYNC2 TARGET | R/W  | Oh    | 0000 0000: Custom synchronization target = instruction 0 0000 0001: Custom synchronization target = instruction 2 0000 0010: Custom synchronization target = instruction 4 |
|     |                     |      |       | 1111 1111: Custom synchronization target = instruction 510                                                                                                                 |



#### 8.6.2.47 Register 59: ADC CIC Filter Gain Control (address = 59d) [reset = 0100 0100h], Page 0

#### 图 91. Register 59: ADC CIC Filter Gain Control

| 7 | 6        | 5       | 4 | 3               | 2 | 1 | 0 |  |
|---|----------|---------|---|-----------------|---|---|---|--|
|   | L-CIC FI | LT GAIN |   | R-CIC FILT GAIN |   |   |   |  |
|   | R/W-     | 0100h   |   | R/W-0100h       |   |   |   |  |

#### 表 63. Register 59: ADC CIC Filter Gain Control Field Descriptions

| Bit | Field           | Туре | Reset | Description                          |
|-----|-----------------|------|-------|--------------------------------------|
| 7:4 | L-CIC FILT GAIN | R/W  | 0100h | Left CIC filter gain <sup>(1)</sup>  |
| 3:0 | R-CIC FILT GAIN | R/W  | 0100h | Right CIC filter gain <sup>(1)</sup> |

(1) For proper operation, the CIC gain must be ≤ 1. If AOSR (page 0, register 20) = 64 and [1 ≤ Filter Mode (page 0, register 61) ≤ 6], then the reset value of 4 results in CIC gain = 1. Otherwise, the CIC gain = [AOSR / (64 x Digital Filter Engine Decimation)]<sup>4</sup> x 2 (CIC Filter Gain Control) for 0 ≤ CIC Filter Gain Control ≤ 12, and if CIC Filter Gain Control = 15, CIC gain is automatically set such that for 7 ≤ (AOSR / Digital Filter Engine Decimation) ≤ 64, 0.5 < CIC gain ≤ 1.</p>

#### 8.6.2.48 Register 60: Reserved (address = 60d) [reset = 00h], Page 0

#### 图 92. Register 60: Reserved

| 7        | 6        | 5        | 4        | 3 2      |          | 1        | 0        |  |
|----------|----------|----------|----------|----------|----------|----------|----------|--|
| Reserved |  |
| R/W-0h   |  |

#### 表 64. Register 60: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R/W  | 0h    | Reserved. Do not write to this register. |

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# 8.6.2.49 Register 61: ADC Processing Block Selection (address = 61d) [reset = 0000 0001h], Page 0

#### 图 93. Register 61: ADC Processing Block Selection

| 7        | 6        | 5        | 4 | 3 | 2           | 1 | 0 |
|----------|----------|----------|---|---|-------------|---|---|
| Reserved | Reserved | Reserved |   |   | PRB SEL     |   |   |
| R/W-0h   | R/W-0h   | R/W-0h   |   |   | R/W-0 0001h |   |   |

#### 表 65. Register 61: ADC Processing Block Selection Field Descriptions

| Bit | Field    | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved | R/W  | 0h      | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4:0 | PRB SEL  | R/W  | 0 0001h | 0 0000: Reserved. Do not use. 0 0001: Select ADC signal processing block PRB_R1 0 0010: Select ADC signal processing block PRB_R2 0 0011: Select ADC signal processing block PRB_R3 0 0100: Select ADC signal processing block PRB_R4 0 0101: Select ADC signal processing block PRB_R5 0 0110: Select ADC signal processing block PRB_R6 0 0111: Select ADC signal processing block PRB_R6 0 0111: Select ADC signal processing block PRB_R7 0 1000: Select ADC signal processing block PRB_R8 0 1001: Select ADC signal processing block PRB_R8 0 1010: Select ADC signal processing block PRB_R10 0 1011: Select ADC signal processing block PRB_R11 0 1100: Select ADC signal processing block PRB_R12 0 1101: Select ADC signal processing block PRB_R13 0 1110: Select ADC signal processing block PRB_R14 0 1111: Select ADC signal processing block PRB_R15 1 0000: Select ADC signal processing block PRB_R16 1 0001: Select ADC signal processing block PRB_R17 1 0010: Select ADC signal processing block PRB_R18 |

# 8.6.2.50 Register 62: Programmable Instruction-Mode Control Bits (address = 62d) [reset = 00h], Page 0

#### 图 94. Register 62: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R/W-0h   |

#### 表 66. Register 62: Reserved

| Bit | Field    | Туре | Reset | Description                                              |
|-----|----------|------|-------|----------------------------------------------------------|
| 7:0 | Reserved | R/W  | 0h    | Reserved. Do not write any value other than reset value. |

#### 8.6.2.51 Registers 63-79: Reserved (address = 63d - 79d) [reset = XXh], Page 0

#### 图 95. Registers 63-79: Reserved

| 7        | 6        | 5        | 4        | 3 2      |          | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 67. Registers 63-79: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |



# 8.6.2.52 Register 80: Reserved (address = 80d) [reset = 00h], Page 0

#### 图 96. Register 80: Reserved

| 7        | 6        | 5        | 4        | 3 2      |          | 1        | 0        |  |
|----------|----------|----------|----------|----------|----------|----------|----------|--|
| Reserved |  |
| R/W-0h   |  |

#### 表 68. Register 80: Reserved

| Bit | Field    | Туре | Reset | Description                                              |
|-----|----------|------|-------|----------------------------------------------------------|
| 7:0 | Reserved | R/W  | 0h    | Reserved. Do not write any value other than reset value. |

#### 8.6.2.53 Register 81: ADC Digital (address = 81d) [reset = 00h], Page 0

#### 图 97. Register 81: ADC Digital

| 7            | 6            | 5 | 4         | 3     | 2 | 1      | 0       |
|--------------|--------------|---|-----------|-------|---|--------|---------|
| L-ADC PWR EN | R-ADC PWR EN |   | Res       | erved |   | ADC SO | FT-STEP |
| R/W-0h       | R/W-0h       |   | R/W-0000h |       |   | R/W    | /-00h   |

# 表 69. Register 81: ADC Digital Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | L-ADC PWR EN  | R/W  | 0h    | 0: Left-channel ADC is powered down 1: Left-channel ADC is powered up                                                                                                                                                                                      |
| 6   | R-ADC PWR EN  | R/W  | 0h    | 0: Right-channel ADC is powered down 1: Right-channel ADC is powered up                                                                                                                                                                                    |
| 5:2 | Reserved      | R/W  | 0000h | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                   |
| 1:0 | ADC SOFT-STEP | R/W  | 00h   | 00: ADC channel volume control soft-stepping is enabled for one step / $f_{\rm S}$ 01: ADC channel volume control soft-stepping is enabled for one step / 2 $f_{\rm S}$ 10: ADC channel volume control soft-stepping is disabled 11: Reserved. Do not use. |

#### 8.6.2.54 Register 82: ADC Fine Volume Control (address = 82d) [reset = 1000 1000h], Page 0

#### 图 98. Register 82: ADC Fine Volume Control

| 7          | 6 | 5               | 4 | 3          | 2 | 1              | 0 |
|------------|---|-----------------|---|------------|---|----------------|---|
| L-ADC MUTE |   | L-ADC FINE GAIN |   | R-ADC MUTE |   | R-ADC FINE GAI | N |
| R/W-1h     |   | R/W-000h        |   | R/W-1h     |   | R/W-000h       |   |

#### 表 70. Register 82: ADC Fine Volume Control Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                        |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | L-ADC MUTE      | R/W  | 1h    | 0: Left ADC channel not muted 1: Left ADC channel muted                                                                                                                                                                                            |
| 6:4 | L-ADC FINE GAIN | R/W  | 000h  | 000: Left ADC channel fine gain = 0 dB 001: Left ADC channel fine gain = -0.1 dB 010: Left ADC channel fine gain = -0.2 dB 011: Left ADC channel fine gain = -0.3 dB 100: Left ADC channel fine gain = -0.4 dB 101-111: Reserved. Do not use.      |
| 3   | R-ADC MUTE      | R/W  | 1h    | Right ADC channel not muted     Right ADC channel muted                                                                                                                                                                                            |
| 2:0 | R-ADC FINE GAIN | R/W  | 000h  | 000: Right ADC channel fine gain = 0 dB 001: Right ADC channel fine gain = -0.1 dB 010: Right ADC channel fine gain = -0.2 dB 011: Right ADC channel fine gain = -0.3 dB 100: Right ADC channel fine gain = -0.4 dB 101-111: Reserved. Do not use. |

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.55 Register 83: Left ADC Volume Control (address = 83d) [reset = 00h], Page 0

#### 图 99. Register 83: Left ADC Volume Control

| 7        | 6 | 5 | 4             | 3            | 2 | 1 | 0 |  |  |
|----------|---|---|---------------|--------------|---|---|---|--|--|
| Reserved |   |   |               | L-ADC CH VOL |   |   |   |  |  |
| R-0h     |   |   | R/W-000 0000h |              |   |   |   |  |  |

#### 表 71. Register 83: Left ADC Volume Control Field Descriptions

| Bit | Field        | Туре | Reset <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|--------------|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | R    | 0h                   | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6:0 | L-ADC CH VOL | R/W  | 000 0000h            | 100 0000 – 110 1000: Left ADC channel volume = 0 dB 110 1000: Left ADC channel volume = -12 dB 110 1001: Left ADC channel volume = -11.5 dB 110 1010: Left ADC channel volume = -11.0 dB 111 1111: Left ADC channel volume = -0.5 dB 000 0000: Left ADC channel volume = -0.0 dB 000 0001: Left ADC channel volume = 0.5 dB 010 0110: Left ADC channel volume = 19.0 dB 010 0111: Left ADC channel volume = 19.5 dB 010 1000: Left ADC channel volume = 20 dB 010 1001- 011 1111: Reserved. Do not use. |

(1) Values in 2s-complement decimal format.

# 8.6.2.56 Register 84: Right ADC Volume Control (address = 84d) [reset = 00h], Page 0

# 图 100. Register 84: Right ADC Volume Control

| 7        | 6 | 5 | 4             | 3            | 2 | 1 | 0 |  |  |
|----------|---|---|---------------|--------------|---|---|---|--|--|
| Reserved |   |   |               | R-ADC CH VOL |   |   |   |  |  |
| R-0h     |   |   | R/W-000 0000h |              |   |   |   |  |  |

#### 表 72. Register 84: Right ADC Volume Control Field Descriptions

| Bit | Field        | Туре | Reset <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | R    | 0h                   | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6:0 | R-ADC CH VOL | R/W  | 000 0000h            | 100 0000 – 110 1000: Right ADC channel volume = 0 dB 110 1000: Right ADC channel volume = –12 dB 110 1001: Right ADC channel volume = –11.5 dB 110 1010: Right ADC channel volume = –11.0 dB 111 1111: Right ADC channel volume = –0.5 dB 000 0000: Right ADC channel volume = –0.0 dB 000 0001: Right ADC channel volume = 0.5 dB 010 0110: Right ADC channel volume = 19.0 dB 010 0111: Right ADC channel volume = 19.5 dB 010 1000: Right ADC channel volume = 20 dB 010 1001- 011 1111: Reserved. Do not use. |

(1) Values in 2s-complement decimal format.

www.ti.com.cn ZHCSHY2-MARCH 2018

# 8.6.2.57 Register 85: Left ADC Phase Compensation (address = 85d) [reset = 00h], Page 0

#### 图 101. Register 85: Left ADC Phase Compensation



#### 表 73. Register 85: Left ADC Phase Compensation Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | L-ADC PHASE COMP | R/W  | Oh    | Description  1000 0000: Left ADC has a phase shift of -128 ADC_MOD_CLK cycles with respect to right ADC 1000 0001: Left ADC has a phase shift of -127 ADC_MOD_CLK cycles with respect to right ADC  1111 1110: Left ADC has a phase shift of -2 ADC_MOD_CLK cycles with respect to right ADC 1111 1111: Left ADC has a phase shift of -1 ADC_MOD_CLK cycles with respect to right ADC 0000 0000: No phase shift between stereo ADC channels 0000 0001: Left ADC has a phase shift of 1 ADC_MOD_CLK cycles with respect to right ADC 0000 0010: Left ADC has a phase shift of 2 ADC_MOD_CLK cycles with respect to right ADC |
|     |                  |      |       | 0111 1110: Left ADC has a phase shift of 126 ADC_MOD_CLK cycles with respect to right ADC 0111 1111: Left ADC has a phase shift of 127 ADC_MOD_CLK cycles with respect to right ADC                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# 8.6.2.58 Register 86: Left AGC Control 1 (address = 86d) [reset = 00h], Page 0

# 图 102. Register 86: Left AGC Control 1

| 7        | 6 | 5            | 4 | 3        | 2        | 1        | 0        |
|----------|---|--------------|---|----------|----------|----------|----------|
| L-AGC EN |   | L-AGC TARGET |   | Reserved | Reserved | Reserved | Reserved |
| R/W-0h   |   | R/W-000h     |   |          | R/W-0h   | R/W-0h   | R-0h     |

#### 表 74. Register 86: Left AGC Control 1 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                     |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | L-AGC EN     | R/W  | 0h    | 0: Left AGC disabled 1: Left AGC enabled                                                                                                                                                                                                                                                        |
| 6:4 | L-AGC TARGET | R/W  | 000h  | 000: Left AGC target level = -5.5 dB 001: Left AGC target level = -8 dB 010: Left AGC target level = -10 dB 011: Left AGC target level = -12 dB 100: Left AGC target level = -14 dB 101: Left AGC target level = -17 dB 110: Left AGC target level = -20 dB 111: Left AGC target level = -24 dB |
| 3:0 | Reserved     | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                        |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.59 Register 87: Left AGC Control 2 (address = 87d) [reset = 00h], Page 0

#### 图 103. Register 87: Left AGC Control 2



#### 表 75. Register 87: Left AGC Control 2 Field Descriptions

| Bit | Field                  | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                         |
|-----|------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | L-AGC HYST             | R/W  | Oh      | 00: Left AGC hysteresis setting of 1 dB 01: Left AGC hysteresis setting of 2 dB 10: Left AGC hysteresis setting of 4 dB 11: Left AGC hysteresis disabled                                                                                                                                                            |
| 5:1 | L-AGC NOISE THRESHOLD  | R/W  | 0 0000h | 00 000: Left AGC noise or silence detection is disabled 00 001: Left AGC noise threshold = -30 dB 00 010: Left AGC noise threshold = -32 dB 00 011: Left AGC noise threshold = -34 dB 11 101: Left AGC noise threshold = -86 dB 11 110: Left AGC noise threshold = -88 dB 11 111: Left AGC noise threshold = -90 dB |
| 0   | L-AGC CLIP STEPPING EN | R/W  | 0h      | Disable clip stepping for AGC     Enable clip stepping for AGC                                                                                                                                                                                                                                                      |

# 8.6.2.60 Register 88: Left AGC Maximum Gain (address = 88d) [reset = 0111 1111b], Page 0

#### 图 104. Register 88: Left AGC Maximum Gain

| 7        | 6 | 5 | 4 | 3              | 2 | 1 | 0 |
|----------|---|---|---|----------------|---|---|---|
| Reserved |   |   |   | L-AGC MAX GAIN | ١ |   |   |
| R-0h     |   |   |   | R/W-111 1111h  |   |   |   |

#### 表 76. Register 88: Left AGC Maximum Gain Field Descriptions

| Bit | Field          | Туре | Reset        | Description                                                                                                                                                                                                               |
|-----|----------------|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h           | Reserved. Do not write any value other than reset value.                                                                                                                                                                  |
| 6:0 | L-AGC MAX GAIN | R/W  | 111<br>1111h | 000 0000: Left AGC maximum gain = 0 dB<br>000 0001: Left AGC maximum gain = 0.5 dB<br>000 0010: Left AGC maximum gain = 1 dB<br><br>101 0000: Left AGC maximum gain = 40 dB<br>101 0001 - 111 1111: Reserved. Do not use. |



www.ti.com.cn

#### 8.6.2.61 Register 89: Left AGC Attack Time (address = 89d) [reset = 00h], Page 0

#### 图 105. Register 89: Left AGC Attack Time



#### 表 77. Register 89: Left AGC Attack Time Field Descriptions

| Bit | Field                  | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | L-AGC ATTACK TIME      | R/W  | 0000 Oh | 0000 0: Left AGC attack time = $1 \times (32 / f_S)$<br>0000 1: Left AGC attack time = $3 \times (32 / f_S)$<br>0001 0: Left AGC attack time = $5 \times (32 / f_S)$<br>0001 1: Left AGC attack time = $7 \times (32 / f_S)$<br>0010 0: Left AGC attack time = $9 \times (32 / f_S)$<br>1111 0: Left AGC attack time = $61 \times (32 / f_S)$<br>1111 1: Left AGC attack time = $63 \times (32 / f_S)$ |
| 2:0 | L-AGC ATTACK TIME MULT | R/W  | 000h    | 000: Multiply factor for the programmed left AGC attack time = 1 001: Multiply factor for the programmed left AGC attack time = 2 010: Multiply factor for the programmed left AGC attack time = 4 111: Multiply factor for the programmed left AGC attack time = 128                                                                                                                                  |

#### 8.6.2.62 Register 90: Left AGC Decay Time (address = 90d) [reset = 00h], Page 0

# 图 106. Register 90: Left AGC Decay Time



#### 表 78. Register 90: Left AGC Decay Time Field Descriptions

| Bit | Field                 | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | L-AGC DECAY TIME      | R/W  | 0000 Oh | 0000 0: Left AGC decay time = 1 x (512 / f <sub>S</sub> )<br>0000 1: Left AGC decay time = 3 x (512 / f <sub>S</sub> )<br>0001 0: Left AGC decay time = 5 x (512 / f <sub>S</sub> )<br>0001 1: Left AGC decay time = 7 x (512 / f <sub>S</sub> )<br>0010 0: Left AGC decay time = 9 x (512 / f <sub>S</sub> )<br><br>1111 0: Left AGC decay time = 61 x (512 / f <sub>S</sub> )<br>1111 1: Left AGC decay time = 63 x (512 / f <sub>S</sub> ) |
| 2:0 | L-AGC DECAY TIME MULT | R/W  | 000h    | 000: Multiply factor for the programmed left AGC decay time = 1 001: Multiply factor for the programmed left AGC decay time = 2 010: Multiply factor for the programmed left AGC decay time = 4 111: Multiply factor for the programmed left AGC decay time = 128                                                                                                                                                                             |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.63 Register 91: Left AGC Noise Debounce (address = 91d) [reset = 00h], Page 0

# 图 107. Register 91: Left AGC Noise Debounce

| 7        | 6        | 5        | 4 | 3    | 2             | 1   | 0 |
|----------|----------|----------|---|------|---------------|-----|---|
| Reserved | Reserved | Reserved |   | L-AG | C NOISE DEBOU | NCE |   |
| R-0h     | R-0h     | R-0h     |   |      | R/W-0 0000h   |     |   |

#### 表 79. Register 91: Left AGC Noise Debounce Field Descriptions

| Bit | Field                | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved             | R    | 0h      | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4:0 | L-AGC NOISE DEBOUNCE | R/W  | 0 0000h | 0 0000: Left AGC noise debounce = $0/f_S$<br>0 0001: Left AGC noise debounce = $4/f_S$<br>0 0010: Left AGC noise debounce = $8/f_S$<br>0 0011: Left AGC noise debounce = $16/f_S$<br>0 0100: Left AGC noise debounce = $32/f_S$<br>0 0101: Left AGC noise debounce = $64/f_S$<br>0 0110: Left AGC noise debounce = $128/f_S$<br>0 0111: Left AGC noise debounce = $128/f_S$<br>0 1000: Left AGC noise debounce = $1024/f_S$<br>0 1001: Left AGC noise debounce = $1024/f_S$<br>0 1001: Left AGC noise debounce = $1024/f_S$<br>0 1010: Left AGC noise debounce = $2048/f_S$<br>0 1011: Left AGC noise debounce = $2048/f_S$<br>0 1100: Left AGC noise debounce = $2048/f_S$<br>0 1101: Left AGC noise debounce = $2048/f_S$<br>0 1101: Left AGC noise debounce = $2048/f_S$<br>1 1110: Left AGC noise debounce = $2048/f_S$<br>1 1111: Left AGC noise debounce = $2048/f_S$ |

# 8.6.2.64 Register 92: Left AGC Signal Debounce (address = 92d) [reset = 00h], Page 0

#### 图 108. Register 92: Left AGC Signal Debounce

| 7        | 6        | 5        | 4        | 3 | 2           | 1          | 0 |
|----------|----------|----------|----------|---|-------------|------------|---|
| Reserved | Reserved | Reserved | Reserved |   | L-AGC SIGNA | L DEBOUNCE |   |
| R-0h     | R-0h     | R-0h     | R-0h     |   | R/W-        | 0000h      |   |

# 表 80. Register 92: Left AGC Signal Debounce Field Descriptions

|     |                       |      | _     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7:4 | Reserved              | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3:0 | L-AGC SIGNAL DEBOUNCE | R/W  | 0000h | 0000: Left AGC signal debounce = 0 / f <sub>S</sub> 0001: Left AGC signal debounce = 4 / f <sub>S</sub> 0010: Left AGC signal debounce = 8 / f <sub>S</sub> 0011: Left AGC signal debounce = 16 / f <sub>S</sub> 0010: Left AGC signal debounce = 32 / f <sub>S</sub> 0100: Left AGC signal debounce = 64 / f <sub>S</sub> 0110: Left AGC signal debounce = 128 / f <sub>S</sub> 0111: Left AGC signal debounce = 256 / f <sub>S</sub> 1000: Left AGC signal debounce = 512 / f <sub>S</sub> 1000: Left AGC signal debounce = 1024 / f <sub>S</sub> 1010: Left AGC signal debounce = 2048 / f <sub>S</sub> 1011: Left AGC signal debounce = 2 × 2048 / f <sub>S</sub> 1110: Left AGC signal debounce = 3 × 2048 / f <sub>S</sub> 1110: Left AGC signal debounce = 5 × 2048 / f <sub>S</sub> 1111: Left AGC signal debounce = 5 × 2048 / f <sub>S</sub> 1111: Left AGC signal debounce = 6 × 2048 / f <sub>S</sub> |



www.ti.com.cn ZHCSHY2 – MARCH 2018

# 8.6.2.65 Register 93: Left AGC Gain Applied (address = 93d) [reset = 00h], Page 0

#### 图 109. Register 93: Left AGC Gain Applied



#### 表 81. Register 93: Left AGC Gain Applied Field Descriptions

| Bit                | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 <sup>(1)</sup> | L-AGC GAIN APPL | R    | Oh    | Left AGC Gain Value Status:  1110 1000: Gain applied by left AGC = -12 dB  1110 1001: Gain applied by left AGC = -11.5 dB   1111 1111: Gain applied by left AGC = -0.5 dB  0000 0000: Gain applied by left AGC = 0 dB  0000 0001: Gain applied by left AGC = 0.5 dB   0100 1111: Gain applied by left AGC = 39.5 dB  0101 0000: Gain applied by left AGC = 40 dB  0101 0001 - 1111 1111: Reserved. Do not use. |

(1) These bits are read-only.

# 8.6.2.66 Register 94: Right AGC Control 1 (address = 94d) [reset = 00h], Page 0

# 图 110. Register 94: Right AGC Control 1

| 7        | 6        | 5            | 4    | 3        | 2        | 1        | 0        |
|----------|----------|--------------|------|----------|----------|----------|----------|
| R-AGC EN |          | R-AGC TARGET |      | Reserved | Reserved | Reserved | Reserved |
| R/W-0h   | R/W-000h |              | R-0h | R-0h     | R-0h     | R-0h     |          |

#### 表 82. Register 94: Right AGC Control 1 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                             |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R-AGC EN     | R/W  | 0h    | 0: Right AGC disabled 1: Right AGC enabled                                                                                                                                                                                                                                                              |
| 6:4 | R-AGC TARGET | R/W  | 000h  | 000: Right AGC target level = -5.5 dB 000: Right AGC target level = -8 dB 001: Right AGC target level = -10 dB 010: Right AGC target level = -12 dB 011: Right AGC target level = -14 dB 100: Right AGC target level = -17 dB 101: Right AGC target level = -20 dB 111: Right AGC target level = -24 dB |
| 3:0 | Reserved     | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                |

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.67 Register 95: Right AGC Control 2 (address = 95d) [reset = 00h], Page 0

#### 图 111. Register 95: Right AGC Control 2



#### 表 83. Register 95: Right AGC Control 2 Field Descriptions

| Bit | Field                 | Туре | Reset <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                                                |
|-----|-----------------------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | R-AGC HYST            | R/W  | 00h                  | 00: Right AGC hysteresis setting of 1 dB 01: Right AGC hysteresis setting of 2 dB 10: Right AGC hysteresis setting of 4 dB 11: Right AGC hysteresis disabled.                                                                                                                                                              |
| 5:1 | R-AGC NOISE THRESHOLD | R/W  | 00 000h              | 00 000: Right AGC noise or silence detection is disabled 00 001: Right AGC noise threshold = -30 dB 00 010: Right AGC noise threshold = -32 dB 00 011: Right AGC noise threshold = -34 dB 11 101: Right AGC noise threshold = -86 dB 11 110: Right AGC noise threshold = -88 dB 11 111: Right AGC noise threshold = -90 dB |
| 0   | R-AGC CLIP STEPPING   | R/W  | 0h                   | Disable clip stepping for right AGC     Enable clip stepping for right AGC                                                                                                                                                                                                                                                 |

<sup>(1)</sup> Values in 2s-complement decimal format.

#### 8.6.2.68 Register 96: Right AGC Maximum Gain (address = 96d) [reset = 0111 1111b], Page 0

#### 图 112. Register 96: Right AGC Maximum Gain



#### 表 84. Register 96: Right AGC Maximum Gain Field Descriptions

| Bit | Field          | Туре | Reset     | Description                                                                                                                                                                                                     |
|-----|----------------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved       | R    | 0h        | Reserved. Do not write any value other than reset value.                                                                                                                                                        |
| 6:0 | R-AGC MAX GAIN | R/W  | 111 1111h | 000 0000: Right AGC maximum gain = 0 dB<br>000 0001: Right AGC maximum gain = 0.5 dB<br>000 0010: Right AGC maximum gain = 1 dB<br><br>101 0000: Right AGC maximum gain = 40 dB<br>101 0001–111 1111: Not used. |



# 8.6.2.69 Register 97: Right AGC Attack Time (address = 97d) [reset = 00h], Page 0

# 图 113. Register 97: Right AGC Attack Time



# 表 85. Register 97: Right AGC Attack Time Field Descriptions

| Bit | Field                  | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | R-AGC ATTACK TIME      | R/W  | 0000 Oh | 0000 0: Right AGC attack time = $1 \times (32 / f_S)$<br>0000 1: Right AGC attack time = $3 \times (32 / f_S)$<br>0001 0: Right AGC attack time = $5 \times (32 / f_S)$<br>0001 1: Right AGC attack time = $7 \times (32 / f_S)$<br>0010 0: Right AGC attack time = $9 \times (32 / f_S)$<br>1111 0: Right AGC attack time = $61 \times (32 / f_S)$<br>1111 1: Right AGC attack time = $63 \times (32 / f_S)$ |
| 2:0 | R-AGC ATTACK TIME MULT | R/W  | 000h    | 000: Multiply factor for the programmed right AGC attack time = 1 001: Multiply factor for the programmed right AGC attack time = 2 010: Multiply factor for the programmed right AGC attack time = 4 111: Multiply factor for the programmed right AGC attack time = 128                                                                                                                                     |

# 8.6.2.70 Register 98: Right AGC Decay Time (address = 98d) [reset = 00h], Page 0

# 图 114. Register 98: Right AGC Decay Time



# 表 86. Register 98: Right AGC Decay Time Field Descriptions

| Bit | Field                 | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-----------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | R-AGC DECAY TIME      | R/W  | 0000 Oh | 0000 0: Right AGC decay time = 1 x (512 / f <sub>S</sub> ) 0000 1: Right AGC decay time = 3 x (512 / f <sub>S</sub> ) 0001 0: Right AGC decay time = 5 x (512 / f <sub>S</sub> ) 0001 1: Right AGC decay time = 7 x (512 / f <sub>S</sub> ) 0010 0: Right AGC decay time = 9 x (512 / f <sub>S</sub> ) 1111 0: Right AGC decay time = 61 x (512 / f <sub>S</sub> ) 1111 1: Right AGC decay time = 63 x (512 / f <sub>S</sub> ) |
| 2:0 | R-AGC DECAY TIME MULT | R/W  | 000h    | 000: Multiply factor for the programmed right AGC decay time = 1 001: Multiply factor for the programmed right AGC decay time = 2 010: Multiply factor for the programmed right AGC decay time = 4 111: Multiply factor for the programmed right AGC decay time = 128                                                                                                                                                          |

ZHCSHY2 - MARCH 2018 www.ti.com.cn

# TEXAS INSTRUMENTS

# 8.6.2.71 Register 99: Right AGC Noise Debounce (address = 99d) [reset = 00h], Page 0

# 图 115. Register 99: Right AGC Noise Debounce

| 7        | 6        | 5        | 4 | 3    | 2             | 1    | 0 |
|----------|----------|----------|---|------|---------------|------|---|
| Reserved | Reserved | Reserved |   | R-AG | C NOISE DEBOU | JNCE |   |
| R-0h     | R-0h     | R-0h     |   |      | R/W-0 0000h   |      |   |

# 表 87. Register 99: Right AGC Noise Debounce Field Descriptions

| Bit | Field                | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved             | R    | 0h      | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4:0 | R-AGC NOISE DEBOUNCE | R/W  | 0 0000h | 0 0000: Right AGC noise debounce = 0 / f <sub>S</sub> 0 0001: Right AGC noise debounce = 4 / f <sub>S</sub> 0 0010: Right AGC noise debounce = 8 / f <sub>S</sub> 0 0011: Right AGC noise debounce = 16 / f <sub>S</sub> 0 0100: Right AGC noise debounce = 32 / f <sub>S</sub> 0 0101: Right AGC noise debounce = 64 / f <sub>S</sub> 0 0110: Right AGC noise debounce = 128 / f <sub>S</sub> 0 0110: Right AGC noise debounce = 256 / f <sub>S</sub> 0 1000: Right AGC noise debounce = 512 / f <sub>S</sub> 0 1000: Right AGC noise debounce = 512 / f <sub>S</sub> 0 1001: Right AGC noise debounce = 1024 / f <sub>S</sub> 0 1010: Right AGC noise debounce = 2048 / f <sub>S</sub> 0 1011: Right AGC noise debounce = 2048 / f <sub>S</sub> 0 1010: Right AGC noise debounce = 4096 / f <sub>S</sub> 0 1101: Right AGC noise debounce = 3 × 4096 / f <sub>S</sub> 0 1101: Right AGC noise debounce = 4 × 4096 / f <sub>S</sub> 1 1110: Right AGC noise debounce = 20 × 4096 / f <sub>S</sub> 1 1111: Right AGC noise debounce = 21 × 4096 / f <sub>S</sub> , right AGC noise debounce = 21 × 4096 / f <sub>S</sub> , right AGC noise debounce = 20 × 4096 / f <sub>S</sub> |

# 8.6.2.72 Register 100: Right AGC Signal Debounce (address = 100d) [reset = 00h], Page 0

# 图 116. Register 100: Right AGC Signal Debounce

| 7        | 6        | 5        | 4        | 3 | 2           | 1          | 0 |
|----------|----------|----------|----------|---|-------------|------------|---|
| Reserved | Reserved | Reserved | Reserved |   | R-AGC SIGNA | L DEBOUNCE |   |
| R-0h     | R-0h     | R-0h     | R-0h     |   | R/W-0       | 0000h      |   |

# 表 88. Register 100: Right AGC Signal Debounce Field Descriptions

| Bit | Field                 | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-----------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | Reserved              | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3:0 | R-AGC SIGNAL DEBOUNCE | R/W  | 0000h | 0000: Right AGC signal debounce = 0 / f <sub>S</sub> 0001: Right AGC signal debounce = 4 / f <sub>S</sub> 0010: Right AGC signal debounce = 8 / f <sub>S</sub> 0011: Right AGC signal debounce = 16 / f <sub>S</sub> 0100: Right AGC signal debounce = 32 / f <sub>S</sub> 0101: Right AGC signal debounce = 64 / f <sub>S</sub> 0101: Right AGC signal debounce = 64 / f <sub>S</sub> 0110: Right AGC signal debounce = 128 / f <sub>S</sub> 0111: Right AGC signal debounce = 256 / f <sub>S</sub> 1000: Right AGC signal debounce = 512 / f <sub>S</sub> 1001: Right AGC signal debounce = 1024 / f <sub>S</sub> 1010: Right AGC signal debounce = 2 v 2048 / f <sub>S</sub> 1011: Right AGC signal debounce = 3 x 2048 / f <sub>S</sub> 1100: Right AGC signal debounce = 3 x 2048 / f <sub>S</sub> 1110: Right AGC signal debounce = 5 x 2048 / f <sub>S</sub> 1111: Right AGC signal debounce = 5 x 2048 / f <sub>S</sub> 1111: Right AGC signal debounce = 6 x 2048 / f <sub>S</sub> 1111: Right AGC signal debounce = 6 x 2048 / f <sub>S</sub> 1111: Right AGC signal debounce = 6 x 2048 / f <sub>S</sub> 1111: Right AGC signal debounce = 6 x 2048 / f <sub>S</sub> 1111: Right AGC signal debounce = 6 x 2048 / f <sub>S</sub> , right AGC signal debounce = 0 / f <sub>S</sub> |

www.ti.com.cn

8.6.2.73 Register 101: Right AGC Gain Applied (address = 101d) [reset = 00h], Page 0

# 图 117. Register 101: Right AGC Gain Applied

| 7 | 6 | 5 | 4       | 3        | 2 | 1 | 0 |
|---|---|---|---------|----------|---|---|---|
|   |   |   | R-AGC G | AIN APPL |   |   |   |
|   |   |   | R-0000  | 0000h    |   |   |   |

# 表 89. Register 101: Right AGC Gain Applied Field Descriptions

| Bit | Field           | Type <sup>(1)</sup> | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | R-AGC GAIN APPL | R                   | Oh    | Right AGC gain value status:  1110 1000: Gain applied by right AGC = -12 dB  1110 1001: Gain applied by right AGC = -11.5 dB   1111 1111: Gain applied by right AGC = -0.5 dB  0000 0000: Gain applied by right AGC = 0 dB  0000 0001: Gain applied by right AGC = 0.5 dB   0100 1111: Gain applied by right AGC = 39.5 dB  0101 0000: Gain applied by right AGC = 40 dB  0101 0001 - 1111 1111: Reserved. Do not use. |

(1) These bits are read-only.

# 8.6.2.74 Register 102–127: Reserved (addresses) = 102d–127d) [reset = XXh], Page 0

# 图 118. Register 102-127: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 90. Register 102-127: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

# 8.6.3 Control Registers, Page 1: ADC Routing, PGA, Power Controls, and So Forth

:

Valid pages are 0, 1, 4, 5, 32-47. All other pages are reserved (do not access).

# 8.6.3.1 Register 0: Page Control Register (address = 0d) [reset = 00h], Page 1

# 图 119. Register 0: Page Control Register



# 表 91. Register 0: Page Control Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                        |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | PAGE 0 CTRL | R/W  | Oh    | 0000 0000: Page 0 selected<br>0000 0001: Page 1 selected<br><br>1111 1110: Page 254 selected (reserved)<br>1111 1111: Page 255 selected (reserved) |

# 8.6.3.2 Register 1–25: Reserved (addresses) = 01d–25d) [reset = XXh], Page 1

#### 图 120. Register 1-25: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 92. Register 1-25: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |

www.ti.com.cn ZHCSHY2-MARCH 2018

# 8.6.3.3 Register 26: Dither Control (address = 26d) [reset = 00h], Page 1

# 图 121. Register 26: Dither Control



# 表 93. Register 26: Dither Control Field Descriptions

|     |                     | _    |       |                                                                                                                                                                                                 |
|-----|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field               | Туре | Reset | Description                                                                                                                                                                                     |
| 7:4 | L-ADC DITHER OFFSET | R/W  | 0000h | DC offset into input of left ADC; signed magnitude number in ±15-mV steps. 1111: -105 mV 1011: -45 mV 1010: -30 mV 1001: -15 mV 0000: 0 mV 0001: 15 mV 0010: 30 mV 0011: 45 mV 0111: 105 mV     |
| 3:0 | R-ADC DITHER OFFSET | R/W  | 0000h | DC offset into input of right ADC; signed magnitude number in ±15-mV steps.  1111: -105 mV  1011: -45 mV 1010: -30 mV 1001: -15 mV 0000: 0 mV 0001: 15 mV 0010: 30 mV 0011: 45 mV  0111: 105 mV |

# 8.6.3.4 Register 27–50: Reserved (addresses) = 27d–50d) [reset = XXh], Page 1

# 图 122. Register 27-50: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 94. Register 27-50: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |

ZHCSHY2 – MARCH 2018 www.ti.com.cn

#### TEXAS INSTRUMENTS

### 8.6.3.5 Register 51: MICBIAS Control (address = 51d) [reset = 00h], Page 1

# 图 123. Register 51: MICBIAS Control

| 7        | 6       | 5     | 4        | 3        | 2        | 1        | 0        |
|----------|---------|-------|----------|----------|----------|----------|----------|
| Reserved | MICBIAS | VALUE | Reserved | Reserved | Reserved | Reserved | Reserved |
| R-0h     | R/W-    | 00h   | R/W-0h   | R/W-0h   | R-0h     | R-0h     | R-0h     |

#### 表 95. Register 51: MICBIAS Control Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                    |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved      | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                       |
| 6:5 | MICBIAS VALUE | R/W  | 00h   | 00: MICBIAS1 is powered down 01: MICBIAS1 is powered to 2 V 10: MICBIAS1 is powered to 2.5 V 11: MICBIAS1 is connected to AVDD |
| 4:3 | Reserved      | R/W  | 0h    | Reserved. Do not write any value other than reset value.                                                                       |
| 2:0 | Reserved      | R    | 0h    | Reserved. Do not write any value other than reset value.                                                                       |

# 8.6.3.6 Register 52: Left ADC Input Selection for Left PGA (address = 52d) [reset = 0101 0111b], Page 1 图 124. Register 52: Left ADC Input Selection for Left PGA

| 7 | 6        | 5        | 4     | 3        | 2   | 1        | 0        |
|---|----------|----------|-------|----------|-----|----------|----------|
|   | LCH_SEL4 | LCH_SEL3 |       | LCH_SEL2 |     | Reserved | Reserved |
|   | R/W-01h  |          | /-01h | R/W-     | 01h | R/W-1h   | R/W-1h   |

# 表 96. Register 52: Left ADC Input Selection for Left PGA Field Descriptions

| Bit | Field    | Туре | Reset | Description <sup>(1)</sup>                                                                                                                                                                                            |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | LCH_SEL4 | R/W  | 01h   | Differential pair using the IN2L(P) as plus and IN3L(M) as minus inputs.  00: 0-dB setting is chosen  01: -6-dB setting is chosen  10: Is not connected to the left ADC PGA  11: Is not connected to the left ADC PGA |
| 5:4 | LCH_SEL3 | R/W  | 01h   | Used for the IN3L(M) pin, which is single-ended. 00: 0-dB setting is chosen 01: -6-dB setting is chosen 10: Is not connected to the left ADC PGA 11: Is not connected to the left ADC PGA                             |
| 3:2 | LCH_SEL2 | R/W  | 01h   | Used for the IN2L(P) pin, which is single-ended. 00: 0-dB setting is chosen 01: -6-dB setting is chosen 10: Is not connected to the left ADC PGA 11: Is not connected to the left ADC PGA                             |
| 1:0 | Reserved | R/W  | 1h    | Reserved. Do not write any value other than reset value.                                                                                                                                                              |

<sup>(1)</sup> To maintain the same PGA output level for both single-ended and differential pairs, the single-ended inputs have a 2x gain applied.

# 8.6.3.7 Register 53: Reserved (address = 53d) [reset = XXh], Page 1

#### 图 125. Register 53: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 97. Register 53: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |



# 8.6.3.8 Register 54: Left ADC Input Selection for Left PGA (address = 54d) [reset = 0011 1111h], Page 1 图 126. Register 54: Left ADC Input Selection for Left PGA

| 7            | 6         | 5 4       | 3     | 2    | 1        | 0        |
|--------------|-----------|-----------|-------|------|----------|----------|
| L PGA BYPASS | LCH_SELCM | LCH_SEL3X | LCH_S | EL2X | Reserved | Reserved |
| R/W-0h       | R/W-0h    | R/W-01h   | R/W-  | 01h  | R/W-1h   | R/W-1h   |

# 表 98. Register 54: Left ADC Input Selection for Left PGA Field Descriptions

| Bit | Field        | Туре | Reset | Description <sup>(1)</sup>                                                                                                                                                            |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | L PGA BYPASS | R/W  | Oh    | 0: Do not bypass left PGA 1: Bypass left PGA, unbuffered differential pair using the IN2L(P) as plus and IN3L(M) as minus inputs                                                      |
| 6   | LCH_SELCM    | R/W  | Oh    | O: Left ADC channel unselected inputs are not biased weakly to the ADC common-mode voltage     1: Left ADC channel unselected inputs are biased weakly to the ADC common-mode voltage |
| 5:4 | LCH_SEL3X    | R/W  | 01h   | Differential pair using the IN2L(P) as plus and IN2R(M) as minus inputs. 00: 0-dB setting is chosen 01: -6-dB setting is chosen 10-11: Not connected to the left ADC PGA              |
| 3:2 | LCH_SEL2X    | R/W  | 01h   | Differential pair using the IN2R(P) as plus and IN3R(M) as minus inputs. 00: 0-dB setting is chosen 01: -6-dB setting is chosen 10-11: Is not connected to the left ADC PGA           |
| 1:0 | Reserved     | R/W  | 1h    | Reserved. Do not write any value other than reset value.                                                                                                                              |

<sup>(1)</sup> To maintain the same PGA output level for both single-ended and differential pairs, the single-ended inputs have a 2x gain applied.

# 8.6.3.9 Register 55: Right ADC Input Selection for Right PGA (address = 55d) [reset = 0101 0111b], Page 1

# 图 127. Register 55: Right ADC Input Selection for Right PGA

| 7    | 6     | 5        | 4 | 3        | 2    | 1        | 0        |
|------|-------|----------|---|----------|------|----------|----------|
| RCH_ | _SEL4 | RCH_SEL3 |   | RCH_SEL2 |      | Reserved | Reserved |
| R/W  | /-01h | R/W-01h  |   | R/W-     | -01h | R/W-1h   | R/W-1h   |

#### 表 99. Register 55: Right ADC Input Selection for Right PGA Field Descriptions

| Bit | Field    | Туре | Reset | Description <sup>(1)</sup>                                                                                                                        |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RCH_SEL4 | R/W  | 01h   | Differential pair using the IN2R(P) as plus and IN3R(M) as minus inputs.  00: 0-dB setting is chosen  10–11: Not connected to the right ADC PGA   |
| 5:4 | RCH_SEL3 | R/W  | 01h   | Used for the IN3R(M) pin, which is single-ended. 00: 0-dB setting is chosen 01: -6-dB setting is chosen 10-11: Not connected to the right ADC PGA |
| 3:2 | RCH_SEL2 | R/W  | 01h   | Used for the IN2R(P) pin, which is single-ended. 00: 0-dB setting is chosen 01: -6-dB setting is chosen 10-11: Not connected to the right ADC PGA |
| 1:0 | Reserved | R/W  | 1h    | Reserved. Do not write any value other than reset value.                                                                                          |

<sup>(1)</sup> To maintain the same PGA output level for both single-ended and differential pairs, the single-ended inputs have a 2x gain applied.

ZHCSHY2 – MARCH 2018 www.ti.com.cn

### 8.6.3.10 Register 56: Reserved (address = 56d) [reset = XXh], Page 1

#### 图 128. Register 56: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

#### 表 100. Register 56: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |

# 8.6.3.11 Register 57: Right ADC Input Selection for Right PGA (address = 57d) [reset = 0001 0111b], Page 1

# 图 129. Register 57: Right ADC Input Selection for Right PGA

| 7            | 6         | 5       | 4     | 3    | 2     | 1        | 0        |
|--------------|-----------|---------|-------|------|-------|----------|----------|
| R PGA BYPASS | RCH_SELCM | RCH_S   | SEL3X | RCH_ | SEL2X | Reserved | Reserved |
| R/W-0h       | R/W-0h    | R/W-01h |       | R/W  | -01h  | R/W-1h   | R/W-1h   |

# 表 101. Register 57: Right ADC Input Selection for Right PGA Field Descriptions

| Bit | Field        | Туре | Reset | Description <sup>(1)</sup>                                                                                                                                                        |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R PGA BYPASS | R/W  | 0h    | 0: Do not bypass right PGA 1: Bypass right PGA, unbuffered differential pair using the IN2R(P) as plus and IN3R(M) as minus inputs                                                |
| 6   | RCH_SELCM    | R/W  | 0h    | Right ADC channel unselected inputs are not biased weakly to the ADC common-mode voltage     Right ADC channel unselected inputs are biased weakly to the ADC common-mode voltage |
| 5:4 | RCH_SEL3X    | R/W  | 01h   | Differential pair using the IN2L(P) as plus and IN2R(M) as minus inputs.  00: 0-dB setting is chosen  01: -6 dB setting is chosen  10-11: Not connected to the right ADC PGA      |
| 3:2 | RCH_SEL2X    | R/W  | 01h   | Differential pair using the IN2L(P) as plus and IN3L(M) as minus inputs.  00: 0-dB setting is chosen  01: -6-dB setting is chosen  10, 11: Not connected to the right ADC PGA     |
| 1:0 | Reserved     | R/W  | 1h    | Reserved. Do not write any value other than reset value.                                                                                                                          |

<sup>(1)</sup> To maintain the same PGA output level for both single-ended and differential pairs, the single-ended inputs have a 2x gain applied.

# 8.6.3.12 Register 58: Reserved (address = 58d) [reset = XXh], Page 1

### 图 130. Register 58: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 102. Register 58: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                              |
|-----|----------|------|-------|------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to this register. |



### 8.6.3.13 Register 59: Left Analog PGA Settings (address = 59d) [reset = 1000 0000h], Page 1

#### 图 131. Register 59: Left Analog PGA Settings

| 7          | 6 | 5             | 4 | 3          | 2 | 1 | 0 |  |
|------------|---|---------------|---|------------|---|---|---|--|
| L PGA MUTE |   |               |   | L-PGA GAIN |   |   |   |  |
| R/W-1h     |   | R/W-000 0000h |   |            |   |   |   |  |

# 表 103. Register 59: Left Analog PGA Settings Field Descriptions

| Bit | Field      | Туре | Reset     | Description                                                                                          |
|-----|------------|------|-----------|------------------------------------------------------------------------------------------------------|
| 7   | L PGA MUTE | R/W  | 1h        | 0: Left PGA is not muted 1: Left PGA is muted                                                        |
| 6:0 | L-PGA GAIN | R/W  | 000 0000h | 000 0000: Left PGA gain = 0 dB<br>000 0001: Left PGA gain = 0.5 dB<br>000 0010: Left PGA gain = 1 dB |
|     |            |      |           | 101 0000: Left PGA gain = 40 dB<br>101 0001–111 1111: Reserved. Do not use.                          |

# 8.6.3.14 Register 60: Right Analog PGA Settings (address = 60d) [reset = 1000 0000h], Page 1

# 图 132. Register 60: Right Analog PGA Settings

| 7          | 6 | 5 | 4 | 3             | 2 | 1 | 0 |
|------------|---|---|---|---------------|---|---|---|
| R-PGA MUTE |   |   |   | R-PGA GAIN    |   |   |   |
| R/W-1h     |   |   |   | R/W-000 0000h |   |   |   |

# 表 104. Register 60: Right Analog PGA Settings Field Descriptions

| Bit | Field      | Туре | Reset     | Description                                                                                                                                                                                |
|-----|------------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R PGA MUTE | R/W  | 1h        | 0: Right PGA is not muted 1: Right PGA is muted                                                                                                                                            |
| 6:0 | R-PGA GAIN | R/W  | 000 0000h | 000 0000: Right PGA gain = 0 dB<br>000 0001: Right PGA gain = 0.5 dB<br>000 010: Right PGA gain = 1 dB<br><br>101 0000: Right PGA gain = 40 dB<br>101 0001–111 1111: Reserved. Do not use. |

# 8.6.3.15 Register 61: ADC Low Current Modes (address = 61d) [reset = 00h], Page 1

# 图 133. Register 61: ADC Low Current Modes

| 7        | 7 6 5    |          | 5 4      |          | 3 2      |          | 0                 |  |
|----------|----------|----------|----------|----------|----------|----------|-------------------|--|
| Reserved | MODULATOR CURRENT |  |
| R-0h     | R/W-0h            |  |

# 表 105. Register 61: ADC Low Current Modes Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                         |
|-----|-------------------|------|-------|---------------------------------------------------------------------|
| 7:1 | Reserved          | R    | 0h    | Reserved. Write only zeros to these bits.                           |
| 0   | MODULATOR CURRENT | R/W  | 0h    | 0: 1x ADC modulator current used 1: 0.5x ADC modulator current used |



# 8.6.3.16 Register 62: ADC Analog PGA Flags (address = 62d) [reset = 00h], Page 1

# 图 134. Register 62: ADC Analog PGA Flags

| 7        | 6        | 5        | 4        | 3        | 2        | 1              | 0              |
|----------|----------|----------|----------|----------|----------|----------------|----------------|
| Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | L ADC PGA FLAG | R ADC PGA FLAG |
| R-0h           | R-0h           |

# 表 106. Register 62: ADC Analog PGA Flags Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                          |
|-----|----------------|------|-------|------------------------------------------------------------------------------------------------------|
| 7:2 | Reserved       | R    | 0h    | Reserved. Do not write any value other than reset value                                              |
| 1   | L ADC PGA FLAG | R    | 0h    | 0: Left ADC PGA , applied gain ≠ programmed gain<br>1: Left ADC PGA , applied gain = programmed gain |
| 0   | R ADC PGA FLAG | R    | 0h    | 0: Right ADC PGA , applied gain ≠ programmed gain 1: Right ADC PGA , applied gain = programmed gain  |

# 8.6.3.17 Register 63–127: Reserved (addresses) = 63d–127d) [reset = XXh], Page 1

# 图 135. Register 63-127: Reserved

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R-Xh     |

# 表 107. Register 63-127: Reserved Field Descriptions

| Bit | Field    | Туре | Reset | Description                                |
|-----|----------|------|-------|--------------------------------------------|
| 7:0 | Reserved | R    | Xh    | Reserved. Do not write to these registers. |



www.ti.com.cn ZHC5HY2=MARC

#### 8.6.4 Control Registers, Page 4: ADC Digital Filter Coefficients

Default values shown for this page only become valid 100 µs following a hardware or software reset.

注

Valid pages are 0, 1, 4, 5, 32-47. All other pages are reserved (do not access).

#### 8.6.4.1 Register 0: Page Control (address = 00d) [reset = 00h], Page 4

#### 图 136. Register 0: Page Control



### 表 108. Register 0: Page Control Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                            |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------|
| 7:0 | PAGE SELECT | R/W  | 0h    | 0000 0000: Page 0 selected<br>0000 0001: Page 1 selected                               |
|     |             |      |       | <br>1111 1110: Page 254 selected (reserved)<br>1111 1111: Page 255 selected (reserved) |

The remaining page 4 registers are either reserved registers or are used for setting coefficients for the various filters in the processing blocks. Reserved registers must not be written to.

The filter coefficient registers are arranged in pairs, with two adjacent 8-bit registers containing the 16-bit coefficient for a single filter. The 16-bit integer contained in the MSB and LSB registers for a coefficient are interpreted as a 2s-complement integer, with possible values ranging from -32,768 to 32,767. When programming any coefficient value for a filter, the MSB register must always be written first, immediately followed by the LSB register. Even if only the MSB or LSB portion of the coefficient changes, both registers must be written in this sequence. 表 109 is a list of the page 4 registers, excluding the previously described register 0.

# 表 109. Page 4 Registers

| REGISTER<br>NUMBER | RESET VALUE | REGISTER NAME                                                                           |
|--------------------|-------------|-----------------------------------------------------------------------------------------|
| 1                  | XXXX XXXX   | Reserved. Do not write to this register.                                                |
| 2                  | 0000 0001   | Coefficient N0(15:8) for AGC LPF (first-order IIR) used as averager to detect level (1) |
| 3                  | 0001 0111   | Coefficient N0(7:0) for AGC LPF (first-order IIR) used as averager to detect level      |
| 4                  | 0000 0001   | Coefficient N1(15:8) for AGC LPF (first-order IIR) used as averager to detect level     |
| 5                  | 0001 0111   | Coefficient N1(7:0) for AGC LPF (first-order IIR) used as averager to detect level      |
| 6                  | 0111 1101   | Coefficient D1(15:8) for AGC LPF (first-order IIR) used as averager to detect level     |
| 7                  | 1101 0011   | Coefficient D1(7:0) for AGC LPF (first-order IIR) used as averager to detect level      |
| 8                  | 0111 1111   | Coefficient N0(15:8) for Left ADC programmable first-order IIR                          |
| 9                  | 1111 1111   | Coefficient N0(7:0) for Left ADC programmable first-order IIR                           |
| 10                 | 0000 0000   | Coefficient N1(15:8) for Left ADC programmable first-order IIR                          |
| 11                 | 0000 0000   | Coefficient N1(7:0) for Left ADC programmable first-order IIR                           |
| 12                 | 0000 0000   | Coefficient D1(15:8) for Left ADC programmable first-order IIR                          |
| 13                 | 0000 0000   | Coefficient D1(7:0) for Left ADC programmable first-order IIR                           |
| 14                 | 0111 1111   | Coefficient N0(15:8) for Left ADC Biquad A or Coefficient FIR0(15:8) for ADC FIR Filter |
| 15                 | 1111 1111   | Coefficient N0(7:0) for Left ADC Biquad A or Coefficient FIR0(7:0) for ADC FIR Filter   |
| 16                 | 0000 0000   | Coefficient N1(15:8) for Left ADC Biquad A or Coefficient FIR1(15:8) for ADC FIR Filter |
| 17                 | 0000 0000   | Coefficient N1(7:0) for Left ADC Biquad A or Coefficient FIR1(7:0) for ADC FIR Filter   |
| 18                 | 0000 0000   | Coefficient N2(15:8) for Left ADC Biquad A or Coefficient FIR2(15:8) for ADC FIR Filter |

<sup>(1)</sup> Rows belonging to the same coefficient are shaded in this table for easier readability.

# 表 109. Page 4 Registers (接下页)

| REGISTER<br>NUMBER | RESET VALUE | REGISTER NAME                                                                            |
|--------------------|-------------|------------------------------------------------------------------------------------------|
| 19                 | 0000 0000   | Coefficient N2(7:0) for Left ADC Biquad A or Coefficient FIR2(7:0) for ADC FIR Filter    |
| 20                 | 0000 0000   | Coefficient D1(15:8) for Left ADC Biquad A or Coefficient FIR3(15:8) for ADC FIR Filter  |
| 21                 | 0000 0000   | Coefficient D1(7:0) for Left ADC Biquad A or Coefficient FIR3(7:0) for ADC FIR Filter    |
| 22                 | 0000 0000   | Coefficient D2(15:8) for Left ADC Biquad A or Coefficient FIR4(15:8) for ADC FIR Filter  |
| 23                 | 0000 0000   | Coefficient D2(7:0) for Left ADC Biquad A or Coefficient FIR4(7:0) for ADC FIR Filter    |
| 24                 | 0111 1111   | Coefficient N0(15:8) for Left ADC Biquad B or Coefficient FIR5(15:8) for ADC FIR Filter  |
| 25                 | 1111 1111   | Coefficient N0(7:0) for Left ADC Biquad B or Coefficient FIR5(7:0) for ADC FIR Filter    |
| 26                 | 0000 0000   | Coefficient N1(15:8) for Left ADC Biquad B or Coefficient FIR6(15:8) for ADC FIR Filter  |
| 27                 | 0000 0000   | Coefficient N1(7:0) for Left ADC Biquad B or Coefficient FIR6(7:0) for ADC FIR Filter    |
| 28                 | 0000 0000   | Coefficient N2(15:8) for Left ADC Biquad B or Coefficient FIR7(15:8) for ADC FIR Filter  |
| 29                 | 0000 0000   | Coefficient N2(7:0) for Left ADC Biquad B or Coefficient FIR7(7:0) for ADC FIR Filter    |
| 30                 | 0000 0000   | Coefficient D1(15:8) for Left ADC Biquad B or Coefficient FIR8(15:8) for ADC FIR Filter  |
| 31                 | 0000 0000   | Coefficient D1(7:0) for Left ADC Biquad B or Coefficient FIR8(7:0) for ADC FIR Filter    |
| 32                 | 0000 0000   | Coefficient D2(15:8) for Left ADC Biquad B or Coefficient FIR9(15:8) for ADC FIR Filter  |
| 33                 | 0000 0000   | Coefficient D2(7:0) for Left ADC Biquad B or Coefficient FIR9(7:0) for ADC FIR Filter    |
| 34                 | 0111 1111   | Coefficient N0(15:8) for Left ADC Biquad C or Coefficient FIR10(15:8) for ADC FIR Filter |
| 35                 | 1111 1111   | Coefficient N0(7:0) for Left ADC Biquad C or Coefficient FIR10(7:0) for ADC FIR Filter   |
| 36                 | 0000 0000   | Coefficient N1(15:8) for Left ADC Biquad C or Coefficient FIR11(15:8) for ADC FIR Filter |
| 37                 | 0000 0000   | Coefficient N1(7:0) for Left ADC Biquad C or Coefficient FIR11(7:0) for ADC FIR Filter   |
| 38                 | 0000 0000   | Coefficient N2(15:8) for Left ADC Biquad C or Coefficient FIR12(15:8) for ADC FIR Filter |
| 39                 | 0000 0000   | Coefficient N2(7:0) for Left ADC Biquad C or Coefficient FIR12(7:0) for ADC FIR Filter   |
| 40                 | 0000 0000   | Coefficient D1(15:8) for Left ADC Biquad C or Coefficient FIR13(15:8) for ADC FIR Filter |
| 41                 | 0000 0000   | Coefficient D1(7:0) for Left ADC Biguad C or Coefficient FIR13(7:0) for ADC FIR Filter   |
| 42                 | 0000 0000   | Coefficient D2(15:8) for Left ADC Biguad C or Coefficient FIR14(15:8) for ADC FIR Filter |
| 43                 | 0000 0000   | Coefficient D2(7:0) for Left ADC Biguad C or Coefficient FIR14(7:0) for ADC FIR Filter   |
| 44                 | 0111 1111   | Coefficient N0(15:8) for Left ADC Biguad D or Coefficient FIR15(15:8) for ADC FIR Filter |
| 45                 | 1111 1111   | Coefficient N0(7:0) for Left ADC Biquad D or Coefficient FIR15(7:0) for ADC FIR Filter   |
| 46                 | 0000 0000   | Coefficient N1(15:8) for Left ADC Biguad D or Coefficient FIR16(15:8) for ADC FIR Filter |
| 47                 | 0000 0000   | Coefficient N1(7:0) for Left ADC Biquad D or Coefficient FIR16(7:0) for ADC FIR Filter   |
| 48                 | 0000 0000   | Coefficient N2(15:8) for Left ADC Biguad D or Coefficient FIR17(15:8) for ADC FIR Filter |
| 49                 | 0000 0000   | Coefficient N2(7:0) for Left ADC Biguad D or Coefficient FIR17(7:0) for ADC FIR Filter   |
| 50                 | 0000 0000   | Coefficient D1(15:8) for Left ADC Biguad D or Coefficient FIR18(15:8) for ADC FIR Filter |
| 51                 | 0000 0000   | Coefficient D1(7:0) for Left ADC Biguad D or Coefficient FIR18(7:0) for ADC FIR Filter   |
| 52                 | 0000 0000   | Coefficient D2(15:8) for Left ADC Biguad D or Coefficient FIR19(15:8) for ADC FIR Filter |
| 53                 | 0000 0000   | Coefficient D2(7:0) for Left ADC Biguad D or Coefficient FIR19(7:0) for ADC FIR Filter   |
| 54                 | 0111 1111   | Coefficient N0(15:8) for Left ADC Biquad E or Coefficient FIR20(15:8) for ADC FIR Filter |
| 55                 | 1111 1111   | Coefficient N0(7:0) for Left ADC Biquad E or Coefficient FIR20(7:0) for ADC FIR Filter   |
| 56                 | 0000 0000   | Coefficient N1(15:8) for Left ADC Biquad E or Coefficient FIR21(15:8) for ADC FIR Filter |
| 57                 | 0000 0000   | Coefficient N1(7:0) for Left ADC Biguad E or Coefficient FIR21(7:0) for ADC FIR Filter   |
| 58                 | 0000 0000   | Coefficient N2(15:8) for Left ADC Biguad E or Coefficient FIR22(15:8) for ADC FIR Filter |
| 59                 | 0000 0000   | Coefficient N2(7:0) for Left ADC Biquad E or Coefficient FIR22(7:0) for ADC FIR Filter   |
| 60                 | 0000 0000   | Coefficient D1(15:8) for Left ADC Biquad E or Coefficient FIR23(15:8) for ADC FIR Filter |
| 61                 | 0000 0000   | Coefficient D1(7:0) for Left ADC Biguad E or Coefficient FIR23(7:0) for ADC FIR Filter   |
| 62                 | 0000 0000   | Coefficient D2(15:8) for Left ADC Biquad E or Coefficient FIR24(15:8) for ADC FIR Filter |
| 63                 | 0000 0000   | Coefficient D2(7:0) for Left ADC Biquad E or Coefficient FIR24(7:0) for ADC FIR Filter   |
| 64                 | 0000 0000   | Reserved                                                                                 |
| 65                 | 0000 0000   | Reserved                                                                                 |
|                    | 0000 0000   | 1.1001.100                                                                               |

www.ti.com.cn

# 表 109. Page 4 Registers (接下页)

| REGISTER<br>NUMBER | RESET VALUE | REGISTER NAME                                                                             |
|--------------------|-------------|-------------------------------------------------------------------------------------------|
| 66                 | 0000 0000   | Reserved                                                                                  |
| 67                 | 0000 0000   | Reserved                                                                                  |
| 68                 | 0000 0000   | Reserved                                                                                  |
| 69                 | 0000 0000   | Reserved                                                                                  |
| 70                 | 0000 0000   | Reserved                                                                                  |
| 71                 | 0000 0000   | Reserved                                                                                  |
| 72                 | 0000 0000   | Coefficient N0(15:8) for Right ADC programmable first-order IIR                           |
| 73                 | 0000 0000   | Coefficient N0(7:0) for Right ADC programmable first-order IIR                            |
| 74                 | 0000 0000   | Coefficient N1(15:8) for Right ADC programmable first-order IIR                           |
| 75                 | 0000 0000   | Coefficient N1(7:0) for Right ADC programmable first-order IIR                            |
| 76                 | 0000 0000   | Coefficient D1(15:8) for Right ADC programmable first-order IIR                           |
| 77                 | 0000 0000   | Coefficient D1(7:0) for Right ADC programmable first-order IIR                            |
| 78                 | 0000 0000   | Coefficient N0(15:8) for Right ADC Biquad A or Coefficient FIR0(15:8) for ADC FIR Filter  |
| 79                 | 0000 0000   | Coefficient N0(7:0) for Right ADC Biquad A or Coefficient FIR0(7:0) for ADC FIR Filter    |
| 80                 | 0000 0000   | Coefficient N1(15:8) for Right ADC Biquad A or Coefficient FIR1(15:8) for ADC FIR Filter  |
| 81                 | 0000 0000   | Coefficient N1(7:0) for Right ADC Biquad A or Coefficient FIR1(7:0) for ADC FIR Filter    |
| 82                 | 0000 0000   | Coefficient N2(15:8) for Right ADC Biquad A or Coefficient FIR2(15:8) for ADC FIR Filter  |
| 83                 | 0000 0000   | Coefficient N2(7:0) for Right ADC Biquad A or Coefficient FIR2(7:0) for ADC FIR Filter    |
| 84                 | 0000 0000   | Coefficient D1(15:8) for Right ADC Biquad A or Coefficient FIR3(15:8) for ADC FIR Filter  |
| 85                 | 0000 0000   | Coefficient D1(7:0) for Right ADC Biquad A or Coefficient FIR3(7:0) for ADC FIR Filter    |
| 86                 | 0000 0000   | Coefficient D2(15:8) for Right ADC Biquad A or Coefficient FIR4(15:8) for ADC FIR Filter  |
| 87                 | 0000 0000   | Coefficient D2(7:0) for Right ADC Biquad A or Coefficient FIR4(7:0) for ADC FIR Filter    |
| 88                 | 0000 0000   | Coefficient N0(15:8) for Right ADC Biquad B or Coefficient FIR5(15:8) for ADC FIR Filter  |
| 89                 | 0000 0000   | Coefficient N0(7:0) for Right ADC Biquad B or Coefficient FIR5(7:0) for ADC FIR Filter    |
| 90                 | 0000 0000   | Coefficient N1(15:8) for Right ADC Biquad B or Coefficient FIR6(15:8) for ADC FIR Filter  |
| 91                 | 0000 0000   | Coefficient N1(7:0) for Right ADC Biquad B or Coefficient FIR6(7:0) for ADC FIR Filter    |
| 92                 | 0000 0000   | Coefficient N2(15:8) for Right ADC Biquad B or Coefficient FIR7(15:8) for ADC FIR Filter  |
| 93                 | 0000 0000   | Coefficient N2(7:0) for Right ADC Biquad B or Coefficient FIR7(7:0) for ADC FIR Filter    |
| 94                 | 0000 0000   | Coefficient D1(15:8) for Right ADC Biquad B or Coefficient FIR8(15:8) for ADC FIR Filter  |
| 95                 | 0000 0000   | Coefficient D1(7:0) for Right ADC Biquad B or Coefficient FIR8(7:0) for ADC FIR Filter    |
| 96                 | 0000 0000   | Coefficient D2(15:8) for Right ADC Biquad B or Coefficient FIR9(15:8) for ADC FIR Filter  |
| 97                 | 0000 0000   | Coefficient D2(7:0) for Right ADC Biquad B or Coefficient FIR9(7:0) for ADC FIR Filter    |
| 98                 | 0000 0000   | Coefficient N0(15:8) for Right ADC Biquad C or Coefficient FIR10(15:8) for ADC FIR Filter |
| 99                 | 0000 0000   | Coefficient N0(7:0) for Right ADC Biquad C or Coefficient FIR10(7:0) for ADC FIR Filter   |
| 100                | 0000 0000   | Coefficient N1(15:8) for Right ADC Biquad C or Coefficient FIR11(15:8) for ADC FIR Filter |
| 101                | 0000 0000   | Coefficient N1(7:0) for Right ADC Biquad C or Coefficient FIR11(7:0) for ADC FIR Filter   |
| 102                | 0000 0000   | Coefficient N2(15:8) for Right ADC Biquad C or Coefficient FIR12(15:8) for ADC FIR Filter |
| 103                | 0000 0000   | Coefficient N2(7:0) for Right ADC Biquad C or Coefficient FIR12(7:0) for ADC FIR Filter   |
| 104                | 0000 0000   | Coefficient D1(15:8) for Right ADC Biquad C or Coefficient FIR13(15:8) for ADC FIR Filter |
| 105                | 0000 0000   | Coefficient D1(7:0) for Right ADC Biquad C or Coefficient FIR13(7:0) for ADC FIR Filter   |
| 106                | 0000 0000   | Coefficient D2(15:8) for Right ADC Biquad C or Coefficient FIR14(15:8) for ADC FIR Filter |
| 107                | 0000 0000   | Coefficient D2(7:0) for Right ADC Biquad C or Coefficient FIR14(7:0) for ADC FIR Filter   |
| 108                | 0000 0000   | Coefficient N0(15:8) for Right ADC Biquad D or Coefficient FIR15(15:8) for ADC FIR Filter |
| 109                | 0000 0000   | Coefficient N0(7:0) for Right ADC Biquad D or Coefficient FIR15(7:0) for ADC FIR Filter   |
| 110                | 0000 0000   | Coefficient N1(15:8) for Right ADC Biquad D or Coefficient FIR16(15:8) for ADC FIR Filter |
| 111                | 0000 0000   | Coefficient N1(7:0) for Right ADC Biquad D or Coefficient FIR16(7:0) for ADC FIR Filter   |
| 112                | 0000 0000   | Coefficient N2(15:8) for Right ADC Biquad D or Coefficient FIR17(15:8) for ADC FIR Filter |

# 表 109. Page 4 Registers (接下页)

| REGISTER<br>NUMBER | RESET VALUE | REGISTER NAME                                                                             |
|--------------------|-------------|-------------------------------------------------------------------------------------------|
| 113                | 0000 0000   | Coefficient N2(7:0) for Right ADC Biquad D or Coefficient FIR17(7:0) for ADC FIR Filter   |
| 114                | 0000 0000   | Coefficient D1(15:8) for Right ADC Biquad D or Coefficient FIR18(15:8) for ADC FIR Filter |
| 115                | 0000 0000   | Coefficient D1(7:0) for Right ADC Biquad D or Coefficient FIR18(7:0) for ADC FIR Filter   |
| 116                | 0000 0000   | Coefficient D2(15:8) for Right ADC Biquad D or Coefficient FIR19(15:8) for ADC FIR Filter |
| 117                | 0000 0000   | Coefficient D2(7:0) for Right ADC Biquad D or Coefficient FIR19(7:0) for ADC FIR Filter   |
| 118                | 0000 0000   | Coefficient N0(15:8) for Right ADC Biquad E or Coefficient FIR20(15:8) for ADC FIR Filter |
| 119                | 0000 0000   | Coefficient N0(7:0) for Right ADC Biquad E or Coefficient FIR20(7:0) for ADC FIR Filter   |
| 120                | 0000 0000   | Coefficient N1(15:8) for Right ADC Biquad E or Coefficient FIR21(15:8) for ADC FIR Filter |
| 121                | 0000 0000   | Coefficient N1(7:0) for Right ADC Biquad E or Coefficient FIR21(7:0) for ADC FIR Filter   |
| 122                | 0000 0000   | Coefficient N2(15:8) for Right ADC Biquad E or Coefficient FIR22(15:8) for ADC FIR Filter |
| 123                | 0000 0000   | Coefficient N2(7:0) for Right ADC Biquad E or Coefficient FIR22(7:0) for ADC FIR Filter   |
| 124                | 0000 0000   | Coefficient D1(15:8) for Right ADC Biquad E or Coefficient FIR23(15:8) for ADC FIR Filter |
| 125                | 0000 0000   | Coefficient D1(7:0) for Right ADC Biquad E or Coefficient FIR23(7:0) for ADC FIR Filter   |
| 126                | 0000 0000   | Coefficient D2(15:8) for Right ADC Biquad E or Coefficient FIR24(15:8) for ADC FIR Filter |
| 127                | 0000 0000   | Coefficient D2(7:0) for Right ADC Biquad E or Coefficient FIR24(7:0) for ADC FIR Filter   |



ZHCSHY2-MARCH 2018 www.ti.com.cn

# **Application and Implementation**

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

图 137 shows the required external components and system level connections for proper operation of the device in several popular use cases.



图 137. Typical Connections

Each of these configurations can be realized using the evaluation modules (EVMs) for the device. As previously discussed in the Recording Mode section, the TLV320ADC3100 is form-factor and software compatible with the TLV320ADC3101. Therefore, both the TLV320ADC3101 and the TLV320ADC3100 use the same EVM, the TLV320ADC3101-K. These flexible modules allow full evaluation of the device in the most common modes of operation. Any design variation can be supported by TI through schematic and layout reviews. Visit http://e2e.ti.com for design assistance and join the audio amplifier discussion forum for additional information.

# TEXAS INSTRUMENTS

#### 9.2 Typical Application



图 138. Application With Two Analog Microphones Using a Shared MICBIAS

#### 9.2.1 Design Requirements

表 110 lists the design parameters for this application.

**KEY PARAMETER SPECIFICATION** AVDD 3.3 V > 6 mA (PLL on, AGC off, digital filter engine off, AVDD supply current stereo record,  $f_S = 48 \text{ kHz}$ ) DVDD 1.8 V > 4 mA (PLL on, AGC off, digital filter engine off, **DVDD** supply current stereo record, f<sub>S</sub> = 48 kHz) IOVDD 1.8 V Maximum MICBIAS current 4 mA (MICBIAS voltage 2.5 V)

表 110. Design Parameters

#### 9.2.2 Detailed Design Procedure

This section describes the necessary steps to configure the TLV320ADC3100.

#### 9.2.2.1 Step 1

The system clock source (master clock) and the targeted ADC sampling frequency must be identified.

Depending on the targeted performance, the decimation filter type (A, B, or C) and AOSR value can be determined:

- Filter A must be used for 48-kHz high-performance operation; AOSR must be a multiple of 8
- Filter B must be used for up to 96-kHz operations; AOSR must be a multiple of 4
- Filter C must be used for up to 192-kHz operations; AOSR must be a multiple of 2

In all cases, 公式 6 limits the AOSR range:

$$2.8 \text{ MHz} < AOSR \times ADC_fs < 6.2 \text{ MHz}$$
 (6)

Based on the identified filter type and the required signal-processing capabilities, the appropriate processing block can be determined from the list of available processing blocks (PRB\_R1 to PRB\_R18).

Based on the available master clock, the chosen AOSR and the targeted sampling rate, the clock divider values NADC and MADC can be determined. If necessary, the internal PLL can add a large degree of flexibility.



www.ti.com.cn ZHCSHY2 – MARCH 2018

公式 7 describes that, in summary, ADC\_CLKIN (derived directly from the system clock source or from the internal PLL) divided by MADC, NADC, and AOSR must be equal to the ADC sampling rate ADC\_fs. The ADC CLKIN clock signal is shared with the DAC clock-generation block.

$$ADC\_CLKIN = NADC \times MADC \times AOSR \times ADC\_fs$$
(7)

To a large degree, NADC and MADC can be chosen independently in the range of 1 to 128. In general, as long as 公式 8 is met, NADC must be as large as possible:

$$MADC \times AOSR \ge INSTR\_CTR \tag{8}$$

RC is a function of the chosen processing block and is listed in 表 6.

The common-mode voltage setting of the device is determined by the available analog power supply.

At this point, the PRB\_Rx, AOSR, NADC, MADC, and input and output common-mode values device-specific parameters are known. If the PLL is used, the PLL parameters P, J, D, and R are determined as well.

#### 9.2.2.2 Step 2

Setting up the device via register programming:

The following list gives a sequence of items that must be executed in the time between powering the device up and reading data from the device:

- 1. Define starting point:
  - a. Power up applicable external hardware power supplies
  - b. Set register page to 0
  - c. Initiate SW reset
- 2. Program clock settings:
  - a. Program PLL clock dividers P, J, D, and R (if PLL is used)
  - b. Power up PLL (if PLL is used)
  - c. Program and power up NADC
  - d. Program and power up MADC
  - e. Program OSR value
  - f. Program I2S word length if required (for example, 20 bits)
  - g. Program the processing block to be used
- 3. Program analog blocks:
  - a. Set register page to 1
  - b. Program MICBIAS, if applicable
  - c. Program MICPGA
  - d. Program routing of inputs and common mode to ADC input
  - e. Unmute analog PGAs and set analog gain
- 4. Program ADC:
  - a. Set register page to 0
  - b. Power up ADC channel
  - c. Unmute digital volume control and set gain

# TEXAS INSTRUMENTS

#### 9.2.2.3 Example Register Setup to Record Analog Data Through ADC to Digital Out

A typical EVM I<sup>2</sup>C register control script follows to show how to set up the TLV320ADC3100 in record mode with  $f_S = 44.1$  kHz and MCLK = 11.2896 MHz.

```
# Key: w 30 XX YY ==> write to I2C address 0x30, to register 0xXX, data 0xYY
               # ==> comment delimiter
# The following list gives an example sequence of items that must be executed in the time
# between powering the device up and reading data from the device. Note that there are
# other valid sequences depending on which features are used.
# ADC3101EVM Key Jumper Settings and Audio Connections:
# 1. Remove Jumpers W12 and W13
# 2. Insert Jumpers W4 and W5
# 3. Insert a 3.5mm stereo audio plug into J9 for
    single-ended input IN1L(P) - left channel and
    single-ended input IN1R(M) - right channel
# 1. Define starting point:
  (a) Power up appicable external hardware power supplies
   (b) Set register page to 0
w 300000
   (c) Initiate SW Reset
#
w 30 01 01
# 2. Program Clock Settings
   (a) Program PLL clock dividers P,J,D,R (if PLL is necessary)
# In EVM, the ADC3001 receives: MCLK = 11.2896 MHz,
\# BCLK = 2.8224 MHz, WCLK = 44.1 kHz
# Sinve the sample rate is a multiple of the input MCLK then
# no PLL is needed thereby saving power. Use Default (Reset) Settings:
# ADC_CLKIN = MCLK, P=1, R=1, J=4, D=0000
w 30 04 00
w 30 05 11
w 30 06 04
w 30 07 00
w 30 08 00
   (b) Power up PLL (if PLL is necessary) - Not Used in this Example
w 30 05 11
   (c) Program and power up NADC
# NADC = 1, divider powered on
w 30 12 81
   (d) Program and power up MADC
# MADC = 2, divider powered on
w 30 13 82
   (e) Program OSR value
# AOSR = 128 (default)
w 30 14 80
   (f) Program I2S word length as required (16, 20, 24, 32 bits)
# mode is i2s, wordlength is 16, slave mode (default)
w 30 1B 00
   (g) Program the processing block to be used
#
# PRB_P1
w 30 3d 01
# 3. Program Analog Blocks
   (a) Set register Page to 1
```



www.ti.com.cn

```
w 30 00 01
    (b) Program MICBIAS if applicable
# Not used (default)
w 30 33 00
   (c) Program MICPGA
# Left Analog PGA Seeting = 0dB
w 30 3b 00
# Right Analog PGA Seeting = 0dB
w 30 3c 00
   (d) Routing of inputs/common mode to ADC input
   (e) Unmute analog PGAs and set analog gain
# Left ADC Input selection for Left PGA = IN1L(P) as Single-Ended
# Right ADC Input selection for Right PGA = IN1R(M) as Single-Ended
w 30 37 fc
# 4. Program ADC
   (a) Set register Page to 0
w 300000
   (b) Power up ADC channel
# Power-up Left ADC and Right ADC
   (c) Unmute digital volume control and set gain = 0 dB
# UNMUTE
w 30 52 00
```

#### 9.2.2.4 MICBIAS

The TLV320ADC3100 has a built-in bias voltage output for the biasing of microphones. No intentional capacitors must be connected directly to the MICBIAS output for filtering.

# 9.2.2.5 Decoupling Capacitors

The TLV320ADC3100 requires adequate power-supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. A good ceramic capacitor, typically 0.1  $\mu$ F, placed as close as possible to the device AVDD, IOVDD, and DVDD lead works best. Placing this decoupling capacitor close to the TLV320ADC3100 is important for the performance of the converter. For filtering lower-frequency noise signals, a 1- $\mu$ F or greater capacitor placed near the device also helps.

#### 9.2.3 Application Curves



# 10 Power Supply Recommendations

The power supplies are designed to operate from 2.7 V to 3.6 V for AVDD, from 1.65 V to 1.95 V for DVDD and from 1.1 V to 3.6 V for IOVDD. Any value out of these ranges must be avoided to ensure the correct behavior of the device. The power supplies must be well regulated. Placing a decoupling capacitor close to the TLV320ADC3100 improves the performance of the device. A low equivalent-series-resistance (ESR) ceramic capacitor with a value of 0.1  $\mu$ F is a typical choice. If the TLV320ADC3100 is used in highly noise-sensitive circuits, TI recommends adding a small LC filter on the VDD connections.

www.ti.com.cn ZHCSHY2 – MARCH 2018

# 11 Layout

# 11.1 Layout Guidelines

Each system design and PCB layout is unique. The layout must be carefully reviewed in the context of a specific PCB design. However, the following guidelines can optimize the TLV320ADC3100 performance:

The decoupling capacitors for the power supplies must be placed close to the device terminals. ₹ 137 shows the recommended decoupling capacitors for the TLV320ADC3100.

Route analog differential audio signals differentially on the PCB for better noise immunity. Avoid crossing digital and analog signals to avoid undesirable crosstalk.

Analog and digital grounds must be separated to prevent possible digital noise from affecting the analog performance of the board.

# 11.2 Layout Example



图 141. Layout Recommendation



#### 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

如需相关文档,请参阅:

- 《用于无线电话和便携式音频并具有嵌入式 miniDSP 的 TLV320ADC3101 低功耗立体声 ADC》
- 《用于无线电话和便携式音频并具有嵌入式 miniDSP 的 TLV320ADC3001 低功耗立体声 ADC》
- 《TLV320ADC3101EVM-K 用户指南》

#### 12.2 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 上的器件产品文件夹。请单击右上角的提醒我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**▲『☆▲ ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

# 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com

18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |          | (4)                           | (5)                        |              |                  |
| 6PADC3100IRGERG4      | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADC<br>3100      |
| 6PADC3100IRGERG4.A    | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADC<br>3100      |
| TLV320ADC3100IRGER    | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADC<br>3100      |
| TLV320ADC3100IRGER.A  | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ADC<br>3100      |
| TLV320ADC3100IRGET    | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes      | SN                            | Level-2-260C-1 YEAR        | -40 to 85    | ADC<br>3100      |
| TLV320ADC3100IRGET.A  | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes      | SN                            | Level-2-260C-1 YEAR        | -40 to 85    | ADC<br>3100      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jul-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司