TLV2172-Q1 ZHCSH83-DECEMBER 2017 # TLV2172-Q1 适用于成本敏感型系统的 36V 单电源、低功耗 运算放大器 # 特性 - 符合汽车应用 标准 - 具有符合 AEC-Q100 标准的下列结果: - 器件温度 1 级: -40° 至 +125° 的环境运行温 度范围 - 器件 HBM ESD 分类等级 3A - 器件 CDM ESD 分类等级 C6 - 电源电压范围: 4.5V 至 36V, ±2.25V 至 ±18V - 低噪声: 9 nV/√Hz - 低温漂: ±1μV/°C (典型值) - 抗电磁干扰 (EMI) - 输入范围包括负电源 - 轨到轨输出 - 增益带宽: 10MHz - 转换速率: 10V/μs - 低静态电流:每个放大器 1.6mA - 高共模抑制: 116dB (典型值) - 低输入偏压电流: 10pA #### 2 应用 - 汽车 - 混合动力汽车 (HEV) 和电动车 (EV) 动力传动 - 高级驾驶员辅助系统 (ADAS) - 汽车空调 - 航空电子设备和起落架 - 医疗仪器 - 电流感应 # 3 说明 TLV2172-Q1运算放大器 在频率为 1kHz 时具有 0.0002% 的总谐波失真 + 噪声 (THD+N), 电源电压范 围为 4.5V (±2.25V) 至 36V (±18V)。这些 特性和低噪 声、超高 PSRR 特性, 使 TLV2172-Q1 能够 在 HEV 和 EV 汽车及动力传动系统、医疗仪器等应用中放大毫 伏级信号。TLV2172-Q1 器件具有良好的偏移和漂 移、10MHz 高带宽和 10V/µs 转换率,过温(最大 值)时静态电流仅 2.3mA。 大多数运算放大器仅有一个指定电源电压,而 TLV2172-Q1 器件则可在 4.5V 至 36V 的电压范围内 额定运行。超过电源轨的输入信号不会导致相位反转。 TLV2172-Q1 器件可在电容负载高达 300pF 时保持稳 定。输入可在负电源轨以下 100mV 以及正电源轨 2V 之内正常运行。请注意, 此系列器件可在超出正电源轨 100mV 的完整轨至轨输入范围内运行,但是在正电源 轨 2V 之内运行时,性能会受到影响。 TLV2172-Q1 运算放大器的额定工作温度范围为 -40°C 至 +125°C。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |------------|-----------|-----------------| | TLV2172-Q1 | VSSOP (8) | 3.00mm × 3.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 #### 简化电路原理图 #### www.ti.com.cn # 目录 | 1 | 特性1 | 8 Application and Implementation | 16 | |---|----------------------------------------|----------------------------------|------------------| | 2 | 应用 1 | 8.1 Application Information | 16 | | 3 | 说明1 | 8.2 Typical Application | | | 4 | 修订历史记录 2 | 9 Power Supply Recommendations | 18 | | 5 | Pin Configuration and Functions3 | 10 Layout | 18 | | 6 | Specifications4 | 10.1 Layout Guidelines | 18 | | • | 6.1 Absolute Maximum Ratings 4 | 10.2 Layout Example | 19 | | | 6.2 ESD Ratings | <b>11</b> 器件和文档支持 | 20 | | | 6.3 Recommended Operating Conditions 4 | 11.1 器件支持 | 20 | | | 6.4 Thermal Information: TLV2172-Q14 | 11.2 文档支持 | <mark>2</mark> 1 | | | 6.5 Electrical Characteristics5 | 11.3 相关链接 | <mark>2</mark> 1 | | | 6.6 Typical Characteristics6 | 11.4 接收文档更新通知 | 21 | | 7 | Detailed Description 11 | 11.5 社区资源 | | | | 7.1 Overview 11 | 11.6 商标 | | | | 7.2 Functional Block Diagram | 11.7 静电放电警告 | <mark>2</mark> 1 | | | 7.3 Feature Description 12 | 11.8 Glossary | | | | 7.4 Device Functional Modes 15 | <b>12</b> 机械、封装和可订购信息 | 21 | # 4 修订历史记录 | 日期 | 修订版本 | 说明 | |-------------|------|-------| | 2017 年 12 月 | * | 初始发行版 | # **5 Pin Configuration and Functions** # **Pin Functions** | P | IN | 1/0 | DESCRIPTION | |-------|-----|-----|---------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | -IN A | 2 | I | Inverting input, channel A | | –IN B | 6 | I | Inverting input, channel B | | +IN A | 3 | I | Noninverting input, channel A | | +IN B | 5 | I | Noninverting input, channel B | | OUT A | 1 | 0 | Output, channel A | | OUT B | 7 | 0 | Output, channel B | | V- | 4 | _ | Negative (lowest) power supply | | V+ | 8 | _ | Positive (highest) power supply | # TEXAS INSTRUMENTS www.ti.com.cn # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |---------------------------|--------------------------|-----------------------|------------|------------|------| | | Supply voltage, V+ to V- | | -20 | 20 | | | Voltage | Single-supply voltage | Single-supply voltage | | 40 | V | | voltage | Signal input pin (2) | Common-mode | (V-) - 0.5 | (V+) + 0.5 | V | | | | Differential (3) | -0.5 | 0.5 | | | Current | Signal input pin | | -10 | 10 | mA | | Current | Output short-circuit (4) | | Conti | nuous | | | Operating, T <sub>A</sub> | | <b>-</b> 55 | 150 | | | | Junction, T <sub>J</sub> | | | 150 | °C | | | Storage, T <sub>stg</sub> | | | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Flootrootatio disaborge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------|---------------|-------|---------|------| | Complementary (1) | Single-supply | 4.5 | 36 | \/ | | Supply voltage, (V+) – (V–) | Dual-supply | ±2.25 | ±18 | V | | Specified temperature | • | -40 | 125 | °C | #### 6.4 Thermal Information: TLV2172-Q1 | | | TLV2 | TLV2172-Q1 | | | |-----------------------|----------------------------------------------|----------|-------------|------|--| | | THERMAL METRIC(1) | D (SOIC) | DGK (VSSOP) | UNIT | | | | | 8 PINS | 8 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 116.1 | 158 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 69.8 | 48.6 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 56.6 | 78.7 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 22.5 | 3.9 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 56.1 | 77.3 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Transient conditions that exceed these voltage ratings must be current limited to 10 mA or less. <sup>(3)</sup> See the *Electrical Overstress* section for more information. <sup>(4)</sup> Short-circuit to ground, one amplifier per package. www.ti.com.cn # 6.5 Electrical Characteristics at $T_A$ = 25°C, $V_S$ = ±2.25 V to ±18 V, $V_{CM}$ = $V_{OUT}$ = $V_S$ / 2, and $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2 (unless otherwise noted) | | /OLTAGE | | | 1 | | | | |-----------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|---------|-----------|-----------------------------| | | | | | | | | | | | | T <sub>A</sub> = 25°C | | | 0.5 | 1.7 | ., | | dVos/dT | Input offset voltage | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 2 | mV | | | Input offset voltage drift | $T_A = -40$ °C to +125°C | | | 1 | | μV/°C | | PSRR | Power-supply rejection ratio | $V_S = 4 \text{ V to } 36 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}$ | 5°C | 100 | 120 | | dB | | | Channel separation, DC | | | | 5 | | μV/V | | INPUT BIA | AS CURRENT | | | 11 | | | | | I <sub>B</sub> | Input bias current | T <sub>A</sub> = 25°C | | | ±10 | | pА | | I <sub>os</sub> | Input offset current | T <sub>A</sub> = 25°C | | | ±2 | | pА | | NOISE | | | | | | | | | | Input voltage noise | f = 0.1 Hz to 10 Hz | | | 2.5 | | $\mu V_{PP}$ | | | | f = 100 Hz | | | 14 | | nV/√Hz | | e <sub>n</sub> | Input voltage noise density | f = 1 kHz | | | 9 | | nV/√Hz | | i <sub>n</sub> | Input current noise density | f = 1 kHz | | | 1.6 | | fA/√ <del>Hz</del> | | INPUT VO | | | | 1 | | | | | V <sub>CM</sub> | Common-mode voltage range <sup>(1)</sup> | | | (V-) -<br>0.1 | | (V+) - 2 | V | | CMRR | Common-mode rejection ratio | $V_S = \pm 18 \text{ V}, (V-) - 0.1 \text{ V} < V_{CM} < (V+T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | -) – 2 V | 94 | 116 | | dB | | INPUT IMF | PEDANCE | | | • | | | | | | Differential | | | 10 | 00 4 | | MΩ pF | | | Common-mode | | | | 6 4 | | 10 <sup>13</sup> Ω <br>pF | | OPEN-LO | OP GAIN | | | | | | | | | | $(V-) + 0.35 V < V_O < (V+) - 0.35 V, T$ | $\Gamma_{A} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 97 | 115 | | | | A <sub>OL</sub> | Open-loop voltage gain | $(V-) + 0.5 V < V_O < (V+) - 0.5 V,$<br>$R_L = 2 k\Omega$ , $T_A = -40$ °C to +125°C | | | 107 | | dB | | FREQUEN | NCY RESPONSE | | | | | | | | GBP | Gain bandwidth product | | | | 10 | | MHz | | SR | Slew rate | G = +1 | | | 10 | | V/µs | | | | To 0.1%, $V_S = \pm 18 \text{ V}$ , $G = 1$ , 10-V ste | ер | | 2 | | | | t <sub>S</sub> | Settling time | To 0.01% (12-bit), $V_S = \pm 18 \text{ V}$ , $G = \pm 18 \text{ V}$ | 1, 10-V step | | 3.2 | | μs | | | Overload recovery time | $V_{IN} \times gain > V_{S}$ | • | | 200 | | ns | | THD+N | Total harmonic distortion + noise | $V_S = 36 \text{ V}, G = +1, f = 1 \text{ kHz}, V_O = 3.8$ | 5 V <sub>RMS</sub> | 0.00 | 002% | | | | OUTPUT | | | Tune | | | | | | | | | T <sub>A</sub> = 25°C | | 70 | | | | | | $V_S = \pm 18 \text{ V}, R_L = 10 \text{ k}\Omega$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 95 | | mV | | Vo | Voltage output swing from rail | - | T <sub>A</sub> = 25°C | | 330 | 400 | | | | | $V_S = \pm 18 \text{ V}, R_L = 2 \text{ k}\Omega$ $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 470 | 530 | | | I <sub>SC</sub> | Short-circuit current | | 1 " | | ±75 | | mA | | | Capacitive load drive | + | | See Typical | | teristics | pF | | EO/ IE | Open-loop output resistance | f = 1 MHz, I <sub>O</sub> = 0 A | | 77 | 60 | | Ω | | POWER S | | , 0 | | 1 | | | | | | Specified voltage range | | | 4.5 | | 36 | V | | | Quiescent current per amplifier | $I_{O} = 0 \text{ A}, T_{A} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 1.6 | 2.3 | mA | <sup>(1)</sup> The input range can be extended beyond (V+) – 2 V up to V+. See the *Typical Characteristics* and *Application and Implementation* sections for additional information. # 6.6 Typical Characteristics at $V_S$ = ±18 V, $V_{CM}$ = $V_S$ / 2, $R_{LOAD}$ = 10 k $\Omega$ connected to $V_S$ / 2, and $C_L$ = 100 pF (unless otherwise noted) # 表 1. Characteristic Performance Measurements | DESCRIPTION | FIGURE | |---------------------------------------------------------|------------| | Offset Voltage Production Distribution | 图 1 | | Offset Voltage vs Common-Mode Voltage | 图 2 | | Offset Voltage vs Common-Mode Voltage (Upper Stage) | 图 3 | | Input Bias Current vs Temperature | 图 4 | | Output Voltage Swing vs Output Current (Maximum Supply) | 图 5 | | CMRR and PSRR vs Frequency (Referred-to-Input) | 图 6 | | 0.1-Hz to 10-Hz Noise | 图 7 | | Input Voltage Noise Spectral Density vs Frequency | 图 8 | | Quiescent Current vs Supply Voltage | 图 9 | | Open-Loop Gain and Phase vs Frequency | 图 10 | | Closed-Loop Gain vs Frequency | 图 11 | | Open-Loop Output Impedance vs Frequency | 图 12 | | Small-Signal Overshoot vs Capacitive Load | 图 13, 图 14 | | No Phase Reversal | 图 15 | | Small-Signal Step Response (10 mV) | 图 16, 图 17 | | Large-Signal Step Response | 图 18, 图 19 | | Large-Signal Settling Time | 图 20, 图 21 | | Short-Circuit Current vs Temperature | 图 22 | | Maximum Output Voltage vs Frequency | 图 23 | | EMIRR IN+ vs Frequency | 图 24 | www.ti.com.cn 225 25 $V_{CM} = -18.1 \text{ V}$ $V_{CM} = 16 \text{ V}$ 150 Percentage of Amplifiers (%) 20 Offset Voltage(μV) 75 15 0 10 -75 5 -150 -225 0 -0.8 -0.6 -0.4 -0.2 0.0 0.2 0.4 0.6 -20 -15 0 15 20 Common-Mode Voltage (V) Offset Voltage (mV) D013 5 typical units shown, $V_S = \pm 18 \text{ V}$ Distribution taken from 5185 amplifiers 图 2. Offset Voltage vs Common-Mode Voltage 图 1. Offset Voltage Production Distribution Histogram 20 8000 $I_{B+}$ $I_{R}$ 10 6000 los Input Bias Current (pA) 0 Offset Voltage (mV) 4000 -10 -20 2000 -30 0 -40 -50 -2000 15 16 -25 0 50 75 14 17 18 -50 25 100 125 150 Common-Mode Voltage (V) Temperature (°C) D015 D009 5 typical units shown, $V_S = \pm 18 \text{ V}$ 图 3. Offset Voltage vs Common-Mode Voltage 图 4. Input Bias Current vs Temperature (Upper Stage) (V+)+1160 (V+) 140 Common-Mode Rejsction Ratio (dB) Power-Supply Rejection Ratio (dB) (V+) - 1(V+) - 2 120 (V+) -3Output Voltage (V) 100 (V+) -4125℃ 85℃ 25℃ (V+)-5\_ (V-)+5-40℃ (V-)+460 $(V^{-})+3$ 40 (V-) +2 +PSRR (V-)+1 20 -PSRR (V -CMRR (V -) - 10 10 20 50 0 30 40 60 70 80 90 100 10 100 1k 10k 100k 1M Output Current (mA) Frequency (Hz) D008 D012 图 5. Output Voltage Swing vs Output Current (Maximum 图 6. CMRR and PSRR vs Frequency (Referred-to-Input) Supply) www.ti.com.cn ZHCSH83 – DECEMBER 2017 # 7 Detailed Description #### 7.1 Overview The TLV2172-Q1 operational amplifier provides high overall performance, making these devices designed for many general-purpose applications. The excellent offset drift of only 1 $\mu$ V/°C provides excellent stability over the entire temperature range. In addition, the device offers very good overall performance with high CMRR, PSRR, and A<sub>OL</sub>. # 7.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### 7.3 Feature Description #### 7.3.1 Operating Characteristics The TLV2172-Q1 amplifier is specified for operation from 4.5 V to 36 V (±2.25 V to ±18 V). Many of the specifications apply from -40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are shown in the *Typical Characteristics* section. #### 7.3.2 Phase-Reversal Protection The TLV2172-Q1 device has an internal phase-reversal protection. Many operational amplifiers exhibit a phase reversal when the input is driven beyond the linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input of the TLV2172-Q1 prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. This performance is shown in $\boxtimes 25$ . 图 25. No Phase Reversal #### 7.3.3 Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits for protection from accidental ESD events both before and during product assembly. A good understanding of this basic ESD circuitry and the relevance to an electrical overstress event is helpful. 26 shows the ESD circuits contained in the TLV2172-Q1 (indicated by the dashed box). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. # Feature Description (接下页) Copyright © 2016, Texas Instruments Incorporated #### 图 26. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, high-current pulse when discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat. When an ESD voltage develops across two or more amplifier device pins, current flows through one or more steering diodes. Depending on the path that the current takes, the absorption device can activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the TLV2172-Q1 but below the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level. When the operational amplifier connects into a circuit, as shown in \$\mathbb{Z}\$ 26, the ESD protection components are intended to remain inactive and do not become involved in the application circuit operation. However, circumstances can arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there is a risk that some internal ESD protection circuits can turn on and conduct current. Any such current flow occurs through steering-diode paths and rarely involves the absorption device. $\boxtimes$ 26 shows a specific example where the input voltage (V<sub>IN</sub>) exceeds the positive supply voltage (V+) by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If V+ can sink the current, then one of the upper input steering diodes conducts and directs current to V+. Excessively high current levels can flow with increasingly higher V<sub>IN</sub>. As a result, the data sheet specifications recommend that applications limit the input current to 10 mA. If the supply is not capable of sinking the current, $V_{IN}$ can begin sourcing current to the operational amplifier and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings. www.ti.com.cn # Feature Description (接下页) Another common question involves what happens to the amplifier if an input signal is applied to the input when the power supplies (V+ or V-) are at 0 V. Again, this question depends on the supply characteristic when at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the input source supplies the operational amplifier current through the current-steering diodes. This state is not a normal bias condition; most likely, the amplifier does not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current and any resistance in the input path. If there is any uncertainty about the ability of the supply to absorb this current, add external Zener diodes to the supply pins; see 26. Select the Zener voltage so that the diode does not turn on during normal operation. However, the Zener voltage must be low enough so that the Zener diode conducts if the supply pin begins to rise above the safe-operating, supply-voltage level. # 7.3.4 Capacitive Load and Stability The dynamic characteristics of the TLV2172-Q1 are optimized for common operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example, $R_{OUT}$ equal to 50 $\Omega$ ) in series with the output. 27 and 28 show graphs of small-signal overshoot versus capacitive load for several values of $R_{OUT}$ . See the *Feedback Plots Define Op Amp AC Performance* application note for details of analysis techniques and application circuits. www.ti.com.cn # 7.4 Device Functional Modes ## 7.4.1 Common-Mode Voltage Range The input common-mode voltage range of the TLV2172-Q1 device extends 100 mV below the negative rail and within 2 V of the top rail for normal operation. This device can operate with full rail-to-rail input 100 mV beyond the top rail, but with reduced performance within 2 V of the top rail. 表 2 lists the typical performances in this range. 表 2. Typical Performance for Common-Mode Voltages Within 2 V of the Positive Supply | PARAMETER | MIN | TYP | MAX | UNIT | |-------------------------------|----------|-----|------------|-------| | Input common-mode voltage | (V+) - 2 | | (V+) + 0.1 | V | | Offset voltage | | 7 | | mV | | Offset voltage vs temperature | | 12 | | μV/°C | | Common-mode rejection | | 65 | | dB | | Open-loop gain | | 60 | | dB | | Gain-bandwidth product | | 0.3 | | MHz | | Slew rate | | 0.3 | | V/µs | # 7.4.2 Overload Recovery Overload recovery is defined as the time required for the operational amplifier output to recover from the saturated state to the linear state. The output devices of the operational amplifier enter the saturation region when the output voltage exceeds the rated operating voltage, which is a result from the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the normal state. After the charge carriers return back to the equilibrium state, the device begins to slew at the normal slew rate. As a result, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the TLV2172-Q1 is approximately $2 \mu s$ . ZHCSH83 – DECEMBER 2017 www.ti.com.cn # TEXAS INSTRUMENTS # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The TLV2172-Q1 operational amplifier provides high overall performance in a large number of general-purpose applications. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases, 0.1-µF capacitors are adequate. Follow the additional recommendations in the *Layout Guidelines* section to achieve the maximum performance from this device. Many applications introduce capacitive loading to the output of the amplifier (which potentially causes instability). To stabilize the amplifier, add an isolation resistor between the amplifier output and the capacitive load. *Typical Application* section shows the process for selecting a resistor. #### 8.2 Typical Application This circuit can drive capacitive loads (such as cable shields, reference buffers, MOSFET gates, and diodes). The circuit uses an isolation resistor ( $R_{\rm ISO}$ ) to stabilize the output of an operational amplifier. $R_{\rm ISO}$ modifies the open-loop gain of the system to ensure that the circuit has sufficient phase margin. Copyright © 2017, Texas Instruments Incorporated 图 29. Unity-Gain Buffer With R<sub>ISO</sub> Stability Compensation #### 8.2.1 Design Requirements The design requirements are: - Supply voltage: 30 V (±15 V) - Capacitive loads: 100 pF, 1000 pF, 0.01 μF, 0.1 μF, and 1 μF - Phase margin: 45° and 60° ## 8.2.2 Detailed Design Procedure 图 29 shows a unity-gain buffer driving a capacitive load. 公式 1 shows the transfer function for the circuit in 图 29.图 29 does not show the open-loop output resistance of the operational amplifier ( $R_0$ ). $$T(s) = \frac{1 + C_{LOAD} \times R_{ISO} \times s}{1 + (R_o + R_{ISO}) \times C_{LOAD} \times s}$$ (1) The transfer function in $\triangle \mathfrak{T}$ 1 has a pole and a zero. The frequency of the pole (f<sub>p</sub>) is determined by (R<sub>o</sub> + R<sub>ISO</sub>) and C<sub>LOAD</sub> and C<sub>LOAD</sub> components determine the frequency of the zero (f<sub>z</sub>). A stable system is obtained by selecting R<sub>ISO</sub> so that the rate of closure (ROC) between the open-loop gain (A<sub>OL</sub>) and 1/ $\beta$ is 20 dB per decade. $\boxtimes$ 30 shows the concept. The 1/ $\beta$ curve for a unity-gain buffer is 0 dB. # Typical Application (接下页) 图 30. Unity-Gain Amplifier With R<sub>ISO</sub> Compensation Typically, ROC stability analysis is simulated. The validity of the analysis depends on multiple factors, especially the accurate modeling of $R_o$ . In addition to simulating the ROC, a robust stability analysis includes a measurement of overshoot percentage and AC gain peaking of the circuit using a function generator, oscilloscope, and gain and phase analyzer. Phase margin is then calculated from these measurements. $\frac{1}{8}$ 3 shows the overshoot percentage and AC gain peaking that correspond to phase margins of 45° and 60°. For more details on this design and other alternative devices that can replace the TLV2172-Q1, see the *Capacitive Load Drive Solution Using an Isolation Resistor* precision design. 表 3. Phase Margin versus Overshoot and AC Gain Peaking | PHASE<br>MARGIN | OVERSHOOT | AC GAIN PEAKING | |-----------------|-----------|-----------------| | 45° | 23.3% | 2.35 dB | | 60° | 8.8% | 0.28 dB | ### 8.2.3 Application Curve The values of R<sub>ISO</sub> that yield phase margins of 45° and 60° for various capacitive loads are determined using the described methodology. 図 31 shows the results. 图 31. Isolation Resistor Required for Various Capacitive Loads to Achieve a Target Phase Margin # 9 Power Supply Recommendations The TLV2172-Q1 is specified for operation from 4.5 V to 36 V (±2.25 V to ±18 V); many specifications apply from –40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are shown in the *Typical Characteristics* section. #### CAUTION Supply voltages larger than 40 V can permanently damage the device; see the *Absolute Maximum Ratings* table. Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout* section. # 10 Layout ### 10.1 Layout Guidelines For best operational performance of the device, use good printed circuit board (PCB) layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing lowimpedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Separate grounding for analog and digital portions of the circuitry is one of the simplest and mosteffective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. - In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than in parallel with the noisy trace. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. # 10.2 Layout Example Copyright © 2017, Texas Instruments Incorporated # 图 32. Schematic Representation Copyright © 2017, Texas Instruments Incorporated 图 33. Operational Amplifier Board Layout for a Noninverting Configuration # 11 器件和文档支持 #### 11.1 器件支持 ## 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.2 开发支持 #### 11.1.2.1 TINA-TI™ (免费软件下载) TINA-TI™ 是一款基于 SPICE 引擎的电路仿真程序,简单易用并且功能强大。 TINA-TI™是 TINA 软件的一款免费全功能版本,除了一系列无源和有源模型外,此版本软件还预先载入了一个宏模型库。TINA-TI™ 提供所有传统的 SPICE 直流、瞬态和频域分析,以及其他设计功能。 TINA-TI™ 提供全面的后处理能力,便于用户以多种方式获得结果,用户可从 Analog eLab Design Center(模拟电子实验室设计中心)免费下载。虚拟仪器提供选择输入波形和探测电路节点、电压以及波形的功能,从而构建一个动态快速入门工具。 注 这些文件需要安装 TINA 软件(由 DesignSoft™提供)或者 TINA-TI™ 软件。请下载 TINA-TI™ 文件夹中的免费 TINA-TI™ 软件。 #### 11.1.2.2 DIP 适配器 EVM DIP 适配器 EVM 工具为小型表面贴装器件的原型设计提供了一种简易的低成本方法。评估工具使用以下 TI 封装: D 或 U (SOIC-8)、PW (TSSOP-8)、DGK (VSSOP-8)、DBV (SOT23-6、SOT23-5 和 SOT23-3)、DCK (SC70-6 和 SC70-5)以及 DRL (SOT563-6)。DIP 适配器 EVM 也可搭配引脚排使用,或者直接与现有电路相连。 #### 11.1.2.3 通用运放 EVM 通用运放 EVM 是一系列通用空白电路板,可简化采用各种器件封装类型的电路板原型设计。借助评估模块电路板设计,可以轻松快速地构造多种不同电路。共有 5 个模型可供选用,每个模型都对应一种特定封装类型。支持PDIP、SOIC、VSSOP、TSSOP 和 SOT23 封装。 注 这些电路板均为空白电路板,用户必须自行提供相关器件。TI 建议您在订购通用运算放大器 EVM 时申请几个运算放大器器件样品。 ## 11.1.2.4 TI 高精度设计 TI 高精度设计是由 TI 公司高精度模拟 应用 专家创建的模拟解决方案,提供了许多实用电路的工作原理、组件选择、仿真、完整印刷电路板 (PCB) 电路原理图和布局布线、物料清单以及性能测量结果。TI 高精度设计可从www.ti.com/ww/en/analog/precision-designs/ 在线获取。 #### 11.1.2.5 WEBENCH<sup>®</sup>滤波器设计器 WEBENCH® 滤波器设计器是一款简单、功能强大且便于使用的有源滤波器设计程序。借助 WEBENCH 滤波设计器,用户可使用精选 TI 运算放大器和 TI 供应商合作伙伴提供的无源组件打造最佳滤波器设计方案。 WEBENCH® 设计中心以基于网络的工具形式提供 WEBENCH® 滤波器设计器。用户通过该工具可在短时间内完成多级有源滤波器解决方案的设计、优化和仿真。 #### 11.2 文档支持 #### 11.2.1 相关文档 请参阅如下相关文档: - 《反馈曲线图定义运算放大器交流性能》 - 《运算放大器的 EMI 抑制比》 - 《用直观方式补偿跨阻放大器》 - 《高速运算放大器噪声分析》 #### 11.3 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即购买的快速链接。 #### 11.4 接收文档更新通知 如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。单击右上角的"通知我"进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.5 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.6 商标 TINA-TI, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. DesignSoft is a trademark of DesignSoft. Inc. All other trademarks are the property of their respective owners. #### 11.7 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 11.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | TLV2172QDGKRQ1 | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1IQ6 | | TLV2172QDGKRQ1.B | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1IQ6 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV2172-Q1: Catalog: TLV2172 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 NOTE: Qualified Version Definitions: $_{\bullet}$ Catalog - TI's standard catalog product # PACKAGE MATERIALS INFORMATION www.ti.com 17-Jul-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV2172QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 17-Jul-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV2172QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司